sun6i-a31.dtsi 27.3 KB
Newer Older
1 2 3 4 5
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
6 7 8 9
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
10
 *
M
Maxime Ripard 已提交
11
 *  a) This file is free software; you can redistribute it and/or
12 13 14 15
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
M
Maxime Ripard 已提交
16
 *     This file is distributed in the hope that it will be useful,
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
43 44
 */

45
#include "skeleton.dtsi"
46

47
#include <dt-bindings/interrupt-controller/arm-gic.h>
48
#include <dt-bindings/thermal/thermal.h>
49

50
#include <dt-bindings/pinctrl/sun4i-a10.h>
51 52 53 54

/ {
	interrupt-parent = <&gic>;

55
	aliases {
56
		ethernet0 = &gmac;
57 58
	};

H
Hans de Goede 已提交
59 60 61 62 63
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

64 65 66
		framebuffer@0 {
			compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0-hdmi";
67
			clocks = <&pll6 0>;
H
Hans de Goede 已提交
68 69
			status = "disabled";
		};
70 71 72 73 74 75 76 77

		framebuffer@1 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0";
			clocks = <&pll6 0>;
			status = "disabled";
		};
H
Hans de Goede 已提交
78
	};
79

80 81 82 83 84 85 86 87
	timer {
		compatible = "arm,armv7-timer";
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
		clock-frequency = <24000000>;
		arm,cpu-registers-not-fw-configured;
H
Hans de Goede 已提交
88
	};
89

90
	cpus {
91
		enable-method = "allwinner,sun6i-a31";
92 93 94
		#address-cells = <1>;
		#size-cells = <0>;

95
		cpu0: cpu@0 {
96 97 98
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
99 100 101 102 103 104 105 106 107 108 109 110
			clocks = <&cpu>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
				/* kHz    uV */
				1008000	1200000
				864000  1200000
				720000  1100000
				480000  1000000
				>;
			#cooling-cells = <2>;
			cooling-min-level = <0>;
			cooling-max-level = <3>;
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};

		cpu@2 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <2>;
		};

		cpu@3 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <3>;
		};
	};

132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
	thermal-zones {
		cpu_thermal {
			/* milliseconds */
			polling-delay-passive = <250>;
			polling-delay = <1000>;
			thermal-sensors = <&rtp>;

			cooling-maps {
				map0 {
					trip = <&cpu_alert0>;
					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
				};
			};

			trips {
				cpu_alert0: cpu_alert0 {
					/* milliCelsius */
					temperature = <70000>;
					hysteresis = <2000>;
					type = "passive";
				};

				cpu_crit: cpu_crit {
					/* milliCelsius */
					temperature = <100000>;
					hysteresis = <2000>;
					type = "critical";
				};
			};
		};
	};

164 165 166 167
	memory {
		reg = <0x40000000 0x80000000>;
	};

168 169
	pmu {
		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
170 171 172 173
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
174 175
	};

176 177
	clocks {
		#address-cells = <1>;
178 179
		#size-cells = <1>;
		ranges;
180

181
		osc24M: osc24M {
182 183 184 185
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <24000000>;
		};
186

187
		osc32k: clk@0 {
188 189 190
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
191
			clock-output-names = "osc32k";
192 193
		};

194
		pll1: clk@01c20000 {
195 196 197 198
			#clock-cells = <0>;
			compatible = "allwinner,sun6i-a31-pll1-clk";
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
199
			clock-output-names = "pll1";
200 201
		};

202
		pll6: clk@01c20028 {
203
			#clock-cells = <1>;
204 205 206
			compatible = "allwinner,sun6i-a31-pll6-clk";
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
207
			clock-output-names = "pll6", "pll6x2";
208 209 210 211
		};

		cpu: cpu@01c20050 {
			#clock-cells = <0>;
212
			compatible = "allwinner,sun4i-a10-cpu-clk";
213 214 215 216 217 218 219 220 221
			reg = <0x01c20050 0x4>;

			/*
			 * PLL1 is listed twice here.
			 * While it looks suspicious, it's actually documented
			 * that way both in the datasheet and in the code from
			 * Allwinner.
			 */
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll1>;
222
			clock-output-names = "cpu";
223 224 225 226
		};

		axi: axi@01c20050 {
			#clock-cells = <0>;
227
			compatible = "allwinner,sun4i-a10-axi-clk";
228 229
			reg = <0x01c20050 0x4>;
			clocks = <&cpu>;
230
			clock-output-names = "axi";
231 232 233 234
		};

		ahb1: ahb1@01c20054 {
			#clock-cells = <0>;
235
			compatible = "allwinner,sun6i-a31-ahb1-clk";
236
			reg = <0x01c20054 0x4>;
237
			clocks = <&osc32k>, <&osc24M>, <&axi>, <&pll6 0>;
238
			clock-output-names = "ahb1";
239 240 241 242 243 244 245 246

			/*
			 * Clock AHB1 from PLL6, instead of CPU/AXI which
			 * has rate changes due to cpufreq. Also the DMA
			 * controller requires AHB1 clocked from PLL6.
			 */
			assigned-clocks = <&ahb1>;
			assigned-clock-parents = <&pll6 0>;
247 248
		};

249
		ahb1_gates: clk@01c20060 {
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-ahb1-gates-clk";
			reg = <0x01c20060 0x8>;
			clocks = <&ahb1>;
			clock-output-names = "ahb1_mipidsi", "ahb1_ss",
					"ahb1_dma", "ahb1_mmc0", "ahb1_mmc1",
					"ahb1_mmc2", "ahb1_mmc3", "ahb1_nand1",
					"ahb1_nand0", "ahb1_sdram",
					"ahb1_gmac", "ahb1_ts", "ahb1_hstimer",
					"ahb1_spi0", "ahb1_spi1", "ahb1_spi2",
					"ahb1_spi3", "ahb1_otg", "ahb1_ehci0",
					"ahb1_ehci1", "ahb1_ohci0",
					"ahb1_ohci1", "ahb1_ohci2", "ahb1_ve",
					"ahb1_lcd0", "ahb1_lcd1", "ahb1_csi",
					"ahb1_hdmi", "ahb1_de0", "ahb1_de1",
					"ahb1_fe0", "ahb1_fe1", "ahb1_mp",
					"ahb1_gpu", "ahb1_deu0", "ahb1_deu1",
					"ahb1_drc0", "ahb1_drc1";
		};

		apb1: apb1@01c20054 {
			#clock-cells = <0>;
272
			compatible = "allwinner,sun4i-a10-apb0-clk";
273 274
			reg = <0x01c20054 0x4>;
			clocks = <&ahb1>;
275
			clock-output-names = "apb1";
276 277
		};

278
		apb1_gates: clk@01c20068 {
279 280 281 282 283 284 285 286 287
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-apb1-gates-clk";
			reg = <0x01c20068 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_codec", "apb1_digital_mic",
					"apb1_pio", "apb1_daudio0",
					"apb1_daudio1";
		};

288
		apb2: clk@01c20058 {
289
			#clock-cells = <0>;
290
			compatible = "allwinner,sun4i-a10-apb1-clk";
291
			reg = <0x01c20058 0x4>;
292
			clocks = <&osc32k>, <&osc24M>, <&pll6 0>, <&pll6 0>;
293
			clock-output-names = "apb2";
294 295
		};

296
		apb2_gates: clk@01c2006c {
297 298
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-apb2-gates-clk";
299
			reg = <0x01c2006c 0x4>;
300 301 302 303 304 305
			clocks = <&apb2>;
			clock-output-names = "apb2_i2c0", "apb2_i2c1",
					"apb2_i2c2", "apb2_i2c3", "apb2_uart0",
					"apb2_uart1", "apb2_uart2", "apb2_uart3",
					"apb2_uart4", "apb2_uart5";
		};
306

H
Hans de Goede 已提交
307
		mmc0_clk: clk@01c20088 {
308 309
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
H
Hans de Goede 已提交
310
			reg = <0x01c20088 0x4>;
311
			clocks = <&osc24M>, <&pll6 0>;
312 313 314
			clock-output-names = "mmc0",
					     "mmc0_output",
					     "mmc0_sample";
H
Hans de Goede 已提交
315 316 317
		};

		mmc1_clk: clk@01c2008c {
318 319
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
H
Hans de Goede 已提交
320
			reg = <0x01c2008c 0x4>;
321
			clocks = <&osc24M>, <&pll6 0>;
322 323 324
			clock-output-names = "mmc1",
					     "mmc1_output",
					     "mmc1_sample";
H
Hans de Goede 已提交
325 326 327
		};

		mmc2_clk: clk@01c20090 {
328 329
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
H
Hans de Goede 已提交
330
			reg = <0x01c20090 0x4>;
331
			clocks = <&osc24M>, <&pll6 0>;
332 333 334
			clock-output-names = "mmc2",
					     "mmc2_output",
					     "mmc2_sample";
H
Hans de Goede 已提交
335 336 337
		};

		mmc3_clk: clk@01c20094 {
338 339
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
H
Hans de Goede 已提交
340
			reg = <0x01c20094 0x4>;
341
			clocks = <&osc24M>, <&pll6 0>;
342 343 344
			clock-output-names = "mmc3",
					     "mmc3_output",
					     "mmc3_sample";
H
Hans de Goede 已提交
345 346
		};

347 348
		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
349
			compatible = "allwinner,sun4i-a10-mod0-clk";
350
			reg = <0x01c200a0 0x4>;
351
			clocks = <&osc24M>, <&pll6 0>;
352 353 354 355 356
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
357
			compatible = "allwinner,sun4i-a10-mod0-clk";
358
			reg = <0x01c200a4 0x4>;
359
			clocks = <&osc24M>, <&pll6 0>;
360 361 362 363 364
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
365
			compatible = "allwinner,sun4i-a10-mod0-clk";
366
			reg = <0x01c200a8 0x4>;
367
			clocks = <&osc24M>, <&pll6 0>;
368 369 370 371 372
			clock-output-names = "spi2";
		};

		spi3_clk: clk@01c200ac {
			#clock-cells = <0>;
373
			compatible = "allwinner,sun4i-a10-mod0-clk";
374
			reg = <0x01c200ac 0x4>;
375
			clocks = <&osc24M>, <&pll6 0>;
376 377
			clock-output-names = "spi3";
		};
378 379 380 381 382 383 384 385 386 387 388

		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
		        #reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "usb_phy0", "usb_phy1", "usb_phy2",
					     "usb_ohci0", "usb_ohci1",
					     "usb_ohci2";
		};
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416

		/*
		 * The following two are dummy clocks, placeholders used in the gmac_tx
		 * clock. The gmac driver will choose one parent depending on the PHY
		 * interface mode, using clk_set_rate auto-reparenting.
		 * The actual TX clock rate is not controlled by the gmac_tx clock.
		 */
		mii_phy_tx_clk: clk@1 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

		gmac_int_tx_clk: clk@2 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

		gmac_tx_clk: clk@01c200d0 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c200d0 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};
417 418 419 420 421 422 423 424
	};

	soc@01c00000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

425 426 427
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun6i-a31-dma";
			reg = <0x01c02000 0x1000>;
428
			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
429 430 431 432 433
			clocks = <&ahb1_gates 6>;
			resets = <&ahb1_rst 6>;
			#dma-cells = <1>;
		};

434 435 436
		mmc0: mmc@01c0f000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c0f000 0x1000>;
437 438 439 440 441 442 443 444
			clocks = <&ahb1_gates 8>,
				 <&mmc0_clk 0>,
				 <&mmc0_clk 1>,
				 <&mmc0_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
445 446
			resets = <&ahb1_rst 8>;
			reset-names = "ahb";
447
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
448
			status = "disabled";
449 450
			#address-cells = <1>;
			#size-cells = <0>;
451 452 453 454 455
		};

		mmc1: mmc@01c10000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c10000 0x1000>;
456 457 458 459 460 461 462 463
			clocks = <&ahb1_gates 9>,
				 <&mmc1_clk 0>,
				 <&mmc1_clk 1>,
				 <&mmc1_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
464 465
			resets = <&ahb1_rst 9>;
			reset-names = "ahb";
466
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
467
			status = "disabled";
468 469
			#address-cells = <1>;
			#size-cells = <0>;
470 471 472 473 474
		};

		mmc2: mmc@01c11000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c11000 0x1000>;
475 476 477 478 479 480 481 482
			clocks = <&ahb1_gates 10>,
				 <&mmc2_clk 0>,
				 <&mmc2_clk 1>,
				 <&mmc2_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
483 484
			resets = <&ahb1_rst 10>;
			reset-names = "ahb";
485
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
486
			status = "disabled";
487 488
			#address-cells = <1>;
			#size-cells = <0>;
489 490 491 492 493
		};

		mmc3: mmc@01c12000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c12000 0x1000>;
494 495 496 497 498 499 500 501
			clocks = <&ahb1_gates 11>,
				 <&mmc3_clk 0>,
				 <&mmc3_clk 1>,
				 <&mmc3_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
502 503
			resets = <&ahb1_rst 11>;
			reset-names = "ahb";
504
			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
505
			status = "disabled";
506 507
			#address-cells = <1>;
			#size-cells = <0>;
508 509
		};

510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
		usbphy: phy@01c19400 {
			compatible = "allwinner,sun6i-a31-usb-phy";
			reg = <0x01c19400 0x10>,
			      <0x01c1a800 0x4>,
			      <0x01c1b800 0x4>;
			reg-names = "phy_ctrl",
				    "pmu1",
				    "pmu2";
			clocks = <&usb_clk 8>,
				 <&usb_clk 9>,
				 <&usb_clk 10>;
			clock-names = "usb0_phy",
				      "usb1_phy",
				      "usb2_phy";
			resets = <&usb_clk 0>,
				 <&usb_clk 1>,
				 <&usb_clk 2>;
			reset-names = "usb0_reset",
				      "usb1_reset",
				      "usb2_reset";
			status = "disabled";
			#phy-cells = <1>;
		};

		ehci0: usb@01c1a000 {
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1a000 0x100>;
537
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
538 539 540 541 542 543 544 545 546 547
			clocks = <&ahb1_gates 26>;
			resets = <&ahb1_rst 26>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c1a400 {
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1a400 0x100>;
548
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
549 550 551 552 553 554 555 556 557 558
			clocks = <&ahb1_gates 29>, <&usb_clk 16>;
			resets = <&ahb1_rst 29>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ehci1: usb@01c1b000 {
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1b000 0x100>;
559
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
560 561 562 563 564 565 566 567 568 569
			clocks = <&ahb1_gates 27>;
			resets = <&ahb1_rst 27>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1b400 {
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1b400 0x100>;
570
			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
571 572 573 574 575 576 577
			clocks = <&ahb1_gates 30>, <&usb_clk 17>;
			resets = <&ahb1_rst 30>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

M
Maxime Ripard 已提交
578
		ohci2: usb@01c1c400 {
579 580
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
581
			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
582 583 584 585 586
			clocks = <&ahb1_gates 31>, <&usb_clk 18>;
			resets = <&ahb1_rst 31>;
			status = "disabled";
		};

587 588 589
		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun6i-a31-pinctrl";
			reg = <0x01c20800 0x400>;
590 591 592 593
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
594
			clocks = <&apb1_gates 5>;
595 596
			gpio-controller;
			interrupt-controller;
597
			#interrupt-cells = <2>;
598 599
			#size-cells = <0>;
			#gpio-cells = <3>;
600 601 602 603

			uart0_pins_a: uart0@0 {
				allwinner,pins = "PH20", "PH21";
				allwinner,function = "uart0";
604 605
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
606
			};
607 608 609 610

			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PH14", "PH15";
				allwinner,function = "i2c0";
611 612
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
613 614 615 616 617
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PH16", "PH17";
				allwinner,function = "i2c1";
618 619
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
620 621 622 623 624
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PH18", "PH19";
				allwinner,function = "i2c2";
625 626
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
627
			};
628 629 630 631

			mmc0_pins_a: mmc0@0 {
				allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
				allwinner,function = "mmc0";
632 633
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
634
			};
635

636 637 638 639 640 641 642 643
			mmc1_pins_a: mmc1@0 {
				allwinner,pins = "PG0", "PG1", "PG2", "PG3",
						 "PG4", "PG5";
				allwinner,function = "mmc1";
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

644 645 646 647 648 649 650
			gmac_pins_mii_a: gmac_mii@0 {
				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
						"PA8", "PA9", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA26", "PA27";
				allwinner,function = "gmac";
651 652
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
			};

			gmac_pins_gmii_a: gmac_gmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
						"PA4", "PA5", "PA6", "PA7",
						"PA8", "PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14",	"PA15",
						"PA16", "PA17", "PA18", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA25", "PA26", "PA27";
				allwinner,function = "gmac";
				/*
				 * data lines in GMII mode run at 125MHz and
				 * might need a higher signal drive strength
				 */
668 669
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
670 671 672 673 674 675 676 677 678 679 680 681
			};

			gmac_pins_rgmii_a: gmac_rgmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
						"PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA25", "PA26", "PA27";
				allwinner,function = "gmac";
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
682 683
				allwinner,drive = <SUN4I_PINCTRL_40_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
684
			};
685 686
		};

687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
		ahb1_rst: reset@01c202c0 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-ahb1-reset";
			reg = <0x01c202c0 0xc>;
		};

		apb1_rst: reset@01c202d0 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-clock-reset";
			reg = <0x01c202d0 0x4>;
		};

		apb2_rst: reset@01c202d8 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-clock-reset";
			reg = <0x01c202d8 0x4>;
		};

705
		timer@01c20c00 {
706
			compatible = "allwinner,sun4i-a10-timer";
707
			reg = <0x01c20c00 0xa0>;
708 709 710 711 712
			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
713
			clocks = <&osc24M>;
714 715 716
		};

		wdt1: watchdog@01c20ca0 {
717
			compatible = "allwinner,sun6i-a31-wdt";
718 719 720
			reg = <0x01c20ca0 0x20>;
		};

721 722 723 724 725 726 727
		rtp: rtp@01c25000 {
			compatible = "allwinner,sun6i-a31-ts";
			reg = <0x01c25000 0x100>;
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
			#thermal-sensor-cells = <0>;
		};

728 729 730
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
731
			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
732 733
			reg-shift = <2>;
			reg-io-width = <4>;
734
			clocks = <&apb2_gates 16>;
735
			resets = <&apb2_rst 16>;
736 737
			dmas = <&dma 6>, <&dma 6>;
			dma-names = "rx", "tx";
738 739 740 741 742 743
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
744
			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
745 746
			reg-shift = <2>;
			reg-io-width = <4>;
747
			clocks = <&apb2_gates 17>;
748
			resets = <&apb2_rst 17>;
749 750
			dmas = <&dma 7>, <&dma 7>;
			dma-names = "rx", "tx";
751 752 753 754 755 756
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
757
			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
758 759
			reg-shift = <2>;
			reg-io-width = <4>;
760
			clocks = <&apb2_gates 18>;
761
			resets = <&apb2_rst 18>;
762 763
			dmas = <&dma 8>, <&dma 8>;
			dma-names = "rx", "tx";
764 765 766 767 768 769
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
770
			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
771 772
			reg-shift = <2>;
			reg-io-width = <4>;
773
			clocks = <&apb2_gates 19>;
774
			resets = <&apb2_rst 19>;
775 776
			dmas = <&dma 9>, <&dma 9>;
			dma-names = "rx", "tx";
777 778 779 780 781 782
			status = "disabled";
		};

		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
783
			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
784 785
			reg-shift = <2>;
			reg-io-width = <4>;
786
			clocks = <&apb2_gates 20>;
787
			resets = <&apb2_rst 20>;
788 789
			dmas = <&dma 10>, <&dma 10>;
			dma-names = "rx", "tx";
790 791 792 793 794 795
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
796
			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
797 798
			reg-shift = <2>;
			reg-io-width = <4>;
799
			clocks = <&apb2_gates 21>;
800
			resets = <&apb2_rst 21>;
801 802
			dmas = <&dma 22>, <&dma 22>;
			dma-names = "rx", "tx";
803 804 805
			status = "disabled";
		};

806 807 808
		i2c0: i2c@01c2ac00 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2ac00 0x400>;
809
			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
810 811 812
			clocks = <&apb2_gates 0>;
			resets = <&apb2_rst 0>;
			status = "disabled";
813 814
			#address-cells = <1>;
			#size-cells = <0>;
815 816 817 818 819
		};

		i2c1: i2c@01c2b000 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b000 0x400>;
820
			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
821 822 823
			clocks = <&apb2_gates 1>;
			resets = <&apb2_rst 1>;
			status = "disabled";
824 825
			#address-cells = <1>;
			#size-cells = <0>;
826 827 828 829 830
		};

		i2c2: i2c@01c2b400 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b400 0x400>;
831
			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
832 833 834
			clocks = <&apb2_gates 2>;
			resets = <&apb2_rst 2>;
			status = "disabled";
835 836
			#address-cells = <1>;
			#size-cells = <0>;
837 838 839 840 841
		};

		i2c3: i2c@01c2b800 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b800 0x400>;
842
			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
843 844 845
			clocks = <&apb2_gates 3>;
			resets = <&apb2_rst 3>;
			status = "disabled";
846 847
			#address-cells = <1>;
			#size-cells = <0>;
848 849
		};

850 851 852
		gmac: ethernet@01c30000 {
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c30000 0x1054>;
853
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
854 855 856 857 858 859 860 861 862 863 864 865 866
			interrupt-names = "macirq";
			clocks = <&ahb1_gates 17>, <&gmac_tx_clk>;
			clock-names = "stmmaceth", "allwinner_gmac_tx";
			resets = <&ahb1_rst 17>;
			reset-names = "stmmaceth";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

867 868 869
		timer@01c60000 {
			compatible = "allwinner,sun6i-a31-hstimer", "allwinner,sun7i-a20-hstimer";
			reg = <0x01c60000 0x1000>;
870 871 872 873
			interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
874 875 876 877
			clocks = <&ahb1_gates 19>;
			resets = <&ahb1_rst 19>;
		};

878 879 880
		spi0: spi@01c68000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c68000 0x1000>;
881
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
882 883
			clocks = <&ahb1_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
884 885
			dmas = <&dma 23>, <&dma 23>;
			dma-names = "rx", "tx";
886 887 888 889 890 891 892
			resets = <&ahb1_rst 20>;
			status = "disabled";
		};

		spi1: spi@01c69000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c69000 0x1000>;
893
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
894 895
			clocks = <&ahb1_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
896 897
			dmas = <&dma 24>, <&dma 24>;
			dma-names = "rx", "tx";
898 899 900 901 902 903 904
			resets = <&ahb1_rst 21>;
			status = "disabled";
		};

		spi2: spi@01c6a000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6a000 0x1000>;
905
			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
906 907
			clocks = <&ahb1_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
908 909
			dmas = <&dma 25>, <&dma 25>;
			dma-names = "rx", "tx";
910 911 912 913 914 915 916
			resets = <&ahb1_rst 22>;
			status = "disabled";
		};

		spi3: spi@01c6b000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6b000 0x1000>;
917
			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
918 919
			clocks = <&ahb1_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
920 921
			dmas = <&dma 26>, <&dma 26>;
			dma-names = "rx", "tx";
922 923 924 925
			resets = <&ahb1_rst 23>;
			status = "disabled";
		};

926 927 928 929 930 931 932 933
		gic: interrupt-controller@01c81000 {
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
			      <0x01c82000 0x1000>,
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
934
			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
935
		};
936

937 938 939
		rtc: rtc@01f00000 {
			compatible = "allwinner,sun6i-a31-rtc";
			reg = <0x01f00000 0x54>;
940 941
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
942 943
		};

944 945 946 947 948
		nmi_intc: interrupt-controller@01f00c0c {
			compatible = "allwinner,sun6i-a31-sc-nmi";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x01f00c0c 0x38>;
949
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
950 951
		};

952 953 954
		prcm@01f01400 {
			compatible = "allwinner,sun6i-a31-prcm";
			reg = <0x01f01400 0x200>;
955 956 957 958

			ar100: ar100_clk {
				compatible = "allwinner,sun6i-a31-ar100-clk";
				#clock-cells = <0>;
959
				clocks = <&osc32k>, <&osc24M>, <&pll6 0>, <&pll6 0>;
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
				clock-output-names = "ar100";
			};

			ahb0: ahb0_clk {
				compatible = "fixed-factor-clock";
				#clock-cells = <0>;
				clock-div = <1>;
				clock-mult = <1>;
				clocks = <&ar100>;
				clock-output-names = "ahb0";
			};

			apb0: apb0_clk {
				compatible = "allwinner,sun6i-a31-apb0-clk";
				#clock-cells = <0>;
				clocks = <&ahb0>;
				clock-output-names = "apb0";
			};

			apb0_gates: apb0_gates_clk {
				compatible = "allwinner,sun6i-a31-apb0-gates-clk";
				#clock-cells = <1>;
				clocks = <&apb0>;
				clock-output-names = "apb0_pio", "apb0_ir",
						"apb0_timer", "apb0_p2wi",
						"apb0_uart", "apb0_1wire",
						"apb0_i2c";
			};

H
Hans de Goede 已提交
989 990 991 992 993 994 995
			ir_clk: ir_clk {
				#clock-cells = <0>;
				compatible = "allwinner,sun4i-a10-mod0-clk";
				clocks = <&osc32k>, <&osc24M>;
				clock-output-names = "ir";
			};

996 997 998 999
			apb0_rst: apb0_rst {
				compatible = "allwinner,sun6i-a31-clock-reset";
				#reset-cells = <1>;
			};
1000 1001
		};

1002 1003 1004 1005
		cpucfg@01f01c00 {
			compatible = "allwinner,sun6i-a31-cpuconfig";
			reg = <0x01f01c00 0x300>;
		};
1006

H
Hans de Goede 已提交
1007 1008 1009 1010 1011
		ir: ir@01f02000 {
			compatible = "allwinner,sun5i-a13-ir";
			clocks = <&apb0_gates 1>, <&ir_clk>;
			clock-names = "apb", "ir";
			resets = <&apb0_rst 1>;
1012
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
H
Hans de Goede 已提交
1013 1014 1015 1016
			reg = <0x01f02000 0x40>;
			status = "disabled";
		};

1017 1018 1019
		r_pio: pinctrl@01f02c00 {
			compatible = "allwinner,sun6i-a31-r-pinctrl";
			reg = <0x01f02c00 0x400>;
1020 1021
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1022 1023 1024 1025
			clocks = <&apb0_gates 0>;
			resets = <&apb0_rst 0>;
			gpio-controller;
			interrupt-controller;
1026
			#interrupt-cells = <2>;
1027 1028
			#size-cells = <0>;
			#gpio-cells = <3>;
1029 1030 1031 1032

			ir_pins_a: ir@0 {
				allwinner,pins = "PL4";
				allwinner,function = "s_ir";
1033 1034
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1035
			};
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056

			p2wi_pins: p2wi {
				allwinner,pins = "PL0", "PL1";
				allwinner,function = "s_p2wi";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};
		};

		p2wi: i2c@01f03400 {
			compatible = "allwinner,sun6i-a31-p2wi";
			reg = <0x01f03400 0x400>;
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&apb0_gates 3>;
			clock-frequency = <100000>;
			resets = <&apb0_rst 3>;
			pinctrl-names = "default";
			pinctrl-0 = <&p2wi_pins>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
1057
		};
1058 1059
	};
};