i915_gpu_error.c 52.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

C
Chris Wilson 已提交
30
#include <linux/ascii85.h>
31
#include <linux/highmem.h>
C
Chris Wilson 已提交
32
#include <linux/nmi.h>
33
#include <linux/pagevec.h>
C
Chris Wilson 已提交
34
#include <linux/scatterlist.h>
L
Lucas De Marchi 已提交
35
#include <linux/string_helpers.h>
C
Chris Wilson 已提交
36
#include <linux/utsname.h>
37
#include <linux/zlib.h>
C
Chris Wilson 已提交
38

39
#include <drm/drm_cache.h>
40 41
#include <drm/drm_print.h>

42
#include "display/intel_dmc.h"
43 44
#include "display/intel_overlay.h"

45
#include "gem/i915_gem_context.h"
46
#include "gem/i915_gem_lmem.h"
47
#include "gt/intel_engine_regs.h"
48
#include "gt/intel_gt.h"
49
#include "gt/intel_gt_mcr.h"
50
#include "gt/intel_gt_pm.h"
51
#include "gt/intel_gt_regs.h"
52
#include "gt/uc/intel_guc_capture.h"
53

54
#include "i915_driver.h"
55
#include "i915_drv.h"
56
#include "i915_gpu_error.h"
57
#include "i915_memcpy.h"
58
#include "i915_scatterlist.h"
59
#include "i915_utils.h"
60

61
#define ALLOW_FAIL (__GFP_KSWAPD_RECLAIM | __GFP_RETRY_MAYFAIL | __GFP_NOWARN)
62 63
#define ATOMIC_MAYFAIL (GFP_ATOMIC | __GFP_NOWARN)

C
Chris Wilson 已提交
64 65
static void __sg_set_buf(struct scatterlist *sg,
			 void *addr, unsigned int len, loff_t it)
66
{
C
Chris Wilson 已提交
67 68 69 70
	sg->page_link = (unsigned long)virt_to_page(addr);
	sg->offset = offset_in_page(addr);
	sg->length = len;
	sg->dma_address = it;
71 72
}

C
Chris Wilson 已提交
73
static bool __i915_error_grow(struct drm_i915_error_state_buf *e, size_t len)
74
{
C
Chris Wilson 已提交
75
	if (!len)
76 77
		return false;

C
Chris Wilson 已提交
78 79 80 81 82 83 84 85
	if (e->bytes + len + 1 <= e->size)
		return true;

	if (e->bytes) {
		__sg_set_buf(e->cur++, e->buf, e->bytes, e->iter);
		e->iter += e->bytes;
		e->buf = NULL;
		e->bytes = 0;
86 87
	}

C
Chris Wilson 已提交
88 89
	if (e->cur == e->end) {
		struct scatterlist *sgl;
90

91
		sgl = (typeof(sgl))__get_free_page(ALLOW_FAIL);
C
Chris Wilson 已提交
92 93 94 95
		if (!sgl) {
			e->err = -ENOMEM;
			return false;
		}
96

C
Chris Wilson 已提交
97 98 99 100 101 102 103
		if (e->cur) {
			e->cur->offset = 0;
			e->cur->length = 0;
			e->cur->page_link =
				(unsigned long)sgl | SG_CHAIN;
		} else {
			e->sgl = sgl;
104 105
		}

C
Chris Wilson 已提交
106 107
		e->cur = sgl;
		e->end = sgl + SG_MAX_SINGLE_ALLOC - 1;
108 109
	}

C
Chris Wilson 已提交
110
	e->size = ALIGN(len + 1, SZ_64K);
111
	e->buf = kmalloc(e->size, ALLOW_FAIL);
C
Chris Wilson 已提交
112 113 114 115 116 117 118 119 120 121
	if (!e->buf) {
		e->size = PAGE_ALIGN(len + 1);
		e->buf = kmalloc(e->size, GFP_KERNEL);
	}
	if (!e->buf) {
		e->err = -ENOMEM;
		return false;
	}

	return true;
122 123
}

124
__printf(2, 0)
125
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
C
Chris Wilson 已提交
126
			       const char *fmt, va_list args)
127
{
C
Chris Wilson 已提交
128 129
	va_list ap;
	int len;
130

C
Chris Wilson 已提交
131
	if (e->err)
132 133
		return;

C
Chris Wilson 已提交
134 135 136 137 138 139
	va_copy(ap, args);
	len = vsnprintf(NULL, 0, fmt, ap);
	va_end(ap);
	if (len <= 0) {
		e->err = len;
		return;
140 141
	}

C
Chris Wilson 已提交
142 143
	if (!__i915_error_grow(e, len))
		return;
144

C
Chris Wilson 已提交
145 146 147 148 149 150 151
	GEM_BUG_ON(e->bytes >= e->size);
	len = vscnprintf(e->buf + e->bytes, e->size - e->bytes, fmt, args);
	if (len < 0) {
		e->err = len;
		return;
	}
	e->bytes += len;
152 153
}

C
Chris Wilson 已提交
154
static void i915_error_puts(struct drm_i915_error_state_buf *e, const char *str)
155 156 157
{
	unsigned len;

C
Chris Wilson 已提交
158
	if (e->err || !str)
159 160 161
		return;

	len = strlen(str);
C
Chris Wilson 已提交
162 163
	if (!__i915_error_grow(e, len))
		return;
164

C
Chris Wilson 已提交
165
	GEM_BUG_ON(e->bytes + len > e->size);
166
	memcpy(e->buf + e->bytes, str, len);
C
Chris Wilson 已提交
167
	e->bytes += len;
168 169 170 171 172
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
/* single threaded page allocator with a reserved stash for emergencies */
static void pool_fini(struct pagevec *pv)
{
	pagevec_release(pv);
}

static int pool_refill(struct pagevec *pv, gfp_t gfp)
{
	while (pagevec_space(pv)) {
		struct page *p;

		p = alloc_page(gfp);
		if (!p)
			return -ENOMEM;

		pagevec_add(pv, p);
	}

	return 0;
}

static int pool_init(struct pagevec *pv, gfp_t gfp)
{
	int err;

	pagevec_init(pv);

	err = pool_refill(pv, gfp);
	if (err)
		pool_fini(pv);

	return err;
}

static void *pool_alloc(struct pagevec *pv, gfp_t gfp)
{
	struct page *p;

	p = alloc_page(gfp);
	if (!p && pagevec_count(pv))
		p = pv->pages[--pv->nr];

	return p ? page_address(p) : NULL;
}

static void pool_free(struct pagevec *pv, void *addr)
{
	struct page *p = virt_to_page(addr);

	if (pagevec_space(pv))
		pagevec_add(pv, p);
	else
		__free_page(p);
}

243 244
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

245
struct i915_vma_compress {
246
	struct pagevec pool;
247 248 249 250
	struct z_stream_s zstream;
	void *tmp;
};

251
static bool compress_init(struct i915_vma_compress *c)
252
{
253
	struct z_stream_s *zstream = &c->zstream;
254

255
	if (pool_init(&c->pool, ALLOW_FAIL))
256 257
		return false;

258 259 260 261 262
	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			ALLOW_FAIL);
	if (!zstream->workspace) {
		pool_fini(&c->pool);
263 264 265
		return false;
	}

266
	c->tmp = NULL;
267
	if (i915_has_memcpy_from_wc())
268
		c->tmp = pool_alloc(&c->pool, ALLOW_FAIL);
269

270 271 272
	return true;
}

273
static bool compress_start(struct i915_vma_compress *c)
274
{
275 276 277 278 279 280 281 282 283
	struct z_stream_s *zstream = &c->zstream;
	void *workspace = zstream->workspace;

	memset(zstream, 0, sizeof(*zstream));
	zstream->workspace = workspace;

	return zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) == Z_OK;
}

284 285
static void *compress_next_page(struct i915_vma_compress *c,
				struct i915_vma_coredump *dst)
286
{
287 288
	void *page_addr;
	struct page *page;
289

290 291
	page_addr = pool_alloc(&c->pool, ALLOW_FAIL);
	if (!page_addr)
292 293
		return ERR_PTR(-ENOMEM);

294 295 296
	page = virt_to_page(page_addr);
	list_add_tail(&page->lru, &dst->page_list);
	return page_addr;
297 298
}

299
static int compress_page(struct i915_vma_compress *c,
300
			 void *src,
301 302
			 struct i915_vma_coredump *dst,
			 bool wc)
303
{
304 305
	struct z_stream_s *zstream = &c->zstream;

306
	zstream->next_in = src;
307
	if (wc && c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
308
		zstream->next_in = c->tmp;
309 310 311 312
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
313
			zstream->next_out = compress_next_page(c, dst);
314 315
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);
316 317 318 319

			zstream->avail_out = PAGE_SIZE;
		}

320
		if (zlib_deflate(zstream, Z_NO_FLUSH) != Z_OK)
321
			return -EIO;
322 323

		cond_resched();
324 325 326 327 328 329 330 331 332
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

333 334
static int compress_flush(struct i915_vma_compress *c,
			  struct i915_vma_coredump *dst)
335
{
336 337
	struct z_stream_s *zstream = &c->zstream;

338 339 340
	do {
		switch (zlib_deflate(zstream, Z_FINISH)) {
		case Z_OK: /* more space requested */
341
			zstream->next_out = compress_next_page(c, dst);
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);

			zstream->avail_out = PAGE_SIZE;
			break;

		case Z_STREAM_END:
			goto end;

		default: /* any error */
			return -EIO;
		}
	} while (1);

end:
	memset(zstream->next_out, 0, zstream->avail_out);
	dst->unused = zstream->avail_out;
	return 0;
}

362
static void compress_finish(struct i915_vma_compress *c)
363
{
364 365
	zlib_deflateEnd(&c->zstream);
}
366

367
static void compress_fini(struct i915_vma_compress *c)
368 369
{
	kfree(c->zstream.workspace);
370
	if (c->tmp)
371 372
		pool_free(&c->pool, c->tmp);
	pool_fini(&c->pool);
373 374 375 376 377 378 379 380 381
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

382
struct i915_vma_compress {
383
	struct pagevec pool;
384 385
};

386
static bool compress_init(struct i915_vma_compress *c)
387 388 389 390
{
	return pool_init(&c->pool, ALLOW_FAIL) == 0;
}

391
static bool compress_start(struct i915_vma_compress *c)
392 393 394 395
{
	return true;
}

396
static int compress_page(struct i915_vma_compress *c,
397
			 void *src,
398 399
			 struct i915_vma_coredump *dst,
			 bool wc)
400
{
401
	void *ptr;
402

403
	ptr = pool_alloc(&c->pool, ALLOW_FAIL);
404
	if (!ptr)
405 406
		return -ENOMEM;

407
	if (!(wc && i915_memcpy_from_wc(ptr, src, PAGE_SIZE)))
408
		memcpy(ptr, src, PAGE_SIZE);
409
	list_add_tail(&virt_to_page(ptr)->lru, &dst->page_list);
410
	cond_resched();
411 412 413 414

	return 0;
}

415 416
static int compress_flush(struct i915_vma_compress *c,
			  struct i915_vma_coredump *dst)
417 418 419 420
{
	return 0;
}

421
static void compress_finish(struct i915_vma_compress *c)
422 423 424
{
}

425
static void compress_fini(struct i915_vma_compress *c)
426 427 428 429
{
	pool_fini(&c->pool);
}

430 431 432 433 434 435 436
static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

437
static void error_print_instdone(struct drm_i915_error_state_buf *m,
438
				 const struct intel_engine_coredump *ee)
439
{
440 441
	int slice;
	int subslice;
442
	int iter;
443

444 445 446
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

447
	if (ee->engine->class != RENDER_CLASS || GRAPHICS_VER(m->i915) <= 3)
448 449 450 451 452
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

453
	if (GRAPHICS_VER(m->i915) <= 6)
454 455
		return;

456 457 458 459
	for_each_ss_steering(iter, ee->engine->gt, slice, subslice)
		err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.sampler[slice][subslice]);
460

461 462 463 464
	for_each_ss_steering(iter, ee->engine->gt, slice, subslice)
		err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.row[slice][subslice]);
465

466
	if (GRAPHICS_VER(m->i915) < 12)
467 468
		return;

469
	if (GRAPHICS_VER_FULL(m->i915) >= IP_VER(12, 55)) {
470
		for_each_ss_steering(iter, ee->engine->gt, slice, subslice)
471 472 473 474 475
			err_printf(m, "  GEOM_SVGUNIT_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.geom_svg[slice][subslice]);
	}

476 477 478 479
	err_printf(m, "  SC_INSTDONE_EXTRA: 0x%08x\n",
		   ee->instdone.slice_common_extra[0]);
	err_printf(m, "  SC_INSTDONE_EXTRA2: 0x%08x\n",
		   ee->instdone.slice_common_extra[1]);
480 481
}

482 483
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
484
				const struct i915_request_coredump *erq)
485 486 487 488
{
	if (!erq->seqno)
		return;

489
	err_printf(m, "%s pid %d, seqno %8x:%08x%s%s, prio %d, head %08x, tail %08x\n",
490
		   prefix, erq->pid, erq->context, erq->seqno,
491 492 493 494 495
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &erq->flags) ? "!" : "",
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
			    &erq->flags) ? "+" : "",
		   erq->sched_attr.priority,
496
		   erq->head, erq->tail);
497 498
}

499 500
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
501
				const struct i915_gem_context_coredump *ctx)
502
{
503
	err_printf(m, "%s%s[%d] prio %d, guilty %d active %d, runtime total %lluns, avg %lluns\n",
C
Chris Wilson 已提交
504
		   header, ctx->comm, ctx->pid, ctx->sched_attr.priority,
505
		   ctx->guilty, ctx->active,
506
		   ctx->total_runtime, ctx->avg_runtime);
507 508
}

509 510 511 512 513 514 515 516 517 518 519 520
static struct i915_vma_coredump *
__find_vma(struct i915_vma_coredump *vma, const char *name)
{
	while (vma) {
		if (strcmp(vma->name, name) == 0)
			return vma;
		vma = vma->next;
	}

	return NULL;
}

521 522
struct i915_vma_coredump *
intel_gpu_error_find_batch(const struct intel_engine_coredump *ee)
523 524 525 526
{
	return __find_vma(ee->vma, "batch");
}

527
static void error_print_engine(struct drm_i915_error_state_buf *m,
528
			       const struct intel_engine_coredump *ee)
529
{
530
	struct i915_vma_coredump *batch;
531 532
	int n;

533
	err_printf(m, "%s command stream:\n", ee->engine->name);
534
	err_printf(m, "  CCID:  0x%08x\n", ee->ccid);
535
	err_printf(m, "  START: 0x%08x\n", ee->start);
536
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
537 538
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
539
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
540
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
541 542 543 544 545
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
546
	err_printf(m, "  ESR:   0x%08x\n", ee->esr);
547 548 549

	error_print_instdone(m, ee);

550
	batch = intel_gpu_error_find_batch(ee);
551 552 553
	if (batch) {
		u64 start = batch->gtt_offset;
		u64 end = start + batch->gtt_size;
554 555 556 557 558

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
559
	if (GRAPHICS_VER(m->i915) >= 4) {
560
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
561 562 563
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
564
	}
565 566 567
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
568
	if (GRAPHICS_VER(m->i915) >= 6) {
569 570
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
571
	}
572 573 574 575 576 577 578 579 580
	if (GRAPHICS_VER(m->i915) >= 11) {
		err_printf(m, "  NOPID: 0x%08x\n", ee->nopid);
		err_printf(m, "  EXCC: 0x%08x\n", ee->excc);
		err_printf(m, "  CMD_CCTL: 0x%08x\n", ee->cmd_cctl);
		err_printf(m, "  CSCMDOP: 0x%08x\n", ee->cscmdop);
		err_printf(m, "  CTX_SR_CTL: 0x%08x\n", ee->ctx_sr_ctl);
		err_printf(m, "  DMA_FADDR_HI: 0x%08x\n", ee->dma_faddr_hi);
		err_printf(m, "  DMA_FADDR_LO: 0x%08x\n", ee->dma_faddr_lo);
	}
581
	if (HAS_PPGTT(m->i915)) {
582
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
583

584
		if (GRAPHICS_VER(m->i915) >= 8) {
585 586 587
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
588
					   i, ee->vm_info.pdp[i]);
589 590
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
591
				   ee->vm_info.pp_dir_base);
592 593
		}
	}
594

595 596
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
597
		error_print_request(m, " ", &ee->execlist[n]);
598
	}
599 600 601 602 603 604 605 606 607 608 609
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

610 611 612
void intel_gpu_error_print_vma(struct drm_i915_error_state_buf *m,
			       const struct intel_engine_cs *engine,
			       const struct i915_vma_coredump *vma)
613
{
614
	char out[ASCII85_BUFSZ];
615
	struct page *page;
616

617
	if (!vma)
618 619
		return;

620 621 622 623
	err_printf(m, "%s --- %s = 0x%08x %08x\n",
		   engine ? engine->name : "global", vma->name,
		   upper_32_bits(vma->gtt_offset),
		   lower_32_bits(vma->gtt_offset));
624

625 626
	if (vma->gtt_page_sizes > I915_GTT_PAGE_SIZE_4K)
		err_printf(m, "gtt_page_sizes = 0x%08x\n", vma->gtt_page_sizes);
627

628
	err_compression_marker(m);
629
	list_for_each_entry(page, &vma->page_list, lru) {
630
		int i, len;
631
		const u32 *addr = page_address(page);
632 633

		len = PAGE_SIZE;
634
		if (page == list_last_entry(&vma->page_list, typeof(*page), lru))
635
			len -= vma->unused;
636 637
		len = ascii85_encode_len(len);

638
		for (i = 0; i < len; i++)
639
			err_puts(m, ascii85_encode(addr[i], out));
640
	}
641
	err_puts(m, "\n");
642 643
}

644
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
645
				   struct i915_gpu_coredump *error)
646
{
647 648
	struct drm_printer p = i915_error_printer(m);

649
	intel_device_info_print(&error->device_info, &error->runtime_info, &p);
650
	intel_driver_caps_print(&error->driver_caps, &p);
651 652
}

653
static void err_print_params(struct drm_i915_error_state_buf *m,
654
			     const struct i915_params *params)
655
{
656 657 658
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
659 660
}

661 662 663
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
664
	struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
665 666 667 668 669 670 671 672

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

673
static void err_print_uc(struct drm_i915_error_state_buf *m,
674
			 const struct intel_uc_coredump *error_uc)
675 676 677 678 679
{
	struct drm_printer p = i915_error_printer(m);

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
680
	intel_gpu_error_print_vma(m, NULL, error_uc->guc_log);
681 682
}

C
Chris Wilson 已提交
683
static void err_free_sgl(struct scatterlist *sgl)
684
{
C
Chris Wilson 已提交
685 686
	while (sgl) {
		struct scatterlist *sg;
687

C
Chris Wilson 已提交
688 689 690 691 692 693 694 695 696
		for (sg = sgl; !sg_is_chain(sg); sg++) {
			kfree(sg_virt(sg));
			if (sg_is_last(sg))
				break;
		}

		sg = sg_is_last(sg) ? NULL : sg_chain_ptr(sg);
		free_page((unsigned long)sgl);
		sgl = sg;
697
	}
C
Chris Wilson 已提交
698
}
699

700 701 702 703 704 705
static void err_print_gt_info(struct drm_i915_error_state_buf *m,
			      struct intel_gt_coredump *gt)
{
	struct drm_printer p = i915_error_printer(m);

	intel_gt_info_print(&gt->info, &p);
706
	intel_sseu_print_topology(gt->_gt->i915, &gt->info.sseu, &p);
707 708
}

709 710 711 712 713 714 715 716 717
static void err_print_gt_display(struct drm_i915_error_state_buf *m,
				 struct intel_gt_coredump *gt)
{
	err_printf(m, "IER: 0x%08x\n", gt->ier);
	err_printf(m, "DERRMR: 0x%08x\n", gt->derrmr);
}

static void err_print_gt_global_nonguc(struct drm_i915_error_state_buf *m,
				       struct intel_gt_coredump *gt)
718
{
719
	int i;
720

L
Lucas De Marchi 已提交
721
	err_printf(m, "GT awake: %s\n", str_yes_no(gt->awake));
722
	err_printf(m, "EIR: 0x%08x\n", gt->eir);
723 724
	err_printf(m, "PGTBL_ER: 0x%08x\n", gt->pgtbl_er);

725 726
	for (i = 0; i < gt->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, gt->gtier[i]);
727
}
728

729 730 731 732
static void err_print_gt_global(struct drm_i915_error_state_buf *m,
				struct intel_gt_coredump *gt)
{
	err_printf(m, "FORCEWAKE: 0x%08x\n", gt->forcewake);
733

734
	if (IS_GRAPHICS_VER(m->i915, 6, 11)) {
735 736 737 738
		err_printf(m, "ERROR: 0x%08x\n", gt->error);
		err_printf(m, "DONE_REG: 0x%08x\n", gt->done_reg);
	}

739
	if (GRAPHICS_VER(m->i915) >= 8)
740 741 742
		err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
			   gt->fault_data1, gt->fault_data0);

743
	if (GRAPHICS_VER(m->i915) == 7)
744 745
		err_printf(m, "ERR_INT: 0x%08x\n", gt->err_int);

746
	if (IS_GRAPHICS_VER(m->i915, 8, 11))
747 748
		err_printf(m, "GTT_CACHE_EN: 0x%08x\n", gt->gtt_cache);

749
	if (GRAPHICS_VER(m->i915) == 12)
750 751
		err_printf(m, "AUX_ERR_DBG: 0x%08x\n", gt->aux_err);

752
	if (GRAPHICS_VER(m->i915) >= 12) {
753 754
		int i;

755
		for (i = 0; i < I915_MAX_SFC; i++) {
756 757 758 759 760
			/*
			 * SFC_DONE resides in the VD forcewake domain, so it
			 * only exists if the corresponding VCS engine is
			 * present.
			 */
761 762
			if ((gt->_gt->info.sfc_mask & BIT(i)) == 0 ||
			    !HAS_ENGINE(gt->_gt, _VCS(i * 2)))
763 764
				continue;

765 766
			err_printf(m, "  SFC_DONE[%d]: 0x%08x\n", i,
				   gt->sfc_done[i]);
767
		}
768 769 770

		err_printf(m, "  GAM_DONE: 0x%08x\n", gt->gam_done);
	}
771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
}

static void err_print_gt_fences(struct drm_i915_error_state_buf *m,
				struct intel_gt_coredump *gt)
{
	int i;

	for (i = 0; i < gt->nfence; i++)
		err_printf(m, "  fence[%d] = %08llx\n", i, gt->fence[i]);
}

static void err_print_gt_engines(struct drm_i915_error_state_buf *m,
				 struct intel_gt_coredump *gt)
{
	const struct intel_engine_coredump *ee;
786 787 788 789

	for (ee = gt->engine; ee; ee = ee->next) {
		const struct i915_vma_coredump *vma;

790 791 792 793 794 795 796 797 798
		if (ee->guc_capture_node)
			intel_guc_capture_print_engine_node(m, ee);
		else
			error_print_engine(m, ee);

		err_printf(m, "  hung: %u\n", ee->hung);
		err_printf(m, "  engine reset count: %u\n", ee->reset_count);
		error_print_context(m, "  Active context: ", &ee->context);

799
		for (vma = ee->vma; vma; vma = vma->next)
800
			intel_gpu_error_print_vma(m, ee->engine, vma);
801 802 803 804
	}

}

C
Chris Wilson 已提交
805
static void __err_print_to_sgl(struct drm_i915_error_state_buf *m,
806
			       struct i915_gpu_coredump *error)
C
Chris Wilson 已提交
807
{
808
	const struct intel_engine_coredump *ee;
C
Chris Wilson 已提交
809
	struct timespec64 ts;
810

811 812
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
813 814 815
	err_printf(m, "Kernel: %s %s\n",
		   init_utsname()->release,
		   init_utsname()->machine);
816
	err_printf(m, "Driver: %s\n", DRIVER_DATE);
A
Arnd Bergmann 已提交
817 818 819 820 821 822 823 824 825
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
826 827
	err_printf(m, "Capture: %lu jiffies; %d ms ago\n",
		   error->capture, jiffies_to_msecs(jiffies - error->capture));
828

829
	for (ee = error->gt ? error->gt->engine : NULL; ee; ee = ee->next)
830
		err_printf(m, "Active process (on ring %s): %s [%d]\n",
831 832 833 834
			   ee->engine->name,
			   ee->context.comm,
			   ee->context.pid);

835
	err_printf(m, "Reset count: %u\n", error->reset_count);
836
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
837
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
838 839 840
	err_printf(m, "Subplatform: 0x%x\n",
		   intel_subplatform(&error->runtime_info,
				     error->device_info.platform));
C
Chris Wilson 已提交
841
	err_print_pciid(m, m->i915);
842

843
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
844

845
	intel_dmc_print_error_state(m, m->i915);
846

L
Lucas De Marchi 已提交
847 848
	err_printf(m, "RPM wakelock: %s\n", str_yes_no(error->wakelock));
	err_printf(m, "PM suspended: %s\n", str_yes_no(error->suspended));
849

850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
	if (error->gt) {
		bool print_guc_capture = false;

		if (error->gt->uc && error->gt->uc->is_guc_capture)
			print_guc_capture = true;

		err_print_gt_display(m, error->gt);
		err_print_gt_global_nonguc(m, error->gt);
		err_print_gt_fences(m, error->gt);

		/*
		 * GuC dumped global, eng-class and eng-instance registers together
		 * as part of engine state dump so we print in err_print_gt_engines
		 */
		if (!print_guc_capture)
			err_print_gt_global(m, error->gt);

		err_print_gt_engines(m, error->gt);

		if (error->gt->uc)
			err_print_uc(m, error->gt->uc);

		err_print_gt_info(m, error->gt);
	}
874 875 876 877

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

878
	err_print_capabilities(m, error);
879
	err_print_params(m, &error->params);
C
Chris Wilson 已提交
880 881
}

882
static int err_print_to_sgl(struct i915_gpu_coredump *error)
C
Chris Wilson 已提交
883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
{
	struct drm_i915_error_state_buf m;

	if (IS_ERR(error))
		return PTR_ERR(error);

	if (READ_ONCE(error->sgl))
		return 0;

	memset(&m, 0, sizeof(m));
	m.i915 = error->i915;

	__err_print_to_sgl(&m, error);

	if (m.buf) {
		__sg_set_buf(m.cur++, m.buf, m.bytes, m.iter);
		m.bytes = 0;
		m.buf = NULL;
	}
	if (m.cur) {
		GEM_BUG_ON(m.end < m.cur);
		sg_mark_end(m.cur - 1);
	}
	GEM_BUG_ON(m.sgl && !m.cur);

	if (m.err) {
		err_free_sgl(m.sgl);
		return m.err;
	}
912

C
Chris Wilson 已提交
913 914
	if (cmpxchg(&error->sgl, NULL, m.sgl))
		err_free_sgl(m.sgl);
915 916 917 918

	return 0;
}

919 920
ssize_t i915_gpu_coredump_copy_to_buffer(struct i915_gpu_coredump *error,
					 char *buf, loff_t off, size_t rem)
921
{
C
Chris Wilson 已提交
922 923 924 925
	struct scatterlist *sg;
	size_t count;
	loff_t pos;
	int err;
926

C
Chris Wilson 已提交
927 928
	if (!error || !rem)
		return 0;
929

C
Chris Wilson 已提交
930 931 932
	err = err_print_to_sgl(error);
	if (err)
		return err;
933

C
Chris Wilson 已提交
934 935 936 937 938
	sg = READ_ONCE(error->fit);
	if (!sg || off < sg->dma_address)
		sg = error->sgl;
	if (!sg)
		return 0;
939

C
Chris Wilson 已提交
940 941 942 943 944 945 946 947 948
	pos = sg->dma_address;
	count = 0;
	do {
		size_t len, start;

		if (sg_is_chain(sg)) {
			sg = sg_chain_ptr(sg);
			GEM_BUG_ON(sg_is_chain(sg));
		}
949

C
Chris Wilson 已提交
950 951 952 953 954
		len = sg->length;
		if (pos + len <= off) {
			pos += len;
			continue;
		}
955

C
Chris Wilson 已提交
956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980
		start = sg->offset;
		if (pos < off) {
			GEM_BUG_ON(off - pos > len);
			len -= off - pos;
			start += off - pos;
			pos = off;
		}

		len = min(len, rem);
		GEM_BUG_ON(!len || len > sg->length);

		memcpy(buf, page_address(sg_page(sg)) + start, len);

		count += len;
		pos += len;

		buf += len;
		rem -= len;
		if (!rem) {
			WRITE_ONCE(error->fit, sg);
			break;
		}
	} while (!sg_is_last(sg++));

	return count;
981 982
}

983
static void i915_vma_coredump_free(struct i915_vma_coredump *vma)
984
{
985 986
	while (vma) {
		struct i915_vma_coredump *next = vma->next;
987
		struct page *page, *n;
988

989 990 991 992
		list_for_each_entry_safe(page, n, &vma->page_list, lru) {
			list_del_init(&page->lru);
			__free_page(page);
		}
993

994 995 996
		kfree(vma);
		vma = next;
	}
997 998
}

999
static void cleanup_params(struct i915_gpu_coredump *error)
1000
{
1001
	i915_params_free(&error->params);
1002 1003
}

1004
static void cleanup_uc(struct intel_uc_coredump *uc)
1005
{
1006 1007 1008
	kfree(uc->guc_fw.path);
	kfree(uc->huc_fw.path);
	i915_vma_coredump_free(uc->guc_log);
1009

1010
	kfree(uc);
1011 1012
}

1013
static void cleanup_gt(struct intel_gt_coredump *gt)
1014
{
1015 1016 1017 1018
	while (gt->engine) {
		struct intel_engine_coredump *ee = gt->engine;

		gt->engine = ee->next;
1019

1020
		i915_vma_coredump_free(ee->vma);
1021
		intel_guc_capture_free_node(ee);
1022 1023
		kfree(ee);
	}
1024

1025 1026
	if (gt->uc)
		cleanup_uc(gt->uc);
1027

1028 1029
	kfree(gt);
}
1030

1031 1032 1033 1034
void __i915_gpu_coredump_free(struct kref *error_ref)
{
	struct i915_gpu_coredump *error =
		container_of(error_ref, typeof(*error), ref);
1035

1036 1037 1038 1039 1040
	while (error->gt) {
		struct intel_gt_coredump *gt = error->gt;

		error->gt = gt->next;
		cleanup_gt(gt);
1041 1042 1043
	}

	kfree(error->overlay);
1044

1045
	cleanup_params(error);
1046

C
Chris Wilson 已提交
1047
	err_free_sgl(error->sgl);
1048 1049 1050
	kfree(error);
}

1051 1052
static struct i915_vma_coredump *
i915_vma_coredump_create(const struct intel_gt *gt,
1053 1054 1055 1056
			 const struct i915_vma_resource *vma_res,
			 struct i915_vma_compress *compress,
			 const char *name)

1057
{
1058
	struct i915_ggtt *ggtt = gt->ggtt;
1059
	const u64 slot = ggtt->error_capture.start;
1060
	struct i915_vma_coredump *dst;
1061
	struct sgt_iter iter;
1062
	int ret;
1063

1064 1065
	might_sleep();

1066
	if (!vma_res || !vma_res->bi.pages || !compress)
C
Chris Wilson 已提交
1067 1068
		return NULL;

1069
	dst = kmalloc(sizeof(*dst), ALLOW_FAIL);
C
Chris Wilson 已提交
1070
	if (!dst)
1071 1072
		return NULL;

1073 1074 1075 1076 1077
	if (!compress_start(compress)) {
		kfree(dst);
		return NULL;
	}

1078
	INIT_LIST_HEAD(&dst->page_list);
1079
	strcpy(dst->name, name);
1080 1081
	dst->next = NULL;

1082 1083 1084
	dst->gtt_offset = vma_res->start;
	dst->gtt_size = vma_res->node_size;
	dst->gtt_page_sizes = vma_res->page_sizes_gtt;
1085 1086
	dst->unused = 0;

1087
	ret = -EINVAL;
1088
	if (drm_mm_node_allocated(&ggtt->error_capture)) {
1089
		void __iomem *s;
1090
		dma_addr_t dma;
1091

1092
		for_each_sgt_daddr(dma, iter, vma_res->bi.pages) {
1093
			mutex_lock(&ggtt->error_mutex);
1094 1095 1096 1097 1098 1099
			if (ggtt->vm.raw_insert_page)
				ggtt->vm.raw_insert_page(&ggtt->vm, dma, slot,
							 I915_CACHE_NONE, 0);
			else
				ggtt->vm.insert_page(&ggtt->vm, dma, slot,
						     I915_CACHE_NONE, 0);
1100
			mb();
1101

1102
			s = io_mapping_map_wc(&ggtt->iomap, slot, PAGE_SIZE);
1103 1104 1105
			ret = compress_page(compress,
					    (void  __force *)s, dst,
					    true);
1106
			io_mapping_unmap(s);
1107 1108 1109 1110

			mb();
			ggtt->vm.clear_range(&ggtt->vm, slot, PAGE_SIZE);
			mutex_unlock(&ggtt->error_mutex);
1111 1112 1113
			if (ret)
				break;
		}
1114 1115
	} else if (vma_res->bi.lmem) {
		struct intel_memory_region *mem = vma_res->mr;
1116 1117
		dma_addr_t dma;

1118
		for_each_sgt_daddr(dma, iter, vma_res->bi.pages) {
1119
			dma_addr_t offset = dma - mem->region.start;
1120 1121
			void __iomem *s;

1122 1123 1124 1125 1126 1127
			if (offset + PAGE_SIZE > mem->io_size) {
				ret = -EINVAL;
				break;
			}

			s = io_mapping_map_wc(&mem->iomap, offset, PAGE_SIZE);
1128 1129 1130
			ret = compress_page(compress,
					    (void __force *)s, dst,
					    true);
1131
			io_mapping_unmap(s);
1132 1133 1134 1135 1136 1137
			if (ret)
				break;
		}
	} else {
		struct page *page;

1138
		for_each_sgt_page(page, iter, vma_res->bi.pages) {
1139 1140 1141 1142
			void *s;

			drm_clflush_pages(&page, 1);

1143
			s = kmap(page);
1144
			ret = compress_page(compress, s, dst, false);
1145
			kunmap(page);
1146 1147 1148 1149 1150 1151

			drm_clflush_pages(&page, 1);

			if (ret)
				break;
		}
1152 1153
	}

1154
	if (ret || compress_flush(compress, dst)) {
1155 1156 1157 1158 1159 1160 1161
		struct page *page, *n;

		list_for_each_entry_safe_reverse(page, n, &dst->page_list, lru) {
			list_del_init(&page->lru);
			pool_free(&compress->pool, page_address(page));
		}

1162 1163 1164
		kfree(dst);
		dst = NULL;
	}
1165
	compress_finish(compress);
1166 1167

	return dst;
1168 1169
}

1170
static void gt_record_fences(struct intel_gt_coredump *gt)
1171
{
1172 1173
	struct i915_ggtt *ggtt = gt->_gt->ggtt;
	struct intel_uncore *uncore = gt->_gt->uncore;
1174 1175
	int i;

1176
	if (GRAPHICS_VER(uncore->i915) >= 6) {
1177 1178
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1179 1180
				intel_uncore_read64(uncore,
						    FENCE_REG_GEN6_LO(i));
1181
	} else if (GRAPHICS_VER(uncore->i915) >= 4) {
1182 1183
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1184 1185
				intel_uncore_read64(uncore,
						    FENCE_REG_965_LO(i));
1186
	} else {
1187 1188
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1189
				intel_uncore_read(uncore, FENCE_REG(i));
1190
	}
1191
	gt->nfence = i;
1192 1193
}

1194
static void engine_record_registers(struct intel_engine_coredump *ee)
1195
{
1196 1197
	const struct intel_engine_cs *engine = ee->engine;
	struct drm_i915_private *i915 = engine->i915;
1198

1199
	if (GRAPHICS_VER(i915) >= 6) {
1200
		ee->rc_psmi = ENGINE_READ(engine, RING_PSMI_CTL);
1201

1202
		if (GRAPHICS_VER(i915) >= 12)
1203 1204
			ee->fault_reg = intel_uncore_read(engine->uncore,
							  GEN12_RING_FAULT_REG);
1205
		else if (GRAPHICS_VER(i915) >= 8)
1206 1207
			ee->fault_reg = intel_uncore_read(engine->uncore,
							  GEN8_RING_FAULT_REG);
1208
		else
1209
			ee->fault_reg = GEN6_RING_FAULT_REG_READ(engine);
1210 1211
	}

1212
	if (GRAPHICS_VER(i915) >= 4) {
1213
		ee->esr = ENGINE_READ(engine, RING_ESR);
1214 1215 1216 1217 1218
		ee->faddr = ENGINE_READ(engine, RING_DMA_FADD);
		ee->ipeir = ENGINE_READ(engine, RING_IPEIR);
		ee->ipehr = ENGINE_READ(engine, RING_IPEHR);
		ee->instps = ENGINE_READ(engine, RING_INSTPS);
		ee->bbaddr = ENGINE_READ(engine, RING_BBADDR);
1219
		ee->ccid = ENGINE_READ(engine, CCID);
1220
		if (GRAPHICS_VER(i915) >= 8) {
1221 1222
			ee->faddr |= (u64)ENGINE_READ(engine, RING_DMA_FADD_UDW) << 32;
			ee->bbaddr |= (u64)ENGINE_READ(engine, RING_BBADDR_UDW) << 32;
1223
		}
1224
		ee->bbstate = ENGINE_READ(engine, RING_BBSTATE);
1225
	} else {
1226 1227 1228
		ee->faddr = ENGINE_READ(engine, DMA_FADD_I8XX);
		ee->ipeir = ENGINE_READ(engine, IPEIR);
		ee->ipehr = ENGINE_READ(engine, IPEHR);
1229 1230
	}

1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
	if (GRAPHICS_VER(i915) >= 11) {
		ee->cmd_cctl = ENGINE_READ(engine, RING_CMD_CCTL);
		ee->cscmdop = ENGINE_READ(engine, RING_CSCMDOP);
		ee->ctx_sr_ctl = ENGINE_READ(engine, RING_CTX_SR_CTL);
		ee->dma_faddr_hi = ENGINE_READ(engine, RING_DMA_FADD_UDW);
		ee->dma_faddr_lo = ENGINE_READ(engine, RING_DMA_FADD);
		ee->nopid = ENGINE_READ(engine, RING_NOPID);
		ee->excc = ENGINE_READ(engine, RING_EXCC);
	}

1241
	intel_engine_get_instdone(engine, &ee->instdone);
1242

1243
	ee->instpm = ENGINE_READ(engine, RING_INSTPM);
1244
	ee->acthd = intel_engine_get_active_head(engine);
1245 1246 1247 1248
	ee->start = ENGINE_READ(engine, RING_START);
	ee->head = ENGINE_READ(engine, RING_HEAD);
	ee->tail = ENGINE_READ(engine, RING_TAIL);
	ee->ctl = ENGINE_READ(engine, RING_CTL);
1249
	if (GRAPHICS_VER(i915) > 2)
1250
		ee->mode = ENGINE_READ(engine, RING_MI_MODE);
1251

1252
	if (!HWS_NEEDS_PHYSICAL(i915)) {
1253
		i915_reg_t mmio;
1254

1255
		if (GRAPHICS_VER(i915) == 7) {
1256
			switch (engine->id) {
1257
			default:
1258
				MISSING_CASE(engine->id);
1259
				fallthrough;
1260
			case RCS0:
1261 1262
				mmio = RENDER_HWS_PGA_GEN7;
				break;
1263
			case BCS0:
1264 1265
				mmio = BLT_HWS_PGA_GEN7;
				break;
1266
			case VCS0:
1267 1268
				mmio = BSD_HWS_PGA_GEN7;
				break;
1269
			case VECS0:
1270 1271 1272
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1273
		} else if (GRAPHICS_VER(engine->i915) == 6) {
1274
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1275 1276
		} else {
			/* XXX: gen8 returns to sanity */
1277
			mmio = RING_HWS_PGA(engine->mmio_base);
1278 1279
		}

1280
		ee->hws = intel_uncore_read(engine->uncore, mmio);
1281 1282
	}

1283
	ee->reset_count = i915_reset_engine_count(&i915->gpu_error, engine);
1284

1285
	if (HAS_PPGTT(i915)) {
1286 1287
		int i;

1288
		ee->vm_info.gfx_mode = ENGINE_READ(engine, RING_MODE_GEN7);
1289

1290
		if (GRAPHICS_VER(i915) == 6) {
1291
			ee->vm_info.pp_dir_base =
1292
				ENGINE_READ(engine, RING_PP_DIR_BASE_READ);
1293
		} else if (GRAPHICS_VER(i915) == 7) {
1294
			ee->vm_info.pp_dir_base =
1295
				ENGINE_READ(engine, RING_PP_DIR_BASE);
1296
		} else if (GRAPHICS_VER(i915) >= 8) {
1297 1298
			u32 base = engine->mmio_base;

1299
			for (i = 0; i < 4; i++) {
1300
				ee->vm_info.pdp[i] =
1301 1302
					intel_uncore_read(engine->uncore,
							  GEN8_RING_PDP_UDW(base, i));
1303 1304
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1305 1306
					intel_uncore_read(engine->uncore,
							  GEN8_RING_PDP_LDW(base, i));
1307
			}
1308
		}
1309
	}
1310 1311
}

1312
static void record_request(const struct i915_request *request,
1313
			   struct i915_request_coredump *erq)
1314
{
1315
	erq->flags = request->fence.flags;
1316 1317
	erq->context = request->fence.context;
	erq->seqno = request->fence.seqno;
1318
	erq->sched_attr = request->sched.attr;
1319 1320
	erq->head = request->head;
	erq->tail = request->tail;
1321 1322 1323

	erq->pid = 0;
	rcu_read_lock();
1324 1325 1326 1327 1328 1329 1330
	if (!intel_context_is_closed(request->context)) {
		const struct i915_gem_context *ctx;

		ctx = rcu_dereference(request->context->gem_context);
		if (ctx)
			erq->pid = pid_nr(ctx->pid);
	}
1331
	rcu_read_unlock();
1332 1333
}

1334
static void engine_record_execlists(struct intel_engine_coredump *ee)
1335
{
1336 1337
	const struct intel_engine_execlists * const el = &ee->engine->execlists;
	struct i915_request * const *port = el->active;
1338
	unsigned int n = 0;
1339

1340 1341
	while (*port)
		record_request(*port++, &ee->execlist[n++]);
1342 1343

	ee->num_ports = n;
1344 1345
}

1346
static bool record_context(struct i915_gem_context_coredump *e,
1347
			   const struct i915_request *rq)
1348
{
1349 1350
	struct i915_gem_context *ctx;
	struct task_struct *task;
1351
	bool simulated;
1352 1353 1354 1355 1356 1357

	rcu_read_lock();
	ctx = rcu_dereference(rq->context->gem_context);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1358
	if (!ctx)
1359
		return true;
1360

1361 1362 1363 1364 1365
	rcu_read_lock();
	task = pid_task(ctx->pid, PIDTYPE_PID);
	if (task) {
		strcpy(e->comm, task->comm);
		e->pid = task->pid;
1366
	}
1367
	rcu_read_unlock();
1368

1369
	e->sched_attr = ctx->sched;
1370 1371
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1372

1373 1374
	e->total_runtime = intel_context_get_total_runtime_ns(rq->context);
	e->avg_runtime = intel_context_get_avg_runtime_ns(rq->context);
1375

1376
	simulated = i915_gem_context_no_error_capture(ctx);
1377 1378

	i915_gem_context_put(ctx);
1379
	return simulated;
1380 1381
}

1382 1383
struct intel_engine_capture_vma {
	struct intel_engine_capture_vma *next;
1384
	struct i915_vma_resource *vma_res;
1385
	char name[16];
1386
	bool lockdep_cookie;
1387 1388
};

1389
static struct intel_engine_capture_vma *
1390
capture_vma_snapshot(struct intel_engine_capture_vma *next,
1391 1392
		     struct i915_vma_resource *vma_res,
		     gfp_t gfp, const char *name)
1393
{
1394
	struct intel_engine_capture_vma *c;
1395

1396
	if (!vma_res)
1397 1398
		return next;

1399
	c = kmalloc(sizeof(*c), gfp);
1400 1401 1402
	if (!c)
		return next;

1403
	if (!i915_vma_resource_hold(vma_res, &c->lockdep_cookie)) {
1404 1405 1406 1407
		kfree(c);
		return next;
	}

1408 1409
	strcpy(c->name, name);
	c->vma_res = i915_vma_resource_get(vma_res);
1410 1411 1412 1413 1414

	c->next = next;
	return c;
}

1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
static struct intel_engine_capture_vma *
capture_vma(struct intel_engine_capture_vma *next,
	    struct i915_vma *vma,
	    const char *name,
	    gfp_t gfp)
{
	if (!vma)
		return next;

	/*
	 * If the vma isn't pinned, then the vma should be snapshotted
	 * to a struct i915_vma_snapshot at command submission time.
	 * Not here.
	 */
1429
	if (GEM_WARN_ON(!i915_vma_is_pinned(vma)))
1430 1431
		return next;

1432
	next = capture_vma_snapshot(next, vma->resource, gfp, name);
1433 1434 1435 1436

	return next;
}

1437 1438 1439 1440
static struct intel_engine_capture_vma *
capture_user(struct intel_engine_capture_vma *capture,
	     const struct i915_request *rq,
	     gfp_t gfp)
1441
{
1442
	struct i915_capture_list *c;
1443

1444
	for (c = rq->capture_list; c; c = c->next)
1445 1446
		capture = capture_vma_snapshot(capture, c->vma_res, gfp,
					       "user");
1447 1448

	return capture;
1449 1450
}

1451 1452
static void add_vma(struct intel_engine_coredump *ee,
		    struct i915_vma_coredump *vma)
1453
{
1454 1455 1456 1457 1458 1459
	if (vma) {
		vma->next = ee->vma;
		ee->vma = vma;
	}
}

1460 1461 1462 1463
static struct i915_vma_coredump *
create_vma_coredump(const struct intel_gt *gt, struct i915_vma *vma,
		    const char *name, struct i915_vma_compress *compress)
{
1464 1465 1466
	struct i915_vma_coredump *ret = NULL;
	struct i915_vma_resource *vma_res;
	bool lockdep_cookie;
1467 1468 1469 1470

	if (!vma)
		return NULL;

1471 1472 1473 1474 1475 1476
	vma_res = vma->resource;

	if (i915_vma_resource_hold(vma_res, &lockdep_cookie)) {
		ret = i915_vma_coredump_create(gt, vma_res, compress, name);
		i915_vma_resource_unhold(vma_res, lockdep_cookie);
	}
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489

	return ret;
}

static void add_vma_coredump(struct intel_engine_coredump *ee,
			     const struct intel_gt *gt,
			     struct i915_vma *vma,
			     const char *name,
			     struct i915_vma_compress *compress)
{
	add_vma(ee, create_vma_coredump(gt, vma, name, compress));
}

1490
struct intel_engine_coredump *
1491
intel_engine_coredump_alloc(struct intel_engine_cs *engine, gfp_t gfp, u32 dump_flags)
1492 1493
{
	struct intel_engine_coredump *ee;
1494

1495
	ee = kzalloc(sizeof(*ee), gfp);
1496
	if (!ee)
1497
		return NULL;
1498

1499
	ee->engine = engine;
1500

1501 1502 1503 1504
	if (!(dump_flags & CORE_DUMP_FLAG_IS_GUC_CAPTURE)) {
		engine_record_registers(ee);
		engine_record_execlists(ee);
	}
1505

1506 1507
	return ee;
}
1508

1509 1510 1511 1512 1513 1514
struct intel_engine_capture_vma *
intel_engine_coredump_add_request(struct intel_engine_coredump *ee,
				  struct i915_request *rq,
				  gfp_t gfp)
{
	struct intel_engine_capture_vma *vma = NULL;
1515

1516 1517 1518
	ee->simulated |= record_context(&ee->context, rq);
	if (ee->simulated)
		return NULL;
1519

1520 1521 1522 1523 1524
	/*
	 * We need to copy these to an anonymous buffer
	 * as the simplest method to avoid being overwritten
	 * by userspace.
	 */
1525
	vma = capture_vma_snapshot(vma, rq->batch_res, gfp, "batch");
1526 1527 1528
	vma = capture_user(vma, rq, gfp);
	vma = capture_vma(vma, rq->ring->vma, "ring", gfp);
	vma = capture_vma(vma, rq->context->state, "HW context", gfp);
1529

1530 1531 1532
	ee->rq_head = rq->head;
	ee->rq_post = rq->postfix;
	ee->rq_tail = rq->tail;
1533

1534 1535
	return vma;
}
1536

1537 1538 1539 1540 1541 1542
void
intel_engine_coredump_add_vma(struct intel_engine_coredump *ee,
			      struct intel_engine_capture_vma *capture,
			      struct i915_vma_compress *compress)
{
	const struct intel_engine_cs *engine = ee->engine;
1543

1544 1545
	while (capture) {
		struct intel_engine_capture_vma *this = capture;
1546
		struct i915_vma_resource *vma_res = this->vma_res;
1547

1548
		add_vma(ee,
1549 1550
			i915_vma_coredump_create(engine->gt, vma_res,
						 compress, this->name));
1551

1552 1553
		i915_vma_resource_unhold(vma_res, this->lockdep_cookie);
		i915_vma_resource_put(vma_res);
1554

1555 1556 1557
		capture = this->next;
		kfree(this);
	}
1558

1559 1560
	add_vma_coredump(ee, engine->gt, engine->status_page.vma,
			 "HW Status", compress);
1561

1562 1563
	add_vma_coredump(ee, engine->gt, engine->wa_ctx.vma,
			 "WA context", compress);
1564 1565 1566 1567
}

static struct intel_engine_coredump *
capture_engine(struct intel_engine_cs *engine,
1568 1569
	       struct i915_vma_compress *compress,
	       u32 dump_flags)
1570
{
1571
	struct intel_engine_capture_vma *capture = NULL;
1572
	struct intel_engine_coredump *ee;
1573 1574
	struct intel_context *ce;
	struct i915_request *rq = NULL;
1575
	unsigned long flags;
1576

1577
	ee = intel_engine_coredump_alloc(engine, ALLOW_FAIL, dump_flags);
1578 1579
	if (!ee)
		return NULL;
1580

1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
	ce = intel_engine_get_hung_context(engine);
	if (ce) {
		intel_engine_clear_hung_context(engine);
		rq = intel_context_find_active_request(ce);
		if (!rq || !i915_request_started(rq))
			goto no_request_capture;
	} else {
		/*
		 * Getting here with GuC enabled means it is a forced error capture
		 * with no actual hang. So, no need to attempt the execlist search.
		 */
		if (!intel_uc_uses_guc_submission(&engine->gt->uc)) {
			spin_lock_irqsave(&engine->sched_engine->lock, flags);
			rq = intel_engine_execlist_find_hung_request(engine);
			spin_unlock_irqrestore(&engine->sched_engine->lock,
					       flags);
		}
	}
1599
	if (rq)
1600 1601 1602 1603 1604 1605
		rq = i915_request_get_rcu(rq);

	if (!rq)
		goto no_request_capture;

	capture = intel_engine_coredump_add_request(ee, rq, ATOMIC_MAYFAIL);
1606
	if (!capture) {
1607 1608
		i915_request_put(rq);
		goto no_request_capture;
1609
	}
1610 1611
	if (dump_flags & CORE_DUMP_FLAG_IS_GUC_CAPTURE)
		intel_guc_capture_get_matching_node(engine->gt, ee, ce);
1612

1613
	intel_engine_coredump_add_vma(ee, capture, compress);
1614
	i915_request_put(rq);
1615

1616
	return ee;
1617 1618 1619 1620

no_request_capture:
	kfree(ee);
	return NULL;
1621 1622
}

1623
static void
1624
gt_record_engines(struct intel_gt_coredump *gt,
1625
		  intel_engine_mask_t engine_mask,
1626 1627
		  struct i915_vma_compress *compress,
		  u32 dump_flags)
1628
{
1629 1630
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
1631

1632 1633 1634 1635 1636 1637
	for_each_engine(engine, gt->_gt, id) {
		struct intel_engine_coredump *ee;

		/* Refill our page pool before entering atomic section */
		pool_refill(&compress->pool, ALLOW_FAIL);

1638
		ee = capture_engine(engine, compress, dump_flags);
1639 1640 1641
		if (!ee)
			continue;

1642 1643
		ee->hung = engine->mask & engine_mask;

1644 1645
		gt->simulated |= ee->simulated;
		if (ee->simulated) {
1646 1647
			if (dump_flags & CORE_DUMP_FLAG_IS_GUC_CAPTURE)
				intel_guc_capture_free_node(ee);
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
			kfree(ee);
			continue;
		}

		ee->next = gt->engine;
		gt->engine = ee;
	}
}

static struct intel_uc_coredump *
gt_record_uc(struct intel_gt_coredump *gt,
	     struct i915_vma_compress *compress)
{
	const struct intel_uc *uc = &gt->_gt->uc;
	struct intel_uc_coredump *error_uc;

	error_uc = kzalloc(sizeof(*error_uc), ALLOW_FAIL);
	if (!error_uc)
		return NULL;
1667

1668 1669
	memcpy(&error_uc->guc_fw, &uc->guc.fw, sizeof(uc->guc.fw));
	memcpy(&error_uc->huc_fw, &uc->huc.fw, sizeof(uc->huc.fw));
1670 1671 1672 1673 1674

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
1675 1676
	error_uc->guc_fw.path = kstrdup(uc->guc.fw.path, ALLOW_FAIL);
	error_uc->huc_fw.path = kstrdup(uc->huc.fw.path, ALLOW_FAIL);
1677 1678
	error_uc->guc_log = create_vma_coredump(gt->_gt, uc->guc.log.vma,
						"GuC log buffer", compress);
1679 1680 1681 1682

	return error_uc;
}

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
/* Capture display registers. */
static void gt_record_display_regs(struct intel_gt_coredump *gt)
{
	struct intel_uncore *uncore = gt->_gt->uncore;
	struct drm_i915_private *i915 = uncore->i915;

	if (GRAPHICS_VER(i915) >= 6)
		gt->derrmr = intel_uncore_read(uncore, DERRMR);

	if (GRAPHICS_VER(i915) >= 8)
		gt->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
	else if (IS_VALLEYVIEW(i915))
		gt->ier = intel_uncore_read(uncore, VLV_IER);
	else if (HAS_PCH_SPLIT(i915))
		gt->ier = intel_uncore_read(uncore, DEIER);
	else if (GRAPHICS_VER(i915) == 2)
		gt->ier = intel_uncore_read16(uncore, GEN2_IER);
	else
		gt->ier = intel_uncore_read(uncore, GEN2_IER);
}

/* Capture all other registers that GuC doesn't capture. */
static void gt_record_global_nonguc_regs(struct intel_gt_coredump *gt)
{
	struct intel_uncore *uncore = gt->_gt->uncore;
	struct drm_i915_private *i915 = uncore->i915;
	int i;

	if (IS_VALLEYVIEW(i915)) {
		gt->gtier[0] = intel_uncore_read(uncore, GTIER);
		gt->ngtier = 1;
	} else if (GRAPHICS_VER(i915) >= 11) {
		gt->gtier[0] =
			intel_uncore_read(uncore,
					  GEN11_RENDER_COPY_INTR_ENABLE);
		gt->gtier[1] =
			intel_uncore_read(uncore, GEN11_VCS_VECS_INTR_ENABLE);
		gt->gtier[2] =
			intel_uncore_read(uncore, GEN11_GUC_SG_INTR_ENABLE);
		gt->gtier[3] =
			intel_uncore_read(uncore,
					  GEN11_GPM_WGBOXPERF_INTR_ENABLE);
		gt->gtier[4] =
			intel_uncore_read(uncore,
					  GEN11_CRYPTO_RSVD_INTR_ENABLE);
		gt->gtier[5] =
			intel_uncore_read(uncore,
					  GEN11_GUNIT_CSME_INTR_ENABLE);
		gt->ngtier = 6;
	} else if (GRAPHICS_VER(i915) >= 8) {
		for (i = 0; i < 4; i++)
			gt->gtier[i] =
				intel_uncore_read(uncore, GEN8_GT_IER(i));
		gt->ngtier = 4;
	} else if (HAS_PCH_SPLIT(i915)) {
		gt->gtier[0] = intel_uncore_read(uncore, GTIER);
		gt->ngtier = 1;
	}

	gt->eir = intel_uncore_read(uncore, EIR);
	gt->pgtbl_er = intel_uncore_read(uncore, PGTBL_ER);
}

/*
 * Capture all registers that relate to workload submission.
 * NOTE: In GuC submission, when GuC resets an engine, it can dump these for us
 */
static void gt_record_global_regs(struct intel_gt_coredump *gt)
1751
{
1752 1753
	struct intel_uncore *uncore = gt->_gt->uncore;
	struct drm_i915_private *i915 = uncore->i915;
1754
	int i;
1755

1756 1757
	/*
	 * General organization
1758 1759 1760 1761 1762 1763
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1764

1765
	/* 1: Registers specific to a single generation */
1766
	if (IS_VALLEYVIEW(i915))
1767
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_VLV);
1768

1769
	if (GRAPHICS_VER(i915) == 7)
1770
		gt->err_int = intel_uncore_read(uncore, GEN7_ERR_INT);
1771

1772
	if (GRAPHICS_VER(i915) >= 12) {
1773 1774 1775 1776
		gt->fault_data0 = intel_uncore_read(uncore,
						    GEN12_FAULT_TLB_DATA0);
		gt->fault_data1 = intel_uncore_read(uncore,
						    GEN12_FAULT_TLB_DATA1);
1777
	} else if (GRAPHICS_VER(i915) >= 8) {
1778 1779 1780 1781
		gt->fault_data0 = intel_uncore_read(uncore,
						    GEN8_FAULT_TLB_DATA0);
		gt->fault_data1 = intel_uncore_read(uncore,
						    GEN8_FAULT_TLB_DATA1);
1782 1783
	}

1784
	if (GRAPHICS_VER(i915) == 6) {
1785 1786 1787
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE);
		gt->gab_ctl = intel_uncore_read(uncore, GAB_CTL);
		gt->gfx_mode = intel_uncore_read(uncore, GFX_MODE);
1788
	}
1789

1790
	/* 2: Registers which belong to multiple generations */
1791
	if (GRAPHICS_VER(i915) >= 7)
1792
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_MT);
1793

1794 1795
	if (GRAPHICS_VER(i915) >= 6) {
		if (GRAPHICS_VER(i915) < 12) {
1796 1797
			gt->error = intel_uncore_read(uncore, ERROR_GEN6);
			gt->done_reg = intel_uncore_read(uncore, DONE_REG);
1798
		}
1799 1800
	}

1801
	/* 3: Feature specific registers */
1802
	if (IS_GRAPHICS_VER(i915, 6, 7)) {
1803 1804
		gt->gam_ecochk = intel_uncore_read(uncore, GAM_ECOCHK);
		gt->gac_eco = intel_uncore_read(uncore, GAC_ECO_BITS);
1805 1806
	}

1807
	if (IS_GRAPHICS_VER(i915, 8, 11))
1808
		gt->gtt_cache = intel_uncore_read(uncore, HSW_GTT_CACHE_EN);
1809

1810
	if (GRAPHICS_VER(i915) == 12)
1811
		gt->aux_err = intel_uncore_read(uncore, GEN12_AUX_ERR_DBG);
1812

1813
	if (GRAPHICS_VER(i915) >= 12) {
1814
		for (i = 0; i < I915_MAX_SFC; i++) {
1815 1816 1817 1818 1819
			/*
			 * SFC_DONE resides in the VD forcewake domain, so it
			 * only exists if the corresponding VCS engine is
			 * present.
			 */
1820 1821
			if ((gt->_gt->info.sfc_mask & BIT(i)) == 0 ||
			    !HAS_ENGINE(gt->_gt, _VCS(i * 2)))
1822 1823
				continue;

1824
			gt->sfc_done[i] =
1825 1826
				intel_uncore_read(uncore, GEN12_SFC_DONE(i));
		}
M
Mika Kuoppala 已提交
1827

1828
		gt->gam_done = intel_uncore_read(uncore, GEN12_GAM_DONE);
1829
	}
1830 1831
}

1832 1833 1834 1835 1836
static void gt_record_info(struct intel_gt_coredump *gt)
{
	memcpy(&gt->info, &gt->_gt->info, sizeof(struct intel_gt_info));
}

1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
/*
 * Generate a semi-unique error code. The code is not meant to have meaning, The
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
static u32 generate_ecode(const struct intel_engine_coredump *ee)
{
	/*
	 * IPEHR would be an ideal way to detect errors, as it's the gross
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
	return ee ? ee->ipehr ^ ee->instdone.instdone : 0;
1856 1857
}

1858
static const char *error_msg(struct i915_gpu_coredump *error)
1859
{
1860
	struct intel_engine_coredump *first = NULL;
1861
	unsigned int hung_classes = 0;
1862
	struct intel_gt_coredump *gt;
1863
	int len;
1864

1865 1866 1867
	for (gt = error->gt; gt; gt = gt->next) {
		struct intel_engine_coredump *cs;

1868 1869
		for (cs = gt->engine; cs; cs = cs->next) {
			if (cs->hung) {
1870
				hung_classes |= BIT(cs->engine->uabi_class);
1871 1872 1873 1874
				if (!first)
					first = cs;
			}
		}
1875 1876
	}

1877
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1878
			"GPU HANG: ecode %d:%x:%08x",
1879
			GRAPHICS_VER(error->i915), hung_classes,
1880
			generate_ecode(first));
1881
	if (first && first->context.pid) {
1882
		/* Just show the first executing process, more is confusing */
1883 1884 1885
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1886
				 first->context.comm, first->context.pid);
1887
	}
1888

1889
	return error->error_msg;
1890 1891
}

1892
static void capture_gen(struct i915_gpu_coredump *error)
1893
{
1894 1895 1896 1897
	struct drm_i915_private *i915 = error->i915;

	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1898

1899
	error->iommu = i915_vtd_active(i915);
1900 1901
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1902

1903
	i915_params_copy(&error->params, &i915->params);
1904
	memcpy(&error->device_info,
1905
	       INTEL_INFO(i915),
1906
	       sizeof(error->device_info));
1907 1908 1909
	memcpy(&error->runtime_info,
	       RUNTIME_INFO(i915),
	       sizeof(error->runtime_info));
1910
	error->driver_caps = i915->caps;
1911 1912
}

1913 1914
struct i915_gpu_coredump *
i915_gpu_coredump_alloc(struct drm_i915_private *i915, gfp_t gfp)
1915
{
1916 1917
	struct i915_gpu_coredump *error;

1918
	if (!i915->params.error_capture)
1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
		return NULL;

	error = kzalloc(sizeof(*error), gfp);
	if (!error)
		return NULL;

	kref_init(&error->ref);
	error->i915 = i915;

	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
M
Michał Winiarski 已提交
1930
	error->uptime = ktime_sub(ktime_get(), to_gt(i915)->last_init_time);
1931 1932 1933 1934 1935
	error->capture = jiffies;

	capture_gen(error);

	return error;
1936 1937
}

1938 1939 1940
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

struct intel_gt_coredump *
1941
intel_gt_coredump_alloc(struct intel_gt *gt, gfp_t gfp, u32 dump_flags)
1942
{
1943
	struct intel_gt_coredump *gc;
1944

1945 1946 1947 1948 1949 1950 1951
	gc = kzalloc(sizeof(*gc), gfp);
	if (!gc)
		return NULL;

	gc->_gt = gt;
	gc->awake = intel_gt_pm_is_awake(gt);

1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
	gt_record_display_regs(gc);
	gt_record_global_nonguc_regs(gc);

	/*
	 * GuC dumps global, eng-class and eng-instance registers
	 * (that can change as part of engine state during execution)
	 * before an engine is reset due to a hung context.
	 * GuC captures and reports all three groups of registers
	 * together as a single set before the engine is reset.
	 * Thus, if GuC triggered the context reset we retrieve
	 * the register values as part of gt_record_engines.
	 */
	if (!(dump_flags & CORE_DUMP_FLAG_IS_GUC_CAPTURE))
		gt_record_global_regs(gc);

1967 1968 1969 1970
	gt_record_fences(gc);

	return gc;
}
1971

1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
struct i915_vma_compress *
i915_vma_capture_prepare(struct intel_gt_coredump *gt)
{
	struct i915_vma_compress *compress;

	compress = kmalloc(sizeof(*compress), ALLOW_FAIL);
	if (!compress)
		return NULL;

	if (!compress_init(compress)) {
		kfree(compress);
		return NULL;
1984
	}
1985 1986

	return compress;
1987 1988
}

1989 1990 1991 1992 1993
void i915_vma_capture_finish(struct intel_gt_coredump *gt,
			     struct i915_vma_compress *compress)
{
	if (!compress)
		return;
1994

1995 1996 1997 1998
	compress_fini(compress);
	kfree(compress);
}

1999
static struct i915_gpu_coredump *
2000
__i915_gpu_coredump(struct intel_gt *gt, intel_engine_mask_t engine_mask, u32 dump_flags)
2001
{
2002
	struct drm_i915_private *i915 = gt->i915;
2003
	struct i915_gpu_coredump *error;
2004

2005 2006 2007 2008 2009
	/* Check if GPU capture has been disabled */
	error = READ_ONCE(i915->gpu_error.first_error);
	if (IS_ERR(error))
		return error;

2010 2011
	error = i915_gpu_coredump_alloc(i915, ALLOW_FAIL);
	if (!error)
2012
		return ERR_PTR(-ENOMEM);
2013

2014
	error->gt = intel_gt_coredump_alloc(gt, ALLOW_FAIL, dump_flags);
2015 2016
	if (error->gt) {
		struct i915_vma_compress *compress;
2017

2018 2019 2020 2021 2022 2023
		compress = i915_vma_capture_prepare(error->gt);
		if (!compress) {
			kfree(error->gt);
			kfree(error);
			return ERR_PTR(-ENOMEM);
		}
2024

2025
		if (INTEL_INFO(i915)->has_gt_uc) {
2026 2027 2028 2029 2030 2031 2032 2033 2034
			error->gt->uc = gt_record_uc(error->gt, compress);
			if (error->gt->uc) {
				if (dump_flags & CORE_DUMP_FLAG_IS_GUC_CAPTURE)
					error->gt->uc->is_guc_capture = true;
				else
					GEM_BUG_ON(error->gt->uc->is_guc_capture);
			}
		}

2035
		gt_record_info(error->gt);
2036
		gt_record_engines(error->gt, engine_mask, compress, dump_flags);
2037

2038

2039 2040 2041 2042
		i915_vma_capture_finish(error->gt, compress);

		error->simulated |= error->gt->simulated;
	}
2043 2044 2045

	error->overlay = intel_overlay_capture_error_state(i915);

2046 2047 2048
	return error;
}

2049
struct i915_gpu_coredump *
2050
i915_gpu_coredump(struct intel_gt *gt, intel_engine_mask_t engine_mask, u32 dump_flags)
2051 2052 2053 2054 2055 2056 2057 2058
{
	static DEFINE_MUTEX(capture_mutex);
	int ret = mutex_lock_interruptible(&capture_mutex);
	struct i915_gpu_coredump *dump;

	if (ret)
		return ERR_PTR(ret);

2059
	dump = __i915_gpu_coredump(gt, engine_mask, dump_flags);
2060 2061 2062 2063 2064
	mutex_unlock(&capture_mutex);

	return dump;
}

2065
void i915_error_state_store(struct i915_gpu_coredump *error)
2066
{
2067
	struct drm_i915_private *i915;
2068
	static bool warned;
2069

2070
	if (IS_ERR_OR_NULL(error))
2071 2072
		return;

2073
	i915 = error->i915;
2074
	drm_info(&i915->drm, "%s\n", error_msg(error));
2075

2076 2077
	if (error->simulated ||
	    cmpxchg(&i915->gpu_error.first_error, NULL, error))
2078 2079
		return;

2080
	i915_gpu_coredump_get(error);
2081

2082
	if (!xchg(&warned, true) &&
2083
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
2084
		pr_info("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
2085 2086
		pr_info("Please file a _new_ bug report at https://gitlab.freedesktop.org/drm/intel/issues/new.\n");
		pr_info("Please see https://gitlab.freedesktop.org/drm/intel/-/wikis/How-to-file-i915-bugs for details.\n");
2087 2088 2089 2090
		pr_info("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		pr_info("The GPU crash dump is required to analyze GPU hangs, so please always attach it.\n");
		pr_info("GPU crash dump saved to /sys/class/drm/card%d/error\n",
			i915->drm.primary->index);
2091
	}
2092 2093
}

2094 2095
/**
 * i915_capture_error_state - capture an error record for later analysis
2096 2097 2098
 * @gt: intel_gt which originated the hang
 * @engine_mask: hung engines
 *
2099 2100 2101 2102 2103 2104
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
2105
void i915_capture_error_state(struct intel_gt *gt,
2106
			      intel_engine_mask_t engine_mask, u32 dump_flags)
2107 2108 2109
{
	struct i915_gpu_coredump *error;

2110
	error = i915_gpu_coredump(gt, engine_mask, dump_flags);
2111
	if (IS_ERR(error)) {
2112
		cmpxchg(&gt->i915->gpu_error.first_error, NULL, error);
2113 2114 2115 2116 2117 2118 2119 2120
		return;
	}

	i915_error_state_store(error);
	i915_gpu_coredump_put(error);
}

struct i915_gpu_coredump *
2121
i915_first_error_state(struct drm_i915_private *i915)
2122
{
2123
	struct i915_gpu_coredump *error;
2124

2125 2126
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
2127
	if (!IS_ERR_OR_NULL(error))
2128
		i915_gpu_coredump_get(error);
2129
	spin_unlock_irq(&i915->gpu_error.lock);
2130

2131
	return error;
2132 2133
}

2134
void i915_reset_error_state(struct drm_i915_private *i915)
2135
{
2136
	struct i915_gpu_coredump *error;
2137

2138 2139
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
2140 2141
	if (error != ERR_PTR(-ENODEV)) /* if disabled, always disabled */
		i915->gpu_error.first_error = NULL;
2142
	spin_unlock_irq(&i915->gpu_error.lock);
2143

2144
	if (!IS_ERR_OR_NULL(error))
2145
		i915_gpu_coredump_put(error);
2146 2147 2148 2149 2150 2151 2152 2153
}

void i915_disable_error_state(struct drm_i915_private *i915, int err)
{
	spin_lock_irq(&i915->gpu_error.lock);
	if (!i915->gpu_error.first_error)
		i915->gpu_error.first_error = ERR_PTR(err);
	spin_unlock_irq(&i915->gpu_error.lock);
2154
}