i915_gpu_error.c 49.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

#include <generated/utsrelease.h>
31
#include <linux/stop_machine.h>
32
#include <linux/zlib.h>
33 34
#include <drm/drm_print.h>

35
#include "i915_gpu_error.h"
36 37
#include "i915_drv.h"

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
static inline const struct intel_engine_cs *
engine_lookup(const struct drm_i915_private *i915, unsigned int id)
{
	if (id >= I915_NUM_ENGINES)
		return NULL;

	return i915->engine[id];
}

static inline const char *
__engine_name(const struct intel_engine_cs *engine)
{
	return engine ? engine->name : "";
}

static const char *
engine_name(const struct drm_i915_private *i915, unsigned int id)
{
	return __engine_name(engine_lookup(i915, id));
57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
}

static const char *tiling_flag(int tiling)
{
	switch (tiling) {
	default:
	case I915_TILING_NONE: return "";
	case I915_TILING_X: return " X";
	case I915_TILING_Y: return " Y";
	}
}

static const char *dirty_flag(int dirty)
{
	return dirty ? " dirty" : "";
}

static const char *purgeable_flag(int purgeable)
{
	return purgeable ? " purgeable" : "";
}

static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
{

	if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
		e->err = -ENOSPC;
		return false;
	}

	if (e->bytes == e->size - 1 || e->err)
		return false;

	return true;
}

static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
			      unsigned len)
{
	if (e->pos + len <= e->start) {
		e->pos += len;
		return false;
	}

	/* First vsnprintf needs to fit in its entirety for memmove */
	if (len >= e->size) {
		e->err = -EIO;
		return false;
	}

	return true;
}

static void __i915_error_advance(struct drm_i915_error_state_buf *e,
				 unsigned len)
{
	/* If this is first printf in this window, adjust it so that
	 * start position matches start of the buffer
	 */

	if (e->pos < e->start) {
		const size_t off = e->start - e->pos;

		/* Should not happen but be paranoid */
		if (off > len || e->bytes) {
			e->err = -EIO;
			return;
		}

		memmove(e->buf, e->buf + off, len - off);
		e->bytes = len - off;
		e->pos = e->start;
		return;
	}

	e->bytes += len;
	e->pos += len;
}

136
__printf(2, 0)
137 138 139 140 141 142 143 144 145 146
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
			       const char *f, va_list args)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
147 148 149
		va_list tmp;

		va_copy(tmp, args);
150 151 152 153
		len = vsnprintf(NULL, 0, f, tmp);
		va_end(tmp);

		if (!__i915_error_seek(e, len))
154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
			return;
	}

	len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;

	__i915_error_advance(e, len);
}

static void i915_error_puts(struct drm_i915_error_state_buf *e,
			    const char *str)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	len = strlen(str);

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
		if (!__i915_error_seek(e, len))
			return;
	}

	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;
	memcpy(e->buf + e->bytes, str, len);

	__i915_error_advance(e, len);
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

205 206
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

207 208 209 210 211 212
struct compress {
	struct z_stream_s zstream;
	void *tmp;
};

static bool compress_init(struct compress *c)
213
{
214
	struct z_stream_s *zstream = memset(&c->zstream, 0, sizeof(c->zstream));
215 216 217 218 219 220 221 222 223 224 225 226

	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			GFP_ATOMIC | __GFP_NOWARN);
	if (!zstream->workspace)
		return false;

	if (zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) != Z_OK) {
		kfree(zstream->workspace);
		return false;
	}

227
	c->tmp = NULL;
228
	if (i915_has_memcpy_from_wc())
229 230
		c->tmp = (void *)__get_free_page(GFP_ATOMIC | __GFP_NOWARN);

231 232 233
	return true;
}

234
static int compress_page(struct compress *c,
235 236 237
			 void *src,
			 struct drm_i915_error_object *dst)
{
238 239
	struct z_stream_s *zstream = &c->zstream;

240
	zstream->next_in = src;
241 242
	if (c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
		zstream->next_in = c->tmp;
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
			unsigned long page;

			page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
			if (!page)
				return -ENOMEM;

			dst->pages[dst->page_count++] = (void *)page;

			zstream->next_out = (void *)page;
			zstream->avail_out = PAGE_SIZE;
		}

		if (zlib_deflate(zstream, Z_SYNC_FLUSH) != Z_OK)
			return -EIO;
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

270
static void compress_fini(struct compress *c,
271 272
			  struct drm_i915_error_object *dst)
{
273 274
	struct z_stream_s *zstream = &c->zstream;

275 276 277 278 279 280 281
	if (dst) {
		zlib_deflate(zstream, Z_FINISH);
		dst->unused = zstream->avail_out;
	}

	zlib_deflateEnd(zstream);
	kfree(zstream->workspace);
282 283 284

	if (c->tmp)
		free_page((unsigned long)c->tmp);
285 286 287 288 289 290 291 292 293
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

294 295 296 297
struct compress {
};

static bool compress_init(struct compress *c)
298 299 300 301
{
	return true;
}

302
static int compress_page(struct compress *c,
303 304 305 306
			 void *src,
			 struct drm_i915_error_object *dst)
{
	unsigned long page;
307
	void *ptr;
308 309 310 311 312

	page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
	if (!page)
		return -ENOMEM;

313 314 315 316
	ptr = (void *)page;
	if (!i915_memcpy_from_wc(ptr, src, PAGE_SIZE))
		memcpy(ptr, src, PAGE_SIZE);
	dst->pages[dst->page_count++] = ptr;
317 318 319 320

	return 0;
}

321
static void compress_fini(struct compress *c,
322 323 324 325 326 327 328 329 330 331 332
			  struct drm_i915_error_object *dst)
{
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

333 334 335 336 337
static void print_error_buffers(struct drm_i915_error_state_buf *m,
				const char *name,
				struct drm_i915_error_buffer *err,
				int count)
{
338
	err_printf(m, "%s [%d]:\n", name, count);
339 340

	while (count--) {
341
		err_printf(m, "    %08x_%08x %8u %02x %02x %02x",
342 343
			   upper_32_bits(err->gtt_offset),
			   lower_32_bits(err->gtt_offset),
344 345
			   err->size,
			   err->read_domains,
346 347
			   err->write_domain,
			   err->wseqno);
348 349 350
		err_puts(m, tiling_flag(err->tiling));
		err_puts(m, dirty_flag(err->dirty));
		err_puts(m, purgeable_flag(err->purgeable));
351
		err_puts(m, err->userptr ? " userptr" : "");
352
		err_puts(m, err->engine != -1 ? " " : "");
353
		err_puts(m, engine_name(m->i915, err->engine));
354
		err_puts(m, i915_cache_level_str(m->i915, err->cache_level));
355 356 357 358 359 360 361 362 363 364 365

		if (err->name)
			err_printf(m, " (name: %d)", err->name);
		if (err->fence_reg != I915_FENCE_REG_NONE)
			err_printf(m, " (fence: %d)", err->fence_reg);

		err_puts(m, "\n");
		err++;
	}
}

366
static void error_print_instdone(struct drm_i915_error_state_buf *m,
367
				 const struct drm_i915_error_engine *ee)
368
{
369 370 371
	int slice;
	int subslice;

372 373 374 375 376 377 378 379 380 381 382 383
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

	if (ee->engine_id != RCS || INTEL_GEN(m->i915) <= 3)
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

	if (INTEL_GEN(m->i915) <= 6)
		return;

384 385 386 387 388 389 390 391 392
	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.sampler[slice][subslice]);

	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.row[slice][subslice]);
393 394
}

395 396 397 398 399
static const char *bannable(const struct drm_i915_error_context *ctx)
{
	return ctx->bannable ? "" : " (unbannable)";
}

400 401
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
402 403
				const struct drm_i915_error_request *erq,
				const unsigned long epoch)
404 405 406 407
{
	if (!erq->seqno)
		return;

408
	err_printf(m, "%s pid %d, ban score %d, seqno %8x:%08x, prio %d, emitted %dms, start %08x, head %08x, tail %08x\n",
409
		   prefix, erq->pid, erq->ban_score,
410
		   erq->context, erq->seqno, erq->sched_attr.priority,
411
		   jiffies_to_msecs(erq->jiffies - epoch),
412
		   erq->start, erq->head, erq->tail);
413 414
}

415 416
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
417
				const struct drm_i915_error_context *ctx)
418
{
419
	err_printf(m, "%s%s[%d] user_handle %d hw_id %d, prio %d, ban score %d%s guilty %d active %d\n",
420
		   header, ctx->comm, ctx->pid, ctx->handle, ctx->hw_id,
421
		   ctx->sched_attr.priority, ctx->ban_score, bannable(ctx),
422
		   ctx->guilty, ctx->active);
423 424
}

425
static void error_print_engine(struct drm_i915_error_state_buf *m,
426 427
			       const struct drm_i915_error_engine *ee,
			       const unsigned long epoch)
428
{
429 430
	int n;

431 432
	err_printf(m, "%s command stream:\n",
		   engine_name(m->i915, ee->engine_id));
433
	err_printf(m, "  IDLE?: %s\n", yesno(ee->idle));
434
	err_printf(m, "  START: 0x%08x\n", ee->start);
435
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
436 437
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
438
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
439
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
440 441 442 443 444
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
445 446 447

	error_print_instdone(m, ee);

448 449 450 451 452 453 454 455
	if (ee->batchbuffer) {
		u64 start = ee->batchbuffer->gtt_offset;
		u64 end = start + ee->batchbuffer->gtt_size;

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
456
	if (INTEL_GEN(m->i915) >= 4) {
457
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
458 459 460
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
461
	}
462 463 464 465 466 467
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
468 469 470 471 472 473 474
		err_printf(m, "  SYNC_0: 0x%08x\n",
			   ee->semaphore_mboxes[0]);
		err_printf(m, "  SYNC_1: 0x%08x\n",
			   ee->semaphore_mboxes[1]);
		if (HAS_VEBOX(m->i915))
			err_printf(m, "  SYNC_2: 0x%08x\n",
				   ee->semaphore_mboxes[2]);
475
	}
476 477
	if (USES_PPGTT(m->i915)) {
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
478

479
		if (INTEL_GEN(m->i915) >= 8) {
480 481 482
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
483
					   i, ee->vm_info.pdp[i]);
484 485
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
486
				   ee->vm_info.pp_dir_base);
487 488
		}
	}
489 490 491 492 493
	err_printf(m, "  seqno: 0x%08x\n", ee->seqno);
	err_printf(m, "  last_seqno: 0x%08x\n", ee->last_seqno);
	err_printf(m, "  waiting: %s\n", yesno(ee->waiting));
	err_printf(m, "  ring->head: 0x%08x\n", ee->cpu_ring_head);
	err_printf(m, "  ring->tail: 0x%08x\n", ee->cpu_ring_tail);
494 495 496
	err_printf(m, "  hangcheck stall: %s\n", yesno(ee->hangcheck_stalled));
	err_printf(m, "  hangcheck action: %s\n",
		   hangcheck_action_to_str(ee->hangcheck_action));
497 498
	err_printf(m, "  hangcheck action timestamp: %dms (%lu%s)\n",
		   jiffies_to_msecs(ee->hangcheck_timestamp - epoch),
499
		   ee->hangcheck_timestamp,
500
		   ee->hangcheck_timestamp == epoch ? "; epoch" : "");
501
	err_printf(m, "  engine reset count: %u\n", ee->reset_count);
502

503 504
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
505
		error_print_request(m, " ", &ee->execlist[n], epoch);
506 507
	}

508
	error_print_context(m, "  Active context: ", &ee->context);
509 510 511 512 513 514 515 516 517 518 519
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
static int
ascii85_encode_len(int len)
{
	return DIV_ROUND_UP(len, 4);
}

static bool
ascii85_encode(u32 in, char *out)
{
	int i;

	if (in == 0)
		return false;

	out[5] = '\0';
	for (i = 5; i--; ) {
		out[i] = '!' + in % 85;
		in /= 85;
	}

	return true;
}

543
static void print_error_obj(struct drm_i915_error_state_buf *m,
544 545
			    struct intel_engine_cs *engine,
			    const char *name,
546 547
			    struct drm_i915_error_object *obj)
{
548 549
	char out[6];
	int page;
550

551 552 553 554 555 556 557 558 559 560
	if (!obj)
		return;

	if (name) {
		err_printf(m, "%s --- %s = 0x%08x %08x\n",
			   engine ? engine->name : "global", name,
			   upper_32_bits(obj->gtt_offset),
			   lower_32_bits(obj->gtt_offset));
	}

561 562 563 564 565 566 567 568 569 570 571 572 573 574
	err_compression_marker(m);
	for (page = 0; page < obj->page_count; page++) {
		int i, len;

		len = PAGE_SIZE;
		if (page == obj->page_count - 1)
			len -= obj->unused;
		len = ascii85_encode_len(len);

		for (i = 0; i < len; i++) {
			if (ascii85_encode(obj->pages[page][i], out))
				err_puts(m, out);
			else
				err_puts(m, "z");
575 576
		}
	}
577
	err_puts(m, "\n");
578 579
}

580
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
581 582
				   const struct intel_device_info *info,
				   const struct intel_driver_caps *caps)
583
{
584 585 586
	struct drm_printer p = i915_error_printer(m);

	intel_device_info_dump_flags(info, &p);
587
	intel_driver_caps_print(caps, &p);
588
	intel_device_info_dump_topology(&info->sseu, &p);
589 590
}

591
static void err_print_params(struct drm_i915_error_state_buf *m,
592
			     const struct i915_params *params)
593
{
594 595 596
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
597 598
}

599 600 601 602 603 604 605 606 607 608 609 610
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

611 612 613 614 615 616 617 618 619 620 621 622
static void err_print_uc(struct drm_i915_error_state_buf *m,
			 const struct i915_error_uc *error_uc)
{
	struct drm_printer p = i915_error_printer(m);
	const struct i915_gpu_state *error =
		container_of(error_uc, typeof(*error), uc);

	if (!error->device_info.has_guc)
		return;

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
623
	print_error_obj(m, NULL, "GuC log buffer", error_uc->guc_log);
624 625
}

626
int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
627
			    const struct i915_gpu_state *error)
628
{
629
	struct drm_i915_private *dev_priv = m->i915;
630
	struct drm_i915_error_object *obj;
A
Arnd Bergmann 已提交
631
	struct timespec64 ts;
632
	int i, j;
633 634

	if (!error) {
635 636
		err_printf(m, "No error state collected\n");
		return 0;
637 638
	}

639 640
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
641
	err_printf(m, "Kernel: " UTS_RELEASE "\n");
A
Arnd Bergmann 已提交
642 643 644 645 646 647 648 649 650
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
651 652 653 654 655
	err_printf(m, "Epoch: %lu jiffies (%u HZ)\n", error->epoch, HZ);
	err_printf(m, "Capture: %lu jiffies; %d ms ago, %d ms after epoch\n",
		   error->capture,
		   jiffies_to_msecs(jiffies - error->capture),
		   jiffies_to_msecs(error->capture - error->epoch));
656

657
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
658
		if (error->engine[i].hangcheck_stalled &&
659
		    error->engine[i].context.pid) {
660
			err_printf(m, "Active process (on ring %s): %s [%d], score %d%s\n",
661
				   engine_name(m->i915, i),
662 663
				   error->engine[i].context.comm,
				   error->engine[i].context.pid,
664 665
				   error->engine[i].context.ban_score,
				   bannable(&error->engine[i].context));
666 667
		}
	}
668
	err_printf(m, "Reset count: %u\n", error->reset_count);
669
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
670
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
671
	err_print_pciid(m, error->i915);
672

673
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
674

675
	if (HAS_CSR(dev_priv)) {
676 677 678 679 680 681 682 683 684
		struct intel_csr *csr = &dev_priv->csr;

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

685
	err_printf(m, "GT awake: %s\n", yesno(error->awake));
686 687
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
688 689
	err_printf(m, "EIR: 0x%08x\n", error->eir);
	err_printf(m, "IER: 0x%08x\n", error->ier);
690 691
	for (i = 0; i < error->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, error->gtier[i]);
692 693 694 695
	err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
	err_printf(m, "CCID: 0x%08x\n", error->ccid);
696
	err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
697

698
	for (i = 0; i < error->nfence; i++)
699 700
		err_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

701
	if (INTEL_GEN(dev_priv) >= 6) {
702
		err_printf(m, "ERROR: 0x%08x\n", error->error);
703

704
		if (INTEL_GEN(dev_priv) >= 8)
705 706 707
			err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
				   error->fault_data1, error->fault_data0);

708 709 710
		err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}

711
	if (IS_GEN7(dev_priv))
712 713
		err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

714 715
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].engine_id != -1)
716
			error_print_engine(m, &error->engine[i], error->epoch);
717
	}
718

719 720 721
	for (i = 0; i < ARRAY_SIZE(error->active_vm); i++) {
		char buf[128];
		int len, first = 1;
722

723 724 725 726 727 728 729 730 731 732
		if (!error->active_vm[i])
			break;

		len = scnprintf(buf, sizeof(buf), "Active (");
		for (j = 0; j < ARRAY_SIZE(error->engine); j++) {
			if (error->engine[j].vm != error->active_vm[i])
				continue;

			len += scnprintf(buf + len, sizeof(buf), "%s%s",
					 first ? "" : ", ",
733
					 dev_priv->engine[j]->name);
734 735 736 737
			first = 0;
		}
		scnprintf(buf + len, sizeof(buf), ")");
		print_error_buffers(m, buf,
738 739 740
				    error->active_bo[i],
				    error->active_bo_count[i]);
	}
741

742 743 744 745
	print_error_buffers(m, "Pinned (global)",
			    error->pinned_bo,
			    error->pinned_bo_count);

746
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
747
		const struct drm_i915_error_engine *ee = &error->engine[i];
748 749

		obj = ee->batchbuffer;
750
		if (obj) {
751
			err_puts(m, dev_priv->engine[i]->name);
752
			if (ee->context.pid)
753
				err_printf(m, " (submitted by %s [%d], ctx %d [%d], score %d%s)",
754 755 756 757
					   ee->context.comm,
					   ee->context.pid,
					   ee->context.handle,
					   ee->context.hw_id,
758 759
					   ee->context.ban_score,
					   bannable(&ee->context));
760 761 762
			err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
				   upper_32_bits(obj->gtt_offset),
				   lower_32_bits(obj->gtt_offset));
763
			print_error_obj(m, dev_priv->engine[i], NULL, obj);
764 765
		}

766 767 768 769
		for (j = 0; j < ee->user_bo_count; j++)
			print_error_obj(m, dev_priv->engine[i],
					"user", ee->user_bo[j]);

770
		if (ee->num_requests) {
771
			err_printf(m, "%s --- %d requests\n",
772
				   dev_priv->engine[i]->name,
773
				   ee->num_requests);
774
			for (j = 0; j < ee->num_requests; j++)
775 776 777
				error_print_request(m, " ",
						    &ee->requests[j],
						    error->epoch);
778 779
		}

780 781
		if (IS_ERR(ee->waiters)) {
			err_printf(m, "%s --- ? waiters [unable to acquire spinlock]\n",
782
				   dev_priv->engine[i]->name);
783
		} else if (ee->num_waiters) {
784
			err_printf(m, "%s --- %d waiters\n",
785
				   dev_priv->engine[i]->name,
786 787
				   ee->num_waiters);
			for (j = 0; j < ee->num_waiters; j++) {
788
				err_printf(m, " seqno 0x%08x for %s [%d]\n",
789 790 791
					   ee->waiters[j].seqno,
					   ee->waiters[j].comm,
					   ee->waiters[j].pid);
792 793 794
			}
		}

795
		print_error_obj(m, dev_priv->engine[i],
796
				"ringbuffer", ee->ringbuffer);
797

798
		print_error_obj(m, dev_priv->engine[i],
799
				"HW Status", ee->hws_page);
800

801
		print_error_obj(m, dev_priv->engine[i],
802
				"HW context", ee->ctx);
803

804
		print_error_obj(m, dev_priv->engine[i],
805
				"WA context", ee->wa_ctx);
806

807
		print_error_obj(m, dev_priv->engine[i],
808
				"WA batchbuffer", ee->wa_batchbuffer);
809 810 811

		print_error_obj(m, dev_priv->engine[i],
				"NULL context", ee->default_state);
812 813 814 815 816 817
	}

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
818
		intel_display_print_error_state(m, error->display);
819

820
	err_print_capabilities(m, &error->device_info, &error->driver_caps);
821
	err_print_params(m, &error->params);
822
	err_print_uc(m, &error->uc);
823

824 825 826 827 828 829 830
	if (m->bytes == 0 && m->err)
		return m->err;

	return 0;
}

int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
831
			      struct drm_i915_private *i915,
832 833 834
			      size_t count, loff_t pos)
{
	memset(ebuf, 0, sizeof(*ebuf));
835
	ebuf->i915 = i915;
836 837 838 839 840 841

	/* We need to have enough room to store any i915_error_state printf
	 * so that we can move it to start position.
	 */
	ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
	ebuf->buf = kmalloc(ebuf->size,
842
				GFP_KERNEL | __GFP_NORETRY | __GFP_NOWARN);
843 844 845

	if (ebuf->buf == NULL) {
		ebuf->size = PAGE_SIZE;
846
		ebuf->buf = kmalloc(ebuf->size, GFP_KERNEL);
847 848 849 850
	}

	if (ebuf->buf == NULL) {
		ebuf->size = 128;
851
		ebuf->buf = kmalloc(ebuf->size, GFP_KERNEL);
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
	}

	if (ebuf->buf == NULL)
		return -ENOMEM;

	ebuf->start = pos;

	return 0;
}

static void i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
870
		free_page((unsigned long)obj->pages[page]);
871 872 873 874

	kfree(obj);
}

875 876 877 878 879 880
static __always_inline void free_param(const char *type, void *x)
{
	if (!__builtin_strcmp(type, "char *"))
		kfree(*(void **)x);
}

881 882 883 884 885 886 887
static void cleanup_params(struct i915_gpu_state *error)
{
#define FREE(T, x, ...) free_param(#T, &error->params.x);
	I915_PARAMS_FOR_EACH(FREE);
#undef FREE
}

888 889 890 891 892 893
static void cleanup_uc_state(struct i915_gpu_state *error)
{
	struct i915_error_uc *error_uc = &error->uc;

	kfree(error_uc->guc_fw.path);
	kfree(error_uc->huc_fw.path);
894
	i915_error_object_free(error_uc->guc_log);
895 896
}

897
void __i915_gpu_state_free(struct kref *error_ref)
898
{
899 900
	struct i915_gpu_state *error =
		container_of(error_ref, typeof(*error), ref);
901
	long i, j;
902

903 904 905
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

906 907 908 909
		for (j = 0; j < ee->user_bo_count; j++)
			i915_error_object_free(ee->user_bo[j]);
		kfree(ee->user_bo);

910 911 912 913 914 915 916 917
		i915_error_object_free(ee->batchbuffer);
		i915_error_object_free(ee->wa_batchbuffer);
		i915_error_object_free(ee->ringbuffer);
		i915_error_object_free(ee->hws_page);
		i915_error_object_free(ee->ctx);
		i915_error_object_free(ee->wa_ctx);

		kfree(ee->requests);
918 919
		if (!IS_ERR_OR_NULL(ee->waiters))
			kfree(ee->waiters);
920 921
	}

922
	for (i = 0; i < ARRAY_SIZE(error->active_bo); i++)
923 924
		kfree(error->active_bo[i]);
	kfree(error->pinned_bo);
925

926 927
	kfree(error->overlay);
	kfree(error->display);
928

929
	cleanup_params(error);
930 931
	cleanup_uc_state(error);

932 933 934 935
	kfree(error);
}

static struct drm_i915_error_object *
936
i915_error_object_create(struct drm_i915_private *i915,
C
Chris Wilson 已提交
937
			 struct i915_vma *vma)
938
{
939 940
	struct i915_ggtt *ggtt = &i915->ggtt;
	const u64 slot = ggtt->error_capture.start;
941
	struct drm_i915_error_object *dst;
942
	struct compress compress;
943 944 945
	unsigned long num_pages;
	struct sgt_iter iter;
	dma_addr_t dma;
946

C
Chris Wilson 已提交
947 948 949
	if (!vma)
		return NULL;

950
	num_pages = min_t(u64, vma->size, vma->obj->base.size) >> PAGE_SHIFT;
951
	num_pages = DIV_ROUND_UP(10 * num_pages, 8); /* worstcase zlib growth */
952 953
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *),
		      GFP_ATOMIC | __GFP_NOWARN);
C
Chris Wilson 已提交
954
	if (!dst)
955 956
		return NULL;

957 958
	dst->gtt_offset = vma->node.start;
	dst->gtt_size = vma->node.size;
959
	dst->page_count = 0;
960 961
	dst->unused = 0;

962
	if (!compress_init(&compress)) {
963 964 965
		kfree(dst);
		return NULL;
	}
966

967 968 969
	for_each_sgt_dma(dma, iter, vma->pages) {
		void __iomem *s;
		int ret;
970

971
		ggtt->vm.insert_page(&ggtt->vm, dma, slot, I915_CACHE_NONE, 0);
972

973
		s = io_mapping_map_atomic_wc(&ggtt->iomap, slot);
974
		ret = compress_page(&compress, (void  __force *)s, dst);
975
		io_mapping_unmap_atomic(s);
976

977
		if (ret)
978 979
			goto unwind;
	}
980
	goto out;
981 982

unwind:
983 984
	while (dst->page_count--)
		free_page((unsigned long)dst->pages[dst->page_count]);
985
	kfree(dst);
986 987 988
	dst = NULL;

out:
989
	compress_fini(&compress, dst);
990
	ggtt->vm.clear_range(&ggtt->vm, slot, PAGE_SIZE);
991
	return dst;
992 993
}

994 995 996 997 998 999
/* The error capture is special as tries to run underneath the normal
 * locking rules - so we use the raw version of the i915_gem_active lookup.
 */
static inline uint32_t
__active_get_seqno(struct i915_gem_active *active)
{
1000
	struct i915_request *request;
1001 1002 1003

	request = __i915_gem_active_peek(active);
	return request ? request->global_seqno : 0;
1004 1005 1006 1007 1008
}

static inline int
__active_get_engine_id(struct i915_gem_active *active)
{
1009
	struct i915_request *request;
1010

1011 1012
	request = __i915_gem_active_peek(active);
	return request ? request->engine->id : -1;
1013 1014
}

1015
static void capture_bo(struct drm_i915_error_buffer *err,
1016
		       struct i915_vma *vma)
1017
{
1018 1019
	struct drm_i915_gem_object *obj = vma->obj;

1020 1021
	err->size = obj->base.size;
	err->name = obj->base.name;
1022

1023 1024
	err->wseqno = __active_get_seqno(&obj->frontbuffer_write);
	err->engine = __active_get_engine_id(&obj->frontbuffer_write);
1025

1026
	err->gtt_offset = vma->node.start;
1027 1028
	err->read_domains = obj->read_domains;
	err->write_domain = obj->write_domain;
1029
	err->fence_reg = vma->fence ? vma->fence->id : -1;
1030
	err->tiling = i915_gem_object_get_tiling(obj);
C
Chris Wilson 已提交
1031 1032
	err->dirty = obj->mm.dirty;
	err->purgeable = obj->mm.madv != I915_MADV_WILLNEED;
1033
	err->userptr = obj->userptr.mm != NULL;
1034 1035 1036
	err->cache_level = obj->cache_level;
}

1037 1038 1039
static u32 capture_error_bo(struct drm_i915_error_buffer *err,
			    int count, struct list_head *head,
			    bool pinned_only)
1040
{
B
Ben Widawsky 已提交
1041
	struct i915_vma *vma;
1042 1043
	int i = 0;

1044
	list_for_each_entry(vma, head, vm_link) {
1045 1046 1047
		if (!vma->obj)
			continue;

1048 1049 1050
		if (pinned_only && !i915_vma_is_pinned(vma))
			continue;

1051
		capture_bo(err++, vma);
1052 1053 1054 1055 1056 1057 1058
		if (++i == count)
			break;
	}

	return i;
}

1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
/* Generate a semi-unique error code. The code is not meant to have meaning, The
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
1069
					 struct i915_gpu_state *error,
1070
					 int *engine_id)
1071 1072 1073 1074 1075 1076 1077 1078 1079
{
	uint32_t error_code = 0;
	int i;

	/* IPEHR would be an ideal way to detect errors, as it's the gross
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
1080
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1081
		if (error->engine[i].hangcheck_stalled) {
1082 1083
			if (engine_id)
				*engine_id = i;
1084

1085 1086
			return error->engine[i].ipehr ^
			       error->engine[i].instdone.instdone;
1087 1088
		}
	}
1089 1090 1091 1092

	return error_code;
}

1093
static void gem_record_fences(struct i915_gpu_state *error)
1094
{
1095
	struct drm_i915_private *dev_priv = error->i915;
1096 1097
	int i;

1098
	if (INTEL_GEN(dev_priv) >= 6) {
1099
		for (i = 0; i < dev_priv->num_fence_regs; i++)
1100 1101
			error->fence[i] = I915_READ64(FENCE_REG_GEN6_LO(i));
	} else if (INTEL_GEN(dev_priv) >= 4) {
1102 1103
		for (i = 0; i < dev_priv->num_fence_regs; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_LO(i));
1104
	} else {
1105
		for (i = 0; i < dev_priv->num_fence_regs; i++)
1106
			error->fence[i] = I915_READ(FENCE_REG(i));
1107
	}
1108
	error->nfence = i;
1109 1110
}

1111 1112
static void gen6_record_semaphore_state(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
1113
{
1114 1115 1116 1117
	struct drm_i915_private *dev_priv = engine->i915;

	ee->semaphore_mboxes[0] = I915_READ(RING_SYNC_0(engine->mmio_base));
	ee->semaphore_mboxes[1] = I915_READ(RING_SYNC_1(engine->mmio_base));
1118
	if (HAS_VEBOX(dev_priv))
1119
		ee->semaphore_mboxes[2] =
1120
			I915_READ(RING_SYNC_2(engine->mmio_base));
1121 1122
}

1123 1124
static void error_record_engine_waiters(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
1125 1126 1127 1128 1129 1130
{
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct drm_i915_error_waiter *waiter;
	struct rb_node *rb;
	int count;

1131 1132
	ee->num_waiters = 0;
	ee->waiters = NULL;
1133

1134 1135 1136
	if (RB_EMPTY_ROOT(&b->waiters))
		return;

1137
	if (!spin_trylock_irq(&b->rb_lock)) {
1138 1139 1140 1141
		ee->waiters = ERR_PTR(-EDEADLK);
		return;
	}

1142 1143 1144
	count = 0;
	for (rb = rb_first(&b->waiters); rb != NULL; rb = rb_next(rb))
		count++;
1145
	spin_unlock_irq(&b->rb_lock);
1146 1147 1148 1149 1150 1151 1152 1153 1154

	waiter = NULL;
	if (count)
		waiter = kmalloc_array(count,
				       sizeof(struct drm_i915_error_waiter),
				       GFP_ATOMIC);
	if (!waiter)
		return;

1155
	if (!spin_trylock_irq(&b->rb_lock)) {
1156 1157 1158 1159
		kfree(waiter);
		ee->waiters = ERR_PTR(-EDEADLK);
		return;
	}
1160

1161
	ee->waiters = waiter;
1162
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1163
		struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1164 1165 1166 1167 1168 1169

		strcpy(waiter->comm, w->tsk->comm);
		waiter->pid = w->tsk->pid;
		waiter->seqno = w->seqno;
		waiter++;

1170
		if (++ee->num_waiters == count)
1171 1172
			break;
	}
1173
	spin_unlock_irq(&b->rb_lock);
1174 1175
}

1176
static void error_record_engine_registers(struct i915_gpu_state *error,
1177 1178
					  struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
1179
{
1180 1181
	struct drm_i915_private *dev_priv = engine->i915;

1182
	if (INTEL_GEN(dev_priv) >= 6) {
1183
		ee->rc_psmi = I915_READ(RING_PSMI_CTL(engine->mmio_base));
1184 1185 1186
		if (INTEL_GEN(dev_priv) >= 8) {
			ee->fault_reg = I915_READ(GEN8_RING_FAULT_REG);
		} else {
1187
			gen6_record_semaphore_state(engine, ee);
1188 1189
			ee->fault_reg = I915_READ(RING_FAULT_REG(engine));
		}
1190 1191
	}

1192
	if (INTEL_GEN(dev_priv) >= 4) {
1193 1194 1195 1196 1197
		ee->faddr = I915_READ(RING_DMA_FADD(engine->mmio_base));
		ee->ipeir = I915_READ(RING_IPEIR(engine->mmio_base));
		ee->ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
		ee->instps = I915_READ(RING_INSTPS(engine->mmio_base));
		ee->bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
1198
		if (INTEL_GEN(dev_priv) >= 8) {
1199 1200
			ee->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(engine->mmio_base)) << 32;
			ee->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(engine->mmio_base)) << 32;
1201
		}
1202
		ee->bbstate = I915_READ(RING_BBSTATE(engine->mmio_base));
1203
	} else {
1204 1205 1206
		ee->faddr = I915_READ(DMA_FADD_I8XX);
		ee->ipeir = I915_READ(IPEIR);
		ee->ipehr = I915_READ(IPEHR);
1207 1208
	}

1209
	intel_engine_get_instdone(engine, &ee->instdone);
1210

1211 1212
	ee->waiting = intel_engine_has_waiter(engine);
	ee->instpm = I915_READ(RING_INSTPM(engine->mmio_base));
1213
	ee->acthd = intel_engine_get_active_head(engine);
1214
	ee->seqno = intel_engine_get_seqno(engine);
1215
	ee->last_seqno = intel_engine_last_submit(engine);
1216 1217 1218 1219
	ee->start = I915_READ_START(engine);
	ee->head = I915_READ_HEAD(engine);
	ee->tail = I915_READ_TAIL(engine);
	ee->ctl = I915_READ_CTL(engine);
1220 1221
	if (INTEL_GEN(dev_priv) > 2)
		ee->mode = I915_READ_MODE(engine);
1222

1223
	if (!HWS_NEEDS_PHYSICAL(dev_priv)) {
1224
		i915_reg_t mmio;
1225

1226
		if (IS_GEN7(dev_priv)) {
1227
			switch (engine->id) {
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
			default:
			case RCS:
				mmio = RENDER_HWS_PGA_GEN7;
				break;
			case BCS:
				mmio = BLT_HWS_PGA_GEN7;
				break;
			case VCS:
				mmio = BSD_HWS_PGA_GEN7;
				break;
			case VECS:
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1242
		} else if (IS_GEN6(engine->i915)) {
1243
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1244 1245
		} else {
			/* XXX: gen8 returns to sanity */
1246
			mmio = RING_HWS_PGA(engine->mmio_base);
1247 1248
		}

1249
		ee->hws = I915_READ(mmio);
1250 1251
	}

1252
	ee->idle = intel_engine_is_idle(engine);
1253
	ee->hangcheck_timestamp = engine->hangcheck.action_timestamp;
1254
	ee->hangcheck_action = engine->hangcheck.action;
1255
	ee->hangcheck_stalled = engine->hangcheck.stalled;
1256 1257
	ee->reset_count = i915_reset_engine_count(&dev_priv->gpu_error,
						  engine);
1258

1259
	if (USES_PPGTT(dev_priv)) {
1260 1261
		int i;

1262
		ee->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(engine));
1263

1264
		if (IS_GEN6(dev_priv))
1265
			ee->vm_info.pp_dir_base =
1266
				I915_READ(RING_PP_DIR_BASE_READ(engine));
1267
		else if (IS_GEN7(dev_priv))
1268
			ee->vm_info.pp_dir_base =
1269
				I915_READ(RING_PP_DIR_BASE(engine));
1270
		else if (INTEL_GEN(dev_priv) >= 8)
1271
			for (i = 0; i < 4; i++) {
1272
				ee->vm_info.pdp[i] =
1273
					I915_READ(GEN8_RING_PDP_UDW(engine, i));
1274 1275
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1276
					I915_READ(GEN8_RING_PDP_LDW(engine, i));
1277 1278
			}
	}
1279 1280
}

1281
static void record_request(struct i915_request *request,
1282 1283
			   struct drm_i915_error_request *erq)
{
C
Chris Wilson 已提交
1284 1285 1286
	struct i915_gem_context *ctx = request->gem_context;

	erq->context = ctx->hw_id;
1287
	erq->sched_attr = request->sched.attr;
C
Chris Wilson 已提交
1288
	erq->ban_score = atomic_read(&ctx->ban_score);
1289
	erq->seqno = request->global_seqno;
1290
	erq->jiffies = request->emitted_jiffies;
1291
	erq->start = i915_ggtt_offset(request->ring->vma);
1292 1293 1294 1295
	erq->head = request->head;
	erq->tail = request->tail;

	rcu_read_lock();
C
Chris Wilson 已提交
1296
	erq->pid = ctx->pid ? pid_nr(ctx->pid) : 0;
1297 1298 1299
	rcu_read_unlock();
}

1300
static void engine_record_requests(struct intel_engine_cs *engine,
1301
				   struct i915_request *first,
1302 1303
				   struct drm_i915_error_engine *ee)
{
1304
	struct i915_request *request;
1305 1306 1307 1308
	int count;

	count = 0;
	request = first;
1309
	list_for_each_entry_from(request, &engine->timeline.requests, link)
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
		count++;
	if (!count)
		return;

	ee->requests = kcalloc(count, sizeof(*ee->requests), GFP_ATOMIC);
	if (!ee->requests)
		return;

	ee->num_requests = count;

	count = 0;
	request = first;
1322
	list_for_each_entry_from(request, &engine->timeline.requests, link) {
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
		if (count >= ee->num_requests) {
			/*
			 * If the ring request list was changed in
			 * between the point where the error request
			 * list was created and dimensioned and this
			 * point then just exit early to avoid crashes.
			 *
			 * We don't need to communicate that the
			 * request list changed state during error
			 * state capture and that the error state is
			 * slightly incorrect as a consequence since we
			 * are typically only interested in the request
			 * list state at the point of error state
			 * capture, not in any changes happening during
			 * the capture.
			 */
			break;
		}

1342
		record_request(request, &ee->requests[count++]);
1343 1344 1345 1346
	}
	ee->num_requests = count;
}

1347 1348 1349
static void error_record_engine_execlists(struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
{
1350
	const struct intel_engine_execlists * const execlists = &engine->execlists;
1351 1352
	unsigned int n;

1353
	for (n = 0; n < execlists_num_ports(execlists); n++) {
1354
		struct i915_request *rq = port_request(&execlists->port[n]);
1355 1356 1357 1358 1359 1360

		if (!rq)
			break;

		record_request(rq, &ee->execlist[n]);
	}
1361 1362

	ee->num_ports = n;
1363 1364
}

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
static void record_context(struct drm_i915_error_context *e,
			   struct i915_gem_context *ctx)
{
	if (ctx->pid) {
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(ctx->pid, PIDTYPE_PID);
		if (task) {
			strcpy(e->comm, task->comm);
			e->pid = task->pid;
		}
		rcu_read_unlock();
	}

	e->handle = ctx->user_handle;
	e->hw_id = ctx->hw_id;
1382
	e->sched_attr = ctx->sched;
1383
	e->ban_score = atomic_read(&ctx->ban_score);
1384
	e->bannable = i915_gem_context_is_bannable(ctx);
1385 1386
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1387 1388
}

1389
static void request_record_user_bo(struct i915_request *request,
1390 1391
				   struct drm_i915_error_engine *ee)
{
1392
	struct i915_capture_list *c;
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
	struct drm_i915_error_object **bo;
	long count;

	count = 0;
	for (c = request->capture_list; c; c = c->next)
		count++;

	bo = NULL;
	if (count)
		bo = kcalloc(count, sizeof(*bo), GFP_ATOMIC);
	if (!bo)
		return;

	count = 0;
	for (c = request->capture_list; c; c = c->next) {
		bo[count] = i915_error_object_create(request->i915, c->vma);
		if (!bo[count])
			break;
		count++;
	}

	ee->user_bo = bo;
	ee->user_bo_count = count;
}

1418 1419 1420 1421 1422 1423 1424
static struct drm_i915_error_object *
capture_object(struct drm_i915_private *dev_priv,
	       struct drm_i915_gem_object *obj)
{
	if (obj && i915_gem_object_has_pages(obj)) {
		struct i915_vma fake = {
			.node = { .start = U64_MAX, .size = obj->base.size },
1425
			.size = obj->base.size,
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
			.pages = obj->mm.pages,
			.obj = obj,
		};

		return i915_error_object_create(dev_priv, &fake);
	} else {
		return NULL;
	}
}

1436
static void gem_record_rings(struct i915_gpu_state *error)
1437
{
1438 1439
	struct drm_i915_private *i915 = error->i915;
	struct i915_ggtt *ggtt = &i915->ggtt;
1440
	int i;
1441

1442
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1443
		struct intel_engine_cs *engine = i915->engine[i];
1444
		struct drm_i915_error_engine *ee = &error->engine[i];
1445
		struct i915_request *request;
1446

1447
		ee->engine_id = -1;
1448

1449
		if (!engine)
1450 1451
			continue;

1452
		ee->engine_id = i;
1453

1454 1455
		error_record_engine_registers(error, engine, ee);
		error_record_engine_waiters(engine, ee);
1456
		error_record_engine_execlists(engine, ee);
1457

1458
		request = i915_gem_find_active_request(engine);
1459
		if (request) {
C
Chris Wilson 已提交
1460
			struct i915_gem_context *ctx = request->gem_context;
1461
			struct intel_ring *ring;
1462

1463
			ee->vm = ctx->ppgtt ? &ctx->ppgtt->vm : &ggtt->vm;
1464

C
Chris Wilson 已提交
1465
			record_context(&ee->context, ctx);
1466

1467 1468 1469 1470
			/* We need to copy these to an anonymous buffer
			 * as the simplest method to avoid being overwritten
			 * by userspace.
			 */
1471
			ee->batchbuffer =
1472
				i915_error_object_create(i915, request->batch);
1473

1474
			if (HAS_BROKEN_CS_TLB(i915))
1475
				ee->wa_batchbuffer =
1476
					i915_error_object_create(i915,
C
Chris Wilson 已提交
1477
								 engine->scratch);
1478
			request_record_user_bo(request, ee);
1479

C
Chris Wilson 已提交
1480
			ee->ctx =
1481
				i915_error_object_create(i915,
1482
							 request->hw_context->state);
1483

1484
			error->simulated |=
C
Chris Wilson 已提交
1485
				i915_gem_context_no_error_capture(ctx);
1486

1487 1488 1489 1490
			ee->rq_head = request->head;
			ee->rq_post = request->postfix;
			ee->rq_tail = request->tail;

1491 1492 1493
			ring = request->ring;
			ee->cpu_ring_head = ring->head;
			ee->cpu_ring_tail = ring->tail;
1494
			ee->ringbuffer =
1495
				i915_error_object_create(i915, ring->vma);
1496 1497

			engine_record_requests(engine, request, ee);
1498
		}
1499

1500
		ee->hws_page =
1501
			i915_error_object_create(i915,
C
Chris Wilson 已提交
1502
						 engine->status_page.vma);
1503

1504
		ee->wa_ctx = i915_error_object_create(i915, engine->wa_ctx.vma);
1505

1506
		ee->default_state = capture_object(i915, engine->default_state);
1507 1508 1509
	}
}

1510 1511 1512
static void gem_capture_vm(struct i915_gpu_state *error,
			   struct i915_address_space *vm,
			   int idx)
1513
{
1514
	struct drm_i915_error_buffer *active_bo;
1515
	struct i915_vma *vma;
1516
	int count;
1517

1518
	count = 0;
1519
	list_for_each_entry(vma, &vm->active_list, vm_link)
1520
		count++;
1521

1522 1523 1524
	active_bo = NULL;
	if (count)
		active_bo = kcalloc(count, sizeof(*active_bo), GFP_ATOMIC);
1525
	if (active_bo)
1526 1527 1528 1529 1530 1531 1532
		count = capture_error_bo(active_bo, count, &vm->active_list, false);
	else
		count = 0;

	error->active_vm[idx] = vm;
	error->active_bo[idx] = active_bo;
	error->active_bo_count[idx] = count;
1533 1534
}

1535
static void capture_active_buffers(struct i915_gpu_state *error)
1536
{
1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
	int cnt = 0, i, j;

	BUILD_BUG_ON(ARRAY_SIZE(error->engine) > ARRAY_SIZE(error->active_bo));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_vm));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_bo_count));

	/* Scan each engine looking for unique active contexts/vm */
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];
		bool found;

		if (!ee->vm)
			continue;
1550

1551 1552 1553 1554
		found = false;
		for (j = 0; j < i && !found; j++)
			found = error->engine[j].vm == ee->vm;
		if (!found)
1555
			gem_capture_vm(error, ee->vm, cnt++);
1556
	}
1557 1558
}

1559
static void capture_pinned_buffers(struct i915_gpu_state *error)
1560
{
1561
	struct i915_address_space *vm = &error->i915->ggtt.vm;
1562 1563 1564 1565 1566
	struct drm_i915_error_buffer *bo;
	struct i915_vma *vma;
	int count_inactive, count_active;

	count_inactive = 0;
1567
	list_for_each_entry(vma, &vm->inactive_list, vm_link)
1568 1569 1570
		count_inactive++;

	count_active = 0;
1571
	list_for_each_entry(vma, &vm->active_list, vm_link)
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
		count_active++;

	bo = NULL;
	if (count_inactive + count_active)
		bo = kcalloc(count_inactive + count_active,
			     sizeof(*bo), GFP_ATOMIC);
	if (!bo)
		return;

	count_inactive = capture_error_bo(bo, count_inactive,
					  &vm->active_list, true);
	count_active = capture_error_bo(bo + count_inactive, count_active,
					&vm->inactive_list, true);
	error->pinned_bo_count = count_inactive + count_active;
	error->pinned_bo = bo;
}

1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
static void capture_uc_state(struct i915_gpu_state *error)
{
	struct drm_i915_private *i915 = error->i915;
	struct i915_error_uc *error_uc = &error->uc;

	/* Capturing uC state won't be useful if there is no GuC */
	if (!error->device_info.has_guc)
		return;

	error_uc->guc_fw = i915->guc.fw;
	error_uc->huc_fw = i915->huc.fw;

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
	error_uc->guc_fw.path = kstrdup(i915->guc.fw.path, GFP_ATOMIC);
	error_uc->huc_fw.path = kstrdup(i915->huc.fw.path, GFP_ATOMIC);
1607
	error_uc->guc_log = i915_error_object_create(i915, i915->guc.log.vma);
1608 1609
}

1610
/* Capture all registers which don't fit into another category. */
1611
static void capture_reg_state(struct i915_gpu_state *error)
1612
{
1613
	struct drm_i915_private *dev_priv = error->i915;
1614
	int i;
1615

1616 1617 1618 1619 1620 1621 1622
	/* General organization
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1623

1624
	/* 1: Registers specific to a single generation */
1625
	if (IS_VALLEYVIEW(dev_priv)) {
1626
		error->gtier[0] = I915_READ(GTIER);
1627
		error->ier = I915_READ(VLV_IER);
1628
		error->forcewake = I915_READ_FW(FORCEWAKE_VLV);
1629
	}
1630

1631
	if (IS_GEN7(dev_priv))
1632
		error->err_int = I915_READ(GEN7_ERR_INT);
1633

1634
	if (INTEL_GEN(dev_priv) >= 8) {
1635 1636 1637 1638
		error->fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
		error->fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
	}

1639
	if (IS_GEN6(dev_priv)) {
1640
		error->forcewake = I915_READ_FW(FORCEWAKE);
1641 1642 1643
		error->gab_ctl = I915_READ(GAB_CTL);
		error->gfx_mode = I915_READ(GFX_MODE);
	}
1644

1645
	/* 2: Registers which belong to multiple generations */
1646
	if (INTEL_GEN(dev_priv) >= 7)
1647
		error->forcewake = I915_READ_FW(FORCEWAKE_MT);
1648

1649
	if (INTEL_GEN(dev_priv) >= 6) {
1650
		error->derrmr = I915_READ(DERRMR);
1651 1652 1653 1654
		error->error = I915_READ(ERROR_GEN6);
		error->done_reg = I915_READ(DONE_REG);
	}

J
Joonas Lahtinen 已提交
1655
	if (INTEL_GEN(dev_priv) >= 5)
1656 1657
		error->ccid = I915_READ(CCID);

1658
	/* 3: Feature specific registers */
1659
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1660 1661 1662 1663 1664
		error->gam_ecochk = I915_READ(GAM_ECOCHK);
		error->gac_eco = I915_READ(GAC_ECO_BITS);
	}

	/* 4: Everything else */
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
	if (INTEL_GEN(dev_priv) >= 11) {
		error->ier = I915_READ(GEN8_DE_MISC_IER);
		error->gtier[0] = I915_READ(GEN11_RENDER_COPY_INTR_ENABLE);
		error->gtier[1] = I915_READ(GEN11_VCS_VECS_INTR_ENABLE);
		error->gtier[2] = I915_READ(GEN11_GUC_SG_INTR_ENABLE);
		error->gtier[3] = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
		error->gtier[4] = I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE);
		error->gtier[5] = I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE);
		error->ngtier = 6;
	} else if (INTEL_GEN(dev_priv) >= 8) {
1675 1676 1677
		error->ier = I915_READ(GEN8_DE_MISC_IER);
		for (i = 0; i < 4; i++)
			error->gtier[i] = I915_READ(GEN8_GT_IER(i));
1678
		error->ngtier = 4;
1679
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1680
		error->ier = I915_READ(DEIER);
1681
		error->gtier[0] = I915_READ(GTIER);
1682
		error->ngtier = 1;
1683
	} else if (IS_GEN2(dev_priv)) {
1684
		error->ier = I915_READ16(IER);
1685
	} else if (!IS_VALLEYVIEW(dev_priv)) {
1686
		error->ier = I915_READ(IER);
1687 1688 1689
	}
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
1690 1691
}

1692
static void i915_error_capture_msg(struct drm_i915_private *dev_priv,
1693
				   struct i915_gpu_state *error,
1694
				   u32 engine_mask,
1695
				   const char *error_msg)
1696 1697
{
	u32 ecode;
1698
	int engine_id = -1, len;
1699

1700
	ecode = i915_error_generate_code(dev_priv, error, &engine_id);
1701

1702
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1703
			"GPU HANG: ecode %d:%d:0x%08x",
1704
			INTEL_GEN(dev_priv), engine_id, ecode);
1705

1706
	if (engine_id != -1 && error->engine[engine_id].context.pid)
1707 1708 1709
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1710 1711
				 error->engine[engine_id].context.comm,
				 error->engine[engine_id].context.pid);
1712 1713 1714 1715

	scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
		  ", reason: %s, action: %s",
		  error_msg,
1716
		  engine_mask ? "reset" : "continue");
1717 1718
}

1719
static void capture_gen_state(struct i915_gpu_state *error)
1720
{
1721 1722 1723 1724 1725
	struct drm_i915_private *i915 = error->i915;

	error->awake = i915->gt.awake;
	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1726

1727 1728 1729 1730
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1731 1732
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1733 1734

	memcpy(&error->device_info,
1735
	       INTEL_INFO(i915),
1736
	       sizeof(error->device_info));
1737
	error->driver_caps = i915->caps;
1738 1739
}

1740 1741 1742 1743 1744 1745
static __always_inline void dup_param(const char *type, void *x)
{
	if (!__builtin_strcmp(type, "char *"))
		*(void **)x = kstrdup(*(void **)x, GFP_ATOMIC);
}

1746 1747 1748 1749 1750 1751 1752 1753
static void capture_params(struct i915_gpu_state *error)
{
	error->params = i915_modparams;
#define DUP(T, x, ...) dup_param(#T, &error->params.x);
	I915_PARAMS_FOR_EACH(DUP);
#undef DUP
}

1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
static unsigned long capture_find_epoch(const struct i915_gpu_state *error)
{
	unsigned long epoch = error->capture;
	int i;

	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		const struct drm_i915_error_engine *ee = &error->engine[i];

		if (ee->hangcheck_stalled &&
		    time_before(ee->hangcheck_timestamp, epoch))
			epoch = ee->hangcheck_timestamp;
	}

	return epoch;
}

1770 1771
static int capture(void *data)
{
1772
	struct i915_gpu_state *error = data;
1773

A
Arnd Bergmann 已提交
1774 1775 1776 1777
	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
	error->uptime = ktime_sub(ktime_get(),
				  error->i915->gt.last_init_time);
1778
	error->capture = jiffies;
1779

1780
	capture_params(error);
1781
	capture_gen_state(error);
1782
	capture_uc_state(error);
1783 1784 1785 1786 1787
	capture_reg_state(error);
	gem_record_fences(error);
	gem_record_rings(error);
	capture_active_buffers(error);
	capture_pinned_buffers(error);
1788 1789 1790 1791

	error->overlay = intel_overlay_capture_error_state(error->i915);
	error->display = intel_display_capture_error_state(error->i915);

1792 1793
	error->epoch = capture_find_epoch(error);

1794 1795 1796
	return 0;
}

1797 1798
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
struct i915_gpu_state *
i915_capture_gpu_state(struct drm_i915_private *i915)
{
	struct i915_gpu_state *error;

	error = kzalloc(sizeof(*error), GFP_ATOMIC);
	if (!error)
		return NULL;

	kref_init(&error->ref);
	error->i915 = i915;

	stop_machine(capture, error, NULL);

	return error;
}

1816 1817
/**
 * i915_capture_error_state - capture an error record for later analysis
1818 1819 1820
 * @i915: i915 device
 * @engine_mask: the mask of engines triggering the hang
 * @error_msg: a message to insert into the error capture header
1821 1822 1823 1824 1825 1826
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1827
void i915_capture_error_state(struct drm_i915_private *i915,
1828
			      u32 engine_mask,
1829
			      const char *error_msg)
1830
{
1831
	static bool warned;
1832
	struct i915_gpu_state *error;
1833 1834
	unsigned long flags;

1835
	if (!i915_modparams.error_capture)
1836 1837
		return;

1838
	if (READ_ONCE(i915->gpu_error.first_error))
1839 1840
		return;

1841
	error = i915_capture_gpu_state(i915);
1842 1843 1844 1845 1846
	if (!error) {
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
	}

1847
	i915_error_capture_msg(i915, error, engine_mask, error_msg);
1848 1849
	DRM_INFO("%s\n", error->error_msg);

1850
	if (!error->simulated) {
1851 1852 1853
		spin_lock_irqsave(&i915->gpu_error.lock, flags);
		if (!i915->gpu_error.first_error) {
			i915->gpu_error.first_error = error;
1854 1855
			error = NULL;
		}
1856
		spin_unlock_irqrestore(&i915->gpu_error.lock, flags);
1857 1858
	}

1859
	if (error) {
1860
		__i915_gpu_state_free(&error->ref);
1861 1862 1863
		return;
	}

1864 1865
	if (!warned &&
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1866 1867 1868 1869
		DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
1870
		DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n",
1871
			 i915->drm.primary->index);
1872 1873
		warned = true;
	}
1874 1875
}

1876 1877
struct i915_gpu_state *
i915_first_error_state(struct drm_i915_private *i915)
1878
{
1879
	struct i915_gpu_state *error;
1880

1881 1882 1883 1884 1885
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
	if (error)
		i915_gpu_state_get(error);
	spin_unlock_irq(&i915->gpu_error.lock);
1886

1887
	return error;
1888 1889
}

1890
void i915_reset_error_state(struct drm_i915_private *i915)
1891
{
1892
	struct i915_gpu_state *error;
1893

1894 1895 1896 1897
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
	i915->gpu_error.first_error = NULL;
	spin_unlock_irq(&i915->gpu_error.lock);
1898

1899
	i915_gpu_state_put(error);
1900
}