i915_gpu_error.c 44.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

C
Chris Wilson 已提交
30 31
#include <linux/ascii85.h>
#include <linux/nmi.h>
32
#include <linux/pagevec.h>
C
Chris Wilson 已提交
33 34
#include <linux/scatterlist.h>
#include <linux/utsname.h>
35
#include <linux/zlib.h>
C
Chris Wilson 已提交
36

37 38
#include <drm/drm_print.h>

39 40 41
#include "display/intel_atomic.h"
#include "display/intel_overlay.h"

42 43
#include "gem/i915_gem_context.h"

44
#include "i915_drv.h"
45
#include "i915_gpu_error.h"
46
#include "i915_memcpy.h"
47
#include "i915_scatterlist.h"
48
#include "intel_csr.h"
49

50 51 52
#define ALLOW_FAIL (GFP_KERNEL | __GFP_RETRY_MAYFAIL | __GFP_NOWARN)
#define ATOMIC_MAYFAIL (GFP_ATOMIC | __GFP_NOWARN)

C
Chris Wilson 已提交
53 54
static void __sg_set_buf(struct scatterlist *sg,
			 void *addr, unsigned int len, loff_t it)
55
{
C
Chris Wilson 已提交
56 57 58 59
	sg->page_link = (unsigned long)virt_to_page(addr);
	sg->offset = offset_in_page(addr);
	sg->length = len;
	sg->dma_address = it;
60 61
}

C
Chris Wilson 已提交
62
static bool __i915_error_grow(struct drm_i915_error_state_buf *e, size_t len)
63
{
C
Chris Wilson 已提交
64
	if (!len)
65 66
		return false;

C
Chris Wilson 已提交
67 68 69 70 71 72 73 74
	if (e->bytes + len + 1 <= e->size)
		return true;

	if (e->bytes) {
		__sg_set_buf(e->cur++, e->buf, e->bytes, e->iter);
		e->iter += e->bytes;
		e->buf = NULL;
		e->bytes = 0;
75 76
	}

C
Chris Wilson 已提交
77 78
	if (e->cur == e->end) {
		struct scatterlist *sgl;
79

80
		sgl = (typeof(sgl))__get_free_page(ALLOW_FAIL);
C
Chris Wilson 已提交
81 82 83 84
		if (!sgl) {
			e->err = -ENOMEM;
			return false;
		}
85

C
Chris Wilson 已提交
86 87 88 89 90 91 92
		if (e->cur) {
			e->cur->offset = 0;
			e->cur->length = 0;
			e->cur->page_link =
				(unsigned long)sgl | SG_CHAIN;
		} else {
			e->sgl = sgl;
93 94
		}

C
Chris Wilson 已提交
95 96
		e->cur = sgl;
		e->end = sgl + SG_MAX_SINGLE_ALLOC - 1;
97 98
	}

C
Chris Wilson 已提交
99
	e->size = ALIGN(len + 1, SZ_64K);
100
	e->buf = kmalloc(e->size, ALLOW_FAIL);
C
Chris Wilson 已提交
101 102 103 104 105 106 107 108 109 110
	if (!e->buf) {
		e->size = PAGE_ALIGN(len + 1);
		e->buf = kmalloc(e->size, GFP_KERNEL);
	}
	if (!e->buf) {
		e->err = -ENOMEM;
		return false;
	}

	return true;
111 112
}

113
__printf(2, 0)
114
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
C
Chris Wilson 已提交
115
			       const char *fmt, va_list args)
116
{
C
Chris Wilson 已提交
117 118
	va_list ap;
	int len;
119

C
Chris Wilson 已提交
120
	if (e->err)
121 122
		return;

C
Chris Wilson 已提交
123 124 125 126 127 128
	va_copy(ap, args);
	len = vsnprintf(NULL, 0, fmt, ap);
	va_end(ap);
	if (len <= 0) {
		e->err = len;
		return;
129 130
	}

C
Chris Wilson 已提交
131 132
	if (!__i915_error_grow(e, len))
		return;
133

C
Chris Wilson 已提交
134 135 136 137 138 139 140
	GEM_BUG_ON(e->bytes >= e->size);
	len = vscnprintf(e->buf + e->bytes, e->size - e->bytes, fmt, args);
	if (len < 0) {
		e->err = len;
		return;
	}
	e->bytes += len;
141 142
}

C
Chris Wilson 已提交
143
static void i915_error_puts(struct drm_i915_error_state_buf *e, const char *str)
144 145 146
{
	unsigned len;

C
Chris Wilson 已提交
147
	if (e->err || !str)
148 149 150
		return;

	len = strlen(str);
C
Chris Wilson 已提交
151 152
	if (!__i915_error_grow(e, len))
		return;
153

C
Chris Wilson 已提交
154
	GEM_BUG_ON(e->bytes + len > e->size);
155
	memcpy(e->buf + e->bytes, str, len);
C
Chris Wilson 已提交
156
	e->bytes += len;
157 158 159 160 161
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
/* single threaded page allocator with a reserved stash for emergencies */
static void pool_fini(struct pagevec *pv)
{
	pagevec_release(pv);
}

static int pool_refill(struct pagevec *pv, gfp_t gfp)
{
	while (pagevec_space(pv)) {
		struct page *p;

		p = alloc_page(gfp);
		if (!p)
			return -ENOMEM;

		pagevec_add(pv, p);
	}

	return 0;
}

static int pool_init(struct pagevec *pv, gfp_t gfp)
{
	int err;

	pagevec_init(pv);

	err = pool_refill(pv, gfp);
	if (err)
		pool_fini(pv);

	return err;
}

static void *pool_alloc(struct pagevec *pv, gfp_t gfp)
{
	struct page *p;

	p = alloc_page(gfp);
	if (!p && pagevec_count(pv))
		p = pv->pages[--pv->nr];

	return p ? page_address(p) : NULL;
}

static void pool_free(struct pagevec *pv, void *addr)
{
	struct page *p = virt_to_page(addr);

	if (pagevec_space(pv))
		pagevec_add(pv, p);
	else
		__free_page(p);
}

232 233
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

234
struct compress {
235
	struct pagevec pool;
236 237 238 239 240
	struct z_stream_s zstream;
	void *tmp;
};

static bool compress_init(struct compress *c)
241
{
242
	struct z_stream_s *zstream = &c->zstream;
243

244
	if (pool_init(&c->pool, ALLOW_FAIL))
245 246
		return false;

247 248 249 250 251
	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			ALLOW_FAIL);
	if (!zstream->workspace) {
		pool_fini(&c->pool);
252 253 254
		return false;
	}

255
	c->tmp = NULL;
256
	if (i915_has_memcpy_from_wc())
257
		c->tmp = pool_alloc(&c->pool, ALLOW_FAIL);
258

259 260 261
	return true;
}

262
static bool compress_start(struct compress *c)
263
{
264 265 266 267 268 269 270 271 272 273 274 275 276
	struct z_stream_s *zstream = &c->zstream;
	void *workspace = zstream->workspace;

	memset(zstream, 0, sizeof(*zstream));
	zstream->workspace = workspace;

	return zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) == Z_OK;
}

static void *compress_next_page(struct compress *c,
				struct drm_i915_error_object *dst)
{
	void *page;
277 278 279 280

	if (dst->page_count >= dst->num_pages)
		return ERR_PTR(-ENOSPC);

281
	page = pool_alloc(&c->pool, ALLOW_FAIL);
282 283 284
	if (!page)
		return ERR_PTR(-ENOMEM);

285
	return dst->pages[dst->page_count++] = page;
286 287
}

288
static int compress_page(struct compress *c,
289 290 291
			 void *src,
			 struct drm_i915_error_object *dst)
{
292 293
	struct z_stream_s *zstream = &c->zstream;

294
	zstream->next_in = src;
295 296
	if (c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
		zstream->next_in = c->tmp;
297 298 299 300
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
301
			zstream->next_out = compress_next_page(c, dst);
302 303
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);
304 305 306 307

			zstream->avail_out = PAGE_SIZE;
		}

308
		if (zlib_deflate(zstream, Z_NO_FLUSH) != Z_OK)
309 310 311 312 313 314 315 316 317 318
			return -EIO;
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

319
static int compress_flush(struct compress *c,
320 321
			  struct drm_i915_error_object *dst)
{
322 323
	struct z_stream_s *zstream = &c->zstream;

324 325 326
	do {
		switch (zlib_deflate(zstream, Z_FINISH)) {
		case Z_OK: /* more space requested */
327
			zstream->next_out = compress_next_page(c, dst);
328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);

			zstream->avail_out = PAGE_SIZE;
			break;

		case Z_STREAM_END:
			goto end;

		default: /* any error */
			return -EIO;
		}
	} while (1);

end:
	memset(zstream->next_out, 0, zstream->avail_out);
	dst->unused = zstream->avail_out;
	return 0;
}

348
static void compress_finish(struct compress *c)
349
{
350 351
	zlib_deflateEnd(&c->zstream);
}
352

353 354 355
static void compress_fini(struct compress *c)
{
	kfree(c->zstream.workspace);
356
	if (c->tmp)
357 358
		pool_free(&c->pool, c->tmp);
	pool_fini(&c->pool);
359 360 361 362 363 364 365 366 367
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

368
struct compress {
369
	struct pagevec pool;
370 371 372
};

static bool compress_init(struct compress *c)
373 374 375 376 377
{
	return pool_init(&c->pool, ALLOW_FAIL) == 0;
}

static bool compress_start(struct compress *c)
378 379 380 381
{
	return true;
}

382
static int compress_page(struct compress *c,
383 384 385
			 void *src,
			 struct drm_i915_error_object *dst)
{
386
	void *ptr;
387

388
	ptr = pool_alloc(&c->pool, ALLOW_FAIL);
389
	if (!ptr)
390 391
		return -ENOMEM;

392 393 394
	if (!i915_memcpy_from_wc(ptr, src, PAGE_SIZE))
		memcpy(ptr, src, PAGE_SIZE);
	dst->pages[dst->page_count++] = ptr;
395 396 397 398

	return 0;
}

399 400 401 402 403 404
static int compress_flush(struct compress *c,
			  struct drm_i915_error_object *dst)
{
	return 0;
}

405
static void compress_finish(struct compress *c)
406 407 408
{
}

409 410 411 412 413
static void compress_fini(struct compress *c)
{
	pool_fini(&c->pool);
}

414 415 416 417 418 419 420
static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

421
static void error_print_instdone(struct drm_i915_error_state_buf *m,
422
				 const struct drm_i915_error_engine *ee)
423
{
424
	const struct sseu_dev_info *sseu = &RUNTIME_INFO(m->i915)->sseu;
425 426 427
	int slice;
	int subslice;

428 429 430
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

431
	if (ee->engine->class != RENDER_CLASS || INTEL_GEN(m->i915) <= 3)
432 433 434 435 436 437 438 439
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

	if (INTEL_GEN(m->i915) <= 6)
		return;

440
	for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
441 442 443 444
		err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.sampler[slice][subslice]);

445
	for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
446 447 448
		err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.row[slice][subslice]);
449 450
}

451 452
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
453 454
				const struct drm_i915_error_request *erq,
				const unsigned long epoch)
455 456 457 458
{
	if (!erq->seqno)
		return;

459 460
	err_printf(m, "%s pid %d, seqno %8x:%08x%s%s, prio %d, emitted %dms, start %08x, head %08x, tail %08x\n",
		   prefix, erq->pid, erq->context, erq->seqno,
461 462 463 464 465
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &erq->flags) ? "!" : "",
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
			    &erq->flags) ? "+" : "",
		   erq->sched_attr.priority,
466
		   jiffies_to_msecs(erq->jiffies - epoch),
467
		   erq->start, erq->head, erq->tail);
468 469
}

470 471
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
472
				const struct drm_i915_error_context *ctx)
473
{
C
Chris Wilson 已提交
474 475 476
	err_printf(m, "%s%s[%d] prio %d, guilty %d active %d\n",
		   header, ctx->comm, ctx->pid, ctx->sched_attr.priority,
		   ctx->guilty, ctx->active);
477 478
}

479
static void error_print_engine(struct drm_i915_error_state_buf *m,
480 481
			       const struct drm_i915_error_engine *ee,
			       const unsigned long epoch)
482
{
483 484
	int n;

485
	err_printf(m, "%s command stream:\n", ee->engine->name);
486
	err_printf(m, "  IDLE?: %s\n", yesno(ee->idle));
487
	err_printf(m, "  START: 0x%08x\n", ee->start);
488
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
489 490
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
491
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
492
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
493 494 495 496 497
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
498 499 500

	error_print_instdone(m, ee);

501 502 503 504 505 506 507 508
	if (ee->batchbuffer) {
		u64 start = ee->batchbuffer->gtt_offset;
		u64 end = start + ee->batchbuffer->gtt_size;

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
509
	if (INTEL_GEN(m->i915) >= 4) {
510
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
511 512 513
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
514
	}
515 516 517 518 519 520
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
521
	}
522
	if (HAS_PPGTT(m->i915)) {
523
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
524

525
		if (INTEL_GEN(m->i915) >= 8) {
526 527 528
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
529
					   i, ee->vm_info.pdp[i]);
530 531
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
532
				   ee->vm_info.pp_dir_base);
533 534
		}
	}
535 536
	err_printf(m, "  ring->head: 0x%08x\n", ee->cpu_ring_head);
	err_printf(m, "  ring->tail: 0x%08x\n", ee->cpu_ring_tail);
537
	err_printf(m, "  engine reset count: %u\n", ee->reset_count);
538

539 540
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
541
		error_print_request(m, " ", &ee->execlist[n], epoch);
542 543
	}

544
	error_print_context(m, "  Active context: ", &ee->context);
545 546 547 548 549 550 551 552 553 554 555
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

556
static void print_error_obj(struct drm_i915_error_state_buf *m,
557
			    const struct intel_engine_cs *engine,
558
			    const char *name,
559
			    const struct drm_i915_error_object *obj)
560
{
561
	char out[ASCII85_BUFSZ];
562
	int page;
563

564 565 566 567 568 569 570 571 572 573
	if (!obj)
		return;

	if (name) {
		err_printf(m, "%s --- %s = 0x%08x %08x\n",
			   engine ? engine->name : "global", name,
			   upper_32_bits(obj->gtt_offset),
			   lower_32_bits(obj->gtt_offset));
	}

574 575 576
	if (obj->gtt_page_sizes > I915_GTT_PAGE_SIZE_4K)
		err_printf(m, "gtt_page_sizes = 0x%08x\n", obj->gtt_page_sizes);

577 578 579 580 581 582 583 584 585
	err_compression_marker(m);
	for (page = 0; page < obj->page_count; page++) {
		int i, len;

		len = PAGE_SIZE;
		if (page == obj->page_count - 1)
			len -= obj->unused;
		len = ascii85_encode_len(len);

586 587
		for (i = 0; i < len; i++)
			err_puts(m, ascii85_encode(obj->pages[page][i], out));
588
	}
589
	err_puts(m, "\n");
590 591
}

592
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
593
				   const struct intel_device_info *info,
594
				   const struct intel_runtime_info *runtime,
595
				   const struct intel_driver_caps *caps)
596
{
597 598 599
	struct drm_printer p = i915_error_printer(m);

	intel_device_info_dump_flags(info, &p);
600
	intel_driver_caps_print(caps, &p);
601
	intel_device_info_dump_topology(&runtime->sseu, &p);
602 603
}

604
static void err_print_params(struct drm_i915_error_state_buf *m,
605
			     const struct i915_params *params)
606
{
607 608 609
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
610 611
}

612 613 614 615 616 617 618 619 620 621 622 623
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

624 625 626 627 628 629 630
static void err_print_uc(struct drm_i915_error_state_buf *m,
			 const struct i915_error_uc *error_uc)
{
	struct drm_printer p = i915_error_printer(m);
	const struct i915_gpu_state *error =
		container_of(error_uc, typeof(*error), uc);

631
	if (!error->device_info.has_gt_uc)
632 633 634 635
		return;

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
636
	print_error_obj(m, NULL, "GuC log buffer", error_uc->guc_log);
637 638
}

C
Chris Wilson 已提交
639
static void err_free_sgl(struct scatterlist *sgl)
640
{
C
Chris Wilson 已提交
641 642
	while (sgl) {
		struct scatterlist *sg;
643

C
Chris Wilson 已提交
644 645 646 647 648 649 650 651 652
		for (sg = sgl; !sg_is_chain(sg); sg++) {
			kfree(sg_virt(sg));
			if (sg_is_last(sg))
				break;
		}

		sg = sg_is_last(sg) ? NULL : sg_chain_ptr(sg);
		free_page((unsigned long)sgl);
		sgl = sg;
653
	}
C
Chris Wilson 已提交
654
}
655

C
Chris Wilson 已提交
656 657 658
static void __err_print_to_sgl(struct drm_i915_error_state_buf *m,
			       struct i915_gpu_state *error)
{
659
	const struct drm_i915_error_engine *ee;
C
Chris Wilson 已提交
660 661
	struct timespec64 ts;
	int i, j;
662

663 664
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
665 666 667
	err_printf(m, "Kernel: %s %s\n",
		   init_utsname()->release,
		   init_utsname()->machine);
668
	err_printf(m, "Driver: %s\n", DRIVER_DATE);
A
Arnd Bergmann 已提交
669 670 671 672 673 674 675 676 677
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
678 679
	err_printf(m, "Capture: %lu jiffies; %d ms ago\n",
		   error->capture, jiffies_to_msecs(jiffies - error->capture));
680

681
	for (ee = error->engine; ee; ee = ee->next)
682
		err_printf(m, "Active process (on ring %s): %s [%d]\n",
683 684 685 686
			   ee->engine->name,
			   ee->context.comm,
			   ee->context.pid);

687
	err_printf(m, "Reset count: %u\n", error->reset_count);
688
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
689
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
690 691 692
	err_printf(m, "Subplatform: 0x%x\n",
		   intel_subplatform(&error->runtime_info,
				     error->device_info.platform));
C
Chris Wilson 已提交
693
	err_print_pciid(m, m->i915);
694

695
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
696

C
Chris Wilson 已提交
697 698
	if (HAS_CSR(m->i915)) {
		struct intel_csr *csr = &m->i915->csr;
699 700 701 702 703 704 705 706

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

707
	err_printf(m, "GT awake: %s\n", yesno(error->awake));
708 709
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
710 711
	err_printf(m, "EIR: 0x%08x\n", error->eir);
	err_printf(m, "IER: 0x%08x\n", error->ier);
712 713
	for (i = 0; i < error->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, error->gtier[i]);
714 715 716 717 718
	err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
	err_printf(m, "CCID: 0x%08x\n", error->ccid);

719
	for (i = 0; i < error->nfence; i++)
720 721
		err_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

722
	if (IS_GEN_RANGE(m->i915, 6, 11)) {
723 724 725 726
		err_printf(m, "ERROR: 0x%08x\n", error->error);
		err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}

727 728 729 730
	if (INTEL_GEN(m->i915) >= 8)
		err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
			   error->fault_data1, error->fault_data0);

731
	if (IS_GEN(m->i915, 7))
732 733
		err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

734 735 736
	if (IS_GEN_RANGE(m->i915, 8, 11))
		err_printf(m, "GTT_CACHE_EN: 0x%08x\n", error->gtt_cache);

737
	for (ee = error->engine; ee; ee = ee->next)
738
		error_print_engine(m, ee, error->capture);
739

740 741
	for (ee = error->engine; ee; ee = ee->next) {
		const struct drm_i915_error_object *obj;
742 743

		obj = ee->batchbuffer;
744
		if (obj) {
745
			err_puts(m, ee->engine->name);
746
			if (ee->context.pid)
747
				err_printf(m, " (submitted by %s [%d])",
748
					   ee->context.comm,
749
					   ee->context.pid);
750 751 752
			err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
				   upper_32_bits(obj->gtt_offset),
				   lower_32_bits(obj->gtt_offset));
753
			print_error_obj(m, ee->engine, NULL, obj);
754 755
		}

756
		for (j = 0; j < ee->user_bo_count; j++)
757
			print_error_obj(m, ee->engine, "user", ee->user_bo[j]);
758

759
		if (ee->num_requests) {
760
			err_printf(m, "%s --- %d requests\n",
761
				   ee->engine->name,
762
				   ee->num_requests);
763
			for (j = 0; j < ee->num_requests; j++)
764 765
				error_print_request(m, " ",
						    &ee->requests[j],
766
						    error->capture);
767 768
		}

769 770 771 772 773
		print_error_obj(m, ee->engine, "ringbuffer", ee->ringbuffer);
		print_error_obj(m, ee->engine, "HW Status", ee->hws_page);
		print_error_obj(m, ee->engine, "HW context", ee->ctx);
		print_error_obj(m, ee->engine, "WA context", ee->wa_ctx);
		print_error_obj(m, ee->engine,
774
				"WA batchbuffer", ee->wa_batchbuffer);
775
		print_error_obj(m, ee->engine,
776
				"NULL context", ee->default_state);
777 778 779 780 781 782
	}

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
783
		intel_display_print_error_state(m, error->display);
784

785 786
	err_print_capabilities(m, &error->device_info, &error->runtime_info,
			       &error->driver_caps);
787
	err_print_params(m, &error->params);
788
	err_print_uc(m, &error->uc);
C
Chris Wilson 已提交
789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
}

static int err_print_to_sgl(struct i915_gpu_state *error)
{
	struct drm_i915_error_state_buf m;

	if (IS_ERR(error))
		return PTR_ERR(error);

	if (READ_ONCE(error->sgl))
		return 0;

	memset(&m, 0, sizeof(m));
	m.i915 = error->i915;

	__err_print_to_sgl(&m, error);

	if (m.buf) {
		__sg_set_buf(m.cur++, m.buf, m.bytes, m.iter);
		m.bytes = 0;
		m.buf = NULL;
	}
	if (m.cur) {
		GEM_BUG_ON(m.end < m.cur);
		sg_mark_end(m.cur - 1);
	}
	GEM_BUG_ON(m.sgl && !m.cur);

	if (m.err) {
		err_free_sgl(m.sgl);
		return m.err;
	}
821

C
Chris Wilson 已提交
822 823
	if (cmpxchg(&error->sgl, NULL, m.sgl))
		err_free_sgl(m.sgl);
824 825 826 827

	return 0;
}

C
Chris Wilson 已提交
828 829
ssize_t i915_gpu_state_copy_to_buffer(struct i915_gpu_state *error,
				      char *buf, loff_t off, size_t rem)
830
{
C
Chris Wilson 已提交
831 832 833 834
	struct scatterlist *sg;
	size_t count;
	loff_t pos;
	int err;
835

C
Chris Wilson 已提交
836 837
	if (!error || !rem)
		return 0;
838

C
Chris Wilson 已提交
839 840 841
	err = err_print_to_sgl(error);
	if (err)
		return err;
842

C
Chris Wilson 已提交
843 844 845 846 847
	sg = READ_ONCE(error->fit);
	if (!sg || off < sg->dma_address)
		sg = error->sgl;
	if (!sg)
		return 0;
848

C
Chris Wilson 已提交
849 850 851 852 853 854 855 856 857
	pos = sg->dma_address;
	count = 0;
	do {
		size_t len, start;

		if (sg_is_chain(sg)) {
			sg = sg_chain_ptr(sg);
			GEM_BUG_ON(sg_is_chain(sg));
		}
858

C
Chris Wilson 已提交
859 860 861 862 863
		len = sg->length;
		if (pos + len <= off) {
			pos += len;
			continue;
		}
864

C
Chris Wilson 已提交
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
		start = sg->offset;
		if (pos < off) {
			GEM_BUG_ON(off - pos > len);
			len -= off - pos;
			start += off - pos;
			pos = off;
		}

		len = min(len, rem);
		GEM_BUG_ON(!len || len > sg->length);

		memcpy(buf, page_address(sg_page(sg)) + start, len);

		count += len;
		pos += len;

		buf += len;
		rem -= len;
		if (!rem) {
			WRITE_ONCE(error->fit, sg);
			break;
		}
	} while (!sg_is_last(sg++));

	return count;
890 891 892 893 894 895 896 897 898 899
}

static void i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
900
		free_page((unsigned long)obj->pages[page]);
901 902 903 904

	kfree(obj);
}

905

906 907
static void cleanup_params(struct i915_gpu_state *error)
{
908
	i915_params_free(&error->params);
909 910
}

911 912 913 914 915 916
static void cleanup_uc_state(struct i915_gpu_state *error)
{
	struct i915_error_uc *error_uc = &error->uc;

	kfree(error_uc->guc_fw.path);
	kfree(error_uc->huc_fw.path);
917
	i915_error_object_free(error_uc->guc_log);
918 919
}

920
void __i915_gpu_state_free(struct kref *error_ref)
921
{
922 923
	struct i915_gpu_state *error =
		container_of(error_ref, typeof(*error), ref);
924
	long i;
925

926 927
	while (error->engine) {
		struct drm_i915_error_engine *ee = error->engine;
928

929 930 931 932
		error->engine = ee->next;

		for (i = 0; i < ee->user_bo_count; i++)
			i915_error_object_free(ee->user_bo[i]);
933 934
		kfree(ee->user_bo);

935 936 937 938 939 940 941 942
		i915_error_object_free(ee->batchbuffer);
		i915_error_object_free(ee->wa_batchbuffer);
		i915_error_object_free(ee->ringbuffer);
		i915_error_object_free(ee->hws_page);
		i915_error_object_free(ee->ctx);
		i915_error_object_free(ee->wa_ctx);

		kfree(ee->requests);
943
		kfree(ee);
944 945 946 947
	}

	kfree(error->overlay);
	kfree(error->display);
948

949
	cleanup_params(error);
950 951
	cleanup_uc_state(error);

C
Chris Wilson 已提交
952
	err_free_sgl(error->sgl);
953 954 955 956
	kfree(error);
}

static struct drm_i915_error_object *
957
i915_error_object_create(struct drm_i915_private *i915,
958 959
			 struct i915_vma *vma,
			 struct compress *compress)
960
{
961 962
	struct i915_ggtt *ggtt = &i915->ggtt;
	const u64 slot = ggtt->error_capture.start;
963
	struct drm_i915_error_object *dst;
964 965 966
	unsigned long num_pages;
	struct sgt_iter iter;
	dma_addr_t dma;
967
	int ret;
968

969 970
	might_sleep();

971
	if (!vma || !vma->pages)
C
Chris Wilson 已提交
972 973
		return NULL;

974
	num_pages = min_t(u64, vma->size, vma->obj->base.size) >> PAGE_SHIFT;
975
	num_pages = DIV_ROUND_UP(10 * num_pages, 8); /* worstcase zlib growth */
976
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), ALLOW_FAIL);
C
Chris Wilson 已提交
977
	if (!dst)
978 979
		return NULL;

980 981 982 983 984
	if (!compress_start(compress)) {
		kfree(dst);
		return NULL;
	}

985 986
	dst->gtt_offset = vma->node.start;
	dst->gtt_size = vma->node.size;
987
	dst->gtt_page_sizes = vma->page_sizes.gtt;
988
	dst->num_pages = num_pages;
989
	dst->page_count = 0;
990 991
	dst->unused = 0;

992
	ret = -EINVAL;
993
	for_each_sgt_daddr(dma, iter, vma->pages) {
994
		void __iomem *s;
995

996
		ggtt->vm.insert_page(&ggtt->vm, dma, slot, I915_CACHE_NONE, 0);
997

998
		s = io_mapping_map_wc(&ggtt->iomap, slot, PAGE_SIZE);
999
		ret = compress_page(compress, (void  __force *)s, dst);
1000
		io_mapping_unmap(s);
1001
		if (ret)
1002
			break;
1003 1004
	}

1005
	if (ret || compress_flush(compress, dst)) {
1006
		while (dst->page_count--)
1007
			pool_free(&compress->pool, dst->pages[dst->page_count]);
1008 1009 1010
		kfree(dst);
		dst = NULL;
	}
1011
	compress_finish(compress);
1012 1013

	return dst;
1014 1015
}

1016 1017
/*
 * Generate a semi-unique error code. The code is not meant to have meaning, The
1018 1019 1020 1021 1022 1023 1024 1025
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
1026
static u32 i915_error_generate_code(struct i915_gpu_state *error)
1027
{
1028 1029
	const struct drm_i915_error_engine *ee = error->engine;

1030 1031
	/*
	 * IPEHR would be an ideal way to detect errors, as it's the gross
1032 1033 1034 1035
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
1036
	return ee ? ee->ipehr ^ ee->instdone.instdone : 0;
1037 1038
}

1039
static void gem_record_fences(struct i915_gpu_state *error)
1040
{
1041
	struct drm_i915_private *dev_priv = error->i915;
1042
	struct intel_uncore *uncore = &dev_priv->uncore;
1043 1044
	int i;

1045
	if (INTEL_GEN(dev_priv) >= 6) {
1046
		for (i = 0; i < dev_priv->ggtt.num_fences; i++)
1047 1048 1049
			error->fence[i] =
				intel_uncore_read64(uncore,
						    FENCE_REG_GEN6_LO(i));
1050
	} else if (INTEL_GEN(dev_priv) >= 4) {
1051
		for (i = 0; i < dev_priv->ggtt.num_fences; i++)
1052 1053 1054
			error->fence[i] =
				intel_uncore_read64(uncore,
						    FENCE_REG_965_LO(i));
1055
	} else {
1056
		for (i = 0; i < dev_priv->ggtt.num_fences; i++)
1057 1058
			error->fence[i] =
				intel_uncore_read(uncore, FENCE_REG(i));
1059
	}
1060
	error->nfence = i;
1061 1062
}

1063
static void error_record_engine_registers(struct i915_gpu_state *error,
1064 1065
					  struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
1066
{
1067 1068
	struct drm_i915_private *dev_priv = engine->i915;

1069
	if (INTEL_GEN(dev_priv) >= 6) {
1070
		ee->rc_psmi = ENGINE_READ(engine, RING_PSMI_CTL);
1071 1072 1073 1074

		if (INTEL_GEN(dev_priv) >= 12)
			ee->fault_reg = I915_READ(GEN12_RING_FAULT_REG);
		else if (INTEL_GEN(dev_priv) >= 8)
1075
			ee->fault_reg = I915_READ(GEN8_RING_FAULT_REG);
1076
		else
1077
			ee->fault_reg = GEN6_RING_FAULT_REG_READ(engine);
1078 1079
	}

1080
	if (INTEL_GEN(dev_priv) >= 4) {
1081 1082 1083 1084 1085
		ee->faddr = ENGINE_READ(engine, RING_DMA_FADD);
		ee->ipeir = ENGINE_READ(engine, RING_IPEIR);
		ee->ipehr = ENGINE_READ(engine, RING_IPEHR);
		ee->instps = ENGINE_READ(engine, RING_INSTPS);
		ee->bbaddr = ENGINE_READ(engine, RING_BBADDR);
1086
		if (INTEL_GEN(dev_priv) >= 8) {
1087 1088
			ee->faddr |= (u64)ENGINE_READ(engine, RING_DMA_FADD_UDW) << 32;
			ee->bbaddr |= (u64)ENGINE_READ(engine, RING_BBADDR_UDW) << 32;
1089
		}
1090
		ee->bbstate = ENGINE_READ(engine, RING_BBSTATE);
1091
	} else {
1092 1093 1094
		ee->faddr = ENGINE_READ(engine, DMA_FADD_I8XX);
		ee->ipeir = ENGINE_READ(engine, IPEIR);
		ee->ipehr = ENGINE_READ(engine, IPEHR);
1095 1096
	}

1097
	intel_engine_get_instdone(engine, &ee->instdone);
1098

1099
	ee->instpm = ENGINE_READ(engine, RING_INSTPM);
1100
	ee->acthd = intel_engine_get_active_head(engine);
1101 1102 1103 1104
	ee->start = ENGINE_READ(engine, RING_START);
	ee->head = ENGINE_READ(engine, RING_HEAD);
	ee->tail = ENGINE_READ(engine, RING_TAIL);
	ee->ctl = ENGINE_READ(engine, RING_CTL);
1105
	if (INTEL_GEN(dev_priv) > 2)
1106
		ee->mode = ENGINE_READ(engine, RING_MI_MODE);
1107

1108
	if (!HWS_NEEDS_PHYSICAL(dev_priv)) {
1109
		i915_reg_t mmio;
1110

1111
		if (IS_GEN(dev_priv, 7)) {
1112
			switch (engine->id) {
1113
			default:
1114
				MISSING_CASE(engine->id);
1115
				/* fall through */
1116
			case RCS0:
1117 1118
				mmio = RENDER_HWS_PGA_GEN7;
				break;
1119
			case BCS0:
1120 1121
				mmio = BLT_HWS_PGA_GEN7;
				break;
1122
			case VCS0:
1123 1124
				mmio = BSD_HWS_PGA_GEN7;
				break;
1125
			case VECS0:
1126 1127 1128
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1129
		} else if (IS_GEN(engine->i915, 6)) {
1130
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1131 1132
		} else {
			/* XXX: gen8 returns to sanity */
1133
			mmio = RING_HWS_PGA(engine->mmio_base);
1134 1135
		}

1136
		ee->hws = I915_READ(mmio);
1137 1138
	}

1139
	ee->idle = intel_engine_is_idle(engine);
1140 1141
	ee->reset_count = i915_reset_engine_count(&dev_priv->gpu_error,
						  engine);
1142

1143
	if (HAS_PPGTT(dev_priv)) {
1144 1145
		int i;

1146
		ee->vm_info.gfx_mode = ENGINE_READ(engine, RING_MODE_GEN7);
1147

1148
		if (IS_GEN(dev_priv, 6)) {
1149
			ee->vm_info.pp_dir_base =
1150
				ENGINE_READ(engine, RING_PP_DIR_BASE_READ);
1151
		} else if (IS_GEN(dev_priv, 7)) {
1152
			ee->vm_info.pp_dir_base =
1153 1154 1155 1156
				ENGINE_READ(engine, RING_PP_DIR_BASE);
		} else if (INTEL_GEN(dev_priv) >= 8) {
			u32 base = engine->mmio_base;

1157
			for (i = 0; i < 4; i++) {
1158
				ee->vm_info.pdp[i] =
1159
					I915_READ(GEN8_RING_PDP_UDW(base, i));
1160 1161
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1162
					I915_READ(GEN8_RING_PDP_LDW(base, i));
1163
			}
1164
		}
1165
	}
1166 1167
}

1168
static void record_request(const struct i915_request *request,
1169 1170
			   struct drm_i915_error_request *erq)
{
1171
	const struct i915_gem_context *ctx = request->gem_context;
C
Chris Wilson 已提交
1172

1173
	erq->flags = request->fence.flags;
1174 1175
	erq->context = request->fence.context;
	erq->seqno = request->fence.seqno;
1176
	erq->sched_attr = request->sched.attr;
1177
	erq->jiffies = request->emitted_jiffies;
1178
	erq->start = i915_ggtt_offset(request->ring->vma);
1179 1180 1181 1182
	erq->head = request->head;
	erq->tail = request->tail;

	rcu_read_lock();
C
Chris Wilson 已提交
1183
	erq->pid = ctx->pid ? pid_nr(ctx->pid) : 0;
1184 1185 1186
	rcu_read_unlock();
}

1187
static void engine_record_requests(struct intel_engine_cs *engine,
1188
				   struct i915_request *first,
1189 1190
				   struct drm_i915_error_engine *ee)
{
1191
	struct i915_request *request;
1192 1193 1194 1195
	int count;

	count = 0;
	request = first;
1196
	list_for_each_entry_from(request, &engine->active.requests, sched.link)
1197 1198 1199 1200
		count++;
	if (!count)
		return;

1201
	ee->requests = kcalloc(count, sizeof(*ee->requests), ATOMIC_MAYFAIL);
1202 1203 1204 1205 1206 1207 1208
	if (!ee->requests)
		return;

	ee->num_requests = count;

	count = 0;
	request = first;
1209 1210
	list_for_each_entry_from(request,
				 &engine->active.requests, sched.link) {
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
		if (count >= ee->num_requests) {
			/*
			 * If the ring request list was changed in
			 * between the point where the error request
			 * list was created and dimensioned and this
			 * point then just exit early to avoid crashes.
			 *
			 * We don't need to communicate that the
			 * request list changed state during error
			 * state capture and that the error state is
			 * slightly incorrect as a consequence since we
			 * are typically only interested in the request
			 * list state at the point of error state
			 * capture, not in any changes happening during
			 * the capture.
			 */
			break;
		}

1230
		record_request(request, &ee->requests[count++]);
1231 1232 1233 1234
	}
	ee->num_requests = count;
}

1235
static void error_record_engine_execlists(const struct intel_engine_cs *engine,
1236 1237
					  struct drm_i915_error_engine *ee)
{
1238
	const struct intel_engine_execlists * const execlists = &engine->execlists;
1239 1240
	struct i915_request * const *port = execlists->active;
	unsigned int n = 0;
1241

1242 1243
	while (*port)
		record_request(*port++, &ee->execlist[n++]);
1244 1245

	ee->num_ports = n;
1246 1247
}

1248 1249
static bool record_context(struct drm_i915_error_context *e,
			   const struct i915_request *rq)
1250
{
1251 1252
	const struct i915_gem_context *ctx = rq->gem_context;

1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
	if (ctx->pid) {
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(ctx->pid, PIDTYPE_PID);
		if (task) {
			strcpy(e->comm, task->comm);
			e->pid = task->pid;
		}
		rcu_read_unlock();
	}

1265
	e->sched_attr = ctx->sched;
1266 1267
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1268 1269

	return i915_gem_context_no_error_capture(ctx);
1270 1271
}

1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
struct capture_vma {
	struct capture_vma *next;
	void **slot;
};

static struct capture_vma *
capture_vma(struct capture_vma *next,
	    struct i915_vma *vma,
	    struct drm_i915_error_object **out)
{
	struct capture_vma *c;

	*out = NULL;
	if (!vma)
		return next;

	c = kmalloc(sizeof(*c), ATOMIC_MAYFAIL);
	if (!c)
		return next;

1292
	if (!i915_active_acquire_if_busy(&vma->active)) {
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
		kfree(c);
		return next;
	}

	c->slot = (void **)out;
	*c->slot = i915_vma_get(vma);

	c->next = next;
	return c;
}

static struct capture_vma *
1305 1306
request_record_user_bo(struct i915_request *request,
		       struct drm_i915_error_engine *ee,
1307
		       struct capture_vma *capture)
1308
{
1309
	struct i915_capture_list *c;
1310
	struct drm_i915_error_object **bo;
1311
	long count, max;
1312

1313
	max = 0;
1314
	for (c = request->capture_list; c; c = c->next)
1315 1316
		max++;
	if (!max)
1317
		return capture;
1318

1319
	bo = kmalloc_array(max, sizeof(*bo), ATOMIC_MAYFAIL);
1320 1321 1322
	if (!bo) {
		/* If we can't capture everything, try to capture something. */
		max = min_t(long, max, PAGE_SIZE / sizeof(*bo));
1323
		bo = kmalloc_array(max, sizeof(*bo), ATOMIC_MAYFAIL);
1324
	}
1325
	if (!bo)
1326
		return capture;
1327 1328 1329

	count = 0;
	for (c = request->capture_list; c; c = c->next) {
1330
		capture = capture_vma(capture, c->vma, &bo[count]);
1331 1332
		if (++count == max)
			break;
1333 1334 1335 1336
	}

	ee->user_bo = bo;
	ee->user_bo_count = count;
1337 1338

	return capture;
1339 1340
}

1341 1342
static struct drm_i915_error_object *
capture_object(struct drm_i915_private *dev_priv,
1343 1344
	       struct drm_i915_gem_object *obj,
	       struct compress *compress)
1345 1346 1347 1348
{
	if (obj && i915_gem_object_has_pages(obj)) {
		struct i915_vma fake = {
			.node = { .start = U64_MAX, .size = obj->base.size },
1349
			.size = obj->base.size,
1350 1351 1352 1353
			.pages = obj->mm.pages,
			.obj = obj,
		};

1354
		return i915_error_object_create(dev_priv, &fake, compress);
1355 1356 1357 1358 1359
	} else {
		return NULL;
	}
}

1360 1361
static void
gem_record_rings(struct i915_gpu_state *error, struct compress *compress)
1362
{
1363
	struct drm_i915_private *i915 = error->i915;
1364 1365 1366 1367 1368 1369
	struct intel_engine_cs *engine;
	struct drm_i915_error_engine *ee;

	ee = kzalloc(sizeof(*ee), GFP_KERNEL);
	if (!ee)
		return;
1370

1371
	for_each_uabi_engine(engine, i915) {
1372
		struct capture_vma *capture = NULL;
1373
		struct i915_request *request;
1374
		unsigned long flags;
1375

1376 1377 1378
		/* Refill our page pool before entering atomic section */
		pool_refill(&compress->pool, ALLOW_FAIL);

1379
		spin_lock_irqsave(&engine->active.lock, flags);
1380
		request = intel_engine_find_active_request(engine);
1381 1382 1383 1384
		if (!request) {
			spin_unlock_irqrestore(&engine->active.lock, flags);
			continue;
		}
1385

1386
		error->simulated |= record_context(&ee->context, request);
1387

1388 1389 1390 1391 1392 1393 1394 1395
		/*
		 * We need to copy these to an anonymous buffer
		 * as the simplest method to avoid being overwritten
		 * by userspace.
		 */
		capture = capture_vma(capture,
				      request->batch,
				      &ee->batchbuffer);
1396

1397
		if (HAS_BROKEN_CS_TLB(i915))
1398
			capture = capture_vma(capture,
1399 1400
					      engine->gt->scratch,
					      &ee->wa_batchbuffer);
1401

1402
		capture = request_record_user_bo(request, ee, capture);
1403

1404 1405 1406
		capture = capture_vma(capture,
				      request->hw_context->state,
				      &ee->ctx);
1407

1408 1409 1410
		capture = capture_vma(capture,
				      request->ring->vma,
				      &ee->ringbuffer);
1411

1412 1413
		ee->cpu_ring_head = request->ring->head;
		ee->cpu_ring_tail = request->ring->tail;
1414

1415 1416 1417 1418 1419
		ee->rq_head = request->head;
		ee->rq_post = request->postfix;
		ee->rq_tail = request->tail;

		engine_record_requests(engine, request, ee);
1420
		spin_unlock_irqrestore(&engine->active.lock, flags);
1421

1422 1423 1424
		error_record_engine_registers(error, engine, ee);
		error_record_engine_execlists(engine, ee);

1425 1426 1427 1428 1429 1430 1431
		while (capture) {
			struct capture_vma *this = capture;
			struct i915_vma *vma = *this->slot;

			*this->slot =
				i915_error_object_create(i915, vma, compress);

1432
			i915_active_release(&vma->active);
1433 1434 1435 1436 1437 1438
			i915_vma_put(vma);

			capture = this->next;
			kfree(this);
		}

1439
		ee->hws_page =
1440
			i915_error_object_create(i915,
1441 1442
						 engine->status_page.vma,
						 compress);
1443

1444 1445 1446 1447
		ee->wa_ctx =
			i915_error_object_create(i915,
						 engine->wa_ctx.vma,
						 compress);
1448

1449 1450
		ee->default_state =
			capture_object(i915, engine->default_state, compress);
1451 1452 1453 1454 1455 1456 1457 1458 1459

		ee->engine = engine;

		ee->next = error->engine;
		error->engine = ee;

		ee = kzalloc(sizeof(*ee), GFP_KERNEL);
		if (!ee)
			return;
1460
	}
1461 1462

	kfree(ee);
1463 1464
}

1465 1466
static void
capture_uc_state(struct i915_gpu_state *error, struct compress *compress)
1467 1468 1469
{
	struct drm_i915_private *i915 = error->i915;
	struct i915_error_uc *error_uc = &error->uc;
1470
	struct intel_uc *uc = &i915->gt.uc;
1471 1472

	/* Capturing uC state won't be useful if there is no GuC */
1473
	if (!error->device_info.has_gt_uc)
1474 1475
		return;

1476 1477
	memcpy(&error_uc->guc_fw, &uc->guc.fw, sizeof(uc->guc.fw));
	memcpy(&error_uc->huc_fw, &uc->huc.fw, sizeof(uc->huc.fw));
1478 1479 1480 1481 1482

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
1483 1484 1485 1486 1487
	error_uc->guc_fw.path = kstrdup(uc->guc.fw.path, ALLOW_FAIL);
	error_uc->huc_fw.path = kstrdup(uc->huc.fw.path, ALLOW_FAIL);
	error_uc->guc_log = i915_error_object_create(i915,
						     uc->guc.log.vma,
						     compress);
1488 1489
}

1490
/* Capture all registers which don't fit into another category. */
1491
static void capture_reg_state(struct i915_gpu_state *error)
1492
{
1493 1494
	struct drm_i915_private *i915 = error->i915;
	struct intel_uncore *uncore = &i915->uncore;
1495
	int i;
1496

1497 1498 1499 1500 1501 1502 1503
	/* General organization
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1504

1505
	/* 1: Registers specific to a single generation */
1506 1507 1508 1509
	if (IS_VALLEYVIEW(i915)) {
		error->gtier[0] = intel_uncore_read(uncore, GTIER);
		error->ier = intel_uncore_read(uncore, VLV_IER);
		error->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_VLV);
1510
	}
1511

1512 1513
	if (IS_GEN(i915, 7))
		error->err_int = intel_uncore_read(uncore, GEN7_ERR_INT);
1514

1515 1516 1517 1518 1519 1520
	if (INTEL_GEN(i915) >= 12) {
		error->fault_data0 = intel_uncore_read(uncore,
						       GEN12_FAULT_TLB_DATA0);
		error->fault_data1 = intel_uncore_read(uncore,
						       GEN12_FAULT_TLB_DATA1);
	} else if (INTEL_GEN(i915) >= 8) {
1521 1522 1523 1524
		error->fault_data0 = intel_uncore_read(uncore,
						       GEN8_FAULT_TLB_DATA0);
		error->fault_data1 = intel_uncore_read(uncore,
						       GEN8_FAULT_TLB_DATA1);
1525 1526
	}

1527 1528 1529 1530
	if (IS_GEN(i915, 6)) {
		error->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE);
		error->gab_ctl = intel_uncore_read(uncore, GAB_CTL);
		error->gfx_mode = intel_uncore_read(uncore, GFX_MODE);
1531
	}
1532

1533
	/* 2: Registers which belong to multiple generations */
1534 1535
	if (INTEL_GEN(i915) >= 7)
		error->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_MT);
1536

1537 1538
	if (INTEL_GEN(i915) >= 6) {
		error->derrmr = intel_uncore_read(uncore, DERRMR);
1539 1540 1541 1542
		if (INTEL_GEN(i915) < 12) {
			error->error = intel_uncore_read(uncore, ERROR_GEN6);
			error->done_reg = intel_uncore_read(uncore, DONE_REG);
		}
1543 1544
	}

1545 1546
	if (INTEL_GEN(i915) >= 5)
		error->ccid = intel_uncore_read(uncore, CCID(RENDER_RING_BASE));
1547

1548
	/* 3: Feature specific registers */
1549 1550 1551
	if (IS_GEN_RANGE(i915, 6, 7)) {
		error->gam_ecochk = intel_uncore_read(uncore, GAM_ECOCHK);
		error->gac_eco = intel_uncore_read(uncore, GAC_ECO_BITS);
1552 1553
	}

1554 1555 1556
	if (IS_GEN_RANGE(i915, 8, 11))
		error->gtt_cache = intel_uncore_read(uncore, HSW_GTT_CACHE_EN);

1557
	/* 4: Everything else */
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
	if (INTEL_GEN(i915) >= 11) {
		error->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
		error->gtier[0] =
			intel_uncore_read(uncore,
					  GEN11_RENDER_COPY_INTR_ENABLE);
		error->gtier[1] =
			intel_uncore_read(uncore, GEN11_VCS_VECS_INTR_ENABLE);
		error->gtier[2] =
			intel_uncore_read(uncore, GEN11_GUC_SG_INTR_ENABLE);
		error->gtier[3] =
			intel_uncore_read(uncore,
					  GEN11_GPM_WGBOXPERF_INTR_ENABLE);
		error->gtier[4] =
			intel_uncore_read(uncore,
					  GEN11_CRYPTO_RSVD_INTR_ENABLE);
		error->gtier[5] =
			intel_uncore_read(uncore,
					  GEN11_GUNIT_CSME_INTR_ENABLE);
1576
		error->ngtier = 6;
1577 1578
	} else if (INTEL_GEN(i915) >= 8) {
		error->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
1579
		for (i = 0; i < 4; i++)
1580 1581
			error->gtier[i] = intel_uncore_read(uncore,
							    GEN8_GT_IER(i));
1582
		error->ngtier = 4;
1583 1584 1585
	} else if (HAS_PCH_SPLIT(i915)) {
		error->ier = intel_uncore_read(uncore, DEIER);
		error->gtier[0] = intel_uncore_read(uncore, GTIER);
1586
		error->ngtier = 1;
1587 1588 1589 1590
	} else if (IS_GEN(i915, 2)) {
		error->ier = intel_uncore_read16(uncore, GEN2_IER);
	} else if (!IS_VALLEYVIEW(i915)) {
		error->ier = intel_uncore_read(uncore, GEN2_IER);
1591
	}
1592 1593
	error->eir = intel_uncore_read(uncore, EIR);
	error->pgtbl_er = intel_uncore_read(uncore, PGTBL_ER);
1594 1595
}

1596
static const char *
1597 1598
error_msg(struct i915_gpu_state *error,
	  intel_engine_mask_t engines, const char *msg)
1599
{
1600
	int len;
1601

1602
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1603
			"GPU HANG: ecode %d:%x:0x%08x",
1604
			INTEL_GEN(error->i915), engines,
1605 1606
			i915_error_generate_code(error));
	if (error->engine) {
1607
		/* Just show the first executing process, more is confusing */
1608 1609 1610
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1611 1612
				 error->engine->context.comm,
				 error->engine->context.pid);
1613 1614 1615 1616 1617
	}
	if (msg)
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", %s", msg);
1618

1619
	return error->error_msg;
1620 1621
}

1622
static void capture_gen_state(struct i915_gpu_state *error)
1623
{
1624 1625 1626 1627 1628
	struct drm_i915_private *i915 = error->i915;

	error->awake = i915->gt.awake;
	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1629

1630 1631 1632 1633
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1634 1635
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1636 1637

	memcpy(&error->device_info,
1638
	       INTEL_INFO(i915),
1639
	       sizeof(error->device_info));
1640 1641 1642
	memcpy(&error->runtime_info,
	       RUNTIME_INFO(i915),
	       sizeof(error->runtime_info));
1643
	error->driver_caps = i915->caps;
1644 1645
}

1646 1647
static void capture_params(struct i915_gpu_state *error)
{
1648
	i915_params_copy(&error->params, &i915_modparams);
1649 1650
}

1651 1652 1653 1654 1655 1656 1657 1658
static void capture_finish(struct i915_gpu_state *error)
{
	struct i915_ggtt *ggtt = &error->i915->ggtt;
	const u64 slot = ggtt->error_capture.start;

	ggtt->vm.clear_range(&ggtt->vm, slot, PAGE_SIZE);
}

1659 1660
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

1661 1662 1663 1664
struct i915_gpu_state *
i915_capture_gpu_state(struct drm_i915_private *i915)
{
	struct i915_gpu_state *error;
1665
	struct compress compress;
1666

1667 1668 1669 1670 1671
	/* Check if GPU capture has been disabled */
	error = READ_ONCE(i915->gpu_error.first_error);
	if (IS_ERR(error))
		return error;

1672
	error = kzalloc(sizeof(*error), ALLOW_FAIL);
1673 1674 1675 1676
	if (!error) {
		i915_disable_error_state(i915, -ENOMEM);
		return ERR_PTR(-ENOMEM);
	}
1677

1678 1679 1680 1681 1682 1683
	if (!compress_init(&compress)) {
		kfree(error);
		i915_disable_error_state(i915, -ENOMEM);
		return ERR_PTR(-ENOMEM);
	}

1684 1685 1686
	kref_init(&error->ref);
	error->i915 = i915;

1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
	error->uptime = ktime_sub(ktime_get(), i915->gt.last_init_time);
	error->capture = jiffies;

	capture_params(error);
	capture_gen_state(error);
	capture_uc_state(error, &compress);
	capture_reg_state(error);
	gem_record_fences(error);
	gem_record_rings(error, &compress);

	error->overlay = intel_overlay_capture_error_state(i915);
	error->display = intel_display_capture_error_state(i915);

	capture_finish(error);
	compress_fini(&compress);
1704 1705 1706 1707

	return error;
}

1708 1709
/**
 * i915_capture_error_state - capture an error record for later analysis
1710 1711
 * @i915: i915 device
 * @engine_mask: the mask of engines triggering the hang
1712
 * @msg: a message to insert into the error capture header
1713 1714 1715 1716 1717 1718
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1719
void i915_capture_error_state(struct drm_i915_private *i915,
1720
			      intel_engine_mask_t engine_mask,
1721
			      const char *msg)
1722
{
1723
	static bool warned;
1724
	struct i915_gpu_state *error;
1725 1726
	unsigned long flags;

1727
	if (!i915_modparams.error_capture)
1728 1729
		return;

1730
	if (READ_ONCE(i915->gpu_error.first_error))
1731 1732
		return;

1733
	error = i915_capture_gpu_state(i915);
1734
	if (IS_ERR(error))
1735 1736
		return;

1737
	dev_info(i915->drm.dev, "%s\n", error_msg(error, engine_mask, msg));
1738

1739
	if (!error->simulated) {
1740 1741 1742
		spin_lock_irqsave(&i915->gpu_error.lock, flags);
		if (!i915->gpu_error.first_error) {
			i915->gpu_error.first_error = error;
1743 1744
			error = NULL;
		}
1745
		spin_unlock_irqrestore(&i915->gpu_error.lock, flags);
1746 1747
	}

1748
	if (error) {
1749
		__i915_gpu_state_free(&error->ref);
1750 1751 1752
		return;
	}

1753
	if (!xchg(&warned, true) &&
1754
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1755 1756 1757 1758 1759 1760
		pr_info("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		pr_info("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		pr_info("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		pr_info("The GPU crash dump is required to analyze GPU hangs, so please always attach it.\n");
		pr_info("GPU crash dump saved to /sys/class/drm/card%d/error\n",
			i915->drm.primary->index);
1761
	}
1762 1763
}

1764 1765
struct i915_gpu_state *
i915_first_error_state(struct drm_i915_private *i915)
1766
{
1767
	struct i915_gpu_state *error;
1768

1769 1770
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1771
	if (!IS_ERR_OR_NULL(error))
1772 1773
		i915_gpu_state_get(error);
	spin_unlock_irq(&i915->gpu_error.lock);
1774

1775
	return error;
1776 1777
}

1778
void i915_reset_error_state(struct drm_i915_private *i915)
1779
{
1780
	struct i915_gpu_state *error;
1781

1782 1783
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1784 1785
	if (error != ERR_PTR(-ENODEV)) /* if disabled, always disabled */
		i915->gpu_error.first_error = NULL;
1786
	spin_unlock_irq(&i915->gpu_error.lock);
1787

1788
	if (!IS_ERR_OR_NULL(error))
1789 1790 1791 1792 1793 1794 1795 1796 1797
		i915_gpu_state_put(error);
}

void i915_disable_error_state(struct drm_i915_private *i915, int err)
{
	spin_lock_irq(&i915->gpu_error.lock);
	if (!i915->gpu_error.first_error)
		i915->gpu_error.first_error = ERR_PTR(err);
	spin_unlock_irq(&i915->gpu_error.lock);
1798
}