i915_gpu_error.c 47.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

C
Chris Wilson 已提交
30 31 32
#include <linux/ascii85.h>
#include <linux/nmi.h>
#include <linux/scatterlist.h>
33
#include <linux/stop_machine.h>
C
Chris Wilson 已提交
34
#include <linux/utsname.h>
35
#include <linux/zlib.h>
C
Chris Wilson 已提交
36

37 38
#include <drm/drm_print.h>

39
#include "i915_drv.h"
40
#include "i915_gpu_error.h"
41
#include "intel_atomic.h"
42
#include "intel_csr.h"
43
#include "intel_overlay.h"
44

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
static inline const struct intel_engine_cs *
engine_lookup(const struct drm_i915_private *i915, unsigned int id)
{
	if (id >= I915_NUM_ENGINES)
		return NULL;

	return i915->engine[id];
}

static inline const char *
__engine_name(const struct intel_engine_cs *engine)
{
	return engine ? engine->name : "";
}

static const char *
engine_name(const struct drm_i915_private *i915, unsigned int id)
{
	return __engine_name(engine_lookup(i915, id));
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85
}

static const char *tiling_flag(int tiling)
{
	switch (tiling) {
	default:
	case I915_TILING_NONE: return "";
	case I915_TILING_X: return " X";
	case I915_TILING_Y: return " Y";
	}
}

static const char *dirty_flag(int dirty)
{
	return dirty ? " dirty" : "";
}

static const char *purgeable_flag(int purgeable)
{
	return purgeable ? " purgeable" : "";
}

C
Chris Wilson 已提交
86 87
static void __sg_set_buf(struct scatterlist *sg,
			 void *addr, unsigned int len, loff_t it)
88
{
C
Chris Wilson 已提交
89 90 91 92
	sg->page_link = (unsigned long)virt_to_page(addr);
	sg->offset = offset_in_page(addr);
	sg->length = len;
	sg->dma_address = it;
93 94
}

C
Chris Wilson 已提交
95
static bool __i915_error_grow(struct drm_i915_error_state_buf *e, size_t len)
96
{
C
Chris Wilson 已提交
97
	if (!len)
98 99
		return false;

C
Chris Wilson 已提交
100 101 102 103 104 105 106 107
	if (e->bytes + len + 1 <= e->size)
		return true;

	if (e->bytes) {
		__sg_set_buf(e->cur++, e->buf, e->bytes, e->iter);
		e->iter += e->bytes;
		e->buf = NULL;
		e->bytes = 0;
108 109
	}

C
Chris Wilson 已提交
110 111
	if (e->cur == e->end) {
		struct scatterlist *sgl;
112

C
Chris Wilson 已提交
113 114 115 116 117
		sgl = (typeof(sgl))__get_free_page(GFP_KERNEL);
		if (!sgl) {
			e->err = -ENOMEM;
			return false;
		}
118

C
Chris Wilson 已提交
119 120 121 122 123 124 125
		if (e->cur) {
			e->cur->offset = 0;
			e->cur->length = 0;
			e->cur->page_link =
				(unsigned long)sgl | SG_CHAIN;
		} else {
			e->sgl = sgl;
126 127
		}

C
Chris Wilson 已提交
128 129
		e->cur = sgl;
		e->end = sgl + SG_MAX_SINGLE_ALLOC - 1;
130 131
	}

C
Chris Wilson 已提交
132 133 134 135 136 137 138 139 140 141 142 143
	e->size = ALIGN(len + 1, SZ_64K);
	e->buf = kmalloc(e->size, GFP_KERNEL | __GFP_NOWARN | __GFP_NORETRY);
	if (!e->buf) {
		e->size = PAGE_ALIGN(len + 1);
		e->buf = kmalloc(e->size, GFP_KERNEL);
	}
	if (!e->buf) {
		e->err = -ENOMEM;
		return false;
	}

	return true;
144 145
}

146
__printf(2, 0)
147
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
C
Chris Wilson 已提交
148
			       const char *fmt, va_list args)
149
{
C
Chris Wilson 已提交
150 151
	va_list ap;
	int len;
152

C
Chris Wilson 已提交
153
	if (e->err)
154 155
		return;

C
Chris Wilson 已提交
156 157 158 159 160 161
	va_copy(ap, args);
	len = vsnprintf(NULL, 0, fmt, ap);
	va_end(ap);
	if (len <= 0) {
		e->err = len;
		return;
162 163
	}

C
Chris Wilson 已提交
164 165
	if (!__i915_error_grow(e, len))
		return;
166

C
Chris Wilson 已提交
167 168 169 170 171 172 173
	GEM_BUG_ON(e->bytes >= e->size);
	len = vscnprintf(e->buf + e->bytes, e->size - e->bytes, fmt, args);
	if (len < 0) {
		e->err = len;
		return;
	}
	e->bytes += len;
174 175
}

C
Chris Wilson 已提交
176
static void i915_error_puts(struct drm_i915_error_state_buf *e, const char *str)
177 178 179
{
	unsigned len;

C
Chris Wilson 已提交
180
	if (e->err || !str)
181 182 183
		return;

	len = strlen(str);
C
Chris Wilson 已提交
184 185
	if (!__i915_error_grow(e, len))
		return;
186

C
Chris Wilson 已提交
187
	GEM_BUG_ON(e->bytes + len > e->size);
188
	memcpy(e->buf + e->bytes, str, len);
C
Chris Wilson 已提交
189
	e->bytes += len;
190 191 192 193 194
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

210 211
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

212 213 214 215 216 217
struct compress {
	struct z_stream_s zstream;
	void *tmp;
};

static bool compress_init(struct compress *c)
218
{
219
	struct z_stream_s *zstream = memset(&c->zstream, 0, sizeof(c->zstream));
220 221 222 223 224 225 226 227 228 229 230 231

	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			GFP_ATOMIC | __GFP_NOWARN);
	if (!zstream->workspace)
		return false;

	if (zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) != Z_OK) {
		kfree(zstream->workspace);
		return false;
	}

232
	c->tmp = NULL;
233
	if (i915_has_memcpy_from_wc())
234 235
		c->tmp = (void *)__get_free_page(GFP_ATOMIC | __GFP_NOWARN);

236 237 238
	return true;
}

239 240 241 242 243 244 245 246 247 248 249 250 251 252
static void *compress_next_page(struct drm_i915_error_object *dst)
{
	unsigned long page;

	if (dst->page_count >= dst->num_pages)
		return ERR_PTR(-ENOSPC);

	page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
	if (!page)
		return ERR_PTR(-ENOMEM);

	return dst->pages[dst->page_count++] = (void *)page;
}

253
static int compress_page(struct compress *c,
254 255 256
			 void *src,
			 struct drm_i915_error_object *dst)
{
257 258
	struct z_stream_s *zstream = &c->zstream;

259
	zstream->next_in = src;
260 261
	if (c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
		zstream->next_in = c->tmp;
262 263 264 265
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
266 267 268
			zstream->next_out = compress_next_page(dst);
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);
269 270 271 272

			zstream->avail_out = PAGE_SIZE;
		}

273
		if (zlib_deflate(zstream, Z_NO_FLUSH) != Z_OK)
274
			return -EIO;
C
Chris Wilson 已提交
275 276

		touch_nmi_watchdog();
277 278 279 280 281 282 283 284 285
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

286
static int compress_flush(struct compress *c,
287 288
			  struct drm_i915_error_object *dst)
{
289 290
	struct z_stream_s *zstream = &c->zstream;

291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
	do {
		switch (zlib_deflate(zstream, Z_FINISH)) {
		case Z_OK: /* more space requested */
			zstream->next_out = compress_next_page(dst);
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);

			zstream->avail_out = PAGE_SIZE;
			break;

		case Z_STREAM_END:
			goto end;

		default: /* any error */
			return -EIO;
		}
	} while (1);

end:
	memset(zstream->next_out, 0, zstream->avail_out);
	dst->unused = zstream->avail_out;
	return 0;
}

static void compress_fini(struct compress *c,
			  struct drm_i915_error_object *dst)
{
	struct z_stream_s *zstream = &c->zstream;
319 320 321

	zlib_deflateEnd(zstream);
	kfree(zstream->workspace);
322 323
	if (c->tmp)
		free_page((unsigned long)c->tmp);
324 325 326 327 328 329 330 331 332
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

333 334 335 336
struct compress {
};

static bool compress_init(struct compress *c)
337 338 339 340
{
	return true;
}

341
static int compress_page(struct compress *c,
342 343 344 345
			 void *src,
			 struct drm_i915_error_object *dst)
{
	unsigned long page;
346
	void *ptr;
347 348 349 350 351

	page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
	if (!page)
		return -ENOMEM;

352 353 354 355
	ptr = (void *)page;
	if (!i915_memcpy_from_wc(ptr, src, PAGE_SIZE))
		memcpy(ptr, src, PAGE_SIZE);
	dst->pages[dst->page_count++] = ptr;
356 357 358 359

	return 0;
}

360 361 362 363 364 365
static int compress_flush(struct compress *c,
			  struct drm_i915_error_object *dst)
{
	return 0;
}

366
static void compress_fini(struct compress *c,
367 368 369 370 371 372 373 374 375 376 377
			  struct drm_i915_error_object *dst)
{
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

378 379 380 381 382
static void print_error_buffers(struct drm_i915_error_state_buf *m,
				const char *name,
				struct drm_i915_error_buffer *err,
				int count)
{
383
	err_printf(m, "%s [%d]:\n", name, count);
384 385

	while (count--) {
386
		err_printf(m, "    %08x_%08x %8u %02x %02x",
387 388
			   upper_32_bits(err->gtt_offset),
			   lower_32_bits(err->gtt_offset),
389 390
			   err->size,
			   err->read_domains,
391
			   err->write_domain);
392 393 394
		err_puts(m, tiling_flag(err->tiling));
		err_puts(m, dirty_flag(err->dirty));
		err_puts(m, purgeable_flag(err->purgeable));
395
		err_puts(m, err->userptr ? " userptr" : "");
396
		err_puts(m, i915_cache_level_str(m->i915, err->cache_level));
397 398 399 400 401 402 403 404 405 406 407

		if (err->name)
			err_printf(m, " (name: %d)", err->name);
		if (err->fence_reg != I915_FENCE_REG_NONE)
			err_printf(m, " (fence: %d)", err->fence_reg);

		err_puts(m, "\n");
		err++;
	}
}

408
static void error_print_instdone(struct drm_i915_error_state_buf *m,
409
				 const struct drm_i915_error_engine *ee)
410
{
411 412 413
	int slice;
	int subslice;

414 415 416
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

417
	if (ee->engine_id != RCS0 || INTEL_GEN(m->i915) <= 3)
418 419 420 421 422 423 424 425
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

	if (INTEL_GEN(m->i915) <= 6)
		return;

426 427 428 429 430 431 432 433 434
	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.sampler[slice][subslice]);

	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.row[slice][subslice]);
435 436
}

437 438
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
439 440
				const struct drm_i915_error_request *erq,
				const unsigned long epoch)
441 442 443 444
{
	if (!erq->seqno)
		return;

445 446
	err_printf(m, "%s pid %d, seqno %8x:%08x%s%s, prio %d, emitted %dms, start %08x, head %08x, tail %08x\n",
		   prefix, erq->pid, erq->context, erq->seqno,
447 448 449 450 451
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &erq->flags) ? "!" : "",
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
			    &erq->flags) ? "+" : "",
		   erq->sched_attr.priority,
452
		   jiffies_to_msecs(erq->jiffies - epoch),
453
		   erq->start, erq->head, erq->tail);
454 455
}

456 457
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
458
				const struct drm_i915_error_context *ctx)
459
{
460 461
	err_printf(m, "%s%s[%d] hw_id %d, prio %d, guilty %d active %d\n",
		   header, ctx->comm, ctx->pid, ctx->hw_id,
462
		   ctx->sched_attr.priority, ctx->guilty, ctx->active);
463 464
}

465
static void error_print_engine(struct drm_i915_error_state_buf *m,
466 467
			       const struct drm_i915_error_engine *ee,
			       const unsigned long epoch)
468
{
469 470
	int n;

471 472
	err_printf(m, "%s command stream:\n",
		   engine_name(m->i915, ee->engine_id));
473
	err_printf(m, "  IDLE?: %s\n", yesno(ee->idle));
474
	err_printf(m, "  START: 0x%08x\n", ee->start);
475
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
476 477
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
478
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
479
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
480 481 482 483 484
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
485 486 487

	error_print_instdone(m, ee);

488 489 490 491 492 493 494 495
	if (ee->batchbuffer) {
		u64 start = ee->batchbuffer->gtt_offset;
		u64 end = start + ee->batchbuffer->gtt_size;

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
496
	if (INTEL_GEN(m->i915) >= 4) {
497
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
498 499 500
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
501
	}
502 503 504 505 506 507
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
508
	}
509
	if (HAS_PPGTT(m->i915)) {
510
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
511

512
		if (INTEL_GEN(m->i915) >= 8) {
513 514 515
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
516
					   i, ee->vm_info.pdp[i]);
517 518
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
519
				   ee->vm_info.pp_dir_base);
520 521
		}
	}
522 523
	err_printf(m, "  ring->head: 0x%08x\n", ee->cpu_ring_head);
	err_printf(m, "  ring->tail: 0x%08x\n", ee->cpu_ring_tail);
524
	err_printf(m, "  hangcheck timestamp: %dms (%lu%s)\n",
525
		   jiffies_to_msecs(ee->hangcheck_timestamp - epoch),
526
		   ee->hangcheck_timestamp,
527
		   ee->hangcheck_timestamp == epoch ? "; epoch" : "");
528
	err_printf(m, "  engine reset count: %u\n", ee->reset_count);
529

530 531
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
532
		error_print_request(m, " ", &ee->execlist[n], epoch);
533 534
	}

535
	error_print_context(m, "  Active context: ", &ee->context);
536 537 538 539 540 541 542 543 544 545 546
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

547
static void print_error_obj(struct drm_i915_error_state_buf *m,
548 549
			    struct intel_engine_cs *engine,
			    const char *name,
550 551
			    struct drm_i915_error_object *obj)
{
552
	char out[ASCII85_BUFSZ];
553
	int page;
554

555 556 557 558 559 560 561 562 563 564
	if (!obj)
		return;

	if (name) {
		err_printf(m, "%s --- %s = 0x%08x %08x\n",
			   engine ? engine->name : "global", name,
			   upper_32_bits(obj->gtt_offset),
			   lower_32_bits(obj->gtt_offset));
	}

565 566 567 568 569 570 571 572 573
	err_compression_marker(m);
	for (page = 0; page < obj->page_count; page++) {
		int i, len;

		len = PAGE_SIZE;
		if (page == obj->page_count - 1)
			len -= obj->unused;
		len = ascii85_encode_len(len);

574 575
		for (i = 0; i < len; i++)
			err_puts(m, ascii85_encode(obj->pages[page][i], out));
576
	}
577
	err_puts(m, "\n");
578 579
}

580
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
581
				   const struct intel_device_info *info,
582
				   const struct intel_runtime_info *runtime,
583
				   const struct intel_driver_caps *caps)
584
{
585 586 587
	struct drm_printer p = i915_error_printer(m);

	intel_device_info_dump_flags(info, &p);
588
	intel_driver_caps_print(caps, &p);
589
	intel_device_info_dump_topology(&runtime->sseu, &p);
590 591
}

592
static void err_print_params(struct drm_i915_error_state_buf *m,
593
			     const struct i915_params *params)
594
{
595 596 597
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
598 599
}

600 601 602 603 604 605 606 607 608 609 610 611
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

612 613 614 615 616 617 618 619 620 621 622 623
static void err_print_uc(struct drm_i915_error_state_buf *m,
			 const struct i915_error_uc *error_uc)
{
	struct drm_printer p = i915_error_printer(m);
	const struct i915_gpu_state *error =
		container_of(error_uc, typeof(*error), uc);

	if (!error->device_info.has_guc)
		return;

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
624
	print_error_obj(m, NULL, "GuC log buffer", error_uc->guc_log);
625 626
}

C
Chris Wilson 已提交
627
static void err_free_sgl(struct scatterlist *sgl)
628
{
C
Chris Wilson 已提交
629 630
	while (sgl) {
		struct scatterlist *sg;
631

C
Chris Wilson 已提交
632 633 634 635 636 637 638 639 640
		for (sg = sgl; !sg_is_chain(sg); sg++) {
			kfree(sg_virt(sg));
			if (sg_is_last(sg))
				break;
		}

		sg = sg_is_last(sg) ? NULL : sg_chain_ptr(sg);
		free_page((unsigned long)sgl);
		sgl = sg;
641
	}
C
Chris Wilson 已提交
642
}
643

C
Chris Wilson 已提交
644 645 646 647 648 649
static void __err_print_to_sgl(struct drm_i915_error_state_buf *m,
			       struct i915_gpu_state *error)
{
	struct drm_i915_error_object *obj;
	struct timespec64 ts;
	int i, j;
650

651 652
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
653 654 655
	err_printf(m, "Kernel: %s %s\n",
		   init_utsname()->release,
		   init_utsname()->machine);
A
Arnd Bergmann 已提交
656 657 658 659 660 661 662 663 664
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
665 666 667 668 669
	err_printf(m, "Epoch: %lu jiffies (%u HZ)\n", error->epoch, HZ);
	err_printf(m, "Capture: %lu jiffies; %d ms ago, %d ms after epoch\n",
		   error->capture,
		   jiffies_to_msecs(jiffies - error->capture),
		   jiffies_to_msecs(error->capture - error->epoch));
670

671
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
672 673 674
		if (!error->engine[i].context.pid)
			continue;

675
		err_printf(m, "Active process (on ring %s): %s [%d]\n",
676 677
			   engine_name(m->i915, i),
			   error->engine[i].context.comm,
678
			   error->engine[i].context.pid);
679
	}
680
	err_printf(m, "Reset count: %u\n", error->reset_count);
681
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
682
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
683 684 685
	err_printf(m, "Subplatform: 0x%x\n",
		   intel_subplatform(&error->runtime_info,
				     error->device_info.platform));
C
Chris Wilson 已提交
686
	err_print_pciid(m, m->i915);
687

688
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
689

C
Chris Wilson 已提交
690 691
	if (HAS_CSR(m->i915)) {
		struct intel_csr *csr = &m->i915->csr;
692 693 694 695 696 697 698 699

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

700
	err_printf(m, "GT awake: %s\n", yesno(error->awake));
701 702
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
703 704
	err_printf(m, "EIR: 0x%08x\n", error->eir);
	err_printf(m, "IER: 0x%08x\n", error->ier);
705 706
	for (i = 0; i < error->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, error->gtier[i]);
707 708 709 710 711
	err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
	err_printf(m, "CCID: 0x%08x\n", error->ccid);

712
	for (i = 0; i < error->nfence; i++)
713 714
		err_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

C
Chris Wilson 已提交
715
	if (INTEL_GEN(m->i915) >= 6) {
716
		err_printf(m, "ERROR: 0x%08x\n", error->error);
717

C
Chris Wilson 已提交
718
		if (INTEL_GEN(m->i915) >= 8)
719 720 721
			err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
				   error->fault_data1, error->fault_data0);

722 723 724
		err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}

725
	if (IS_GEN(m->i915, 7))
726 727
		err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

728 729
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].engine_id != -1)
730
			error_print_engine(m, &error->engine[i], error->epoch);
731
	}
732

733 734 735
	for (i = 0; i < ARRAY_SIZE(error->active_vm); i++) {
		char buf[128];
		int len, first = 1;
736

737 738 739 740 741 742 743 744 745 746
		if (!error->active_vm[i])
			break;

		len = scnprintf(buf, sizeof(buf), "Active (");
		for (j = 0; j < ARRAY_SIZE(error->engine); j++) {
			if (error->engine[j].vm != error->active_vm[i])
				continue;

			len += scnprintf(buf + len, sizeof(buf), "%s%s",
					 first ? "" : ", ",
C
Chris Wilson 已提交
747
					 m->i915->engine[j]->name);
748 749 750 751
			first = 0;
		}
		scnprintf(buf + len, sizeof(buf), ")");
		print_error_buffers(m, buf,
752 753 754
				    error->active_bo[i],
				    error->active_bo_count[i]);
	}
755

756 757 758 759
	print_error_buffers(m, "Pinned (global)",
			    error->pinned_bo,
			    error->pinned_bo_count);

760
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
761
		const struct drm_i915_error_engine *ee = &error->engine[i];
762 763

		obj = ee->batchbuffer;
764
		if (obj) {
C
Chris Wilson 已提交
765
			err_puts(m, m->i915->engine[i]->name);
766
			if (ee->context.pid)
767
				err_printf(m, " (submitted by %s [%d])",
768
					   ee->context.comm,
769
					   ee->context.pid);
770 771 772
			err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
				   upper_32_bits(obj->gtt_offset),
				   lower_32_bits(obj->gtt_offset));
C
Chris Wilson 已提交
773
			print_error_obj(m, m->i915->engine[i], NULL, obj);
774 775
		}

776
		for (j = 0; j < ee->user_bo_count; j++)
C
Chris Wilson 已提交
777
			print_error_obj(m, m->i915->engine[i],
778 779
					"user", ee->user_bo[j]);

780
		if (ee->num_requests) {
781
			err_printf(m, "%s --- %d requests\n",
C
Chris Wilson 已提交
782
				   m->i915->engine[i]->name,
783
				   ee->num_requests);
784
			for (j = 0; j < ee->num_requests; j++)
785 786 787
				error_print_request(m, " ",
						    &ee->requests[j],
						    error->epoch);
788 789
		}

C
Chris Wilson 已提交
790
		print_error_obj(m, m->i915->engine[i],
791
				"ringbuffer", ee->ringbuffer);
792

C
Chris Wilson 已提交
793
		print_error_obj(m, m->i915->engine[i],
794
				"HW Status", ee->hws_page);
795

C
Chris Wilson 已提交
796
		print_error_obj(m, m->i915->engine[i],
797
				"HW context", ee->ctx);
798

C
Chris Wilson 已提交
799
		print_error_obj(m, m->i915->engine[i],
800
				"WA context", ee->wa_ctx);
801

C
Chris Wilson 已提交
802
		print_error_obj(m, m->i915->engine[i],
803
				"WA batchbuffer", ee->wa_batchbuffer);
804

C
Chris Wilson 已提交
805
		print_error_obj(m, m->i915->engine[i],
806
				"NULL context", ee->default_state);
807 808 809 810 811 812
	}

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
813
		intel_display_print_error_state(m, error->display);
814

815 816
	err_print_capabilities(m, &error->device_info, &error->runtime_info,
			       &error->driver_caps);
817
	err_print_params(m, &error->params);
818
	err_print_uc(m, &error->uc);
C
Chris Wilson 已提交
819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
}

static int err_print_to_sgl(struct i915_gpu_state *error)
{
	struct drm_i915_error_state_buf m;

	if (IS_ERR(error))
		return PTR_ERR(error);

	if (READ_ONCE(error->sgl))
		return 0;

	memset(&m, 0, sizeof(m));
	m.i915 = error->i915;

	__err_print_to_sgl(&m, error);

	if (m.buf) {
		__sg_set_buf(m.cur++, m.buf, m.bytes, m.iter);
		m.bytes = 0;
		m.buf = NULL;
	}
	if (m.cur) {
		GEM_BUG_ON(m.end < m.cur);
		sg_mark_end(m.cur - 1);
	}
	GEM_BUG_ON(m.sgl && !m.cur);

	if (m.err) {
		err_free_sgl(m.sgl);
		return m.err;
	}
851

C
Chris Wilson 已提交
852 853
	if (cmpxchg(&error->sgl, NULL, m.sgl))
		err_free_sgl(m.sgl);
854 855 856 857

	return 0;
}

C
Chris Wilson 已提交
858 859
ssize_t i915_gpu_state_copy_to_buffer(struct i915_gpu_state *error,
				      char *buf, loff_t off, size_t rem)
860
{
C
Chris Wilson 已提交
861 862 863 864
	struct scatterlist *sg;
	size_t count;
	loff_t pos;
	int err;
865

C
Chris Wilson 已提交
866 867
	if (!error || !rem)
		return 0;
868

C
Chris Wilson 已提交
869 870 871
	err = err_print_to_sgl(error);
	if (err)
		return err;
872

C
Chris Wilson 已提交
873 874 875 876 877
	sg = READ_ONCE(error->fit);
	if (!sg || off < sg->dma_address)
		sg = error->sgl;
	if (!sg)
		return 0;
878

C
Chris Wilson 已提交
879 880 881 882 883 884 885 886 887
	pos = sg->dma_address;
	count = 0;
	do {
		size_t len, start;

		if (sg_is_chain(sg)) {
			sg = sg_chain_ptr(sg);
			GEM_BUG_ON(sg_is_chain(sg));
		}
888

C
Chris Wilson 已提交
889 890 891 892 893
		len = sg->length;
		if (pos + len <= off) {
			pos += len;
			continue;
		}
894

C
Chris Wilson 已提交
895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
		start = sg->offset;
		if (pos < off) {
			GEM_BUG_ON(off - pos > len);
			len -= off - pos;
			start += off - pos;
			pos = off;
		}

		len = min(len, rem);
		GEM_BUG_ON(!len || len > sg->length);

		memcpy(buf, page_address(sg_page(sg)) + start, len);

		count += len;
		pos += len;

		buf += len;
		rem -= len;
		if (!rem) {
			WRITE_ONCE(error->fit, sg);
			break;
		}
	} while (!sg_is_last(sg++));

	return count;
920 921 922 923 924 925 926 927 928 929
}

static void i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
930
		free_page((unsigned long)obj->pages[page]);
931 932 933 934

	kfree(obj);
}

935

936 937
static void cleanup_params(struct i915_gpu_state *error)
{
938
	i915_params_free(&error->params);
939 940
}

941 942 943 944 945 946
static void cleanup_uc_state(struct i915_gpu_state *error)
{
	struct i915_error_uc *error_uc = &error->uc;

	kfree(error_uc->guc_fw.path);
	kfree(error_uc->huc_fw.path);
947
	i915_error_object_free(error_uc->guc_log);
948 949
}

950
void __i915_gpu_state_free(struct kref *error_ref)
951
{
952 953
	struct i915_gpu_state *error =
		container_of(error_ref, typeof(*error), ref);
954
	long i, j;
955

956 957 958
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

959 960 961 962
		for (j = 0; j < ee->user_bo_count; j++)
			i915_error_object_free(ee->user_bo[j]);
		kfree(ee->user_bo);

963 964 965 966 967 968 969 970
		i915_error_object_free(ee->batchbuffer);
		i915_error_object_free(ee->wa_batchbuffer);
		i915_error_object_free(ee->ringbuffer);
		i915_error_object_free(ee->hws_page);
		i915_error_object_free(ee->ctx);
		i915_error_object_free(ee->wa_ctx);

		kfree(ee->requests);
971 972
	}

973
	for (i = 0; i < ARRAY_SIZE(error->active_bo); i++)
974 975
		kfree(error->active_bo[i]);
	kfree(error->pinned_bo);
976

977 978
	kfree(error->overlay);
	kfree(error->display);
979

980
	cleanup_params(error);
981 982
	cleanup_uc_state(error);

C
Chris Wilson 已提交
983
	err_free_sgl(error->sgl);
984 985 986 987
	kfree(error);
}

static struct drm_i915_error_object *
988
i915_error_object_create(struct drm_i915_private *i915,
C
Chris Wilson 已提交
989
			 struct i915_vma *vma)
990
{
991 992
	struct i915_ggtt *ggtt = &i915->ggtt;
	const u64 slot = ggtt->error_capture.start;
993
	struct drm_i915_error_object *dst;
994
	struct compress compress;
995 996 997
	unsigned long num_pages;
	struct sgt_iter iter;
	dma_addr_t dma;
998
	int ret;
999

1000
	if (!vma || !vma->pages)
C
Chris Wilson 已提交
1001 1002
		return NULL;

1003
	num_pages = min_t(u64, vma->size, vma->obj->base.size) >> PAGE_SHIFT;
1004
	num_pages = DIV_ROUND_UP(10 * num_pages, 8); /* worstcase zlib growth */
1005 1006
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *),
		      GFP_ATOMIC | __GFP_NOWARN);
C
Chris Wilson 已提交
1007
	if (!dst)
1008 1009
		return NULL;

1010 1011
	dst->gtt_offset = vma->node.start;
	dst->gtt_size = vma->node.size;
1012
	dst->num_pages = num_pages;
1013
	dst->page_count = 0;
1014 1015
	dst->unused = 0;

1016
	if (!compress_init(&compress)) {
1017 1018 1019
		kfree(dst);
		return NULL;
	}
1020

1021
	ret = -EINVAL;
1022 1023
	for_each_sgt_dma(dma, iter, vma->pages) {
		void __iomem *s;
1024

1025
		ggtt->vm.insert_page(&ggtt->vm, dma, slot, I915_CACHE_NONE, 0);
1026

1027
		s = io_mapping_map_atomic_wc(&ggtt->iomap, slot);
1028
		ret = compress_page(&compress, (void  __force *)s, dst);
1029 1030
		io_mapping_unmap_atomic(s);
		if (ret)
1031
			break;
1032 1033
	}

1034 1035 1036 1037 1038 1039
	if (ret || compress_flush(&compress, dst)) {
		while (dst->page_count--)
			free_page((unsigned long)dst->pages[dst->page_count]);
		kfree(dst);
		dst = NULL;
	}
1040

1041
	compress_fini(&compress, dst);
1042
	return dst;
1043 1044 1045
}

static void capture_bo(struct drm_i915_error_buffer *err,
1046
		       struct i915_vma *vma)
1047
{
1048 1049
	struct drm_i915_gem_object *obj = vma->obj;

1050 1051
	err->size = obj->base.size;
	err->name = obj->base.name;
1052

1053
	err->gtt_offset = vma->node.start;
1054 1055
	err->read_domains = obj->read_domains;
	err->write_domain = obj->write_domain;
1056
	err->fence_reg = vma->fence ? vma->fence->id : -1;
1057
	err->tiling = i915_gem_object_get_tiling(obj);
C
Chris Wilson 已提交
1058 1059
	err->dirty = obj->mm.dirty;
	err->purgeable = obj->mm.madv != I915_MADV_WILLNEED;
1060
	err->userptr = obj->userptr.mm != NULL;
1061 1062 1063
	err->cache_level = obj->cache_level;
}

1064 1065
static u32 capture_error_bo(struct drm_i915_error_buffer *err,
			    int count, struct list_head *head,
1066 1067 1068
			    unsigned int flags)
#define ACTIVE_ONLY BIT(0)
#define PINNED_ONLY BIT(1)
1069
{
B
Ben Widawsky 已提交
1070
	struct i915_vma *vma;
1071 1072
	int i = 0;

1073
	list_for_each_entry(vma, head, vm_link) {
1074 1075 1076
		if (!vma->obj)
			continue;

1077 1078 1079 1080
		if (flags & ACTIVE_ONLY && !i915_vma_is_active(vma))
			continue;

		if (flags & PINNED_ONLY && !i915_vma_is_pinned(vma))
1081 1082
			continue;

1083
		capture_bo(err++, vma);
1084 1085 1086 1087 1088 1089 1090
		if (++i == count)
			break;
	}

	return i;
}

1091 1092
/*
 * Generate a semi-unique error code. The code is not meant to have meaning, The
1093 1094 1095 1096 1097 1098 1099 1100
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
1101
static u32 i915_error_generate_code(struct i915_gpu_state *error,
1102
				    intel_engine_mask_t engine_mask)
1103
{
1104 1105
	/*
	 * IPEHR would be an ideal way to detect errors, as it's the gross
1106 1107 1108 1109
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
1110 1111 1112
	if (engine_mask) {
		struct drm_i915_error_engine *ee =
			&error->engine[ffs(engine_mask)];
1113

1114
		return ee->ipehr ^ ee->instdone.instdone;
1115
	}
1116

1117
	return 0;
1118 1119
}

1120
static void gem_record_fences(struct i915_gpu_state *error)
1121
{
1122
	struct drm_i915_private *dev_priv = error->i915;
1123 1124
	int i;

1125
	if (INTEL_GEN(dev_priv) >= 6) {
1126
		for (i = 0; i < dev_priv->num_fence_regs; i++)
1127 1128
			error->fence[i] = I915_READ64(FENCE_REG_GEN6_LO(i));
	} else if (INTEL_GEN(dev_priv) >= 4) {
1129 1130
		for (i = 0; i < dev_priv->num_fence_regs; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_LO(i));
1131
	} else {
1132
		for (i = 0; i < dev_priv->num_fence_regs; i++)
1133
			error->fence[i] = I915_READ(FENCE_REG(i));
1134
	}
1135
	error->nfence = i;
1136 1137
}

1138
static void error_record_engine_registers(struct i915_gpu_state *error,
1139 1140
					  struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
1141
{
1142 1143
	struct drm_i915_private *dev_priv = engine->i915;

1144
	if (INTEL_GEN(dev_priv) >= 6) {
1145
		ee->rc_psmi = ENGINE_READ(engine, RING_PSMI_CTL);
1146
		if (INTEL_GEN(dev_priv) >= 8)
1147
			ee->fault_reg = I915_READ(GEN8_RING_FAULT_REG);
1148
		else
1149
			ee->fault_reg = I915_READ(RING_FAULT_REG(engine));
1150 1151
	}

1152
	if (INTEL_GEN(dev_priv) >= 4) {
1153 1154 1155 1156 1157
		ee->faddr = ENGINE_READ(engine, RING_DMA_FADD);
		ee->ipeir = ENGINE_READ(engine, RING_IPEIR);
		ee->ipehr = ENGINE_READ(engine, RING_IPEHR);
		ee->instps = ENGINE_READ(engine, RING_INSTPS);
		ee->bbaddr = ENGINE_READ(engine, RING_BBADDR);
1158
		if (INTEL_GEN(dev_priv) >= 8) {
1159 1160
			ee->faddr |= (u64)ENGINE_READ(engine, RING_DMA_FADD_UDW) << 32;
			ee->bbaddr |= (u64)ENGINE_READ(engine, RING_BBADDR_UDW) << 32;
1161
		}
1162
		ee->bbstate = ENGINE_READ(engine, RING_BBSTATE);
1163
	} else {
1164 1165 1166
		ee->faddr = ENGINE_READ(engine, DMA_FADD_I8XX);
		ee->ipeir = ENGINE_READ(engine, IPEIR);
		ee->ipehr = ENGINE_READ(engine, IPEHR);
1167 1168
	}

1169
	intel_engine_get_instdone(engine, &ee->instdone);
1170

1171
	ee->instpm = ENGINE_READ(engine, RING_INSTPM);
1172
	ee->acthd = intel_engine_get_active_head(engine);
1173 1174 1175 1176
	ee->start = ENGINE_READ(engine, RING_START);
	ee->head = ENGINE_READ(engine, RING_HEAD);
	ee->tail = ENGINE_READ(engine, RING_TAIL);
	ee->ctl = ENGINE_READ(engine, RING_CTL);
1177
	if (INTEL_GEN(dev_priv) > 2)
1178
		ee->mode = ENGINE_READ(engine, RING_MI_MODE);
1179

1180
	if (!HWS_NEEDS_PHYSICAL(dev_priv)) {
1181
		i915_reg_t mmio;
1182

1183
		if (IS_GEN(dev_priv, 7)) {
1184
			switch (engine->id) {
1185
			default:
1186 1187
				MISSING_CASE(engine->id);
			case RCS0:
1188 1189
				mmio = RENDER_HWS_PGA_GEN7;
				break;
1190
			case BCS0:
1191 1192
				mmio = BLT_HWS_PGA_GEN7;
				break;
1193
			case VCS0:
1194 1195
				mmio = BSD_HWS_PGA_GEN7;
				break;
1196
			case VECS0:
1197 1198 1199
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1200
		} else if (IS_GEN(engine->i915, 6)) {
1201
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1202 1203
		} else {
			/* XXX: gen8 returns to sanity */
1204
			mmio = RING_HWS_PGA(engine->mmio_base);
1205 1206
		}

1207
		ee->hws = I915_READ(mmio);
1208 1209
	}

1210
	ee->idle = intel_engine_is_idle(engine);
1211 1212
	if (!ee->idle)
		ee->hangcheck_timestamp = engine->hangcheck.action_timestamp;
1213 1214
	ee->reset_count = i915_reset_engine_count(&dev_priv->gpu_error,
						  engine);
1215

1216
	if (HAS_PPGTT(dev_priv)) {
1217 1218
		int i;

1219
		ee->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(engine));
1220

1221
		if (IS_GEN(dev_priv, 6)) {
1222
			ee->vm_info.pp_dir_base =
1223
				ENGINE_READ(engine, RING_PP_DIR_BASE_READ);
1224
		} else if (IS_GEN(dev_priv, 7)) {
1225
			ee->vm_info.pp_dir_base =
1226 1227 1228 1229
				ENGINE_READ(engine, RING_PP_DIR_BASE);
		} else if (INTEL_GEN(dev_priv) >= 8) {
			u32 base = engine->mmio_base;

1230
			for (i = 0; i < 4; i++) {
1231
				ee->vm_info.pdp[i] =
1232
					I915_READ(GEN8_RING_PDP_UDW(base, i));
1233 1234
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1235
					I915_READ(GEN8_RING_PDP_LDW(base, i));
1236
			}
1237
		}
1238
	}
1239 1240
}

1241
static void record_request(struct i915_request *request,
1242 1243
			   struct drm_i915_error_request *erq)
{
C
Chris Wilson 已提交
1244 1245
	struct i915_gem_context *ctx = request->gem_context;

1246
	erq->flags = request->fence.flags;
1247 1248
	erq->context = request->fence.context;
	erq->seqno = request->fence.seqno;
1249
	erq->sched_attr = request->sched.attr;
1250
	erq->jiffies = request->emitted_jiffies;
1251
	erq->start = i915_ggtt_offset(request->ring->vma);
1252 1253 1254 1255
	erq->head = request->head;
	erq->tail = request->tail;

	rcu_read_lock();
C
Chris Wilson 已提交
1256
	erq->pid = ctx->pid ? pid_nr(ctx->pid) : 0;
1257 1258 1259
	rcu_read_unlock();
}

1260
static void engine_record_requests(struct intel_engine_cs *engine,
1261
				   struct i915_request *first,
1262 1263
				   struct drm_i915_error_engine *ee)
{
1264
	struct i915_request *request;
1265 1266 1267 1268
	int count;

	count = 0;
	request = first;
1269
	list_for_each_entry_from(request, &engine->timeline.requests, link)
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
		count++;
	if (!count)
		return;

	ee->requests = kcalloc(count, sizeof(*ee->requests), GFP_ATOMIC);
	if (!ee->requests)
		return;

	ee->num_requests = count;

	count = 0;
	request = first;
1282
	list_for_each_entry_from(request, &engine->timeline.requests, link) {
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
		if (count >= ee->num_requests) {
			/*
			 * If the ring request list was changed in
			 * between the point where the error request
			 * list was created and dimensioned and this
			 * point then just exit early to avoid crashes.
			 *
			 * We don't need to communicate that the
			 * request list changed state during error
			 * state capture and that the error state is
			 * slightly incorrect as a consequence since we
			 * are typically only interested in the request
			 * list state at the point of error state
			 * capture, not in any changes happening during
			 * the capture.
			 */
			break;
		}

1302
		record_request(request, &ee->requests[count++]);
1303 1304 1305 1306
	}
	ee->num_requests = count;
}

1307 1308 1309
static void error_record_engine_execlists(struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
{
1310
	const struct intel_engine_execlists * const execlists = &engine->execlists;
1311 1312
	unsigned int n;

1313
	for (n = 0; n < execlists_num_ports(execlists); n++) {
1314
		struct i915_request *rq = port_request(&execlists->port[n]);
1315 1316 1317 1318 1319 1320

		if (!rq)
			break;

		record_request(rq, &ee->execlist[n]);
	}
1321 1322

	ee->num_ports = n;
1323 1324
}

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
static void record_context(struct drm_i915_error_context *e,
			   struct i915_gem_context *ctx)
{
	if (ctx->pid) {
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(ctx->pid, PIDTYPE_PID);
		if (task) {
			strcpy(e->comm, task->comm);
			e->pid = task->pid;
		}
		rcu_read_unlock();
	}

	e->hw_id = ctx->hw_id;
1341
	e->sched_attr = ctx->sched;
1342 1343
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1344 1345
}

1346
static void request_record_user_bo(struct i915_request *request,
1347 1348
				   struct drm_i915_error_engine *ee)
{
1349
	struct i915_capture_list *c;
1350
	struct drm_i915_error_object **bo;
1351
	long count, max;
1352

1353
	max = 0;
1354
	for (c = request->capture_list; c; c = c->next)
1355 1356 1357
		max++;
	if (!max)
		return;
1358

1359 1360 1361 1362 1363 1364
	bo = kmalloc_array(max, sizeof(*bo), GFP_ATOMIC);
	if (!bo) {
		/* If we can't capture everything, try to capture something. */
		max = min_t(long, max, PAGE_SIZE / sizeof(*bo));
		bo = kmalloc_array(max, sizeof(*bo), GFP_ATOMIC);
	}
1365 1366 1367 1368 1369 1370 1371 1372
	if (!bo)
		return;

	count = 0;
	for (c = request->capture_list; c; c = c->next) {
		bo[count] = i915_error_object_create(request->i915, c->vma);
		if (!bo[count])
			break;
1373 1374
		if (++count == max)
			break;
1375 1376 1377 1378 1379 1380
	}

	ee->user_bo = bo;
	ee->user_bo_count = count;
}

1381 1382 1383 1384 1385 1386 1387
static struct drm_i915_error_object *
capture_object(struct drm_i915_private *dev_priv,
	       struct drm_i915_gem_object *obj)
{
	if (obj && i915_gem_object_has_pages(obj)) {
		struct i915_vma fake = {
			.node = { .start = U64_MAX, .size = obj->base.size },
1388
			.size = obj->base.size,
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
			.pages = obj->mm.pages,
			.obj = obj,
		};

		return i915_error_object_create(dev_priv, &fake);
	} else {
		return NULL;
	}
}

1399
static void gem_record_rings(struct i915_gpu_state *error)
1400
{
1401 1402
	struct drm_i915_private *i915 = error->i915;
	struct i915_ggtt *ggtt = &i915->ggtt;
1403
	int i;
1404

1405
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1406
		struct intel_engine_cs *engine = i915->engine[i];
1407
		struct drm_i915_error_engine *ee = &error->engine[i];
1408
		struct i915_request *request;
1409

1410
		ee->engine_id = -1;
1411

1412
		if (!engine)
1413 1414
			continue;

1415
		ee->engine_id = i;
1416

1417
		error_record_engine_registers(error, engine, ee);
1418
		error_record_engine_execlists(engine, ee);
1419

1420
		request = intel_engine_find_active_request(engine);
1421
		if (request) {
C
Chris Wilson 已提交
1422
			struct i915_gem_context *ctx = request->gem_context;
1423
			struct intel_ring *ring;
1424

1425
			ee->vm = ctx->ppgtt ? &ctx->ppgtt->vm : &ggtt->vm;
1426

C
Chris Wilson 已提交
1427
			record_context(&ee->context, ctx);
1428

1429 1430 1431 1432
			/* We need to copy these to an anonymous buffer
			 * as the simplest method to avoid being overwritten
			 * by userspace.
			 */
1433
			ee->batchbuffer =
1434
				i915_error_object_create(i915, request->batch);
1435

1436
			if (HAS_BROKEN_CS_TLB(i915))
1437
				ee->wa_batchbuffer =
1438
					i915_error_object_create(i915,
1439
								 i915->gt.scratch);
1440
			request_record_user_bo(request, ee);
1441

C
Chris Wilson 已提交
1442
			ee->ctx =
1443
				i915_error_object_create(i915,
1444
							 request->hw_context->state);
1445

1446
			error->simulated |=
C
Chris Wilson 已提交
1447
				i915_gem_context_no_error_capture(ctx);
1448

1449 1450 1451 1452
			ee->rq_head = request->head;
			ee->rq_post = request->postfix;
			ee->rq_tail = request->tail;

1453 1454 1455
			ring = request->ring;
			ee->cpu_ring_head = ring->head;
			ee->cpu_ring_tail = ring->tail;
1456
			ee->ringbuffer =
1457
				i915_error_object_create(i915, ring->vma);
1458 1459

			engine_record_requests(engine, request, ee);
1460
		}
1461

1462
		ee->hws_page =
1463
			i915_error_object_create(i915,
C
Chris Wilson 已提交
1464
						 engine->status_page.vma);
1465

1466
		ee->wa_ctx = i915_error_object_create(i915, engine->wa_ctx.vma);
1467

1468
		ee->default_state = capture_object(i915, engine->default_state);
1469 1470 1471
	}
}

1472 1473 1474
static void gem_capture_vm(struct i915_gpu_state *error,
			   struct i915_address_space *vm,
			   int idx)
1475
{
1476
	struct drm_i915_error_buffer *active_bo;
1477
	struct i915_vma *vma;
1478
	int count;
1479

1480
	count = 0;
1481 1482 1483
	list_for_each_entry(vma, &vm->bound_list, vm_link)
		if (i915_vma_is_active(vma))
			count++;
1484

1485 1486 1487
	active_bo = NULL;
	if (count)
		active_bo = kcalloc(count, sizeof(*active_bo), GFP_ATOMIC);
1488
	if (active_bo)
1489 1490 1491
		count = capture_error_bo(active_bo,
					 count, &vm->bound_list,
					 ACTIVE_ONLY);
1492 1493 1494 1495 1496 1497
	else
		count = 0;

	error->active_vm[idx] = vm;
	error->active_bo[idx] = active_bo;
	error->active_bo_count[idx] = count;
1498 1499
}

1500
static void capture_active_buffers(struct i915_gpu_state *error)
1501
{
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
	int cnt = 0, i, j;

	BUILD_BUG_ON(ARRAY_SIZE(error->engine) > ARRAY_SIZE(error->active_bo));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_vm));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_bo_count));

	/* Scan each engine looking for unique active contexts/vm */
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];
		bool found;

		if (!ee->vm)
			continue;
1515

1516 1517 1518 1519
		found = false;
		for (j = 0; j < i && !found; j++)
			found = error->engine[j].vm == ee->vm;
		if (!found)
1520
			gem_capture_vm(error, ee->vm, cnt++);
1521
	}
1522 1523
}

1524
static void capture_pinned_buffers(struct i915_gpu_state *error)
1525
{
1526
	struct i915_address_space *vm = &error->i915->ggtt.vm;
1527 1528
	struct drm_i915_error_buffer *bo;
	struct i915_vma *vma;
1529
	int count;
1530

1531 1532 1533
	count = 0;
	list_for_each_entry(vma, &vm->bound_list, vm_link)
		count++;
1534 1535

	bo = NULL;
1536 1537
	if (count)
		bo = kcalloc(count, sizeof(*bo), GFP_ATOMIC);
1538 1539 1540
	if (!bo)
		return;

1541 1542
	error->pinned_bo_count =
		capture_error_bo(bo, count, &vm->bound_list, PINNED_ONLY);
1543 1544 1545
	error->pinned_bo = bo;
}

1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
static void capture_uc_state(struct i915_gpu_state *error)
{
	struct drm_i915_private *i915 = error->i915;
	struct i915_error_uc *error_uc = &error->uc;

	/* Capturing uC state won't be useful if there is no GuC */
	if (!error->device_info.has_guc)
		return;

	error_uc->guc_fw = i915->guc.fw;
	error_uc->huc_fw = i915->huc.fw;

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
	error_uc->guc_fw.path = kstrdup(i915->guc.fw.path, GFP_ATOMIC);
	error_uc->huc_fw.path = kstrdup(i915->huc.fw.path, GFP_ATOMIC);
1564
	error_uc->guc_log = i915_error_object_create(i915, i915->guc.log.vma);
1565 1566
}

1567
/* Capture all registers which don't fit into another category. */
1568
static void capture_reg_state(struct i915_gpu_state *error)
1569
{
1570
	struct drm_i915_private *dev_priv = error->i915;
1571
	int i;
1572

1573 1574 1575 1576 1577 1578 1579
	/* General organization
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1580

1581
	/* 1: Registers specific to a single generation */
1582
	if (IS_VALLEYVIEW(dev_priv)) {
1583
		error->gtier[0] = I915_READ(GTIER);
1584
		error->ier = I915_READ(VLV_IER);
1585
		error->forcewake = I915_READ_FW(FORCEWAKE_VLV);
1586
	}
1587

1588
	if (IS_GEN(dev_priv, 7))
1589
		error->err_int = I915_READ(GEN7_ERR_INT);
1590

1591
	if (INTEL_GEN(dev_priv) >= 8) {
1592 1593 1594 1595
		error->fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
		error->fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
	}

1596
	if (IS_GEN(dev_priv, 6)) {
1597
		error->forcewake = I915_READ_FW(FORCEWAKE);
1598 1599 1600
		error->gab_ctl = I915_READ(GAB_CTL);
		error->gfx_mode = I915_READ(GFX_MODE);
	}
1601

1602
	/* 2: Registers which belong to multiple generations */
1603
	if (INTEL_GEN(dev_priv) >= 7)
1604
		error->forcewake = I915_READ_FW(FORCEWAKE_MT);
1605

1606
	if (INTEL_GEN(dev_priv) >= 6) {
1607
		error->derrmr = I915_READ(DERRMR);
1608 1609 1610 1611
		error->error = I915_READ(ERROR_GEN6);
		error->done_reg = I915_READ(DONE_REG);
	}

J
Joonas Lahtinen 已提交
1612
	if (INTEL_GEN(dev_priv) >= 5)
1613
		error->ccid = I915_READ(CCID(RENDER_RING_BASE));
1614

1615
	/* 3: Feature specific registers */
1616
	if (IS_GEN_RANGE(dev_priv, 6, 7)) {
1617 1618 1619 1620 1621
		error->gam_ecochk = I915_READ(GAM_ECOCHK);
		error->gac_eco = I915_READ(GAC_ECO_BITS);
	}

	/* 4: Everything else */
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
	if (INTEL_GEN(dev_priv) >= 11) {
		error->ier = I915_READ(GEN8_DE_MISC_IER);
		error->gtier[0] = I915_READ(GEN11_RENDER_COPY_INTR_ENABLE);
		error->gtier[1] = I915_READ(GEN11_VCS_VECS_INTR_ENABLE);
		error->gtier[2] = I915_READ(GEN11_GUC_SG_INTR_ENABLE);
		error->gtier[3] = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
		error->gtier[4] = I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE);
		error->gtier[5] = I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE);
		error->ngtier = 6;
	} else if (INTEL_GEN(dev_priv) >= 8) {
1632 1633 1634
		error->ier = I915_READ(GEN8_DE_MISC_IER);
		for (i = 0; i < 4; i++)
			error->gtier[i] = I915_READ(GEN8_GT_IER(i));
1635
		error->ngtier = 4;
1636
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1637
		error->ier = I915_READ(DEIER);
1638
		error->gtier[0] = I915_READ(GTIER);
1639
		error->ngtier = 1;
1640
	} else if (IS_GEN(dev_priv, 2)) {
1641
		error->ier = I915_READ16(GEN2_IER);
1642
	} else if (!IS_VALLEYVIEW(dev_priv)) {
1643
		error->ier = I915_READ(GEN2_IER);
1644 1645 1646
	}
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
1647 1648
}

1649
static const char *
1650 1651
error_msg(struct i915_gpu_state *error,
	  intel_engine_mask_t engines, const char *msg)
1652
{
1653 1654
	int len;
	int i;
1655

1656 1657 1658
	for (i = 0; i < ARRAY_SIZE(error->engine); i++)
		if (!error->engine[i].context.pid)
			engines &= ~BIT(i);
1659

1660
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1661
			"GPU HANG: ecode %d:%x:0x%08x",
1662 1663 1664 1665
			INTEL_GEN(error->i915), engines,
			i915_error_generate_code(error, engines));
	if (engines) {
		/* Just show the first executing process, more is confusing */
1666
		i = __ffs(engines);
1667 1668 1669
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1670 1671 1672 1673 1674 1675 1676
				 error->engine[i].context.comm,
				 error->engine[i].context.pid);
	}
	if (msg)
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", %s", msg);
1677

1678
	return error->error_msg;
1679 1680
}

1681
static void capture_gen_state(struct i915_gpu_state *error)
1682
{
1683 1684 1685 1686 1687
	struct drm_i915_private *i915 = error->i915;

	error->awake = i915->gt.awake;
	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1688

1689 1690 1691 1692
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1693 1694
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1695 1696

	memcpy(&error->device_info,
1697
	       INTEL_INFO(i915),
1698
	       sizeof(error->device_info));
1699 1700 1701
	memcpy(&error->runtime_info,
	       RUNTIME_INFO(i915),
	       sizeof(error->runtime_info));
1702
	error->driver_caps = i915->caps;
1703 1704
}

1705 1706
static void capture_params(struct i915_gpu_state *error)
{
1707
	i915_params_copy(&error->params, &i915_modparams);
1708 1709
}

1710 1711 1712 1713 1714 1715 1716 1717
static unsigned long capture_find_epoch(const struct i915_gpu_state *error)
{
	unsigned long epoch = error->capture;
	int i;

	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		const struct drm_i915_error_engine *ee = &error->engine[i];

1718
		if (ee->hangcheck_timestamp &&
1719 1720 1721 1722 1723 1724 1725
		    time_before(ee->hangcheck_timestamp, epoch))
			epoch = ee->hangcheck_timestamp;
	}

	return epoch;
}

1726 1727 1728 1729 1730 1731 1732 1733
static void capture_finish(struct i915_gpu_state *error)
{
	struct i915_ggtt *ggtt = &error->i915->ggtt;
	const u64 slot = ggtt->error_capture.start;

	ggtt->vm.clear_range(&ggtt->vm, slot, PAGE_SIZE);
}

1734 1735
static int capture(void *data)
{
1736
	struct i915_gpu_state *error = data;
1737

A
Arnd Bergmann 已提交
1738 1739 1740 1741
	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
	error->uptime = ktime_sub(ktime_get(),
				  error->i915->gt.last_init_time);
1742
	error->capture = jiffies;
1743

1744
	capture_params(error);
1745
	capture_gen_state(error);
1746
	capture_uc_state(error);
1747 1748 1749 1750 1751
	capture_reg_state(error);
	gem_record_fences(error);
	gem_record_rings(error);
	capture_active_buffers(error);
	capture_pinned_buffers(error);
1752 1753 1754 1755

	error->overlay = intel_overlay_capture_error_state(error->i915);
	error->display = intel_display_capture_error_state(error->i915);

1756 1757
	error->epoch = capture_find_epoch(error);

1758
	capture_finish(error);
1759 1760 1761
	return 0;
}

1762 1763
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

1764 1765 1766 1767 1768
struct i915_gpu_state *
i915_capture_gpu_state(struct drm_i915_private *i915)
{
	struct i915_gpu_state *error;

1769 1770 1771 1772 1773
	/* Check if GPU capture has been disabled */
	error = READ_ONCE(i915->gpu_error.first_error);
	if (IS_ERR(error))
		return error;

1774
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
1775 1776 1777 1778
	if (!error) {
		i915_disable_error_state(i915, -ENOMEM);
		return ERR_PTR(-ENOMEM);
	}
1779 1780 1781 1782 1783 1784 1785 1786 1787

	kref_init(&error->ref);
	error->i915 = i915;

	stop_machine(capture, error, NULL);

	return error;
}

1788 1789
/**
 * i915_capture_error_state - capture an error record for later analysis
1790 1791
 * @i915: i915 device
 * @engine_mask: the mask of engines triggering the hang
1792
 * @msg: a message to insert into the error capture header
1793 1794 1795 1796 1797 1798
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1799
void i915_capture_error_state(struct drm_i915_private *i915,
1800
			      intel_engine_mask_t engine_mask,
1801
			      const char *msg)
1802
{
1803
	static bool warned;
1804
	struct i915_gpu_state *error;
1805 1806
	unsigned long flags;

1807
	if (!i915_modparams.error_capture)
1808 1809
		return;

1810
	if (READ_ONCE(i915->gpu_error.first_error))
1811 1812
		return;

1813
	error = i915_capture_gpu_state(i915);
1814
	if (IS_ERR(error))
1815 1816
		return;

1817
	dev_info(i915->drm.dev, "%s\n", error_msg(error, engine_mask, msg));
1818

1819
	if (!error->simulated) {
1820 1821 1822
		spin_lock_irqsave(&i915->gpu_error.lock, flags);
		if (!i915->gpu_error.first_error) {
			i915->gpu_error.first_error = error;
1823 1824
			error = NULL;
		}
1825
		spin_unlock_irqrestore(&i915->gpu_error.lock, flags);
1826 1827
	}

1828
	if (error) {
1829
		__i915_gpu_state_free(&error->ref);
1830 1831 1832
		return;
	}

1833 1834
	if (!warned &&
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1835 1836 1837 1838
		DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
1839
		DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n",
1840
			 i915->drm.primary->index);
1841 1842
		warned = true;
	}
1843 1844
}

1845 1846
struct i915_gpu_state *
i915_first_error_state(struct drm_i915_private *i915)
1847
{
1848
	struct i915_gpu_state *error;
1849

1850 1851
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1852
	if (!IS_ERR_OR_NULL(error))
1853 1854
		i915_gpu_state_get(error);
	spin_unlock_irq(&i915->gpu_error.lock);
1855

1856
	return error;
1857 1858
}

1859
void i915_reset_error_state(struct drm_i915_private *i915)
1860
{
1861
	struct i915_gpu_state *error;
1862

1863 1864
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1865 1866
	if (error != ERR_PTR(-ENODEV)) /* if disabled, always disabled */
		i915->gpu_error.first_error = NULL;
1867
	spin_unlock_irq(&i915->gpu_error.lock);
1868

1869
	if (!IS_ERR_OR_NULL(error))
1870 1871 1872 1873 1874 1875 1876 1877 1878
		i915_gpu_state_put(error);
}

void i915_disable_error_state(struct drm_i915_private *i915, int err)
{
	spin_lock_irq(&i915->gpu_error.lock);
	if (!i915->gpu_error.first_error)
		i915->gpu_error.first_error = ERR_PTR(err);
	spin_unlock_irq(&i915->gpu_error.lock);
1879
}