i915_gpu_error.c 49.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

C
Chris Wilson 已提交
30 31
#include <linux/ascii85.h>
#include <linux/nmi.h>
32
#include <linux/pagevec.h>
C
Chris Wilson 已提交
33 34
#include <linux/scatterlist.h>
#include <linux/utsname.h>
35
#include <linux/zlib.h>
C
Chris Wilson 已提交
36

37 38
#include <drm/drm_print.h>

39
#include "display/intel_dmc.h"
40 41
#include "display/intel_overlay.h"

42
#include "gem/i915_gem_context.h"
43
#include "gem/i915_gem_lmem.h"
44
#include "gt/intel_engine_regs.h"
45
#include "gt/intel_gt.h"
46
#include "gt/intel_gt_pm.h"
47
#include "gt/intel_gt_regs.h"
48

49
#include "i915_drv.h"
50
#include "i915_gpu_error.h"
51
#include "i915_memcpy.h"
52
#include "i915_scatterlist.h"
53
#include "i915_vma_snapshot.h"
54

55
#define ALLOW_FAIL (__GFP_KSWAPD_RECLAIM | __GFP_RETRY_MAYFAIL | __GFP_NOWARN)
56 57
#define ATOMIC_MAYFAIL (GFP_ATOMIC | __GFP_NOWARN)

C
Chris Wilson 已提交
58 59
static void __sg_set_buf(struct scatterlist *sg,
			 void *addr, unsigned int len, loff_t it)
60
{
C
Chris Wilson 已提交
61 62 63 64
	sg->page_link = (unsigned long)virt_to_page(addr);
	sg->offset = offset_in_page(addr);
	sg->length = len;
	sg->dma_address = it;
65 66
}

C
Chris Wilson 已提交
67
static bool __i915_error_grow(struct drm_i915_error_state_buf *e, size_t len)
68
{
C
Chris Wilson 已提交
69
	if (!len)
70 71
		return false;

C
Chris Wilson 已提交
72 73 74 75 76 77 78 79
	if (e->bytes + len + 1 <= e->size)
		return true;

	if (e->bytes) {
		__sg_set_buf(e->cur++, e->buf, e->bytes, e->iter);
		e->iter += e->bytes;
		e->buf = NULL;
		e->bytes = 0;
80 81
	}

C
Chris Wilson 已提交
82 83
	if (e->cur == e->end) {
		struct scatterlist *sgl;
84

85
		sgl = (typeof(sgl))__get_free_page(ALLOW_FAIL);
C
Chris Wilson 已提交
86 87 88 89
		if (!sgl) {
			e->err = -ENOMEM;
			return false;
		}
90

C
Chris Wilson 已提交
91 92 93 94 95 96 97
		if (e->cur) {
			e->cur->offset = 0;
			e->cur->length = 0;
			e->cur->page_link =
				(unsigned long)sgl | SG_CHAIN;
		} else {
			e->sgl = sgl;
98 99
		}

C
Chris Wilson 已提交
100 101
		e->cur = sgl;
		e->end = sgl + SG_MAX_SINGLE_ALLOC - 1;
102 103
	}

C
Chris Wilson 已提交
104
	e->size = ALIGN(len + 1, SZ_64K);
105
	e->buf = kmalloc(e->size, ALLOW_FAIL);
C
Chris Wilson 已提交
106 107 108 109 110 111 112 113 114 115
	if (!e->buf) {
		e->size = PAGE_ALIGN(len + 1);
		e->buf = kmalloc(e->size, GFP_KERNEL);
	}
	if (!e->buf) {
		e->err = -ENOMEM;
		return false;
	}

	return true;
116 117
}

118
__printf(2, 0)
119
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
C
Chris Wilson 已提交
120
			       const char *fmt, va_list args)
121
{
C
Chris Wilson 已提交
122 123
	va_list ap;
	int len;
124

C
Chris Wilson 已提交
125
	if (e->err)
126 127
		return;

C
Chris Wilson 已提交
128 129 130 131 132 133
	va_copy(ap, args);
	len = vsnprintf(NULL, 0, fmt, ap);
	va_end(ap);
	if (len <= 0) {
		e->err = len;
		return;
134 135
	}

C
Chris Wilson 已提交
136 137
	if (!__i915_error_grow(e, len))
		return;
138

C
Chris Wilson 已提交
139 140 141 142 143 144 145
	GEM_BUG_ON(e->bytes >= e->size);
	len = vscnprintf(e->buf + e->bytes, e->size - e->bytes, fmt, args);
	if (len < 0) {
		e->err = len;
		return;
	}
	e->bytes += len;
146 147
}

C
Chris Wilson 已提交
148
static void i915_error_puts(struct drm_i915_error_state_buf *e, const char *str)
149 150 151
{
	unsigned len;

C
Chris Wilson 已提交
152
	if (e->err || !str)
153 154 155
		return;

	len = strlen(str);
C
Chris Wilson 已提交
156 157
	if (!__i915_error_grow(e, len))
		return;
158

C
Chris Wilson 已提交
159
	GEM_BUG_ON(e->bytes + len > e->size);
160
	memcpy(e->buf + e->bytes, str, len);
C
Chris Wilson 已提交
161
	e->bytes += len;
162 163 164 165 166
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
/* single threaded page allocator with a reserved stash for emergencies */
static void pool_fini(struct pagevec *pv)
{
	pagevec_release(pv);
}

static int pool_refill(struct pagevec *pv, gfp_t gfp)
{
	while (pagevec_space(pv)) {
		struct page *p;

		p = alloc_page(gfp);
		if (!p)
			return -ENOMEM;

		pagevec_add(pv, p);
	}

	return 0;
}

static int pool_init(struct pagevec *pv, gfp_t gfp)
{
	int err;

	pagevec_init(pv);

	err = pool_refill(pv, gfp);
	if (err)
		pool_fini(pv);

	return err;
}

static void *pool_alloc(struct pagevec *pv, gfp_t gfp)
{
	struct page *p;

	p = alloc_page(gfp);
	if (!p && pagevec_count(pv))
		p = pv->pages[--pv->nr];

	return p ? page_address(p) : NULL;
}

static void pool_free(struct pagevec *pv, void *addr)
{
	struct page *p = virt_to_page(addr);

	if (pagevec_space(pv))
		pagevec_add(pv, p);
	else
		__free_page(p);
}

237 238
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

239
struct i915_vma_compress {
240
	struct pagevec pool;
241 242 243 244
	struct z_stream_s zstream;
	void *tmp;
};

245
static bool compress_init(struct i915_vma_compress *c)
246
{
247
	struct z_stream_s *zstream = &c->zstream;
248

249
	if (pool_init(&c->pool, ALLOW_FAIL))
250 251
		return false;

252 253 254 255 256
	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			ALLOW_FAIL);
	if (!zstream->workspace) {
		pool_fini(&c->pool);
257 258 259
		return false;
	}

260
	c->tmp = NULL;
261
	if (i915_has_memcpy_from_wc())
262
		c->tmp = pool_alloc(&c->pool, ALLOW_FAIL);
263

264 265 266
	return true;
}

267
static bool compress_start(struct i915_vma_compress *c)
268
{
269 270 271 272 273 274 275 276 277
	struct z_stream_s *zstream = &c->zstream;
	void *workspace = zstream->workspace;

	memset(zstream, 0, sizeof(*zstream));
	zstream->workspace = workspace;

	return zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) == Z_OK;
}

278 279
static void *compress_next_page(struct i915_vma_compress *c,
				struct i915_vma_coredump *dst)
280
{
281 282
	void *page_addr;
	struct page *page;
283

284 285
	page_addr = pool_alloc(&c->pool, ALLOW_FAIL);
	if (!page_addr)
286 287
		return ERR_PTR(-ENOMEM);

288 289 290
	page = virt_to_page(page_addr);
	list_add_tail(&page->lru, &dst->page_list);
	return page_addr;
291 292
}

293
static int compress_page(struct i915_vma_compress *c,
294
			 void *src,
295 296
			 struct i915_vma_coredump *dst,
			 bool wc)
297
{
298 299
	struct z_stream_s *zstream = &c->zstream;

300
	zstream->next_in = src;
301
	if (wc && c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
302
		zstream->next_in = c->tmp;
303 304 305 306
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
307
			zstream->next_out = compress_next_page(c, dst);
308 309
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);
310 311 312 313

			zstream->avail_out = PAGE_SIZE;
		}

314
		if (zlib_deflate(zstream, Z_NO_FLUSH) != Z_OK)
315
			return -EIO;
316 317

		cond_resched();
318 319 320 321 322 323 324 325 326
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

327 328
static int compress_flush(struct i915_vma_compress *c,
			  struct i915_vma_coredump *dst)
329
{
330 331
	struct z_stream_s *zstream = &c->zstream;

332 333 334
	do {
		switch (zlib_deflate(zstream, Z_FINISH)) {
		case Z_OK: /* more space requested */
335
			zstream->next_out = compress_next_page(c, dst);
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);

			zstream->avail_out = PAGE_SIZE;
			break;

		case Z_STREAM_END:
			goto end;

		default: /* any error */
			return -EIO;
		}
	} while (1);

end:
	memset(zstream->next_out, 0, zstream->avail_out);
	dst->unused = zstream->avail_out;
	return 0;
}

356
static void compress_finish(struct i915_vma_compress *c)
357
{
358 359
	zlib_deflateEnd(&c->zstream);
}
360

361
static void compress_fini(struct i915_vma_compress *c)
362 363
{
	kfree(c->zstream.workspace);
364
	if (c->tmp)
365 366
		pool_free(&c->pool, c->tmp);
	pool_fini(&c->pool);
367 368 369 370 371 372 373 374 375
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

376
struct i915_vma_compress {
377
	struct pagevec pool;
378 379
};

380
static bool compress_init(struct i915_vma_compress *c)
381 382 383 384
{
	return pool_init(&c->pool, ALLOW_FAIL) == 0;
}

385
static bool compress_start(struct i915_vma_compress *c)
386 387 388 389
{
	return true;
}

390
static int compress_page(struct i915_vma_compress *c,
391
			 void *src,
392 393
			 struct i915_vma_coredump *dst,
			 bool wc)
394
{
395
	void *ptr;
396

397
	ptr = pool_alloc(&c->pool, ALLOW_FAIL);
398
	if (!ptr)
399 400
		return -ENOMEM;

401
	if (!(wc && i915_memcpy_from_wc(ptr, src, PAGE_SIZE)))
402
		memcpy(ptr, src, PAGE_SIZE);
403
	list_add_tail(&virt_to_page(ptr)->lru, &dst->page_list);
404
	cond_resched();
405 406 407 408

	return 0;
}

409 410
static int compress_flush(struct i915_vma_compress *c,
			  struct i915_vma_coredump *dst)
411 412 413 414
{
	return 0;
}

415
static void compress_finish(struct i915_vma_compress *c)
416 417 418
{
}

419
static void compress_fini(struct i915_vma_compress *c)
420 421 422 423
{
	pool_fini(&c->pool);
}

424 425 426 427 428 429 430
static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

431
static void error_print_instdone(struct drm_i915_error_state_buf *m,
432
				 const struct intel_engine_coredump *ee)
433
{
434
	const struct sseu_dev_info *sseu = &ee->engine->gt->info.sseu;
435 436
	int slice;
	int subslice;
437
	int iter;
438

439 440 441
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

442
	if (ee->engine->class != RENDER_CLASS || GRAPHICS_VER(m->i915) <= 3)
443 444 445 446 447
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

448
	if (GRAPHICS_VER(m->i915) <= 6)
449 450
		return;

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
	if (GRAPHICS_VER_FULL(m->i915) >= IP_VER(12, 50)) {
		for_each_instdone_gslice_dss_xehp(m->i915, sseu, iter, slice, subslice)
			err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.sampler[slice][subslice]);

		for_each_instdone_gslice_dss_xehp(m->i915, sseu, iter, slice, subslice)
			err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.row[slice][subslice]);
	} else {
		for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
			err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.sampler[slice][subslice]);

		for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
			err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.row[slice][subslice]);
	}
472

473
	if (GRAPHICS_VER(m->i915) < 12)
474 475
		return;

476 477 478 479 480 481 482
	if (GRAPHICS_VER_FULL(m->i915) >= IP_VER(12, 55)) {
		for_each_instdone_gslice_dss_xehp(m->i915, sseu, iter, slice, subslice)
			err_printf(m, "  GEOM_SVGUNIT_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.geom_svg[slice][subslice]);
	}

483 484 485 486
	err_printf(m, "  SC_INSTDONE_EXTRA: 0x%08x\n",
		   ee->instdone.slice_common_extra[0]);
	err_printf(m, "  SC_INSTDONE_EXTRA2: 0x%08x\n",
		   ee->instdone.slice_common_extra[1]);
487 488
}

489 490
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
491
				const struct i915_request_coredump *erq)
492 493 494 495
{
	if (!erq->seqno)
		return;

496
	err_printf(m, "%s pid %d, seqno %8x:%08x%s%s, prio %d, head %08x, tail %08x\n",
497
		   prefix, erq->pid, erq->context, erq->seqno,
498 499 500 501 502
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &erq->flags) ? "!" : "",
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
			    &erq->flags) ? "+" : "",
		   erq->sched_attr.priority,
503
		   erq->head, erq->tail);
504 505
}

506 507
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
508
				const struct i915_gem_context_coredump *ctx)
509
{
M
Michał Winiarski 已提交
510
	const u32 period = to_gt(m->i915)->clock_period_ns;
511 512

	err_printf(m, "%s%s[%d] prio %d, guilty %d active %d, runtime total %lluns, avg %lluns\n",
C
Chris Wilson 已提交
513
		   header, ctx->comm, ctx->pid, ctx->sched_attr.priority,
514 515 516
		   ctx->guilty, ctx->active,
		   ctx->total_runtime * period,
		   mul_u32_u32(ctx->avg_runtime, period));
517 518
}

519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
static struct i915_vma_coredump *
__find_vma(struct i915_vma_coredump *vma, const char *name)
{
	while (vma) {
		if (strcmp(vma->name, name) == 0)
			return vma;
		vma = vma->next;
	}

	return NULL;
}

static struct i915_vma_coredump *
find_batch(const struct intel_engine_coredump *ee)
{
	return __find_vma(ee->vma, "batch");
}

537
static void error_print_engine(struct drm_i915_error_state_buf *m,
538
			       const struct intel_engine_coredump *ee)
539
{
540
	struct i915_vma_coredump *batch;
541 542
	int n;

543
	err_printf(m, "%s command stream:\n", ee->engine->name);
544
	err_printf(m, "  CCID:  0x%08x\n", ee->ccid);
545
	err_printf(m, "  START: 0x%08x\n", ee->start);
546
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
547 548
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
549
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
550
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
551 552 553 554 555
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
556
	err_printf(m, "  ESR:   0x%08x\n", ee->esr);
557 558 559

	error_print_instdone(m, ee);

560 561 562 563
	batch = find_batch(ee);
	if (batch) {
		u64 start = batch->gtt_offset;
		u64 end = start + batch->gtt_size;
564 565 566 567 568

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
569
	if (GRAPHICS_VER(m->i915) >= 4) {
570
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
571 572 573
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
574
	}
575 576 577
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
578
	if (GRAPHICS_VER(m->i915) >= 6) {
579 580
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
581
	}
582
	if (HAS_PPGTT(m->i915)) {
583
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
584

585
		if (GRAPHICS_VER(m->i915) >= 8) {
586 587 588
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
589
					   i, ee->vm_info.pdp[i]);
590 591
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
592
				   ee->vm_info.pp_dir_base);
593 594
		}
	}
595
	err_printf(m, "  hung: %u\n", ee->hung);
596
	err_printf(m, "  engine reset count: %u\n", ee->reset_count);
597

598 599
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
600
		error_print_request(m, " ", &ee->execlist[n]);
601 602
	}

603
	error_print_context(m, "  Active context: ", &ee->context);
604 605 606 607 608 609 610 611 612 613 614
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

615
static void print_error_vma(struct drm_i915_error_state_buf *m,
616
			    const struct intel_engine_cs *engine,
617
			    const struct i915_vma_coredump *vma)
618
{
619
	char out[ASCII85_BUFSZ];
620
	struct page *page;
621

622
	if (!vma)
623 624
		return;

625 626 627 628
	err_printf(m, "%s --- %s = 0x%08x %08x\n",
		   engine ? engine->name : "global", vma->name,
		   upper_32_bits(vma->gtt_offset),
		   lower_32_bits(vma->gtt_offset));
629

630 631
	if (vma->gtt_page_sizes > I915_GTT_PAGE_SIZE_4K)
		err_printf(m, "gtt_page_sizes = 0x%08x\n", vma->gtt_page_sizes);
632

633
	err_compression_marker(m);
634
	list_for_each_entry(page, &vma->page_list, lru) {
635
		int i, len;
636
		const u32 *addr = page_address(page);
637 638

		len = PAGE_SIZE;
639
		if (page == list_last_entry(&vma->page_list, typeof(*page), lru))
640
			len -= vma->unused;
641 642
		len = ascii85_encode_len(len);

643
		for (i = 0; i < len; i++)
644
			err_puts(m, ascii85_encode(addr[i], out));
645
	}
646
	err_puts(m, "\n");
647 648
}

649
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
650
				   struct i915_gpu_coredump *error)
651
{
652 653
	struct drm_printer p = i915_error_printer(m);

654 655 656
	intel_device_info_print_static(&error->device_info, &p);
	intel_device_info_print_runtime(&error->runtime_info, &p);
	intel_driver_caps_print(&error->driver_caps, &p);
657 658
}

659
static void err_print_params(struct drm_i915_error_state_buf *m,
660
			     const struct i915_params *params)
661
{
662 663 664
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
665 666
}

667 668 669
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
670
	struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
671 672 673 674 675 676 677 678

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

679
static void err_print_uc(struct drm_i915_error_state_buf *m,
680
			 const struct intel_uc_coredump *error_uc)
681 682 683 684 685
{
	struct drm_printer p = i915_error_printer(m);

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
686
	print_error_vma(m, NULL, error_uc->guc_log);
687 688
}

C
Chris Wilson 已提交
689
static void err_free_sgl(struct scatterlist *sgl)
690
{
C
Chris Wilson 已提交
691 692
	while (sgl) {
		struct scatterlist *sg;
693

C
Chris Wilson 已提交
694 695 696 697 698 699 700 701 702
		for (sg = sgl; !sg_is_chain(sg); sg++) {
			kfree(sg_virt(sg));
			if (sg_is_last(sg))
				break;
		}

		sg = sg_is_last(sg) ? NULL : sg_chain_ptr(sg);
		free_page((unsigned long)sgl);
		sgl = sg;
703
	}
C
Chris Wilson 已提交
704
}
705

706 707 708 709 710 711 712 713 714
static void err_print_gt_info(struct drm_i915_error_state_buf *m,
			      struct intel_gt_coredump *gt)
{
	struct drm_printer p = i915_error_printer(m);

	intel_gt_info_print(&gt->info, &p);
	intel_sseu_print_topology(&gt->info.sseu, &p);
}

715 716 717 718
static void err_print_gt(struct drm_i915_error_state_buf *m,
			 struct intel_gt_coredump *gt)
{
	const struct intel_engine_coredump *ee;
719
	int i;
720 721 722 723 724 725 726 727 728 729 730 731 732

	err_printf(m, "GT awake: %s\n", yesno(gt->awake));
	err_printf(m, "EIR: 0x%08x\n", gt->eir);
	err_printf(m, "IER: 0x%08x\n", gt->ier);
	for (i = 0; i < gt->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, gt->gtier[i]);
	err_printf(m, "PGTBL_ER: 0x%08x\n", gt->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", gt->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", gt->derrmr);

	for (i = 0; i < gt->nfence; i++)
		err_printf(m, "  fence[%d] = %08llx\n", i, gt->fence[i]);

733
	if (IS_GRAPHICS_VER(m->i915, 6, 11)) {
734 735 736 737
		err_printf(m, "ERROR: 0x%08x\n", gt->error);
		err_printf(m, "DONE_REG: 0x%08x\n", gt->done_reg);
	}

738
	if (GRAPHICS_VER(m->i915) >= 8)
739 740 741
		err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
			   gt->fault_data1, gt->fault_data0);

742
	if (GRAPHICS_VER(m->i915) == 7)
743 744
		err_printf(m, "ERR_INT: 0x%08x\n", gt->err_int);

745
	if (IS_GRAPHICS_VER(m->i915, 8, 11))
746 747
		err_printf(m, "GTT_CACHE_EN: 0x%08x\n", gt->gtt_cache);

748
	if (GRAPHICS_VER(m->i915) == 12)
749 750
		err_printf(m, "AUX_ERR_DBG: 0x%08x\n", gt->aux_err);

751
	if (GRAPHICS_VER(m->i915) >= 12) {
752 753
		int i;

754 755 756 757 758 759
		for (i = 0; i < GEN12_SFC_DONE_MAX; i++) {
			/*
			 * SFC_DONE resides in the VD forcewake domain, so it
			 * only exists if the corresponding VCS engine is
			 * present.
			 */
760 761
			if ((gt->_gt->info.sfc_mask & BIT(i)) == 0 ||
			    !HAS_ENGINE(gt->_gt, _VCS(i * 2)))
762 763
				continue;

764 765
			err_printf(m, "  SFC_DONE[%d]: 0x%08x\n", i,
				   gt->sfc_done[i]);
766
		}
767 768 769 770 771 772 773 774 775 776 777 778 779 780

		err_printf(m, "  GAM_DONE: 0x%08x\n", gt->gam_done);
	}

	for (ee = gt->engine; ee; ee = ee->next) {
		const struct i915_vma_coredump *vma;

		error_print_engine(m, ee);
		for (vma = ee->vma; vma; vma = vma->next)
			print_error_vma(m, ee->engine, vma);
	}

	if (gt->uc)
		err_print_uc(m, gt->uc);
781 782

	err_print_gt_info(m, gt);
783 784
}

C
Chris Wilson 已提交
785
static void __err_print_to_sgl(struct drm_i915_error_state_buf *m,
786
			       struct i915_gpu_coredump *error)
C
Chris Wilson 已提交
787
{
788
	const struct intel_engine_coredump *ee;
C
Chris Wilson 已提交
789
	struct timespec64 ts;
790

791 792
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
793 794 795
	err_printf(m, "Kernel: %s %s\n",
		   init_utsname()->release,
		   init_utsname()->machine);
796
	err_printf(m, "Driver: %s\n", DRIVER_DATE);
A
Arnd Bergmann 已提交
797 798 799 800 801 802 803 804 805
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
806 807
	err_printf(m, "Capture: %lu jiffies; %d ms ago\n",
		   error->capture, jiffies_to_msecs(jiffies - error->capture));
808

809
	for (ee = error->gt ? error->gt->engine : NULL; ee; ee = ee->next)
810
		err_printf(m, "Active process (on ring %s): %s [%d]\n",
811 812 813 814
			   ee->engine->name,
			   ee->context.comm,
			   ee->context.pid);

815
	err_printf(m, "Reset count: %u\n", error->reset_count);
816
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
817
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
818 819 820
	err_printf(m, "Subplatform: 0x%x\n",
		   intel_subplatform(&error->runtime_info,
				     error->device_info.platform));
C
Chris Wilson 已提交
821
	err_print_pciid(m, m->i915);
822

823
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
824

825
	if (HAS_DMC(m->i915)) {
826
		struct intel_dmc *dmc = &m->i915->dmc;
827 828

		err_printf(m, "DMC loaded: %s\n",
829
			   yesno(intel_dmc_has_payload(m->i915) != 0));
830
		err_printf(m, "DMC fw version: %d.%d\n",
831 832
			   DMC_VERSION_MAJOR(dmc->version),
			   DMC_VERSION_MINOR(dmc->version));
833 834
	}

835 836
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
837

838 839
	if (error->gt)
		err_print_gt(m, error->gt);
840 841 842 843

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

844
	err_print_capabilities(m, error);
845
	err_print_params(m, &error->params);
C
Chris Wilson 已提交
846 847
}

848
static int err_print_to_sgl(struct i915_gpu_coredump *error)
C
Chris Wilson 已提交
849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
{
	struct drm_i915_error_state_buf m;

	if (IS_ERR(error))
		return PTR_ERR(error);

	if (READ_ONCE(error->sgl))
		return 0;

	memset(&m, 0, sizeof(m));
	m.i915 = error->i915;

	__err_print_to_sgl(&m, error);

	if (m.buf) {
		__sg_set_buf(m.cur++, m.buf, m.bytes, m.iter);
		m.bytes = 0;
		m.buf = NULL;
	}
	if (m.cur) {
		GEM_BUG_ON(m.end < m.cur);
		sg_mark_end(m.cur - 1);
	}
	GEM_BUG_ON(m.sgl && !m.cur);

	if (m.err) {
		err_free_sgl(m.sgl);
		return m.err;
	}
878

C
Chris Wilson 已提交
879 880
	if (cmpxchg(&error->sgl, NULL, m.sgl))
		err_free_sgl(m.sgl);
881 882 883 884

	return 0;
}

885 886
ssize_t i915_gpu_coredump_copy_to_buffer(struct i915_gpu_coredump *error,
					 char *buf, loff_t off, size_t rem)
887
{
C
Chris Wilson 已提交
888 889 890 891
	struct scatterlist *sg;
	size_t count;
	loff_t pos;
	int err;
892

C
Chris Wilson 已提交
893 894
	if (!error || !rem)
		return 0;
895

C
Chris Wilson 已提交
896 897 898
	err = err_print_to_sgl(error);
	if (err)
		return err;
899

C
Chris Wilson 已提交
900 901 902 903 904
	sg = READ_ONCE(error->fit);
	if (!sg || off < sg->dma_address)
		sg = error->sgl;
	if (!sg)
		return 0;
905

C
Chris Wilson 已提交
906 907 908 909 910 911 912 913 914
	pos = sg->dma_address;
	count = 0;
	do {
		size_t len, start;

		if (sg_is_chain(sg)) {
			sg = sg_chain_ptr(sg);
			GEM_BUG_ON(sg_is_chain(sg));
		}
915

C
Chris Wilson 已提交
916 917 918 919 920
		len = sg->length;
		if (pos + len <= off) {
			pos += len;
			continue;
		}
921

C
Chris Wilson 已提交
922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
		start = sg->offset;
		if (pos < off) {
			GEM_BUG_ON(off - pos > len);
			len -= off - pos;
			start += off - pos;
			pos = off;
		}

		len = min(len, rem);
		GEM_BUG_ON(!len || len > sg->length);

		memcpy(buf, page_address(sg_page(sg)) + start, len);

		count += len;
		pos += len;

		buf += len;
		rem -= len;
		if (!rem) {
			WRITE_ONCE(error->fit, sg);
			break;
		}
	} while (!sg_is_last(sg++));

	return count;
947 948
}

949
static void i915_vma_coredump_free(struct i915_vma_coredump *vma)
950
{
951 952
	while (vma) {
		struct i915_vma_coredump *next = vma->next;
953
		struct page *page, *n;
954

955 956 957 958
		list_for_each_entry_safe(page, n, &vma->page_list, lru) {
			list_del_init(&page->lru);
			__free_page(page);
		}
959

960 961 962
		kfree(vma);
		vma = next;
	}
963 964
}

965
static void cleanup_params(struct i915_gpu_coredump *error)
966
{
967
	i915_params_free(&error->params);
968 969
}

970
static void cleanup_uc(struct intel_uc_coredump *uc)
971
{
972 973 974
	kfree(uc->guc_fw.path);
	kfree(uc->huc_fw.path);
	i915_vma_coredump_free(uc->guc_log);
975

976
	kfree(uc);
977 978
}

979
static void cleanup_gt(struct intel_gt_coredump *gt)
980
{
981 982 983 984
	while (gt->engine) {
		struct intel_engine_coredump *ee = gt->engine;

		gt->engine = ee->next;
985

986 987 988
		i915_vma_coredump_free(ee->vma);
		kfree(ee);
	}
989

990 991
	if (gt->uc)
		cleanup_uc(gt->uc);
992

993 994
	kfree(gt);
}
995

996 997 998 999
void __i915_gpu_coredump_free(struct kref *error_ref)
{
	struct i915_gpu_coredump *error =
		container_of(error_ref, typeof(*error), ref);
1000

1001 1002 1003 1004 1005
	while (error->gt) {
		struct intel_gt_coredump *gt = error->gt;

		error->gt = gt->next;
		cleanup_gt(gt);
1006 1007 1008
	}

	kfree(error->overlay);
1009

1010
	cleanup_params(error);
1011

C
Chris Wilson 已提交
1012
	err_free_sgl(error->sgl);
1013 1014 1015
	kfree(error);
}

1016 1017
static struct i915_vma_coredump *
i915_vma_coredump_create(const struct intel_gt *gt,
1018
			 const struct i915_vma_snapshot *vsnap,
1019
			 struct i915_vma_compress *compress)
1020
{
1021
	struct i915_ggtt *ggtt = gt->ggtt;
1022
	const u64 slot = ggtt->error_capture.start;
1023
	struct i915_vma_coredump *dst;
1024
	struct sgt_iter iter;
1025
	int ret;
1026

1027 1028
	might_sleep();

1029
	if (!vsnap || !vsnap->pages || !compress)
C
Chris Wilson 已提交
1030 1031
		return NULL;

1032
	dst = kmalloc(sizeof(*dst), ALLOW_FAIL);
C
Chris Wilson 已提交
1033
	if (!dst)
1034 1035
		return NULL;

1036 1037 1038 1039 1040
	if (!compress_start(compress)) {
		kfree(dst);
		return NULL;
	}

1041
	INIT_LIST_HEAD(&dst->page_list);
1042
	strcpy(dst->name, vsnap->name);
1043 1044
	dst->next = NULL;

1045 1046 1047
	dst->gtt_offset = vsnap->gtt_offset;
	dst->gtt_size = vsnap->gtt_size;
	dst->gtt_page_sizes = vsnap->page_sizes;
1048 1049
	dst->unused = 0;

1050
	ret = -EINVAL;
1051
	if (drm_mm_node_allocated(&ggtt->error_capture)) {
1052
		void __iomem *s;
1053
		dma_addr_t dma;
1054

1055
		for_each_sgt_daddr(dma, iter, vsnap->pages) {
1056
			mutex_lock(&ggtt->error_mutex);
1057 1058
			ggtt->vm.insert_page(&ggtt->vm, dma, slot,
					     I915_CACHE_NONE, 0);
1059
			mb();
1060

1061
			s = io_mapping_map_wc(&ggtt->iomap, slot, PAGE_SIZE);
1062 1063 1064
			ret = compress_page(compress,
					    (void  __force *)s, dst,
					    true);
1065
			io_mapping_unmap(s);
1066 1067 1068 1069

			mb();
			ggtt->vm.clear_range(&ggtt->vm, slot, PAGE_SIZE);
			mutex_unlock(&ggtt->error_mutex);
1070 1071 1072
			if (ret)
				break;
		}
1073 1074
	} else if (vsnap->mr && vsnap->mr->type != INTEL_MEMORY_SYSTEM) {
		struct intel_memory_region *mem = vsnap->mr;
1075 1076
		dma_addr_t dma;

1077
		for_each_sgt_daddr(dma, iter, vsnap->pages) {
1078 1079
			void __iomem *s;

1080 1081 1082
			s = io_mapping_map_wc(&mem->iomap,
					      dma - mem->region.start,
					      PAGE_SIZE);
1083 1084 1085
			ret = compress_page(compress,
					    (void __force *)s, dst,
					    true);
1086
			io_mapping_unmap(s);
1087 1088 1089 1090 1091 1092
			if (ret)
				break;
		}
	} else {
		struct page *page;

1093
		for_each_sgt_page(page, iter, vsnap->pages) {
1094 1095 1096 1097
			void *s;

			drm_clflush_pages(&page, 1);

1098
			s = kmap(page);
1099
			ret = compress_page(compress, s, dst, false);
1100
			kunmap(page);
1101 1102 1103 1104 1105 1106

			drm_clflush_pages(&page, 1);

			if (ret)
				break;
		}
1107 1108
	}

1109
	if (ret || compress_flush(compress, dst)) {
1110 1111 1112 1113 1114 1115 1116
		struct page *page, *n;

		list_for_each_entry_safe_reverse(page, n, &dst->page_list, lru) {
			list_del_init(&page->lru);
			pool_free(&compress->pool, page_address(page));
		}

1117 1118 1119
		kfree(dst);
		dst = NULL;
	}
1120
	compress_finish(compress);
1121 1122

	return dst;
1123 1124
}

1125
static void gt_record_fences(struct intel_gt_coredump *gt)
1126
{
1127 1128
	struct i915_ggtt *ggtt = gt->_gt->ggtt;
	struct intel_uncore *uncore = gt->_gt->uncore;
1129 1130
	int i;

1131
	if (GRAPHICS_VER(uncore->i915) >= 6) {
1132 1133
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1134 1135
				intel_uncore_read64(uncore,
						    FENCE_REG_GEN6_LO(i));
1136
	} else if (GRAPHICS_VER(uncore->i915) >= 4) {
1137 1138
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1139 1140
				intel_uncore_read64(uncore,
						    FENCE_REG_965_LO(i));
1141
	} else {
1142 1143
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1144
				intel_uncore_read(uncore, FENCE_REG(i));
1145
	}
1146
	gt->nfence = i;
1147 1148
}

1149
static void engine_record_registers(struct intel_engine_coredump *ee)
1150
{
1151 1152
	const struct intel_engine_cs *engine = ee->engine;
	struct drm_i915_private *i915 = engine->i915;
1153

1154
	if (GRAPHICS_VER(i915) >= 6) {
1155
		ee->rc_psmi = ENGINE_READ(engine, RING_PSMI_CTL);
1156

1157
		if (GRAPHICS_VER(i915) >= 12)
1158 1159
			ee->fault_reg = intel_uncore_read(engine->uncore,
							  GEN12_RING_FAULT_REG);
1160
		else if (GRAPHICS_VER(i915) >= 8)
1161 1162
			ee->fault_reg = intel_uncore_read(engine->uncore,
							  GEN8_RING_FAULT_REG);
1163
		else
1164
			ee->fault_reg = GEN6_RING_FAULT_REG_READ(engine);
1165 1166
	}

1167
	if (GRAPHICS_VER(i915) >= 4) {
1168
		ee->esr = ENGINE_READ(engine, RING_ESR);
1169 1170 1171 1172 1173
		ee->faddr = ENGINE_READ(engine, RING_DMA_FADD);
		ee->ipeir = ENGINE_READ(engine, RING_IPEIR);
		ee->ipehr = ENGINE_READ(engine, RING_IPEHR);
		ee->instps = ENGINE_READ(engine, RING_INSTPS);
		ee->bbaddr = ENGINE_READ(engine, RING_BBADDR);
1174
		ee->ccid = ENGINE_READ(engine, CCID);
1175
		if (GRAPHICS_VER(i915) >= 8) {
1176 1177
			ee->faddr |= (u64)ENGINE_READ(engine, RING_DMA_FADD_UDW) << 32;
			ee->bbaddr |= (u64)ENGINE_READ(engine, RING_BBADDR_UDW) << 32;
1178
		}
1179
		ee->bbstate = ENGINE_READ(engine, RING_BBSTATE);
1180
	} else {
1181 1182 1183
		ee->faddr = ENGINE_READ(engine, DMA_FADD_I8XX);
		ee->ipeir = ENGINE_READ(engine, IPEIR);
		ee->ipehr = ENGINE_READ(engine, IPEHR);
1184 1185
	}

1186
	intel_engine_get_instdone(engine, &ee->instdone);
1187

1188
	ee->instpm = ENGINE_READ(engine, RING_INSTPM);
1189
	ee->acthd = intel_engine_get_active_head(engine);
1190 1191 1192 1193
	ee->start = ENGINE_READ(engine, RING_START);
	ee->head = ENGINE_READ(engine, RING_HEAD);
	ee->tail = ENGINE_READ(engine, RING_TAIL);
	ee->ctl = ENGINE_READ(engine, RING_CTL);
1194
	if (GRAPHICS_VER(i915) > 2)
1195
		ee->mode = ENGINE_READ(engine, RING_MI_MODE);
1196

1197
	if (!HWS_NEEDS_PHYSICAL(i915)) {
1198
		i915_reg_t mmio;
1199

1200
		if (GRAPHICS_VER(i915) == 7) {
1201
			switch (engine->id) {
1202
			default:
1203
				MISSING_CASE(engine->id);
1204
				fallthrough;
1205
			case RCS0:
1206 1207
				mmio = RENDER_HWS_PGA_GEN7;
				break;
1208
			case BCS0:
1209 1210
				mmio = BLT_HWS_PGA_GEN7;
				break;
1211
			case VCS0:
1212 1213
				mmio = BSD_HWS_PGA_GEN7;
				break;
1214
			case VECS0:
1215 1216 1217
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1218
		} else if (GRAPHICS_VER(engine->i915) == 6) {
1219
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1220 1221
		} else {
			/* XXX: gen8 returns to sanity */
1222
			mmio = RING_HWS_PGA(engine->mmio_base);
1223 1224
		}

1225
		ee->hws = intel_uncore_read(engine->uncore, mmio);
1226 1227
	}

1228
	ee->reset_count = i915_reset_engine_count(&i915->gpu_error, engine);
1229

1230
	if (HAS_PPGTT(i915)) {
1231 1232
		int i;

1233
		ee->vm_info.gfx_mode = ENGINE_READ(engine, RING_MODE_GEN7);
1234

1235
		if (GRAPHICS_VER(i915) == 6) {
1236
			ee->vm_info.pp_dir_base =
1237
				ENGINE_READ(engine, RING_PP_DIR_BASE_READ);
1238
		} else if (GRAPHICS_VER(i915) == 7) {
1239
			ee->vm_info.pp_dir_base =
1240
				ENGINE_READ(engine, RING_PP_DIR_BASE);
1241
		} else if (GRAPHICS_VER(i915) >= 8) {
1242 1243
			u32 base = engine->mmio_base;

1244
			for (i = 0; i < 4; i++) {
1245
				ee->vm_info.pdp[i] =
1246 1247
					intel_uncore_read(engine->uncore,
							  GEN8_RING_PDP_UDW(base, i));
1248 1249
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1250 1251
					intel_uncore_read(engine->uncore,
							  GEN8_RING_PDP_LDW(base, i));
1252
			}
1253
		}
1254
	}
1255 1256
}

1257
static void record_request(const struct i915_request *request,
1258
			   struct i915_request_coredump *erq)
1259
{
1260
	erq->flags = request->fence.flags;
1261 1262
	erq->context = request->fence.context;
	erq->seqno = request->fence.seqno;
1263
	erq->sched_attr = request->sched.attr;
1264 1265
	erq->head = request->head;
	erq->tail = request->tail;
1266 1267 1268

	erq->pid = 0;
	rcu_read_lock();
1269 1270 1271 1272 1273 1274 1275
	if (!intel_context_is_closed(request->context)) {
		const struct i915_gem_context *ctx;

		ctx = rcu_dereference(request->context->gem_context);
		if (ctx)
			erq->pid = pid_nr(ctx->pid);
	}
1276
	rcu_read_unlock();
1277 1278
}

1279
static void engine_record_execlists(struct intel_engine_coredump *ee)
1280
{
1281 1282
	const struct intel_engine_execlists * const el = &ee->engine->execlists;
	struct i915_request * const *port = el->active;
1283
	unsigned int n = 0;
1284

1285 1286
	while (*port)
		record_request(*port++, &ee->execlist[n++]);
1287 1288

	ee->num_ports = n;
1289 1290
}

1291
static bool record_context(struct i915_gem_context_coredump *e,
1292
			   const struct i915_request *rq)
1293
{
1294 1295
	struct i915_gem_context *ctx;
	struct task_struct *task;
1296
	bool simulated;
1297 1298 1299 1300 1301 1302

	rcu_read_lock();
	ctx = rcu_dereference(rq->context->gem_context);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1303
	if (!ctx)
1304
		return true;
1305

1306 1307 1308 1309 1310
	rcu_read_lock();
	task = pid_task(ctx->pid, PIDTYPE_PID);
	if (task) {
		strcpy(e->comm, task->comm);
		e->pid = task->pid;
1311
	}
1312
	rcu_read_unlock();
1313

1314
	e->sched_attr = ctx->sched;
1315 1316
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1317

1318 1319 1320
	e->total_runtime = rq->context->runtime.total;
	e->avg_runtime = ewma_runtime_read(&rq->context->runtime.avg);

1321
	simulated = i915_gem_context_no_error_capture(ctx);
1322 1323

	i915_gem_context_put(ctx);
1324
	return simulated;
1325 1326
}

1327 1328
struct intel_engine_capture_vma {
	struct intel_engine_capture_vma *next;
1329
	struct i915_vma_snapshot *vsnap;
1330
	char name[16];
1331
	bool lockdep_cookie;
1332 1333
};

1334
static struct intel_engine_capture_vma *
1335 1336 1337
capture_vma_snapshot(struct intel_engine_capture_vma *next,
		     struct i915_vma_snapshot *vsnap,
		     gfp_t gfp)
1338
{
1339
	struct intel_engine_capture_vma *c;
1340

1341
	if (!i915_vma_snapshot_present(vsnap))
1342 1343
		return next;

1344
	c = kmalloc(sizeof(*c), gfp);
1345 1346 1347
	if (!c)
		return next;

1348
	if (!i915_vma_snapshot_resource_pin(vsnap, &c->lockdep_cookie)) {
1349 1350 1351 1352
		kfree(c);
		return next;
	}

1353 1354 1355
	strcpy(c->name, vsnap->name);
	c->vsnap = vsnap;
	i915_vma_snapshot_get(vsnap);
1356 1357 1358 1359 1360

	c->next = next;
	return c;
}

1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
static struct intel_engine_capture_vma *
capture_vma(struct intel_engine_capture_vma *next,
	    struct i915_vma *vma,
	    const char *name,
	    gfp_t gfp)
{
	struct i915_vma_snapshot *vsnap;

	if (!vma)
		return next;

	/*
	 * If the vma isn't pinned, then the vma should be snapshotted
	 * to a struct i915_vma_snapshot at command submission time.
	 * Not here.
	 */
	GEM_WARN_ON(!i915_vma_is_pinned(vma));
	if (!i915_vma_is_pinned(vma))
		return next;

	vsnap = i915_vma_snapshot_alloc(gfp);
	if (!vsnap)
		return next;

	i915_vma_snapshot_init(vsnap, vma, name);
	next = capture_vma_snapshot(next, vsnap, gfp);

	/* FIXME: Replace on async unbind. */
	i915_vma_snapshot_put(vsnap);

	return next;
}

1394 1395 1396 1397
static struct intel_engine_capture_vma *
capture_user(struct intel_engine_capture_vma *capture,
	     const struct i915_request *rq,
	     gfp_t gfp)
1398
{
1399
	struct i915_capture_list *c;
1400

1401
	for (c = rq->capture_list; c; c = c->next)
1402
		capture = capture_vma_snapshot(capture, c->vma_snapshot, gfp);
1403 1404

	return capture;
1405 1406
}

1407 1408
static void add_vma(struct intel_engine_coredump *ee,
		    struct i915_vma_coredump *vma)
1409
{
1410 1411 1412 1413 1414 1415
	if (vma) {
		vma->next = ee->vma;
		ee->vma = vma;
	}
}

1416 1417 1418 1419
static struct i915_vma_coredump *
create_vma_coredump(const struct intel_gt *gt, struct i915_vma *vma,
		    const char *name, struct i915_vma_compress *compress)
{
1420
	struct i915_vma_coredump *ret;
1421 1422 1423 1424 1425
	struct i915_vma_snapshot tmp;

	if (!vma)
		return NULL;

1426
	GEM_WARN_ON(!i915_vma_is_pinned(vma));
1427
	i915_vma_snapshot_init_onstack(&tmp, vma, name);
1428
	ret = i915_vma_coredump_create(gt, &tmp, compress);
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
	i915_vma_snapshot_put_onstack(&tmp);

	return ret;
}

static void add_vma_coredump(struct intel_engine_coredump *ee,
			     const struct intel_gt *gt,
			     struct i915_vma *vma,
			     const char *name,
			     struct i915_vma_compress *compress)
{
	add_vma(ee, create_vma_coredump(gt, vma, name, compress));
}

1443 1444 1445 1446
struct intel_engine_coredump *
intel_engine_coredump_alloc(struct intel_engine_cs *engine, gfp_t gfp)
{
	struct intel_engine_coredump *ee;
1447

1448
	ee = kzalloc(sizeof(*ee), gfp);
1449
	if (!ee)
1450
		return NULL;
1451

1452
	ee->engine = engine;
1453

1454 1455
	engine_record_registers(ee);
	engine_record_execlists(ee);
1456

1457 1458
	return ee;
}
1459

1460 1461 1462 1463 1464 1465
struct intel_engine_capture_vma *
intel_engine_coredump_add_request(struct intel_engine_coredump *ee,
				  struct i915_request *rq,
				  gfp_t gfp)
{
	struct intel_engine_capture_vma *vma = NULL;
1466

1467 1468 1469
	ee->simulated |= record_context(&ee->context, rq);
	if (ee->simulated)
		return NULL;
1470

1471 1472 1473 1474 1475
	/*
	 * We need to copy these to an anonymous buffer
	 * as the simplest method to avoid being overwritten
	 * by userspace.
	 */
1476
	vma = capture_vma_snapshot(vma, &rq->batch_snapshot, gfp);
1477 1478 1479
	vma = capture_user(vma, rq, gfp);
	vma = capture_vma(vma, rq->ring->vma, "ring", gfp);
	vma = capture_vma(vma, rq->context->state, "HW context", gfp);
1480

1481 1482 1483
	ee->rq_head = rq->head;
	ee->rq_post = rq->postfix;
	ee->rq_tail = rq->tail;
1484

1485 1486
	return vma;
}
1487

1488 1489 1490 1491 1492 1493
void
intel_engine_coredump_add_vma(struct intel_engine_coredump *ee,
			      struct intel_engine_capture_vma *capture,
			      struct i915_vma_compress *compress)
{
	const struct intel_engine_cs *engine = ee->engine;
1494

1495 1496
	while (capture) {
		struct intel_engine_capture_vma *this = capture;
1497
		struct i915_vma_snapshot *vsnap = this->vsnap;
1498

1499 1500
		add_vma(ee,
			i915_vma_coredump_create(engine->gt,
1501
						 vsnap, compress));
1502

1503 1504
		i915_vma_snapshot_resource_unpin(vsnap, this->lockdep_cookie);
		i915_vma_snapshot_put(vsnap);
1505

1506 1507 1508
		capture = this->next;
		kfree(this);
	}
1509

1510 1511
	add_vma_coredump(ee, engine->gt, engine->status_page.vma,
			 "HW Status", compress);
1512

1513 1514
	add_vma_coredump(ee, engine->gt, engine->wa_ctx.vma,
			 "WA context", compress);
1515 1516 1517 1518 1519 1520
}

static struct intel_engine_coredump *
capture_engine(struct intel_engine_cs *engine,
	       struct i915_vma_compress *compress)
{
1521
	struct intel_engine_capture_vma *capture = NULL;
1522
	struct intel_engine_coredump *ee;
1523 1524
	struct intel_context *ce;
	struct i915_request *rq = NULL;
1525
	unsigned long flags;
1526

1527 1528 1529
	ee = intel_engine_coredump_alloc(engine, GFP_KERNEL);
	if (!ee)
		return NULL;
1530

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
	ce = intel_engine_get_hung_context(engine);
	if (ce) {
		intel_engine_clear_hung_context(engine);
		rq = intel_context_find_active_request(ce);
		if (!rq || !i915_request_started(rq))
			goto no_request_capture;
	} else {
		/*
		 * Getting here with GuC enabled means it is a forced error capture
		 * with no actual hang. So, no need to attempt the execlist search.
		 */
		if (!intel_uc_uses_guc_submission(&engine->gt->uc)) {
			spin_lock_irqsave(&engine->sched_engine->lock, flags);
			rq = intel_engine_execlist_find_hung_request(engine);
			spin_unlock_irqrestore(&engine->sched_engine->lock,
					       flags);
		}
	}
1549
	if (rq)
1550 1551 1552 1553 1554 1555
		rq = i915_request_get_rcu(rq);

	if (!rq)
		goto no_request_capture;

	capture = intel_engine_coredump_add_request(ee, rq, ATOMIC_MAYFAIL);
1556
	if (!capture) {
1557 1558
		i915_request_put(rq);
		goto no_request_capture;
1559
	}
1560

1561
	intel_engine_coredump_add_vma(ee, capture, compress);
1562
	i915_request_put(rq);
1563

1564
	return ee;
1565 1566 1567 1568

no_request_capture:
	kfree(ee);
	return NULL;
1569 1570
}

1571
static void
1572
gt_record_engines(struct intel_gt_coredump *gt,
1573
		  intel_engine_mask_t engine_mask,
1574
		  struct i915_vma_compress *compress)
1575
{
1576 1577
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
1578

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
	for_each_engine(engine, gt->_gt, id) {
		struct intel_engine_coredump *ee;

		/* Refill our page pool before entering atomic section */
		pool_refill(&compress->pool, ALLOW_FAIL);

		ee = capture_engine(engine, compress);
		if (!ee)
			continue;

1589 1590
		ee->hung = engine->mask & engine_mask;

1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
		gt->simulated |= ee->simulated;
		if (ee->simulated) {
			kfree(ee);
			continue;
		}

		ee->next = gt->engine;
		gt->engine = ee;
	}
}

static struct intel_uc_coredump *
gt_record_uc(struct intel_gt_coredump *gt,
	     struct i915_vma_compress *compress)
{
	const struct intel_uc *uc = &gt->_gt->uc;
	struct intel_uc_coredump *error_uc;

	error_uc = kzalloc(sizeof(*error_uc), ALLOW_FAIL);
	if (!error_uc)
		return NULL;
1612

1613 1614
	memcpy(&error_uc->guc_fw, &uc->guc.fw, sizeof(uc->guc.fw));
	memcpy(&error_uc->huc_fw, &uc->huc.fw, sizeof(uc->huc.fw));
1615 1616 1617 1618 1619

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
1620 1621
	error_uc->guc_fw.path = kstrdup(uc->guc.fw.path, ALLOW_FAIL);
	error_uc->huc_fw.path = kstrdup(uc->huc.fw.path, ALLOW_FAIL);
1622 1623
	error_uc->guc_log = create_vma_coredump(gt->_gt, uc->guc.log.vma,
						"GuC log buffer", compress);
1624 1625 1626 1627

	return error_uc;
}

1628
/* Capture all registers which don't fit into another category. */
1629
static void gt_record_regs(struct intel_gt_coredump *gt)
1630
{
1631 1632
	struct intel_uncore *uncore = gt->_gt->uncore;
	struct drm_i915_private *i915 = uncore->i915;
1633
	int i;
1634

1635 1636
	/*
	 * General organization
1637 1638 1639 1640 1641 1642
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1643

1644
	/* 1: Registers specific to a single generation */
1645
	if (IS_VALLEYVIEW(i915)) {
1646 1647 1648
		gt->gtier[0] = intel_uncore_read(uncore, GTIER);
		gt->ier = intel_uncore_read(uncore, VLV_IER);
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_VLV);
1649
	}
1650

1651
	if (GRAPHICS_VER(i915) == 7)
1652
		gt->err_int = intel_uncore_read(uncore, GEN7_ERR_INT);
1653

1654
	if (GRAPHICS_VER(i915) >= 12) {
1655 1656 1657 1658
		gt->fault_data0 = intel_uncore_read(uncore,
						    GEN12_FAULT_TLB_DATA0);
		gt->fault_data1 = intel_uncore_read(uncore,
						    GEN12_FAULT_TLB_DATA1);
1659
	} else if (GRAPHICS_VER(i915) >= 8) {
1660 1661 1662 1663
		gt->fault_data0 = intel_uncore_read(uncore,
						    GEN8_FAULT_TLB_DATA0);
		gt->fault_data1 = intel_uncore_read(uncore,
						    GEN8_FAULT_TLB_DATA1);
1664 1665
	}

1666
	if (GRAPHICS_VER(i915) == 6) {
1667 1668 1669
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE);
		gt->gab_ctl = intel_uncore_read(uncore, GAB_CTL);
		gt->gfx_mode = intel_uncore_read(uncore, GFX_MODE);
1670
	}
1671

1672
	/* 2: Registers which belong to multiple generations */
1673
	if (GRAPHICS_VER(i915) >= 7)
1674
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_MT);
1675

1676
	if (GRAPHICS_VER(i915) >= 6) {
1677
		gt->derrmr = intel_uncore_read(uncore, DERRMR);
1678
		if (GRAPHICS_VER(i915) < 12) {
1679 1680
			gt->error = intel_uncore_read(uncore, ERROR_GEN6);
			gt->done_reg = intel_uncore_read(uncore, DONE_REG);
1681
		}
1682 1683
	}

1684
	/* 3: Feature specific registers */
1685
	if (IS_GRAPHICS_VER(i915, 6, 7)) {
1686 1687
		gt->gam_ecochk = intel_uncore_read(uncore, GAM_ECOCHK);
		gt->gac_eco = intel_uncore_read(uncore, GAC_ECO_BITS);
1688 1689
	}

1690
	if (IS_GRAPHICS_VER(i915, 8, 11))
1691
		gt->gtt_cache = intel_uncore_read(uncore, HSW_GTT_CACHE_EN);
1692

1693
	if (GRAPHICS_VER(i915) == 12)
1694
		gt->aux_err = intel_uncore_read(uncore, GEN12_AUX_ERR_DBG);
1695

1696
	if (GRAPHICS_VER(i915) >= 12) {
1697
		for (i = 0; i < GEN12_SFC_DONE_MAX; i++) {
1698 1699 1700 1701 1702
			/*
			 * SFC_DONE resides in the VD forcewake domain, so it
			 * only exists if the corresponding VCS engine is
			 * present.
			 */
1703 1704
			if ((gt->_gt->info.sfc_mask & BIT(i)) == 0 ||
			    !HAS_ENGINE(gt->_gt, _VCS(i * 2)))
1705 1706
				continue;

1707
			gt->sfc_done[i] =
1708 1709
				intel_uncore_read(uncore, GEN12_SFC_DONE(i));
		}
M
Mika Kuoppala 已提交
1710

1711
		gt->gam_done = intel_uncore_read(uncore, GEN12_GAM_DONE);
1712 1713
	}

1714
	/* 4: Everything else */
1715
	if (GRAPHICS_VER(i915) >= 11) {
1716 1717
		gt->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
		gt->gtier[0] =
1718 1719
			intel_uncore_read(uncore,
					  GEN11_RENDER_COPY_INTR_ENABLE);
1720
		gt->gtier[1] =
1721
			intel_uncore_read(uncore, GEN11_VCS_VECS_INTR_ENABLE);
1722
		gt->gtier[2] =
1723
			intel_uncore_read(uncore, GEN11_GUC_SG_INTR_ENABLE);
1724
		gt->gtier[3] =
1725 1726
			intel_uncore_read(uncore,
					  GEN11_GPM_WGBOXPERF_INTR_ENABLE);
1727
		gt->gtier[4] =
1728 1729
			intel_uncore_read(uncore,
					  GEN11_CRYPTO_RSVD_INTR_ENABLE);
1730
		gt->gtier[5] =
1731 1732
			intel_uncore_read(uncore,
					  GEN11_GUNIT_CSME_INTR_ENABLE);
1733
		gt->ngtier = 6;
1734
	} else if (GRAPHICS_VER(i915) >= 8) {
1735
		gt->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
1736
		for (i = 0; i < 4; i++)
1737 1738 1739
			gt->gtier[i] =
				intel_uncore_read(uncore, GEN8_GT_IER(i));
		gt->ngtier = 4;
1740
	} else if (HAS_PCH_SPLIT(i915)) {
1741 1742 1743
		gt->ier = intel_uncore_read(uncore, DEIER);
		gt->gtier[0] = intel_uncore_read(uncore, GTIER);
		gt->ngtier = 1;
1744
	} else if (GRAPHICS_VER(i915) == 2) {
1745
		gt->ier = intel_uncore_read16(uncore, GEN2_IER);
1746
	} else if (!IS_VALLEYVIEW(i915)) {
1747
		gt->ier = intel_uncore_read(uncore, GEN2_IER);
1748
	}
1749 1750 1751 1752
	gt->eir = intel_uncore_read(uncore, EIR);
	gt->pgtbl_er = intel_uncore_read(uncore, PGTBL_ER);
}

1753 1754 1755 1756 1757
static void gt_record_info(struct intel_gt_coredump *gt)
{
	memcpy(&gt->info, &gt->_gt->info, sizeof(struct intel_gt_info));
}

1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
/*
 * Generate a semi-unique error code. The code is not meant to have meaning, The
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
static u32 generate_ecode(const struct intel_engine_coredump *ee)
{
	/*
	 * IPEHR would be an ideal way to detect errors, as it's the gross
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
	return ee ? ee->ipehr ^ ee->instdone.instdone : 0;
1777 1778
}

1779
static const char *error_msg(struct i915_gpu_coredump *error)
1780
{
1781
	struct intel_engine_coredump *first = NULL;
1782
	unsigned int hung_classes = 0;
1783
	struct intel_gt_coredump *gt;
1784
	int len;
1785

1786 1787 1788
	for (gt = error->gt; gt; gt = gt->next) {
		struct intel_engine_coredump *cs;

1789 1790
		for (cs = gt->engine; cs; cs = cs->next) {
			if (cs->hung) {
1791
				hung_classes |= BIT(cs->engine->uabi_class);
1792 1793 1794 1795
				if (!first)
					first = cs;
			}
		}
1796 1797
	}

1798
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1799
			"GPU HANG: ecode %d:%x:%08x",
1800
			GRAPHICS_VER(error->i915), hung_classes,
1801
			generate_ecode(first));
1802
	if (first && first->context.pid) {
1803
		/* Just show the first executing process, more is confusing */
1804 1805 1806
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1807
				 first->context.comm, first->context.pid);
1808
	}
1809

1810
	return error->error_msg;
1811 1812
}

1813
static void capture_gen(struct i915_gpu_coredump *error)
1814
{
1815 1816 1817 1818
	struct drm_i915_private *i915 = error->i915;

	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1819

1820
	error->iommu = intel_vtd_active(i915);
1821 1822
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1823

1824
	i915_params_copy(&error->params, &i915->params);
1825
	memcpy(&error->device_info,
1826
	       INTEL_INFO(i915),
1827
	       sizeof(error->device_info));
1828 1829 1830
	memcpy(&error->runtime_info,
	       RUNTIME_INFO(i915),
	       sizeof(error->runtime_info));
1831
	error->driver_caps = i915->caps;
1832 1833
}

1834 1835
struct i915_gpu_coredump *
i915_gpu_coredump_alloc(struct drm_i915_private *i915, gfp_t gfp)
1836
{
1837 1838
	struct i915_gpu_coredump *error;

1839
	if (!i915->params.error_capture)
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
		return NULL;

	error = kzalloc(sizeof(*error), gfp);
	if (!error)
		return NULL;

	kref_init(&error->ref);
	error->i915 = i915;

	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
M
Michał Winiarski 已提交
1851
	error->uptime = ktime_sub(ktime_get(), to_gt(i915)->last_init_time);
1852 1853 1854 1855 1856
	error->capture = jiffies;

	capture_gen(error);

	return error;
1857 1858
}

1859 1860 1861 1862
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

struct intel_gt_coredump *
intel_gt_coredump_alloc(struct intel_gt *gt, gfp_t gfp)
1863
{
1864
	struct intel_gt_coredump *gc;
1865

1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
	gc = kzalloc(sizeof(*gc), gfp);
	if (!gc)
		return NULL;

	gc->_gt = gt;
	gc->awake = intel_gt_pm_is_awake(gt);

	gt_record_regs(gc);
	gt_record_fences(gc);

	return gc;
}
1878

1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
struct i915_vma_compress *
i915_vma_capture_prepare(struct intel_gt_coredump *gt)
{
	struct i915_vma_compress *compress;

	compress = kmalloc(sizeof(*compress), ALLOW_FAIL);
	if (!compress)
		return NULL;

	if (!compress_init(compress)) {
		kfree(compress);
		return NULL;
1891
	}
1892 1893

	return compress;
1894 1895
}

1896 1897 1898 1899 1900
void i915_vma_capture_finish(struct intel_gt_coredump *gt,
			     struct i915_vma_compress *compress)
{
	if (!compress)
		return;
1901

1902 1903 1904 1905
	compress_fini(compress);
	kfree(compress);
}

1906 1907
static struct i915_gpu_coredump *
__i915_gpu_coredump(struct intel_gt *gt, intel_engine_mask_t engine_mask)
1908
{
1909
	struct drm_i915_private *i915 = gt->i915;
1910
	struct i915_gpu_coredump *error;
1911

1912 1913 1914 1915 1916
	/* Check if GPU capture has been disabled */
	error = READ_ONCE(i915->gpu_error.first_error);
	if (IS_ERR(error))
		return error;

1917 1918
	error = i915_gpu_coredump_alloc(i915, ALLOW_FAIL);
	if (!error)
1919
		return ERR_PTR(-ENOMEM);
1920

1921
	error->gt = intel_gt_coredump_alloc(gt, ALLOW_FAIL);
1922 1923
	if (error->gt) {
		struct i915_vma_compress *compress;
1924

1925 1926 1927 1928 1929 1930
		compress = i915_vma_capture_prepare(error->gt);
		if (!compress) {
			kfree(error->gt);
			kfree(error);
			return ERR_PTR(-ENOMEM);
		}
1931

1932
		gt_record_info(error->gt);
1933
		gt_record_engines(error->gt, engine_mask, compress);
1934 1935 1936

		if (INTEL_INFO(i915)->has_gt_uc)
			error->gt->uc = gt_record_uc(error->gt, compress);
1937

1938 1939 1940 1941
		i915_vma_capture_finish(error->gt, compress);

		error->simulated |= error->gt->simulated;
	}
1942 1943 1944

	error->overlay = intel_overlay_capture_error_state(i915);

1945 1946 1947
	return error;
}

1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
struct i915_gpu_coredump *
i915_gpu_coredump(struct intel_gt *gt, intel_engine_mask_t engine_mask)
{
	static DEFINE_MUTEX(capture_mutex);
	int ret = mutex_lock_interruptible(&capture_mutex);
	struct i915_gpu_coredump *dump;

	if (ret)
		return ERR_PTR(ret);

	dump = __i915_gpu_coredump(gt, engine_mask);
	mutex_unlock(&capture_mutex);

	return dump;
}

1964
void i915_error_state_store(struct i915_gpu_coredump *error)
1965
{
1966
	struct drm_i915_private *i915;
1967
	static bool warned;
1968

1969
	if (IS_ERR_OR_NULL(error))
1970 1971
		return;

1972
	i915 = error->i915;
1973
	drm_info(&i915->drm, "%s\n", error_msg(error));
1974

1975 1976
	if (error->simulated ||
	    cmpxchg(&i915->gpu_error.first_error, NULL, error))
1977 1978
		return;

1979
	i915_gpu_coredump_get(error);
1980

1981
	if (!xchg(&warned, true) &&
1982
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1983
		pr_info("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
1984 1985
		pr_info("Please file a _new_ bug report at https://gitlab.freedesktop.org/drm/intel/issues/new.\n");
		pr_info("Please see https://gitlab.freedesktop.org/drm/intel/-/wikis/How-to-file-i915-bugs for details.\n");
1986 1987 1988 1989
		pr_info("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		pr_info("The GPU crash dump is required to analyze GPU hangs, so please always attach it.\n");
		pr_info("GPU crash dump saved to /sys/class/drm/card%d/error\n",
			i915->drm.primary->index);
1990
	}
1991 1992
}

1993 1994
/**
 * i915_capture_error_state - capture an error record for later analysis
1995 1996 1997
 * @gt: intel_gt which originated the hang
 * @engine_mask: hung engines
 *
1998 1999 2000 2001 2002 2003
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
2004 2005
void i915_capture_error_state(struct intel_gt *gt,
			      intel_engine_mask_t engine_mask)
2006 2007 2008
{
	struct i915_gpu_coredump *error;

2009
	error = i915_gpu_coredump(gt, engine_mask);
2010
	if (IS_ERR(error)) {
2011
		cmpxchg(&gt->i915->gpu_error.first_error, NULL, error);
2012 2013 2014 2015 2016 2017 2018 2019
		return;
	}

	i915_error_state_store(error);
	i915_gpu_coredump_put(error);
}

struct i915_gpu_coredump *
2020
i915_first_error_state(struct drm_i915_private *i915)
2021
{
2022
	struct i915_gpu_coredump *error;
2023

2024 2025
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
2026
	if (!IS_ERR_OR_NULL(error))
2027
		i915_gpu_coredump_get(error);
2028
	spin_unlock_irq(&i915->gpu_error.lock);
2029

2030
	return error;
2031 2032
}

2033
void i915_reset_error_state(struct drm_i915_private *i915)
2034
{
2035
	struct i915_gpu_coredump *error;
2036

2037 2038
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
2039 2040
	if (error != ERR_PTR(-ENODEV)) /* if disabled, always disabled */
		i915->gpu_error.first_error = NULL;
2041
	spin_unlock_irq(&i915->gpu_error.lock);
2042

2043
	if (!IS_ERR_OR_NULL(error))
2044
		i915_gpu_coredump_put(error);
2045 2046 2047 2048 2049 2050 2051 2052
}

void i915_disable_error_state(struct drm_i915_private *i915, int err)
{
	spin_lock_irq(&i915->gpu_error.lock);
	if (!i915->gpu_error.first_error)
		i915->gpu_error.first_error = ERR_PTR(err);
	spin_unlock_irq(&i915->gpu_error.lock);
2053
}