i915_gpu_error.c 45.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

C
Chris Wilson 已提交
30 31
#include <linux/ascii85.h>
#include <linux/nmi.h>
32
#include <linux/pagevec.h>
C
Chris Wilson 已提交
33 34
#include <linux/scatterlist.h>
#include <linux/utsname.h>
35
#include <linux/zlib.h>
C
Chris Wilson 已提交
36

37 38
#include <drm/drm_print.h>

39 40 41
#include "display/intel_atomic.h"
#include "display/intel_overlay.h"

42
#include "gem/i915_gem_context.h"
43
#include "gem/i915_gem_lmem.h"
44
#include "gt/intel_gt_pm.h"
45

46
#include "i915_drv.h"
47
#include "i915_gpu_error.h"
48
#include "i915_memcpy.h"
49
#include "i915_scatterlist.h"
50
#include "intel_csr.h"
51

52 53 54
#define ALLOW_FAIL (GFP_KERNEL | __GFP_RETRY_MAYFAIL | __GFP_NOWARN)
#define ATOMIC_MAYFAIL (GFP_ATOMIC | __GFP_NOWARN)

C
Chris Wilson 已提交
55 56
static void __sg_set_buf(struct scatterlist *sg,
			 void *addr, unsigned int len, loff_t it)
57
{
C
Chris Wilson 已提交
58 59 60 61
	sg->page_link = (unsigned long)virt_to_page(addr);
	sg->offset = offset_in_page(addr);
	sg->length = len;
	sg->dma_address = it;
62 63
}

C
Chris Wilson 已提交
64
static bool __i915_error_grow(struct drm_i915_error_state_buf *e, size_t len)
65
{
C
Chris Wilson 已提交
66
	if (!len)
67 68
		return false;

C
Chris Wilson 已提交
69 70 71 72 73 74 75 76
	if (e->bytes + len + 1 <= e->size)
		return true;

	if (e->bytes) {
		__sg_set_buf(e->cur++, e->buf, e->bytes, e->iter);
		e->iter += e->bytes;
		e->buf = NULL;
		e->bytes = 0;
77 78
	}

C
Chris Wilson 已提交
79 80
	if (e->cur == e->end) {
		struct scatterlist *sgl;
81

82
		sgl = (typeof(sgl))__get_free_page(ALLOW_FAIL);
C
Chris Wilson 已提交
83 84 85 86
		if (!sgl) {
			e->err = -ENOMEM;
			return false;
		}
87

C
Chris Wilson 已提交
88 89 90 91 92 93 94
		if (e->cur) {
			e->cur->offset = 0;
			e->cur->length = 0;
			e->cur->page_link =
				(unsigned long)sgl | SG_CHAIN;
		} else {
			e->sgl = sgl;
95 96
		}

C
Chris Wilson 已提交
97 98
		e->cur = sgl;
		e->end = sgl + SG_MAX_SINGLE_ALLOC - 1;
99 100
	}

C
Chris Wilson 已提交
101
	e->size = ALIGN(len + 1, SZ_64K);
102
	e->buf = kmalloc(e->size, ALLOW_FAIL);
C
Chris Wilson 已提交
103 104 105 106 107 108 109 110 111 112
	if (!e->buf) {
		e->size = PAGE_ALIGN(len + 1);
		e->buf = kmalloc(e->size, GFP_KERNEL);
	}
	if (!e->buf) {
		e->err = -ENOMEM;
		return false;
	}

	return true;
113 114
}

115
__printf(2, 0)
116
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
C
Chris Wilson 已提交
117
			       const char *fmt, va_list args)
118
{
C
Chris Wilson 已提交
119 120
	va_list ap;
	int len;
121

C
Chris Wilson 已提交
122
	if (e->err)
123 124
		return;

C
Chris Wilson 已提交
125 126 127 128 129 130
	va_copy(ap, args);
	len = vsnprintf(NULL, 0, fmt, ap);
	va_end(ap);
	if (len <= 0) {
		e->err = len;
		return;
131 132
	}

C
Chris Wilson 已提交
133 134
	if (!__i915_error_grow(e, len))
		return;
135

C
Chris Wilson 已提交
136 137 138 139 140 141 142
	GEM_BUG_ON(e->bytes >= e->size);
	len = vscnprintf(e->buf + e->bytes, e->size - e->bytes, fmt, args);
	if (len < 0) {
		e->err = len;
		return;
	}
	e->bytes += len;
143 144
}

C
Chris Wilson 已提交
145
static void i915_error_puts(struct drm_i915_error_state_buf *e, const char *str)
146 147 148
{
	unsigned len;

C
Chris Wilson 已提交
149
	if (e->err || !str)
150 151 152
		return;

	len = strlen(str);
C
Chris Wilson 已提交
153 154
	if (!__i915_error_grow(e, len))
		return;
155

C
Chris Wilson 已提交
156
	GEM_BUG_ON(e->bytes + len > e->size);
157
	memcpy(e->buf + e->bytes, str, len);
C
Chris Wilson 已提交
158
	e->bytes += len;
159 160 161 162 163
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
/* single threaded page allocator with a reserved stash for emergencies */
static void pool_fini(struct pagevec *pv)
{
	pagevec_release(pv);
}

static int pool_refill(struct pagevec *pv, gfp_t gfp)
{
	while (pagevec_space(pv)) {
		struct page *p;

		p = alloc_page(gfp);
		if (!p)
			return -ENOMEM;

		pagevec_add(pv, p);
	}

	return 0;
}

static int pool_init(struct pagevec *pv, gfp_t gfp)
{
	int err;

	pagevec_init(pv);

	err = pool_refill(pv, gfp);
	if (err)
		pool_fini(pv);

	return err;
}

static void *pool_alloc(struct pagevec *pv, gfp_t gfp)
{
	struct page *p;

	p = alloc_page(gfp);
	if (!p && pagevec_count(pv))
		p = pv->pages[--pv->nr];

	return p ? page_address(p) : NULL;
}

static void pool_free(struct pagevec *pv, void *addr)
{
	struct page *p = virt_to_page(addr);

	if (pagevec_space(pv))
		pagevec_add(pv, p);
	else
		__free_page(p);
}

234 235
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

236
struct i915_vma_compress {
237
	struct pagevec pool;
238 239 240 241
	struct z_stream_s zstream;
	void *tmp;
};

242
static bool compress_init(struct i915_vma_compress *c)
243
{
244
	struct z_stream_s *zstream = &c->zstream;
245

246
	if (pool_init(&c->pool, ALLOW_FAIL))
247 248
		return false;

249 250 251 252 253
	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			ALLOW_FAIL);
	if (!zstream->workspace) {
		pool_fini(&c->pool);
254 255 256
		return false;
	}

257
	c->tmp = NULL;
258
	if (i915_has_memcpy_from_wc())
259
		c->tmp = pool_alloc(&c->pool, ALLOW_FAIL);
260

261 262 263
	return true;
}

264
static bool compress_start(struct i915_vma_compress *c)
265
{
266 267 268 269 270 271 272 273 274
	struct z_stream_s *zstream = &c->zstream;
	void *workspace = zstream->workspace;

	memset(zstream, 0, sizeof(*zstream));
	zstream->workspace = workspace;

	return zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) == Z_OK;
}

275 276
static void *compress_next_page(struct i915_vma_compress *c,
				struct i915_vma_coredump *dst)
277 278
{
	void *page;
279 280 281 282

	if (dst->page_count >= dst->num_pages)
		return ERR_PTR(-ENOSPC);

283
	page = pool_alloc(&c->pool, ALLOW_FAIL);
284 285 286
	if (!page)
		return ERR_PTR(-ENOMEM);

287
	return dst->pages[dst->page_count++] = page;
288 289
}

290
static int compress_page(struct i915_vma_compress *c,
291
			 void *src,
292 293
			 struct i915_vma_coredump *dst,
			 bool wc)
294
{
295 296
	struct z_stream_s *zstream = &c->zstream;

297
	zstream->next_in = src;
298
	if (wc && c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
299
		zstream->next_in = c->tmp;
300 301 302 303
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
304
			zstream->next_out = compress_next_page(c, dst);
305 306
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);
307 308 309 310

			zstream->avail_out = PAGE_SIZE;
		}

311
		if (zlib_deflate(zstream, Z_NO_FLUSH) != Z_OK)
312 313 314 315 316 317 318 319 320 321
			return -EIO;
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

322 323
static int compress_flush(struct i915_vma_compress *c,
			  struct i915_vma_coredump *dst)
324
{
325 326
	struct z_stream_s *zstream = &c->zstream;

327 328 329
	do {
		switch (zlib_deflate(zstream, Z_FINISH)) {
		case Z_OK: /* more space requested */
330
			zstream->next_out = compress_next_page(c, dst);
331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);

			zstream->avail_out = PAGE_SIZE;
			break;

		case Z_STREAM_END:
			goto end;

		default: /* any error */
			return -EIO;
		}
	} while (1);

end:
	memset(zstream->next_out, 0, zstream->avail_out);
	dst->unused = zstream->avail_out;
	return 0;
}

351
static void compress_finish(struct i915_vma_compress *c)
352
{
353 354
	zlib_deflateEnd(&c->zstream);
}
355

356
static void compress_fini(struct i915_vma_compress *c)
357 358
{
	kfree(c->zstream.workspace);
359
	if (c->tmp)
360 361
		pool_free(&c->pool, c->tmp);
	pool_fini(&c->pool);
362 363 364 365 366 367 368 369 370
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

371
struct i915_vma_compress {
372
	struct pagevec pool;
373 374
};

375
static bool compress_init(struct i915_vma_compress *c)
376 377 378 379
{
	return pool_init(&c->pool, ALLOW_FAIL) == 0;
}

380
static bool compress_start(struct i915_vma_compress *c)
381 382 383 384
{
	return true;
}

385
static int compress_page(struct i915_vma_compress *c,
386
			 void *src,
387 388
			 struct i915_vma_coredump *dst,
			 bool wc)
389
{
390
	void *ptr;
391

392
	ptr = pool_alloc(&c->pool, ALLOW_FAIL);
393
	if (!ptr)
394 395
		return -ENOMEM;

396
	if (!(wc && i915_memcpy_from_wc(ptr, src, PAGE_SIZE)))
397 398
		memcpy(ptr, src, PAGE_SIZE);
	dst->pages[dst->page_count++] = ptr;
399 400 401 402

	return 0;
}

403 404
static int compress_flush(struct i915_vma_compress *c,
			  struct i915_vma_coredump *dst)
405 406 407 408
{
	return 0;
}

409
static void compress_finish(struct i915_vma_compress *c)
410 411 412
{
}

413
static void compress_fini(struct i915_vma_compress *c)
414 415 416 417
{
	pool_fini(&c->pool);
}

418 419 420 421 422 423 424
static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

425
static void error_print_instdone(struct drm_i915_error_state_buf *m,
426
				 const struct intel_engine_coredump *ee)
427
{
428
	const struct sseu_dev_info *sseu = &RUNTIME_INFO(m->i915)->sseu;
429 430 431
	int slice;
	int subslice;

432 433 434
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

435
	if (ee->engine->class != RENDER_CLASS || INTEL_GEN(m->i915) <= 3)
436 437 438 439 440 441 442 443
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

	if (INTEL_GEN(m->i915) <= 6)
		return;

444
	for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
445 446 447 448
		err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.sampler[slice][subslice]);

449
	for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
450 451 452
		err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.row[slice][subslice]);
453 454
}

455 456
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
457
				const struct i915_request_coredump *erq)
458 459 460 461
{
	if (!erq->seqno)
		return;

462
	err_printf(m, "%s pid %d, seqno %8x:%08x%s%s, prio %d, start %08x, head %08x, tail %08x\n",
463
		   prefix, erq->pid, erq->context, erq->seqno,
464 465 466 467 468
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &erq->flags) ? "!" : "",
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
			    &erq->flags) ? "+" : "",
		   erq->sched_attr.priority,
469
		   erq->start, erq->head, erq->tail);
470 471
}

472 473
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
474
				const struct i915_gem_context_coredump *ctx)
475
{
C
Chris Wilson 已提交
476 477 478
	err_printf(m, "%s%s[%d] prio %d, guilty %d active %d\n",
		   header, ctx->comm, ctx->pid, ctx->sched_attr.priority,
		   ctx->guilty, ctx->active);
479 480
}

481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
static struct i915_vma_coredump *
__find_vma(struct i915_vma_coredump *vma, const char *name)
{
	while (vma) {
		if (strcmp(vma->name, name) == 0)
			return vma;
		vma = vma->next;
	}

	return NULL;
}

static struct i915_vma_coredump *
find_batch(const struct intel_engine_coredump *ee)
{
	return __find_vma(ee->vma, "batch");
}

499
static void error_print_engine(struct drm_i915_error_state_buf *m,
500
			       const struct intel_engine_coredump *ee)
501
{
502
	struct i915_vma_coredump *batch;
503 504
	int n;

505
	err_printf(m, "%s command stream:\n", ee->engine->name);
506
	err_printf(m, "  CCID:  0x%08x\n", ee->ccid);
507
	err_printf(m, "  START: 0x%08x\n", ee->start);
508
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
509 510
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
511
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
512
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
513 514 515 516 517
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
518 519 520

	error_print_instdone(m, ee);

521 522 523 524
	batch = find_batch(ee);
	if (batch) {
		u64 start = batch->gtt_offset;
		u64 end = start + batch->gtt_size;
525 526 527 528 529

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
530
	if (INTEL_GEN(m->i915) >= 4) {
531
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
532 533 534
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
535
	}
536 537 538 539 540 541
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
542
	}
543
	if (HAS_PPGTT(m->i915)) {
544
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
545

546
		if (INTEL_GEN(m->i915) >= 8) {
547 548 549
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
550
					   i, ee->vm_info.pdp[i]);
551 552
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
553
				   ee->vm_info.pp_dir_base);
554 555
		}
	}
556
	err_printf(m, "  engine reset count: %u\n", ee->reset_count);
557

558 559
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
560
		error_print_request(m, " ", &ee->execlist[n]);
561 562
	}

563
	error_print_context(m, "  Active context: ", &ee->context);
564 565 566 567 568 569 570 571 572 573 574
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

575
static void print_error_vma(struct drm_i915_error_state_buf *m,
576
			    const struct intel_engine_cs *engine,
577
			    const struct i915_vma_coredump *vma)
578
{
579
	char out[ASCII85_BUFSZ];
580
	int page;
581

582
	if (!vma)
583 584
		return;

585 586 587 588
	err_printf(m, "%s --- %s = 0x%08x %08x\n",
		   engine ? engine->name : "global", vma->name,
		   upper_32_bits(vma->gtt_offset),
		   lower_32_bits(vma->gtt_offset));
589

590 591
	if (vma->gtt_page_sizes > I915_GTT_PAGE_SIZE_4K)
		err_printf(m, "gtt_page_sizes = 0x%08x\n", vma->gtt_page_sizes);
592

593
	err_compression_marker(m);
594
	for (page = 0; page < vma->page_count; page++) {
595 596 597
		int i, len;

		len = PAGE_SIZE;
598 599
		if (page == vma->page_count - 1)
			len -= vma->unused;
600 601
		len = ascii85_encode_len(len);

602
		for (i = 0; i < len; i++)
603
			err_puts(m, ascii85_encode(vma->pages[page][i], out));
604
	}
605
	err_puts(m, "\n");
606 607
}

608
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
609
				   const struct intel_device_info *info,
610
				   const struct intel_runtime_info *runtime,
611
				   const struct intel_driver_caps *caps)
612
{
613 614
	struct drm_printer p = i915_error_printer(m);

615 616 617
	intel_device_info_print_static(info, &p);
	intel_device_info_print_runtime(runtime, &p);
	intel_device_info_print_topology(&runtime->sseu, &p);
618
	intel_driver_caps_print(caps, &p);
619 620
}

621
static void err_print_params(struct drm_i915_error_state_buf *m,
622
			     const struct i915_params *params)
623
{
624 625 626
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
627 628
}

629 630 631 632 633 634 635 636 637 638 639 640
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

641
static void err_print_uc(struct drm_i915_error_state_buf *m,
642
			 const struct intel_uc_coredump *error_uc)
643 644 645 646 647
{
	struct drm_printer p = i915_error_printer(m);

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
648
	print_error_vma(m, NULL, error_uc->guc_log);
649 650
}

C
Chris Wilson 已提交
651
static void err_free_sgl(struct scatterlist *sgl)
652
{
C
Chris Wilson 已提交
653 654
	while (sgl) {
		struct scatterlist *sg;
655

C
Chris Wilson 已提交
656 657 658 659 660 661 662 663 664
		for (sg = sgl; !sg_is_chain(sg); sg++) {
			kfree(sg_virt(sg));
			if (sg_is_last(sg))
				break;
		}

		sg = sg_is_last(sg) ? NULL : sg_chain_ptr(sg);
		free_page((unsigned long)sgl);
		sgl = sg;
665
	}
C
Chris Wilson 已提交
666
}
667

668 669 670 671
static void err_print_gt(struct drm_i915_error_state_buf *m,
			 struct intel_gt_coredump *gt)
{
	const struct intel_engine_coredump *ee;
672
	int i;
673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725

	err_printf(m, "GT awake: %s\n", yesno(gt->awake));
	err_printf(m, "EIR: 0x%08x\n", gt->eir);
	err_printf(m, "IER: 0x%08x\n", gt->ier);
	for (i = 0; i < gt->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, gt->gtier[i]);
	err_printf(m, "PGTBL_ER: 0x%08x\n", gt->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", gt->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", gt->derrmr);

	for (i = 0; i < gt->nfence; i++)
		err_printf(m, "  fence[%d] = %08llx\n", i, gt->fence[i]);

	if (IS_GEN_RANGE(m->i915, 6, 11)) {
		err_printf(m, "ERROR: 0x%08x\n", gt->error);
		err_printf(m, "DONE_REG: 0x%08x\n", gt->done_reg);
	}

	if (INTEL_GEN(m->i915) >= 8)
		err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
			   gt->fault_data1, gt->fault_data0);

	if (IS_GEN(m->i915, 7))
		err_printf(m, "ERR_INT: 0x%08x\n", gt->err_int);

	if (IS_GEN_RANGE(m->i915, 8, 11))
		err_printf(m, "GTT_CACHE_EN: 0x%08x\n", gt->gtt_cache);

	if (IS_GEN(m->i915, 12))
		err_printf(m, "AUX_ERR_DBG: 0x%08x\n", gt->aux_err);

	if (INTEL_GEN(m->i915) >= 12) {
		int i;

		for (i = 0; i < GEN12_SFC_DONE_MAX; i++)
			err_printf(m, "  SFC_DONE[%d]: 0x%08x\n", i,
				   gt->sfc_done[i]);

		err_printf(m, "  GAM_DONE: 0x%08x\n", gt->gam_done);
	}

	for (ee = gt->engine; ee; ee = ee->next) {
		const struct i915_vma_coredump *vma;

		error_print_engine(m, ee);
		for (vma = ee->vma; vma; vma = vma->next)
			print_error_vma(m, ee->engine, vma);
	}

	if (gt->uc)
		err_print_uc(m, gt->uc);
}

C
Chris Wilson 已提交
726
static void __err_print_to_sgl(struct drm_i915_error_state_buf *m,
727
			       struct i915_gpu_coredump *error)
C
Chris Wilson 已提交
728
{
729
	const struct intel_engine_coredump *ee;
C
Chris Wilson 已提交
730
	struct timespec64 ts;
731

732 733
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
734 735 736
	err_printf(m, "Kernel: %s %s\n",
		   init_utsname()->release,
		   init_utsname()->machine);
737
	err_printf(m, "Driver: %s\n", DRIVER_DATE);
A
Arnd Bergmann 已提交
738 739 740 741 742 743 744 745 746
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
747 748
	err_printf(m, "Capture: %lu jiffies; %d ms ago\n",
		   error->capture, jiffies_to_msecs(jiffies - error->capture));
749

750
	for (ee = error->gt ? error->gt->engine : NULL; ee; ee = ee->next)
751
		err_printf(m, "Active process (on ring %s): %s [%d]\n",
752 753 754 755
			   ee->engine->name,
			   ee->context.comm,
			   ee->context.pid);

756
	err_printf(m, "Reset count: %u\n", error->reset_count);
757
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
758
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
759 760 761
	err_printf(m, "Subplatform: 0x%x\n",
		   intel_subplatform(&error->runtime_info,
				     error->device_info.platform));
C
Chris Wilson 已提交
762
	err_print_pciid(m, m->i915);
763

764
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
765

C
Chris Wilson 已提交
766 767
	if (HAS_CSR(m->i915)) {
		struct intel_csr *csr = &m->i915->csr;
768 769 770 771 772 773 774 775

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

776 777
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
778

779 780
	if (error->gt)
		err_print_gt(m, error->gt);
781 782 783 784 785

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
786
		intel_display_print_error_state(m, error->display);
787

788 789
	err_print_capabilities(m, &error->device_info, &error->runtime_info,
			       &error->driver_caps);
790
	err_print_params(m, &error->params);
C
Chris Wilson 已提交
791 792
}

793
static int err_print_to_sgl(struct i915_gpu_coredump *error)
C
Chris Wilson 已提交
794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
{
	struct drm_i915_error_state_buf m;

	if (IS_ERR(error))
		return PTR_ERR(error);

	if (READ_ONCE(error->sgl))
		return 0;

	memset(&m, 0, sizeof(m));
	m.i915 = error->i915;

	__err_print_to_sgl(&m, error);

	if (m.buf) {
		__sg_set_buf(m.cur++, m.buf, m.bytes, m.iter);
		m.bytes = 0;
		m.buf = NULL;
	}
	if (m.cur) {
		GEM_BUG_ON(m.end < m.cur);
		sg_mark_end(m.cur - 1);
	}
	GEM_BUG_ON(m.sgl && !m.cur);

	if (m.err) {
		err_free_sgl(m.sgl);
		return m.err;
	}
823

C
Chris Wilson 已提交
824 825
	if (cmpxchg(&error->sgl, NULL, m.sgl))
		err_free_sgl(m.sgl);
826 827 828 829

	return 0;
}

830 831
ssize_t i915_gpu_coredump_copy_to_buffer(struct i915_gpu_coredump *error,
					 char *buf, loff_t off, size_t rem)
832
{
C
Chris Wilson 已提交
833 834 835 836
	struct scatterlist *sg;
	size_t count;
	loff_t pos;
	int err;
837

C
Chris Wilson 已提交
838 839
	if (!error || !rem)
		return 0;
840

C
Chris Wilson 已提交
841 842 843
	err = err_print_to_sgl(error);
	if (err)
		return err;
844

C
Chris Wilson 已提交
845 846 847 848 849
	sg = READ_ONCE(error->fit);
	if (!sg || off < sg->dma_address)
		sg = error->sgl;
	if (!sg)
		return 0;
850

C
Chris Wilson 已提交
851 852 853 854 855 856 857 858 859
	pos = sg->dma_address;
	count = 0;
	do {
		size_t len, start;

		if (sg_is_chain(sg)) {
			sg = sg_chain_ptr(sg);
			GEM_BUG_ON(sg_is_chain(sg));
		}
860

C
Chris Wilson 已提交
861 862 863 864 865
		len = sg->length;
		if (pos + len <= off) {
			pos += len;
			continue;
		}
866

C
Chris Wilson 已提交
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
		start = sg->offset;
		if (pos < off) {
			GEM_BUG_ON(off - pos > len);
			len -= off - pos;
			start += off - pos;
			pos = off;
		}

		len = min(len, rem);
		GEM_BUG_ON(!len || len > sg->length);

		memcpy(buf, page_address(sg_page(sg)) + start, len);

		count += len;
		pos += len;

		buf += len;
		rem -= len;
		if (!rem) {
			WRITE_ONCE(error->fit, sg);
			break;
		}
	} while (!sg_is_last(sg++));

	return count;
892 893
}

894
static void i915_vma_coredump_free(struct i915_vma_coredump *vma)
895
{
896 897 898
	while (vma) {
		struct i915_vma_coredump *next = vma->next;
		int page;
899

900 901
		for (page = 0; page < vma->page_count; page++)
			free_page((unsigned long)vma->pages[page]);
902

903 904 905
		kfree(vma);
		vma = next;
	}
906 907
}

908
static void cleanup_params(struct i915_gpu_coredump *error)
909
{
910
	i915_params_free(&error->params);
911 912
}

913
static void cleanup_uc(struct intel_uc_coredump *uc)
914
{
915 916 917
	kfree(uc->guc_fw.path);
	kfree(uc->huc_fw.path);
	i915_vma_coredump_free(uc->guc_log);
918

919
	kfree(uc);
920 921
}

922
static void cleanup_gt(struct intel_gt_coredump *gt)
923
{
924 925 926 927
	while (gt->engine) {
		struct intel_engine_coredump *ee = gt->engine;

		gt->engine = ee->next;
928

929 930 931
		i915_vma_coredump_free(ee->vma);
		kfree(ee);
	}
932

933 934
	if (gt->uc)
		cleanup_uc(gt->uc);
935

936 937
	kfree(gt);
}
938

939 940 941 942
void __i915_gpu_coredump_free(struct kref *error_ref)
{
	struct i915_gpu_coredump *error =
		container_of(error_ref, typeof(*error), ref);
943

944 945 946 947 948
	while (error->gt) {
		struct intel_gt_coredump *gt = error->gt;

		error->gt = gt->next;
		cleanup_gt(gt);
949 950 951 952
	}

	kfree(error->overlay);
	kfree(error->display);
953

954
	cleanup_params(error);
955

C
Chris Wilson 已提交
956
	err_free_sgl(error->sgl);
957 958 959
	kfree(error);
}

960 961 962 963 964
static struct i915_vma_coredump *
i915_vma_coredump_create(const struct intel_gt *gt,
			 const struct i915_vma *vma,
			 const char *name,
			 struct i915_vma_compress *compress)
965
{
966
	struct i915_ggtt *ggtt = gt->ggtt;
967
	const u64 slot = ggtt->error_capture.start;
968
	struct i915_vma_coredump *dst;
969 970
	unsigned long num_pages;
	struct sgt_iter iter;
971
	int ret;
972

973 974
	might_sleep();

975
	if (!vma || !vma->pages || !compress)
C
Chris Wilson 已提交
976 977
		return NULL;

978
	num_pages = min_t(u64, vma->size, vma->obj->base.size) >> PAGE_SHIFT;
979
	num_pages = DIV_ROUND_UP(10 * num_pages, 8); /* worstcase zlib growth */
980
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), ALLOW_FAIL);
C
Chris Wilson 已提交
981
	if (!dst)
982 983
		return NULL;

984 985 986 987 988
	if (!compress_start(compress)) {
		kfree(dst);
		return NULL;
	}

989 990 991
	strcpy(dst->name, name);
	dst->next = NULL;

992 993
	dst->gtt_offset = vma->node.start;
	dst->gtt_size = vma->node.size;
994
	dst->gtt_page_sizes = vma->page_sizes.gtt;
995
	dst->num_pages = num_pages;
996
	dst->page_count = 0;
997 998
	dst->unused = 0;

999
	ret = -EINVAL;
1000
	if (drm_mm_node_allocated(&ggtt->error_capture)) {
1001
		void __iomem *s;
1002
		dma_addr_t dma;
1003

1004 1005 1006
		for_each_sgt_daddr(dma, iter, vma->pages) {
			ggtt->vm.insert_page(&ggtt->vm, dma, slot,
					     I915_CACHE_NONE, 0);
1007
			mb();
1008

1009
			s = io_mapping_map_wc(&ggtt->iomap, slot, PAGE_SIZE);
1010 1011 1012
			ret = compress_page(compress,
					    (void  __force *)s, dst,
					    true);
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
			io_mapping_unmap(s);
			if (ret)
				break;
		}
	} else if (i915_gem_object_is_lmem(vma->obj)) {
		struct intel_memory_region *mem = vma->obj->mm.region;
		dma_addr_t dma;

		for_each_sgt_daddr(dma, iter, vma->pages) {
			void __iomem *s;

1024
			s = io_mapping_map_wc(&mem->iomap, dma, PAGE_SIZE);
1025 1026 1027
			ret = compress_page(compress,
					    (void __force *)s, dst,
					    true);
1028
			io_mapping_unmap(s);
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
			if (ret)
				break;
		}
	} else {
		struct page *page;

		for_each_sgt_page(page, iter, vma->pages) {
			void *s;

			drm_clflush_pages(&page, 1);

1040
			s = kmap(page);
1041
			ret = compress_page(compress, s, dst, false);
1042
			kunmap(page);
1043 1044 1045 1046 1047 1048

			drm_clflush_pages(&page, 1);

			if (ret)
				break;
		}
1049 1050
	}

1051
	if (ret || compress_flush(compress, dst)) {
1052
		while (dst->page_count--)
1053
			pool_free(&compress->pool, dst->pages[dst->page_count]);
1054 1055 1056
		kfree(dst);
		dst = NULL;
	}
1057
	compress_finish(compress);
1058 1059

	return dst;
1060 1061
}

1062
static void gt_record_fences(struct intel_gt_coredump *gt)
1063
{
1064 1065
	struct i915_ggtt *ggtt = gt->_gt->ggtt;
	struct intel_uncore *uncore = gt->_gt->uncore;
1066 1067
	int i;

1068 1069 1070
	if (INTEL_GEN(uncore->i915) >= 6) {
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1071 1072
				intel_uncore_read64(uncore,
						    FENCE_REG_GEN6_LO(i));
1073 1074 1075
	} else if (INTEL_GEN(uncore->i915) >= 4) {
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1076 1077
				intel_uncore_read64(uncore,
						    FENCE_REG_965_LO(i));
1078
	} else {
1079 1080
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1081
				intel_uncore_read(uncore, FENCE_REG(i));
1082
	}
1083
	gt->nfence = i;
1084 1085
}

1086
static void engine_record_registers(struct intel_engine_coredump *ee)
1087
{
1088 1089
	const struct intel_engine_cs *engine = ee->engine;
	struct drm_i915_private *i915 = engine->i915;
1090

1091
	if (INTEL_GEN(i915) >= 6) {
1092
		ee->rc_psmi = ENGINE_READ(engine, RING_PSMI_CTL);
1093

1094 1095 1096 1097 1098 1099
		if (INTEL_GEN(i915) >= 12)
			ee->fault_reg = intel_uncore_read(engine->uncore,
							  GEN12_RING_FAULT_REG);
		else if (INTEL_GEN(i915) >= 8)
			ee->fault_reg = intel_uncore_read(engine->uncore,
							  GEN8_RING_FAULT_REG);
1100
		else
1101
			ee->fault_reg = GEN6_RING_FAULT_REG_READ(engine);
1102 1103
	}

1104
	if (INTEL_GEN(i915) >= 4) {
1105 1106 1107 1108 1109
		ee->faddr = ENGINE_READ(engine, RING_DMA_FADD);
		ee->ipeir = ENGINE_READ(engine, RING_IPEIR);
		ee->ipehr = ENGINE_READ(engine, RING_IPEHR);
		ee->instps = ENGINE_READ(engine, RING_INSTPS);
		ee->bbaddr = ENGINE_READ(engine, RING_BBADDR);
1110 1111
		ee->ccid = ENGINE_READ(engine, CCID);
		if (INTEL_GEN(i915) >= 8) {
1112 1113
			ee->faddr |= (u64)ENGINE_READ(engine, RING_DMA_FADD_UDW) << 32;
			ee->bbaddr |= (u64)ENGINE_READ(engine, RING_BBADDR_UDW) << 32;
1114
		}
1115
		ee->bbstate = ENGINE_READ(engine, RING_BBSTATE);
1116
	} else {
1117 1118 1119
		ee->faddr = ENGINE_READ(engine, DMA_FADD_I8XX);
		ee->ipeir = ENGINE_READ(engine, IPEIR);
		ee->ipehr = ENGINE_READ(engine, IPEHR);
1120 1121
	}

1122
	intel_engine_get_instdone(engine, &ee->instdone);
1123

1124
	ee->instpm = ENGINE_READ(engine, RING_INSTPM);
1125
	ee->acthd = intel_engine_get_active_head(engine);
1126 1127 1128 1129
	ee->start = ENGINE_READ(engine, RING_START);
	ee->head = ENGINE_READ(engine, RING_HEAD);
	ee->tail = ENGINE_READ(engine, RING_TAIL);
	ee->ctl = ENGINE_READ(engine, RING_CTL);
1130
	if (INTEL_GEN(i915) > 2)
1131
		ee->mode = ENGINE_READ(engine, RING_MI_MODE);
1132

1133
	if (!HWS_NEEDS_PHYSICAL(i915)) {
1134
		i915_reg_t mmio;
1135

1136
		if (IS_GEN(i915, 7)) {
1137
			switch (engine->id) {
1138
			default:
1139
				MISSING_CASE(engine->id);
1140
				/* fall through */
1141
			case RCS0:
1142 1143
				mmio = RENDER_HWS_PGA_GEN7;
				break;
1144
			case BCS0:
1145 1146
				mmio = BLT_HWS_PGA_GEN7;
				break;
1147
			case VCS0:
1148 1149
				mmio = BSD_HWS_PGA_GEN7;
				break;
1150
			case VECS0:
1151 1152 1153
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1154
		} else if (IS_GEN(engine->i915, 6)) {
1155
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1156 1157
		} else {
			/* XXX: gen8 returns to sanity */
1158
			mmio = RING_HWS_PGA(engine->mmio_base);
1159 1160
		}

1161
		ee->hws = intel_uncore_read(engine->uncore, mmio);
1162 1163
	}

1164
	ee->reset_count = i915_reset_engine_count(&i915->gpu_error, engine);
1165

1166
	if (HAS_PPGTT(i915)) {
1167 1168
		int i;

1169
		ee->vm_info.gfx_mode = ENGINE_READ(engine, RING_MODE_GEN7);
1170

1171
		if (IS_GEN(i915, 6)) {
1172
			ee->vm_info.pp_dir_base =
1173
				ENGINE_READ(engine, RING_PP_DIR_BASE_READ);
1174
		} else if (IS_GEN(i915, 7)) {
1175
			ee->vm_info.pp_dir_base =
1176
				ENGINE_READ(engine, RING_PP_DIR_BASE);
1177
		} else if (INTEL_GEN(i915) >= 8) {
1178 1179
			u32 base = engine->mmio_base;

1180
			for (i = 0; i < 4; i++) {
1181
				ee->vm_info.pdp[i] =
1182 1183
					intel_uncore_read(engine->uncore,
							  GEN8_RING_PDP_UDW(base, i));
1184 1185
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1186 1187
					intel_uncore_read(engine->uncore,
							  GEN8_RING_PDP_LDW(base, i));
1188
			}
1189
		}
1190
	}
1191 1192
}

1193
static void record_request(const struct i915_request *request,
1194
			   struct i915_request_coredump *erq)
1195
{
1196
	const struct i915_gem_context *ctx;
C
Chris Wilson 已提交
1197

1198
	erq->flags = request->fence.flags;
1199 1200
	erq->context = request->fence.context;
	erq->seqno = request->fence.seqno;
1201
	erq->sched_attr = request->sched.attr;
1202
	erq->start = i915_ggtt_offset(request->ring->vma);
1203 1204
	erq->head = request->head;
	erq->tail = request->tail;
1205 1206 1207 1208 1209 1210 1211

	erq->pid = 0;
	rcu_read_lock();
	ctx = rcu_dereference(request->context->gem_context);
	if (ctx)
		erq->pid = pid_nr(ctx->pid);
	rcu_read_unlock();
1212 1213
}

1214
static void engine_record_execlists(struct intel_engine_coredump *ee)
1215
{
1216 1217
	const struct intel_engine_execlists * const el = &ee->engine->execlists;
	struct i915_request * const *port = el->active;
1218
	unsigned int n = 0;
1219

1220 1221
	while (*port)
		record_request(*port++, &ee->execlist[n++]);
1222 1223

	ee->num_ports = n;
1224 1225
}

1226
static bool record_context(struct i915_gem_context_coredump *e,
1227
			   const struct i915_request *rq)
1228
{
1229 1230 1231 1232 1233 1234 1235 1236 1237
	struct i915_gem_context *ctx;
	struct task_struct *task;
	bool capture;

	rcu_read_lock();
	ctx = rcu_dereference(rq->context->gem_context);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1238 1239
	if (!ctx)
		return false;
1240

1241 1242 1243 1244 1245
	rcu_read_lock();
	task = pid_task(ctx->pid, PIDTYPE_PID);
	if (task) {
		strcpy(e->comm, task->comm);
		e->pid = task->pid;
1246
	}
1247
	rcu_read_unlock();
1248

1249
	e->sched_attr = ctx->sched;
1250 1251
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1252

1253 1254 1255 1256
	capture = i915_gem_context_no_error_capture(ctx);

	i915_gem_context_put(ctx);
	return capture;
1257 1258
}

1259 1260 1261 1262
struct intel_engine_capture_vma {
	struct intel_engine_capture_vma *next;
	struct i915_vma *vma;
	char name[16];
1263 1264
};

1265 1266
static struct intel_engine_capture_vma *
capture_vma(struct intel_engine_capture_vma *next,
1267
	    struct i915_vma *vma,
1268 1269
	    const char *name,
	    gfp_t gfp)
1270
{
1271
	struct intel_engine_capture_vma *c;
1272 1273 1274 1275

	if (!vma)
		return next;

1276
	c = kmalloc(sizeof(*c), gfp);
1277 1278 1279
	if (!c)
		return next;

1280
	if (!i915_active_acquire_if_busy(&vma->active)) {
1281 1282 1283 1284
		kfree(c);
		return next;
	}

1285 1286
	strcpy(c->name, name);
	c->vma = i915_vma_get(vma);
1287 1288 1289 1290 1291

	c->next = next;
	return c;
}

1292 1293 1294 1295
static struct intel_engine_capture_vma *
capture_user(struct intel_engine_capture_vma *capture,
	     const struct i915_request *rq,
	     gfp_t gfp)
1296
{
1297
	struct i915_capture_list *c;
1298

1299 1300
	for (c = rq->capture_list; c; c = c->next)
		capture = capture_vma(capture, c->vma, "user", gfp);
1301 1302

	return capture;
1303 1304
}

1305 1306
static struct i915_vma_coredump *
capture_object(const struct intel_gt *gt,
1307
	       struct drm_i915_gem_object *obj,
1308 1309
	       const char *name,
	       struct i915_vma_compress *compress)
1310 1311 1312 1313
{
	if (obj && i915_gem_object_has_pages(obj)) {
		struct i915_vma fake = {
			.node = { .start = U64_MAX, .size = obj->base.size },
1314
			.size = obj->base.size,
1315 1316 1317 1318
			.pages = obj->mm.pages,
			.obj = obj,
		};

1319
		return i915_vma_coredump_create(gt, &fake, name, compress);
1320 1321 1322 1323 1324
	} else {
		return NULL;
	}
}

1325 1326
static void add_vma(struct intel_engine_coredump *ee,
		    struct i915_vma_coredump *vma)
1327
{
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
	if (vma) {
		vma->next = ee->vma;
		ee->vma = vma;
	}
}

struct intel_engine_coredump *
intel_engine_coredump_alloc(struct intel_engine_cs *engine, gfp_t gfp)
{
	struct intel_engine_coredump *ee;
1338

1339
	ee = kzalloc(sizeof(*ee), gfp);
1340
	if (!ee)
1341
		return NULL;
1342

1343
	ee->engine = engine;
1344

1345 1346
	engine_record_registers(ee);
	engine_record_execlists(ee);
1347

1348 1349
	return ee;
}
1350

1351 1352 1353 1354 1355 1356
struct intel_engine_capture_vma *
intel_engine_coredump_add_request(struct intel_engine_coredump *ee,
				  struct i915_request *rq,
				  gfp_t gfp)
{
	struct intel_engine_capture_vma *vma = NULL;
1357

1358 1359 1360
	ee->simulated |= record_context(&ee->context, rq);
	if (ee->simulated)
		return NULL;
1361

1362 1363 1364 1365 1366 1367 1368 1369 1370
	/*
	 * We need to copy these to an anonymous buffer
	 * as the simplest method to avoid being overwritten
	 * by userspace.
	 */
	vma = capture_vma(vma, rq->batch, "batch", gfp);
	vma = capture_user(vma, rq, gfp);
	vma = capture_vma(vma, rq->ring->vma, "ring", gfp);
	vma = capture_vma(vma, rq->context->state, "HW context", gfp);
1371

1372 1373 1374
	ee->rq_head = rq->head;
	ee->rq_post = rq->postfix;
	ee->rq_tail = rq->tail;
1375

1376 1377
	return vma;
}
1378

1379 1380 1381 1382 1383 1384
void
intel_engine_coredump_add_vma(struct intel_engine_coredump *ee,
			      struct intel_engine_capture_vma *capture,
			      struct i915_vma_compress *compress)
{
	const struct intel_engine_cs *engine = ee->engine;
1385

1386 1387 1388
	while (capture) {
		struct intel_engine_capture_vma *this = capture;
		struct i915_vma *vma = this->vma;
1389

1390 1391 1392 1393
		add_vma(ee,
			i915_vma_coredump_create(engine->gt,
						 vma, this->name,
						 compress));
1394

1395 1396
		i915_active_release(&vma->active);
		i915_vma_put(vma);
1397

1398 1399 1400
		capture = this->next;
		kfree(this);
	}
1401

1402 1403 1404 1405 1406
	add_vma(ee,
		i915_vma_coredump_create(engine->gt,
					 engine->status_page.vma,
					 "HW Status",
					 compress));
1407

1408 1409 1410 1411 1412
	add_vma(ee,
		i915_vma_coredump_create(engine->gt,
					 engine->wa_ctx.vma,
					 "WA context",
					 compress));
1413

1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
	add_vma(ee,
		capture_object(engine->gt,
			       engine->default_state,
			       "NULL context",
			       compress));
}

static struct intel_engine_coredump *
capture_engine(struct intel_engine_cs *engine,
	       struct i915_vma_compress *compress)
{
1425
	struct intel_engine_capture_vma *capture = NULL;
1426 1427 1428
	struct intel_engine_coredump *ee;
	struct i915_request *rq;
	unsigned long flags;
1429

1430 1431 1432
	ee = intel_engine_coredump_alloc(engine, GFP_KERNEL);
	if (!ee)
		return NULL;
1433

1434 1435
	spin_lock_irqsave(&engine->active.lock, flags);
	rq = intel_engine_find_active_request(engine);
1436 1437 1438 1439 1440
	if (rq)
		capture = intel_engine_coredump_add_request(ee, rq,
							    ATOMIC_MAYFAIL);
	spin_unlock_irqrestore(&engine->active.lock, flags);
	if (!capture) {
1441 1442 1443
		kfree(ee);
		return NULL;
	}
1444

1445
	intel_engine_coredump_add_vma(ee, capture, compress);
1446

1447
	return ee;
1448 1449
}

1450
static void
1451 1452
gt_record_engines(struct intel_gt_coredump *gt,
		  struct i915_vma_compress *compress)
1453
{
1454 1455
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
1456

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
	for_each_engine(engine, gt->_gt, id) {
		struct intel_engine_coredump *ee;

		/* Refill our page pool before entering atomic section */
		pool_refill(&compress->pool, ALLOW_FAIL);

		ee = capture_engine(engine, compress);
		if (!ee)
			continue;

		gt->simulated |= ee->simulated;
		if (ee->simulated) {
			kfree(ee);
			continue;
		}

		ee->next = gt->engine;
		gt->engine = ee;
	}
}

static struct intel_uc_coredump *
gt_record_uc(struct intel_gt_coredump *gt,
	     struct i915_vma_compress *compress)
{
	const struct intel_uc *uc = &gt->_gt->uc;
	struct intel_uc_coredump *error_uc;

	error_uc = kzalloc(sizeof(*error_uc), ALLOW_FAIL);
	if (!error_uc)
		return NULL;
1488

1489 1490
	memcpy(&error_uc->guc_fw, &uc->guc.fw, sizeof(uc->guc.fw));
	memcpy(&error_uc->huc_fw, &uc->huc.fw, sizeof(uc->huc.fw));
1491 1492 1493 1494 1495

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
1496 1497
	error_uc->guc_fw.path = kstrdup(uc->guc.fw.path, ALLOW_FAIL);
	error_uc->huc_fw.path = kstrdup(uc->huc.fw.path, ALLOW_FAIL);
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
	error_uc->guc_log =
		i915_vma_coredump_create(gt->_gt,
					 uc->guc.log.vma, "GuC log buffer",
					 compress);

	return error_uc;
}

static void gt_capture_prepare(struct intel_gt_coredump *gt)
{
	struct i915_ggtt *ggtt = gt->_gt->ggtt;

	mutex_lock(&ggtt->error_mutex);
}

static void gt_capture_finish(struct intel_gt_coredump *gt)
{
	struct i915_ggtt *ggtt = gt->_gt->ggtt;

	if (drm_mm_node_allocated(&ggtt->error_capture))
		ggtt->vm.clear_range(&ggtt->vm,
				     ggtt->error_capture.start,
				     PAGE_SIZE);

	mutex_unlock(&ggtt->error_mutex);
1523 1524
}

1525
/* Capture all registers which don't fit into another category. */
1526
static void gt_record_regs(struct intel_gt_coredump *gt)
1527
{
1528 1529
	struct intel_uncore *uncore = gt->_gt->uncore;
	struct drm_i915_private *i915 = uncore->i915;
1530
	int i;
1531

1532 1533
	/*
	 * General organization
1534 1535 1536 1537 1538 1539
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1540

1541
	/* 1: Registers specific to a single generation */
1542
	if (IS_VALLEYVIEW(i915)) {
1543 1544 1545
		gt->gtier[0] = intel_uncore_read(uncore, GTIER);
		gt->ier = intel_uncore_read(uncore, VLV_IER);
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_VLV);
1546
	}
1547

1548
	if (IS_GEN(i915, 7))
1549
		gt->err_int = intel_uncore_read(uncore, GEN7_ERR_INT);
1550

1551
	if (INTEL_GEN(i915) >= 12) {
1552 1553 1554 1555
		gt->fault_data0 = intel_uncore_read(uncore,
						    GEN12_FAULT_TLB_DATA0);
		gt->fault_data1 = intel_uncore_read(uncore,
						    GEN12_FAULT_TLB_DATA1);
1556
	} else if (INTEL_GEN(i915) >= 8) {
1557 1558 1559 1560
		gt->fault_data0 = intel_uncore_read(uncore,
						    GEN8_FAULT_TLB_DATA0);
		gt->fault_data1 = intel_uncore_read(uncore,
						    GEN8_FAULT_TLB_DATA1);
1561 1562
	}

1563
	if (IS_GEN(i915, 6)) {
1564 1565 1566
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE);
		gt->gab_ctl = intel_uncore_read(uncore, GAB_CTL);
		gt->gfx_mode = intel_uncore_read(uncore, GFX_MODE);
1567
	}
1568

1569
	/* 2: Registers which belong to multiple generations */
1570
	if (INTEL_GEN(i915) >= 7)
1571
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_MT);
1572

1573
	if (INTEL_GEN(i915) >= 6) {
1574
		gt->derrmr = intel_uncore_read(uncore, DERRMR);
1575
		if (INTEL_GEN(i915) < 12) {
1576 1577
			gt->error = intel_uncore_read(uncore, ERROR_GEN6);
			gt->done_reg = intel_uncore_read(uncore, DONE_REG);
1578
		}
1579 1580
	}

1581
	/* 3: Feature specific registers */
1582
	if (IS_GEN_RANGE(i915, 6, 7)) {
1583 1584
		gt->gam_ecochk = intel_uncore_read(uncore, GAM_ECOCHK);
		gt->gac_eco = intel_uncore_read(uncore, GAC_ECO_BITS);
1585 1586
	}

1587
	if (IS_GEN_RANGE(i915, 8, 11))
1588
		gt->gtt_cache = intel_uncore_read(uncore, HSW_GTT_CACHE_EN);
1589

1590
	if (IS_GEN(i915, 12))
1591
		gt->aux_err = intel_uncore_read(uncore, GEN12_AUX_ERR_DBG);
1592

1593 1594
	if (INTEL_GEN(i915) >= 12) {
		for (i = 0; i < GEN12_SFC_DONE_MAX; i++) {
1595
			gt->sfc_done[i] =
1596 1597
				intel_uncore_read(uncore, GEN12_SFC_DONE(i));
		}
M
Mika Kuoppala 已提交
1598

1599
		gt->gam_done = intel_uncore_read(uncore, GEN12_GAM_DONE);
1600 1601
	}

1602
	/* 4: Everything else */
1603
	if (INTEL_GEN(i915) >= 11) {
1604 1605
		gt->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
		gt->gtier[0] =
1606 1607
			intel_uncore_read(uncore,
					  GEN11_RENDER_COPY_INTR_ENABLE);
1608
		gt->gtier[1] =
1609
			intel_uncore_read(uncore, GEN11_VCS_VECS_INTR_ENABLE);
1610
		gt->gtier[2] =
1611
			intel_uncore_read(uncore, GEN11_GUC_SG_INTR_ENABLE);
1612
		gt->gtier[3] =
1613 1614
			intel_uncore_read(uncore,
					  GEN11_GPM_WGBOXPERF_INTR_ENABLE);
1615
		gt->gtier[4] =
1616 1617
			intel_uncore_read(uncore,
					  GEN11_CRYPTO_RSVD_INTR_ENABLE);
1618
		gt->gtier[5] =
1619 1620
			intel_uncore_read(uncore,
					  GEN11_GUNIT_CSME_INTR_ENABLE);
1621
		gt->ngtier = 6;
1622
	} else if (INTEL_GEN(i915) >= 8) {
1623
		gt->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
1624
		for (i = 0; i < 4; i++)
1625 1626 1627
			gt->gtier[i] =
				intel_uncore_read(uncore, GEN8_GT_IER(i));
		gt->ngtier = 4;
1628
	} else if (HAS_PCH_SPLIT(i915)) {
1629 1630 1631
		gt->ier = intel_uncore_read(uncore, DEIER);
		gt->gtier[0] = intel_uncore_read(uncore, GTIER);
		gt->ngtier = 1;
1632
	} else if (IS_GEN(i915, 2)) {
1633
		gt->ier = intel_uncore_read16(uncore, GEN2_IER);
1634
	} else if (!IS_VALLEYVIEW(i915)) {
1635
		gt->ier = intel_uncore_read(uncore, GEN2_IER);
1636
	}
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
	gt->eir = intel_uncore_read(uncore, EIR);
	gt->pgtbl_er = intel_uncore_read(uncore, PGTBL_ER);
}

/*
 * Generate a semi-unique error code. The code is not meant to have meaning, The
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
static u32 generate_ecode(const struct intel_engine_coredump *ee)
{
	/*
	 * IPEHR would be an ideal way to detect errors, as it's the gross
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
	return ee ? ee->ipehr ^ ee->instdone.instdone : 0;
1660 1661
}

1662
static const char *error_msg(struct i915_gpu_coredump *error)
1663
{
1664 1665 1666
	struct intel_engine_coredump *first = NULL;
	struct intel_gt_coredump *gt;
	intel_engine_mask_t engines;
1667
	int len;
1668

1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
	engines = 0;
	for (gt = error->gt; gt; gt = gt->next) {
		struct intel_engine_coredump *cs;

		if (gt->engine && !first)
			first = gt->engine;

		for (cs = gt->engine; cs; cs = cs->next)
			engines |= cs->engine->mask;
	}

1680
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1681
			"GPU HANG: ecode %d:%x:%08x",
1682
			INTEL_GEN(error->i915), engines,
1683
			generate_ecode(first));
1684
	if (first && first->context.pid) {
1685
		/* Just show the first executing process, more is confusing */
1686 1687 1688
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1689
				 first->context.comm, first->context.pid);
1690
	}
1691

1692
	return error->error_msg;
1693 1694
}

1695
static void capture_gen(struct i915_gpu_coredump *error)
1696
{
1697 1698 1699 1700
	struct drm_i915_private *i915 = error->i915;

	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1701

1702 1703 1704 1705
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1706 1707
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1708

1709
	i915_params_copy(&error->params, &i915_modparams);
1710
	memcpy(&error->device_info,
1711
	       INTEL_INFO(i915),
1712
	       sizeof(error->device_info));
1713 1714 1715
	memcpy(&error->runtime_info,
	       RUNTIME_INFO(i915),
	       sizeof(error->runtime_info));
1716
	error->driver_caps = i915->caps;
1717 1718
}

1719 1720
struct i915_gpu_coredump *
i915_gpu_coredump_alloc(struct drm_i915_private *i915, gfp_t gfp)
1721
{
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
	struct i915_gpu_coredump *error;

	if (!i915_modparams.error_capture)
		return NULL;

	error = kzalloc(sizeof(*error), gfp);
	if (!error)
		return NULL;

	kref_init(&error->ref);
	error->i915 = i915;

	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
	error->uptime = ktime_sub(ktime_get(), i915->gt.last_init_time);
	error->capture = jiffies;

	capture_gen(error);

	return error;
1742 1743
}

1744 1745 1746 1747
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

struct intel_gt_coredump *
intel_gt_coredump_alloc(struct intel_gt *gt, gfp_t gfp)
1748
{
1749
	struct intel_gt_coredump *gc;
1750

1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
	gc = kzalloc(sizeof(*gc), gfp);
	if (!gc)
		return NULL;

	gc->_gt = gt;
	gc->awake = intel_gt_pm_is_awake(gt);

	gt_record_regs(gc);
	gt_record_fences(gc);

	return gc;
}
1763

1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
struct i915_vma_compress *
i915_vma_capture_prepare(struct intel_gt_coredump *gt)
{
	struct i915_vma_compress *compress;

	compress = kmalloc(sizeof(*compress), ALLOW_FAIL);
	if (!compress)
		return NULL;

	if (!compress_init(compress)) {
		kfree(compress);
		return NULL;
1776
	}
1777 1778 1779 1780

	gt_capture_prepare(gt);

	return compress;
1781 1782
}

1783 1784 1785 1786 1787
void i915_vma_capture_finish(struct intel_gt_coredump *gt,
			     struct i915_vma_compress *compress)
{
	if (!compress)
		return;
1788

1789 1790 1791 1792 1793 1794 1795
	gt_capture_finish(gt);

	compress_fini(compress);
	kfree(compress);
}

struct i915_gpu_coredump *i915_gpu_coredump(struct drm_i915_private *i915)
1796
{
1797
	struct i915_gpu_coredump *error;
1798

1799 1800 1801 1802 1803
	/* Check if GPU capture has been disabled */
	error = READ_ONCE(i915->gpu_error.first_error);
	if (IS_ERR(error))
		return error;

1804 1805
	error = i915_gpu_coredump_alloc(i915, ALLOW_FAIL);
	if (!error)
1806
		return ERR_PTR(-ENOMEM);
1807

1808 1809 1810
	error->gt = intel_gt_coredump_alloc(&i915->gt, ALLOW_FAIL);
	if (error->gt) {
		struct i915_vma_compress *compress;
1811

1812 1813 1814 1815 1816 1817
		compress = i915_vma_capture_prepare(error->gt);
		if (!compress) {
			kfree(error->gt);
			kfree(error);
			return ERR_PTR(-ENOMEM);
		}
1818

1819 1820 1821 1822
		gt_record_engines(error->gt, compress);

		if (INTEL_INFO(i915)->has_gt_uc)
			error->gt->uc = gt_record_uc(error->gt, compress);
1823

1824 1825 1826 1827
		i915_vma_capture_finish(error->gt, compress);

		error->simulated |= error->gt->simulated;
	}
1828 1829 1830 1831

	error->overlay = intel_overlay_capture_error_state(i915);
	error->display = intel_display_capture_error_state(i915);

1832 1833 1834
	return error;
}

1835
void i915_error_state_store(struct i915_gpu_coredump *error)
1836
{
1837
	struct drm_i915_private *i915;
1838
	static bool warned;
1839

1840
	if (IS_ERR_OR_NULL(error))
1841 1842
		return;

1843 1844
	i915 = error->i915;
	dev_info(i915->drm.dev, "%s\n", error_msg(error));
1845

1846 1847
	if (error->simulated ||
	    cmpxchg(&i915->gpu_error.first_error, NULL, error))
1848 1849
		return;

1850
	i915_gpu_coredump_get(error);
1851

1852
	if (!xchg(&warned, true) &&
1853
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1854 1855 1856 1857 1858 1859
		pr_info("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		pr_info("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		pr_info("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		pr_info("The GPU crash dump is required to analyze GPU hangs, so please always attach it.\n");
		pr_info("GPU crash dump saved to /sys/class/drm/card%d/error\n",
			i915->drm.primary->index);
1860
	}
1861 1862
}

1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @i915: i915 device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
void i915_capture_error_state(struct drm_i915_private *i915)
{
	struct i915_gpu_coredump *error;

	error = i915_gpu_coredump(i915);
	if (IS_ERR(error)) {
		cmpxchg(&i915->gpu_error.first_error, NULL, error);
		return;
	}

	i915_error_state_store(error);
	i915_gpu_coredump_put(error);
}

struct i915_gpu_coredump *
1887
i915_first_error_state(struct drm_i915_private *i915)
1888
{
1889
	struct i915_gpu_coredump *error;
1890

1891 1892
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1893
	if (!IS_ERR_OR_NULL(error))
1894
		i915_gpu_coredump_get(error);
1895
	spin_unlock_irq(&i915->gpu_error.lock);
1896

1897
	return error;
1898 1899
}

1900
void i915_reset_error_state(struct drm_i915_private *i915)
1901
{
1902
	struct i915_gpu_coredump *error;
1903

1904 1905
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1906 1907
	if (error != ERR_PTR(-ENODEV)) /* if disabled, always disabled */
		i915->gpu_error.first_error = NULL;
1908
	spin_unlock_irq(&i915->gpu_error.lock);
1909

1910
	if (!IS_ERR_OR_NULL(error))
1911
		i915_gpu_coredump_put(error);
1912 1913 1914 1915 1916 1917 1918 1919
}

void i915_disable_error_state(struct drm_i915_private *i915, int err)
{
	spin_lock_irq(&i915->gpu_error.lock);
	if (!i915->gpu_error.first_error)
		i915->gpu_error.first_error = ERR_PTR(err);
	spin_unlock_irq(&i915->gpu_error.lock);
1920
}