i915_gpu_error.c 52.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

C
Chris Wilson 已提交
30 31
#include <linux/ascii85.h>
#include <linux/nmi.h>
32
#include <linux/pagevec.h>
C
Chris Wilson 已提交
33 34
#include <linux/scatterlist.h>
#include <linux/utsname.h>
35
#include <linux/zlib.h>
C
Chris Wilson 已提交
36

37
#include <drm/drm_cache.h>
38 39
#include <drm/drm_print.h>

40
#include "display/intel_dmc.h"
41 42
#include "display/intel_overlay.h"

43
#include "gem/i915_gem_context.h"
44
#include "gem/i915_gem_lmem.h"
45
#include "gt/intel_engine_regs.h"
46
#include "gt/intel_gt.h"
47
#include "gt/intel_gt_pm.h"
48
#include "gt/intel_gt_regs.h"
49
#include "gt/uc/intel_guc_capture.h"
50

51
#include "i915_driver.h"
52
#include "i915_drv.h"
53
#include "i915_gpu_error.h"
54
#include "i915_memcpy.h"
55
#include "i915_scatterlist.h"
56

57
#define ALLOW_FAIL (__GFP_KSWAPD_RECLAIM | __GFP_RETRY_MAYFAIL | __GFP_NOWARN)
58 59
#define ATOMIC_MAYFAIL (GFP_ATOMIC | __GFP_NOWARN)

C
Chris Wilson 已提交
60 61
static void __sg_set_buf(struct scatterlist *sg,
			 void *addr, unsigned int len, loff_t it)
62
{
C
Chris Wilson 已提交
63 64 65 66
	sg->page_link = (unsigned long)virt_to_page(addr);
	sg->offset = offset_in_page(addr);
	sg->length = len;
	sg->dma_address = it;
67 68
}

C
Chris Wilson 已提交
69
static bool __i915_error_grow(struct drm_i915_error_state_buf *e, size_t len)
70
{
C
Chris Wilson 已提交
71
	if (!len)
72 73
		return false;

C
Chris Wilson 已提交
74 75 76 77 78 79 80 81
	if (e->bytes + len + 1 <= e->size)
		return true;

	if (e->bytes) {
		__sg_set_buf(e->cur++, e->buf, e->bytes, e->iter);
		e->iter += e->bytes;
		e->buf = NULL;
		e->bytes = 0;
82 83
	}

C
Chris Wilson 已提交
84 85
	if (e->cur == e->end) {
		struct scatterlist *sgl;
86

87
		sgl = (typeof(sgl))__get_free_page(ALLOW_FAIL);
C
Chris Wilson 已提交
88 89 90 91
		if (!sgl) {
			e->err = -ENOMEM;
			return false;
		}
92

C
Chris Wilson 已提交
93 94 95 96 97 98 99
		if (e->cur) {
			e->cur->offset = 0;
			e->cur->length = 0;
			e->cur->page_link =
				(unsigned long)sgl | SG_CHAIN;
		} else {
			e->sgl = sgl;
100 101
		}

C
Chris Wilson 已提交
102 103
		e->cur = sgl;
		e->end = sgl + SG_MAX_SINGLE_ALLOC - 1;
104 105
	}

C
Chris Wilson 已提交
106
	e->size = ALIGN(len + 1, SZ_64K);
107
	e->buf = kmalloc(e->size, ALLOW_FAIL);
C
Chris Wilson 已提交
108 109 110 111 112 113 114 115 116 117
	if (!e->buf) {
		e->size = PAGE_ALIGN(len + 1);
		e->buf = kmalloc(e->size, GFP_KERNEL);
	}
	if (!e->buf) {
		e->err = -ENOMEM;
		return false;
	}

	return true;
118 119
}

120
__printf(2, 0)
121
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
C
Chris Wilson 已提交
122
			       const char *fmt, va_list args)
123
{
C
Chris Wilson 已提交
124 125
	va_list ap;
	int len;
126

C
Chris Wilson 已提交
127
	if (e->err)
128 129
		return;

C
Chris Wilson 已提交
130 131 132 133 134 135
	va_copy(ap, args);
	len = vsnprintf(NULL, 0, fmt, ap);
	va_end(ap);
	if (len <= 0) {
		e->err = len;
		return;
136 137
	}

C
Chris Wilson 已提交
138 139
	if (!__i915_error_grow(e, len))
		return;
140

C
Chris Wilson 已提交
141 142 143 144 145 146 147
	GEM_BUG_ON(e->bytes >= e->size);
	len = vscnprintf(e->buf + e->bytes, e->size - e->bytes, fmt, args);
	if (len < 0) {
		e->err = len;
		return;
	}
	e->bytes += len;
148 149
}

C
Chris Wilson 已提交
150
static void i915_error_puts(struct drm_i915_error_state_buf *e, const char *str)
151 152 153
{
	unsigned len;

C
Chris Wilson 已提交
154
	if (e->err || !str)
155 156 157
		return;

	len = strlen(str);
C
Chris Wilson 已提交
158 159
	if (!__i915_error_grow(e, len))
		return;
160

C
Chris Wilson 已提交
161
	GEM_BUG_ON(e->bytes + len > e->size);
162
	memcpy(e->buf + e->bytes, str, len);
C
Chris Wilson 已提交
163
	e->bytes += len;
164 165 166 167 168
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
/* single threaded page allocator with a reserved stash for emergencies */
static void pool_fini(struct pagevec *pv)
{
	pagevec_release(pv);
}

static int pool_refill(struct pagevec *pv, gfp_t gfp)
{
	while (pagevec_space(pv)) {
		struct page *p;

		p = alloc_page(gfp);
		if (!p)
			return -ENOMEM;

		pagevec_add(pv, p);
	}

	return 0;
}

static int pool_init(struct pagevec *pv, gfp_t gfp)
{
	int err;

	pagevec_init(pv);

	err = pool_refill(pv, gfp);
	if (err)
		pool_fini(pv);

	return err;
}

static void *pool_alloc(struct pagevec *pv, gfp_t gfp)
{
	struct page *p;

	p = alloc_page(gfp);
	if (!p && pagevec_count(pv))
		p = pv->pages[--pv->nr];

	return p ? page_address(p) : NULL;
}

static void pool_free(struct pagevec *pv, void *addr)
{
	struct page *p = virt_to_page(addr);

	if (pagevec_space(pv))
		pagevec_add(pv, p);
	else
		__free_page(p);
}

239 240
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

241
struct i915_vma_compress {
242
	struct pagevec pool;
243 244 245 246
	struct z_stream_s zstream;
	void *tmp;
};

247
static bool compress_init(struct i915_vma_compress *c)
248
{
249
	struct z_stream_s *zstream = &c->zstream;
250

251
	if (pool_init(&c->pool, ALLOW_FAIL))
252 253
		return false;

254 255 256 257 258
	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			ALLOW_FAIL);
	if (!zstream->workspace) {
		pool_fini(&c->pool);
259 260 261
		return false;
	}

262
	c->tmp = NULL;
263
	if (i915_has_memcpy_from_wc())
264
		c->tmp = pool_alloc(&c->pool, ALLOW_FAIL);
265

266 267 268
	return true;
}

269
static bool compress_start(struct i915_vma_compress *c)
270
{
271 272 273 274 275 276 277 278 279
	struct z_stream_s *zstream = &c->zstream;
	void *workspace = zstream->workspace;

	memset(zstream, 0, sizeof(*zstream));
	zstream->workspace = workspace;

	return zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) == Z_OK;
}

280 281
static void *compress_next_page(struct i915_vma_compress *c,
				struct i915_vma_coredump *dst)
282
{
283 284
	void *page_addr;
	struct page *page;
285

286 287
	page_addr = pool_alloc(&c->pool, ALLOW_FAIL);
	if (!page_addr)
288 289
		return ERR_PTR(-ENOMEM);

290 291 292
	page = virt_to_page(page_addr);
	list_add_tail(&page->lru, &dst->page_list);
	return page_addr;
293 294
}

295
static int compress_page(struct i915_vma_compress *c,
296
			 void *src,
297 298
			 struct i915_vma_coredump *dst,
			 bool wc)
299
{
300 301
	struct z_stream_s *zstream = &c->zstream;

302
	zstream->next_in = src;
303
	if (wc && c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
304
		zstream->next_in = c->tmp;
305 306 307 308
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
309
			zstream->next_out = compress_next_page(c, dst);
310 311
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);
312 313 314 315

			zstream->avail_out = PAGE_SIZE;
		}

316
		if (zlib_deflate(zstream, Z_NO_FLUSH) != Z_OK)
317
			return -EIO;
318 319

		cond_resched();
320 321 322 323 324 325 326 327 328
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

329 330
static int compress_flush(struct i915_vma_compress *c,
			  struct i915_vma_coredump *dst)
331
{
332 333
	struct z_stream_s *zstream = &c->zstream;

334 335 336
	do {
		switch (zlib_deflate(zstream, Z_FINISH)) {
		case Z_OK: /* more space requested */
337
			zstream->next_out = compress_next_page(c, dst);
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);

			zstream->avail_out = PAGE_SIZE;
			break;

		case Z_STREAM_END:
			goto end;

		default: /* any error */
			return -EIO;
		}
	} while (1);

end:
	memset(zstream->next_out, 0, zstream->avail_out);
	dst->unused = zstream->avail_out;
	return 0;
}

358
static void compress_finish(struct i915_vma_compress *c)
359
{
360 361
	zlib_deflateEnd(&c->zstream);
}
362

363
static void compress_fini(struct i915_vma_compress *c)
364 365
{
	kfree(c->zstream.workspace);
366
	if (c->tmp)
367 368
		pool_free(&c->pool, c->tmp);
	pool_fini(&c->pool);
369 370 371 372 373 374 375 376 377
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

378
struct i915_vma_compress {
379
	struct pagevec pool;
380 381
};

382
static bool compress_init(struct i915_vma_compress *c)
383 384 385 386
{
	return pool_init(&c->pool, ALLOW_FAIL) == 0;
}

387
static bool compress_start(struct i915_vma_compress *c)
388 389 390 391
{
	return true;
}

392
static int compress_page(struct i915_vma_compress *c,
393
			 void *src,
394 395
			 struct i915_vma_coredump *dst,
			 bool wc)
396
{
397
	void *ptr;
398

399
	ptr = pool_alloc(&c->pool, ALLOW_FAIL);
400
	if (!ptr)
401 402
		return -ENOMEM;

403
	if (!(wc && i915_memcpy_from_wc(ptr, src, PAGE_SIZE)))
404
		memcpy(ptr, src, PAGE_SIZE);
405
	list_add_tail(&virt_to_page(ptr)->lru, &dst->page_list);
406
	cond_resched();
407 408 409 410

	return 0;
}

411 412
static int compress_flush(struct i915_vma_compress *c,
			  struct i915_vma_coredump *dst)
413 414 415 416
{
	return 0;
}

417
static void compress_finish(struct i915_vma_compress *c)
418 419 420
{
}

421
static void compress_fini(struct i915_vma_compress *c)
422 423 424 425
{
	pool_fini(&c->pool);
}

426 427 428 429 430 431 432
static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

433
static void error_print_instdone(struct drm_i915_error_state_buf *m,
434
				 const struct intel_engine_coredump *ee)
435
{
436
	const struct sseu_dev_info *sseu = &ee->engine->gt->info.sseu;
437 438
	int slice;
	int subslice;
439
	int iter;
440

441 442 443
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

444
	if (ee->engine->class != RENDER_CLASS || GRAPHICS_VER(m->i915) <= 3)
445 446 447 448 449
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

450
	if (GRAPHICS_VER(m->i915) <= 6)
451 452
		return;

453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
	if (GRAPHICS_VER_FULL(m->i915) >= IP_VER(12, 50)) {
		for_each_instdone_gslice_dss_xehp(m->i915, sseu, iter, slice, subslice)
			err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.sampler[slice][subslice]);

		for_each_instdone_gslice_dss_xehp(m->i915, sseu, iter, slice, subslice)
			err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.row[slice][subslice]);
	} else {
		for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
			err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.sampler[slice][subslice]);

		for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
			err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.row[slice][subslice]);
	}
474

475
	if (GRAPHICS_VER(m->i915) < 12)
476 477
		return;

478 479 480 481 482 483 484
	if (GRAPHICS_VER_FULL(m->i915) >= IP_VER(12, 55)) {
		for_each_instdone_gslice_dss_xehp(m->i915, sseu, iter, slice, subslice)
			err_printf(m, "  GEOM_SVGUNIT_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.geom_svg[slice][subslice]);
	}

485 486 487 488
	err_printf(m, "  SC_INSTDONE_EXTRA: 0x%08x\n",
		   ee->instdone.slice_common_extra[0]);
	err_printf(m, "  SC_INSTDONE_EXTRA2: 0x%08x\n",
		   ee->instdone.slice_common_extra[1]);
489 490
}

491 492
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
493
				const struct i915_request_coredump *erq)
494 495 496 497
{
	if (!erq->seqno)
		return;

498
	err_printf(m, "%s pid %d, seqno %8x:%08x%s%s, prio %d, head %08x, tail %08x\n",
499
		   prefix, erq->pid, erq->context, erq->seqno,
500 501 502 503 504
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &erq->flags) ? "!" : "",
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
			    &erq->flags) ? "+" : "",
		   erq->sched_attr.priority,
505
		   erq->head, erq->tail);
506 507
}

508 509
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
510
				const struct i915_gem_context_coredump *ctx)
511
{
M
Michał Winiarski 已提交
512
	const u32 period = to_gt(m->i915)->clock_period_ns;
513 514

	err_printf(m, "%s%s[%d] prio %d, guilty %d active %d, runtime total %lluns, avg %lluns\n",
C
Chris Wilson 已提交
515
		   header, ctx->comm, ctx->pid, ctx->sched_attr.priority,
516 517 518
		   ctx->guilty, ctx->active,
		   ctx->total_runtime * period,
		   mul_u32_u32(ctx->avg_runtime, period));
519 520
}

521 522 523 524 525 526 527 528 529 530 531 532
static struct i915_vma_coredump *
__find_vma(struct i915_vma_coredump *vma, const char *name)
{
	while (vma) {
		if (strcmp(vma->name, name) == 0)
			return vma;
		vma = vma->next;
	}

	return NULL;
}

533 534
struct i915_vma_coredump *
intel_gpu_error_find_batch(const struct intel_engine_coredump *ee)
535 536 537 538
{
	return __find_vma(ee->vma, "batch");
}

539
static void error_print_engine(struct drm_i915_error_state_buf *m,
540
			       const struct intel_engine_coredump *ee)
541
{
542
	struct i915_vma_coredump *batch;
543 544
	int n;

545
	err_printf(m, "%s command stream:\n", ee->engine->name);
546
	err_printf(m, "  CCID:  0x%08x\n", ee->ccid);
547
	err_printf(m, "  START: 0x%08x\n", ee->start);
548
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
549 550
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
551
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
552
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
553 554 555 556 557
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
558
	err_printf(m, "  ESR:   0x%08x\n", ee->esr);
559 560 561

	error_print_instdone(m, ee);

562
	batch = intel_gpu_error_find_batch(ee);
563 564 565
	if (batch) {
		u64 start = batch->gtt_offset;
		u64 end = start + batch->gtt_size;
566 567 568 569 570

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
571
	if (GRAPHICS_VER(m->i915) >= 4) {
572
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
573 574 575
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
576
	}
577 578 579
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
580
	if (GRAPHICS_VER(m->i915) >= 6) {
581 582
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
583
	}
584
	if (HAS_PPGTT(m->i915)) {
585
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
586

587
		if (GRAPHICS_VER(m->i915) >= 8) {
588 589 590
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
591
					   i, ee->vm_info.pdp[i]);
592 593
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
594
				   ee->vm_info.pp_dir_base);
595 596
		}
	}
597

598 599
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
600
		error_print_request(m, " ", &ee->execlist[n]);
601
	}
602 603 604 605 606 607 608 609 610 611 612
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

613 614 615
void intel_gpu_error_print_vma(struct drm_i915_error_state_buf *m,
			       const struct intel_engine_cs *engine,
			       const struct i915_vma_coredump *vma)
616
{
617
	char out[ASCII85_BUFSZ];
618
	struct page *page;
619

620
	if (!vma)
621 622
		return;

623 624 625 626
	err_printf(m, "%s --- %s = 0x%08x %08x\n",
		   engine ? engine->name : "global", vma->name,
		   upper_32_bits(vma->gtt_offset),
		   lower_32_bits(vma->gtt_offset));
627

628 629
	if (vma->gtt_page_sizes > I915_GTT_PAGE_SIZE_4K)
		err_printf(m, "gtt_page_sizes = 0x%08x\n", vma->gtt_page_sizes);
630

631
	err_compression_marker(m);
632
	list_for_each_entry(page, &vma->page_list, lru) {
633
		int i, len;
634
		const u32 *addr = page_address(page);
635 636

		len = PAGE_SIZE;
637
		if (page == list_last_entry(&vma->page_list, typeof(*page), lru))
638
			len -= vma->unused;
639 640
		len = ascii85_encode_len(len);

641
		for (i = 0; i < len; i++)
642
			err_puts(m, ascii85_encode(addr[i], out));
643
	}
644
	err_puts(m, "\n");
645 646
}

647
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
648
				   struct i915_gpu_coredump *error)
649
{
650 651
	struct drm_printer p = i915_error_printer(m);

652 653 654
	intel_device_info_print_static(&error->device_info, &p);
	intel_device_info_print_runtime(&error->runtime_info, &p);
	intel_driver_caps_print(&error->driver_caps, &p);
655 656
}

657
static void err_print_params(struct drm_i915_error_state_buf *m,
658
			     const struct i915_params *params)
659
{
660 661 662
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
663 664
}

665 666 667
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
668
	struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
669 670 671 672 673 674 675 676

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

677
static void err_print_uc(struct drm_i915_error_state_buf *m,
678
			 const struct intel_uc_coredump *error_uc)
679 680 681 682 683
{
	struct drm_printer p = i915_error_printer(m);

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
684
	intel_gpu_error_print_vma(m, NULL, error_uc->guc_log);
685 686
}

C
Chris Wilson 已提交
687
static void err_free_sgl(struct scatterlist *sgl)
688
{
C
Chris Wilson 已提交
689 690
	while (sgl) {
		struct scatterlist *sg;
691

C
Chris Wilson 已提交
692 693 694 695 696 697 698 699 700
		for (sg = sgl; !sg_is_chain(sg); sg++) {
			kfree(sg_virt(sg));
			if (sg_is_last(sg))
				break;
		}

		sg = sg_is_last(sg) ? NULL : sg_chain_ptr(sg);
		free_page((unsigned long)sgl);
		sgl = sg;
701
	}
C
Chris Wilson 已提交
702
}
703

704 705 706 707 708 709
static void err_print_gt_info(struct drm_i915_error_state_buf *m,
			      struct intel_gt_coredump *gt)
{
	struct drm_printer p = i915_error_printer(m);

	intel_gt_info_print(&gt->info, &p);
710
	intel_sseu_print_topology(gt->_gt->i915, &gt->info.sseu, &p);
711 712
}

713 714 715 716 717 718 719 720 721
static void err_print_gt_display(struct drm_i915_error_state_buf *m,
				 struct intel_gt_coredump *gt)
{
	err_printf(m, "IER: 0x%08x\n", gt->ier);
	err_printf(m, "DERRMR: 0x%08x\n", gt->derrmr);
}

static void err_print_gt_global_nonguc(struct drm_i915_error_state_buf *m,
				       struct intel_gt_coredump *gt)
722
{
723
	int i;
724 725 726

	err_printf(m, "GT awake: %s\n", yesno(gt->awake));
	err_printf(m, "EIR: 0x%08x\n", gt->eir);
727 728
	err_printf(m, "PGTBL_ER: 0x%08x\n", gt->pgtbl_er);

729 730
	for (i = 0; i < gt->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, gt->gtier[i]);
731
}
732

733 734 735 736
static void err_print_gt_global(struct drm_i915_error_state_buf *m,
				struct intel_gt_coredump *gt)
{
	err_printf(m, "FORCEWAKE: 0x%08x\n", gt->forcewake);
737

738
	if (IS_GRAPHICS_VER(m->i915, 6, 11)) {
739 740 741 742
		err_printf(m, "ERROR: 0x%08x\n", gt->error);
		err_printf(m, "DONE_REG: 0x%08x\n", gt->done_reg);
	}

743
	if (GRAPHICS_VER(m->i915) >= 8)
744 745 746
		err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
			   gt->fault_data1, gt->fault_data0);

747
	if (GRAPHICS_VER(m->i915) == 7)
748 749
		err_printf(m, "ERR_INT: 0x%08x\n", gt->err_int);

750
	if (IS_GRAPHICS_VER(m->i915, 8, 11))
751 752
		err_printf(m, "GTT_CACHE_EN: 0x%08x\n", gt->gtt_cache);

753
	if (GRAPHICS_VER(m->i915) == 12)
754 755
		err_printf(m, "AUX_ERR_DBG: 0x%08x\n", gt->aux_err);

756
	if (GRAPHICS_VER(m->i915) >= 12) {
757 758
		int i;

759
		for (i = 0; i < I915_MAX_SFC; i++) {
760 761 762 763 764
			/*
			 * SFC_DONE resides in the VD forcewake domain, so it
			 * only exists if the corresponding VCS engine is
			 * present.
			 */
765 766
			if ((gt->_gt->info.sfc_mask & BIT(i)) == 0 ||
			    !HAS_ENGINE(gt->_gt, _VCS(i * 2)))
767 768
				continue;

769 770
			err_printf(m, "  SFC_DONE[%d]: 0x%08x\n", i,
				   gt->sfc_done[i]);
771
		}
772 773 774

		err_printf(m, "  GAM_DONE: 0x%08x\n", gt->gam_done);
	}
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
}

static void err_print_gt_fences(struct drm_i915_error_state_buf *m,
				struct intel_gt_coredump *gt)
{
	int i;

	for (i = 0; i < gt->nfence; i++)
		err_printf(m, "  fence[%d] = %08llx\n", i, gt->fence[i]);
}

static void err_print_gt_engines(struct drm_i915_error_state_buf *m,
				 struct intel_gt_coredump *gt)
{
	const struct intel_engine_coredump *ee;
790 791 792 793

	for (ee = gt->engine; ee; ee = ee->next) {
		const struct i915_vma_coredump *vma;

794 795 796 797 798 799 800 801 802
		if (ee->guc_capture_node)
			intel_guc_capture_print_engine_node(m, ee);
		else
			error_print_engine(m, ee);

		err_printf(m, "  hung: %u\n", ee->hung);
		err_printf(m, "  engine reset count: %u\n", ee->reset_count);
		error_print_context(m, "  Active context: ", &ee->context);

803
		for (vma = ee->vma; vma; vma = vma->next)
804
			intel_gpu_error_print_vma(m, ee->engine, vma);
805 806 807 808
	}

}

C
Chris Wilson 已提交
809
static void __err_print_to_sgl(struct drm_i915_error_state_buf *m,
810
			       struct i915_gpu_coredump *error)
C
Chris Wilson 已提交
811
{
812
	const struct intel_engine_coredump *ee;
C
Chris Wilson 已提交
813
	struct timespec64 ts;
814

815 816
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
817 818 819
	err_printf(m, "Kernel: %s %s\n",
		   init_utsname()->release,
		   init_utsname()->machine);
820
	err_printf(m, "Driver: %s\n", DRIVER_DATE);
A
Arnd Bergmann 已提交
821 822 823 824 825 826 827 828 829
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
830 831
	err_printf(m, "Capture: %lu jiffies; %d ms ago\n",
		   error->capture, jiffies_to_msecs(jiffies - error->capture));
832

833
	for (ee = error->gt ? error->gt->engine : NULL; ee; ee = ee->next)
834
		err_printf(m, "Active process (on ring %s): %s [%d]\n",
835 836 837 838
			   ee->engine->name,
			   ee->context.comm,
			   ee->context.pid);

839
	err_printf(m, "Reset count: %u\n", error->reset_count);
840
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
841
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
842 843 844
	err_printf(m, "Subplatform: 0x%x\n",
		   intel_subplatform(&error->runtime_info,
				     error->device_info.platform));
C
Chris Wilson 已提交
845
	err_print_pciid(m, m->i915);
846

847
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
848

849
	if (HAS_DMC(m->i915)) {
850
		struct intel_dmc *dmc = &m->i915->dmc;
851 852

		err_printf(m, "DMC loaded: %s\n",
853
			   yesno(intel_dmc_has_payload(m->i915) != 0));
854
		err_printf(m, "DMC fw version: %d.%d\n",
855 856
			   DMC_VERSION_MAJOR(dmc->version),
			   DMC_VERSION_MINOR(dmc->version));
857 858
	}

859 860
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
861

862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
	if (error->gt) {
		bool print_guc_capture = false;

		if (error->gt->uc && error->gt->uc->is_guc_capture)
			print_guc_capture = true;

		err_print_gt_display(m, error->gt);
		err_print_gt_global_nonguc(m, error->gt);
		err_print_gt_fences(m, error->gt);

		/*
		 * GuC dumped global, eng-class and eng-instance registers together
		 * as part of engine state dump so we print in err_print_gt_engines
		 */
		if (!print_guc_capture)
			err_print_gt_global(m, error->gt);

		err_print_gt_engines(m, error->gt);

		if (error->gt->uc)
			err_print_uc(m, error->gt->uc);

		err_print_gt_info(m, error->gt);
	}
886 887 888 889

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

890
	err_print_capabilities(m, error);
891
	err_print_params(m, &error->params);
C
Chris Wilson 已提交
892 893
}

894
static int err_print_to_sgl(struct i915_gpu_coredump *error)
C
Chris Wilson 已提交
895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923
{
	struct drm_i915_error_state_buf m;

	if (IS_ERR(error))
		return PTR_ERR(error);

	if (READ_ONCE(error->sgl))
		return 0;

	memset(&m, 0, sizeof(m));
	m.i915 = error->i915;

	__err_print_to_sgl(&m, error);

	if (m.buf) {
		__sg_set_buf(m.cur++, m.buf, m.bytes, m.iter);
		m.bytes = 0;
		m.buf = NULL;
	}
	if (m.cur) {
		GEM_BUG_ON(m.end < m.cur);
		sg_mark_end(m.cur - 1);
	}
	GEM_BUG_ON(m.sgl && !m.cur);

	if (m.err) {
		err_free_sgl(m.sgl);
		return m.err;
	}
924

C
Chris Wilson 已提交
925 926
	if (cmpxchg(&error->sgl, NULL, m.sgl))
		err_free_sgl(m.sgl);
927 928 929 930

	return 0;
}

931 932
ssize_t i915_gpu_coredump_copy_to_buffer(struct i915_gpu_coredump *error,
					 char *buf, loff_t off, size_t rem)
933
{
C
Chris Wilson 已提交
934 935 936 937
	struct scatterlist *sg;
	size_t count;
	loff_t pos;
	int err;
938

C
Chris Wilson 已提交
939 940
	if (!error || !rem)
		return 0;
941

C
Chris Wilson 已提交
942 943 944
	err = err_print_to_sgl(error);
	if (err)
		return err;
945

C
Chris Wilson 已提交
946 947 948 949 950
	sg = READ_ONCE(error->fit);
	if (!sg || off < sg->dma_address)
		sg = error->sgl;
	if (!sg)
		return 0;
951

C
Chris Wilson 已提交
952 953 954 955 956 957 958 959 960
	pos = sg->dma_address;
	count = 0;
	do {
		size_t len, start;

		if (sg_is_chain(sg)) {
			sg = sg_chain_ptr(sg);
			GEM_BUG_ON(sg_is_chain(sg));
		}
961

C
Chris Wilson 已提交
962 963 964 965 966
		len = sg->length;
		if (pos + len <= off) {
			pos += len;
			continue;
		}
967

C
Chris Wilson 已提交
968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
		start = sg->offset;
		if (pos < off) {
			GEM_BUG_ON(off - pos > len);
			len -= off - pos;
			start += off - pos;
			pos = off;
		}

		len = min(len, rem);
		GEM_BUG_ON(!len || len > sg->length);

		memcpy(buf, page_address(sg_page(sg)) + start, len);

		count += len;
		pos += len;

		buf += len;
		rem -= len;
		if (!rem) {
			WRITE_ONCE(error->fit, sg);
			break;
		}
	} while (!sg_is_last(sg++));

	return count;
993 994
}

995
static void i915_vma_coredump_free(struct i915_vma_coredump *vma)
996
{
997 998
	while (vma) {
		struct i915_vma_coredump *next = vma->next;
999
		struct page *page, *n;
1000

1001 1002 1003 1004
		list_for_each_entry_safe(page, n, &vma->page_list, lru) {
			list_del_init(&page->lru);
			__free_page(page);
		}
1005

1006 1007 1008
		kfree(vma);
		vma = next;
	}
1009 1010
}

1011
static void cleanup_params(struct i915_gpu_coredump *error)
1012
{
1013
	i915_params_free(&error->params);
1014 1015
}

1016
static void cleanup_uc(struct intel_uc_coredump *uc)
1017
{
1018 1019 1020
	kfree(uc->guc_fw.path);
	kfree(uc->huc_fw.path);
	i915_vma_coredump_free(uc->guc_log);
1021

1022
	kfree(uc);
1023 1024
}

1025
static void cleanup_gt(struct intel_gt_coredump *gt)
1026
{
1027 1028 1029 1030
	while (gt->engine) {
		struct intel_engine_coredump *ee = gt->engine;

		gt->engine = ee->next;
1031

1032
		i915_vma_coredump_free(ee->vma);
1033
		intel_guc_capture_free_node(ee);
1034 1035
		kfree(ee);
	}
1036

1037 1038
	if (gt->uc)
		cleanup_uc(gt->uc);
1039

1040 1041
	kfree(gt);
}
1042

1043 1044 1045 1046
void __i915_gpu_coredump_free(struct kref *error_ref)
{
	struct i915_gpu_coredump *error =
		container_of(error_ref, typeof(*error), ref);
1047

1048 1049 1050 1051 1052
	while (error->gt) {
		struct intel_gt_coredump *gt = error->gt;

		error->gt = gt->next;
		cleanup_gt(gt);
1053 1054 1055
	}

	kfree(error->overlay);
1056

1057
	cleanup_params(error);
1058

C
Chris Wilson 已提交
1059
	err_free_sgl(error->sgl);
1060 1061 1062
	kfree(error);
}

1063 1064
static struct i915_vma_coredump *
i915_vma_coredump_create(const struct intel_gt *gt,
1065 1066 1067 1068
			 const struct i915_vma_resource *vma_res,
			 struct i915_vma_compress *compress,
			 const char *name)

1069
{
1070
	struct i915_ggtt *ggtt = gt->ggtt;
1071
	const u64 slot = ggtt->error_capture.start;
1072
	struct i915_vma_coredump *dst;
1073
	struct sgt_iter iter;
1074
	int ret;
1075

1076 1077
	might_sleep();

1078
	if (!vma_res || !vma_res->bi.pages || !compress)
C
Chris Wilson 已提交
1079 1080
		return NULL;

1081
	dst = kmalloc(sizeof(*dst), ALLOW_FAIL);
C
Chris Wilson 已提交
1082
	if (!dst)
1083 1084
		return NULL;

1085 1086 1087 1088 1089
	if (!compress_start(compress)) {
		kfree(dst);
		return NULL;
	}

1090
	INIT_LIST_HEAD(&dst->page_list);
1091
	strcpy(dst->name, name);
1092 1093
	dst->next = NULL;

1094 1095 1096
	dst->gtt_offset = vma_res->start;
	dst->gtt_size = vma_res->node_size;
	dst->gtt_page_sizes = vma_res->page_sizes_gtt;
1097 1098
	dst->unused = 0;

1099
	ret = -EINVAL;
1100
	if (drm_mm_node_allocated(&ggtt->error_capture)) {
1101
		void __iomem *s;
1102
		dma_addr_t dma;
1103

1104
		for_each_sgt_daddr(dma, iter, vma_res->bi.pages) {
1105
			mutex_lock(&ggtt->error_mutex);
1106 1107
			ggtt->vm.insert_page(&ggtt->vm, dma, slot,
					     I915_CACHE_NONE, 0);
1108
			mb();
1109

1110
			s = io_mapping_map_wc(&ggtt->iomap, slot, PAGE_SIZE);
1111 1112 1113
			ret = compress_page(compress,
					    (void  __force *)s, dst,
					    true);
1114
			io_mapping_unmap(s);
1115 1116 1117 1118

			mb();
			ggtt->vm.clear_range(&ggtt->vm, slot, PAGE_SIZE);
			mutex_unlock(&ggtt->error_mutex);
1119 1120 1121
			if (ret)
				break;
		}
1122 1123
	} else if (vma_res->bi.lmem) {
		struct intel_memory_region *mem = vma_res->mr;
1124 1125
		dma_addr_t dma;

1126
		for_each_sgt_daddr(dma, iter, vma_res->bi.pages) {
1127 1128
			void __iomem *s;

1129 1130 1131
			s = io_mapping_map_wc(&mem->iomap,
					      dma - mem->region.start,
					      PAGE_SIZE);
1132 1133 1134
			ret = compress_page(compress,
					    (void __force *)s, dst,
					    true);
1135
			io_mapping_unmap(s);
1136 1137 1138 1139 1140 1141
			if (ret)
				break;
		}
	} else {
		struct page *page;

1142
		for_each_sgt_page(page, iter, vma_res->bi.pages) {
1143 1144 1145 1146
			void *s;

			drm_clflush_pages(&page, 1);

1147
			s = kmap(page);
1148
			ret = compress_page(compress, s, dst, false);
1149
			kunmap(page);
1150 1151 1152 1153 1154 1155

			drm_clflush_pages(&page, 1);

			if (ret)
				break;
		}
1156 1157
	}

1158
	if (ret || compress_flush(compress, dst)) {
1159 1160 1161 1162 1163 1164 1165
		struct page *page, *n;

		list_for_each_entry_safe_reverse(page, n, &dst->page_list, lru) {
			list_del_init(&page->lru);
			pool_free(&compress->pool, page_address(page));
		}

1166 1167 1168
		kfree(dst);
		dst = NULL;
	}
1169
	compress_finish(compress);
1170 1171

	return dst;
1172 1173
}

1174
static void gt_record_fences(struct intel_gt_coredump *gt)
1175
{
1176 1177
	struct i915_ggtt *ggtt = gt->_gt->ggtt;
	struct intel_uncore *uncore = gt->_gt->uncore;
1178 1179
	int i;

1180
	if (GRAPHICS_VER(uncore->i915) >= 6) {
1181 1182
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1183 1184
				intel_uncore_read64(uncore,
						    FENCE_REG_GEN6_LO(i));
1185
	} else if (GRAPHICS_VER(uncore->i915) >= 4) {
1186 1187
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1188 1189
				intel_uncore_read64(uncore,
						    FENCE_REG_965_LO(i));
1190
	} else {
1191 1192
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1193
				intel_uncore_read(uncore, FENCE_REG(i));
1194
	}
1195
	gt->nfence = i;
1196 1197
}

1198
static void engine_record_registers(struct intel_engine_coredump *ee)
1199
{
1200 1201
	const struct intel_engine_cs *engine = ee->engine;
	struct drm_i915_private *i915 = engine->i915;
1202

1203
	if (GRAPHICS_VER(i915) >= 6) {
1204
		ee->rc_psmi = ENGINE_READ(engine, RING_PSMI_CTL);
1205

1206
		if (GRAPHICS_VER(i915) >= 12)
1207 1208
			ee->fault_reg = intel_uncore_read(engine->uncore,
							  GEN12_RING_FAULT_REG);
1209
		else if (GRAPHICS_VER(i915) >= 8)
1210 1211
			ee->fault_reg = intel_uncore_read(engine->uncore,
							  GEN8_RING_FAULT_REG);
1212
		else
1213
			ee->fault_reg = GEN6_RING_FAULT_REG_READ(engine);
1214 1215
	}

1216
	if (GRAPHICS_VER(i915) >= 4) {
1217
		ee->esr = ENGINE_READ(engine, RING_ESR);
1218 1219 1220 1221 1222
		ee->faddr = ENGINE_READ(engine, RING_DMA_FADD);
		ee->ipeir = ENGINE_READ(engine, RING_IPEIR);
		ee->ipehr = ENGINE_READ(engine, RING_IPEHR);
		ee->instps = ENGINE_READ(engine, RING_INSTPS);
		ee->bbaddr = ENGINE_READ(engine, RING_BBADDR);
1223
		ee->ccid = ENGINE_READ(engine, CCID);
1224
		if (GRAPHICS_VER(i915) >= 8) {
1225 1226
			ee->faddr |= (u64)ENGINE_READ(engine, RING_DMA_FADD_UDW) << 32;
			ee->bbaddr |= (u64)ENGINE_READ(engine, RING_BBADDR_UDW) << 32;
1227
		}
1228
		ee->bbstate = ENGINE_READ(engine, RING_BBSTATE);
1229
	} else {
1230 1231 1232
		ee->faddr = ENGINE_READ(engine, DMA_FADD_I8XX);
		ee->ipeir = ENGINE_READ(engine, IPEIR);
		ee->ipehr = ENGINE_READ(engine, IPEHR);
1233 1234
	}

1235
	intel_engine_get_instdone(engine, &ee->instdone);
1236

1237
	ee->instpm = ENGINE_READ(engine, RING_INSTPM);
1238
	ee->acthd = intel_engine_get_active_head(engine);
1239 1240 1241 1242
	ee->start = ENGINE_READ(engine, RING_START);
	ee->head = ENGINE_READ(engine, RING_HEAD);
	ee->tail = ENGINE_READ(engine, RING_TAIL);
	ee->ctl = ENGINE_READ(engine, RING_CTL);
1243
	if (GRAPHICS_VER(i915) > 2)
1244
		ee->mode = ENGINE_READ(engine, RING_MI_MODE);
1245

1246
	if (!HWS_NEEDS_PHYSICAL(i915)) {
1247
		i915_reg_t mmio;
1248

1249
		if (GRAPHICS_VER(i915) == 7) {
1250
			switch (engine->id) {
1251
			default:
1252
				MISSING_CASE(engine->id);
1253
				fallthrough;
1254
			case RCS0:
1255 1256
				mmio = RENDER_HWS_PGA_GEN7;
				break;
1257
			case BCS0:
1258 1259
				mmio = BLT_HWS_PGA_GEN7;
				break;
1260
			case VCS0:
1261 1262
				mmio = BSD_HWS_PGA_GEN7;
				break;
1263
			case VECS0:
1264 1265 1266
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1267
		} else if (GRAPHICS_VER(engine->i915) == 6) {
1268
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1269 1270
		} else {
			/* XXX: gen8 returns to sanity */
1271
			mmio = RING_HWS_PGA(engine->mmio_base);
1272 1273
		}

1274
		ee->hws = intel_uncore_read(engine->uncore, mmio);
1275 1276
	}

1277
	ee->reset_count = i915_reset_engine_count(&i915->gpu_error, engine);
1278

1279
	if (HAS_PPGTT(i915)) {
1280 1281
		int i;

1282
		ee->vm_info.gfx_mode = ENGINE_READ(engine, RING_MODE_GEN7);
1283

1284
		if (GRAPHICS_VER(i915) == 6) {
1285
			ee->vm_info.pp_dir_base =
1286
				ENGINE_READ(engine, RING_PP_DIR_BASE_READ);
1287
		} else if (GRAPHICS_VER(i915) == 7) {
1288
			ee->vm_info.pp_dir_base =
1289
				ENGINE_READ(engine, RING_PP_DIR_BASE);
1290
		} else if (GRAPHICS_VER(i915) >= 8) {
1291 1292
			u32 base = engine->mmio_base;

1293
			for (i = 0; i < 4; i++) {
1294
				ee->vm_info.pdp[i] =
1295 1296
					intel_uncore_read(engine->uncore,
							  GEN8_RING_PDP_UDW(base, i));
1297 1298
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1299 1300
					intel_uncore_read(engine->uncore,
							  GEN8_RING_PDP_LDW(base, i));
1301
			}
1302
		}
1303
	}
1304 1305
}

1306
static void record_request(const struct i915_request *request,
1307
			   struct i915_request_coredump *erq)
1308
{
1309
	erq->flags = request->fence.flags;
1310 1311
	erq->context = request->fence.context;
	erq->seqno = request->fence.seqno;
1312
	erq->sched_attr = request->sched.attr;
1313 1314
	erq->head = request->head;
	erq->tail = request->tail;
1315 1316 1317

	erq->pid = 0;
	rcu_read_lock();
1318 1319 1320 1321 1322 1323 1324
	if (!intel_context_is_closed(request->context)) {
		const struct i915_gem_context *ctx;

		ctx = rcu_dereference(request->context->gem_context);
		if (ctx)
			erq->pid = pid_nr(ctx->pid);
	}
1325
	rcu_read_unlock();
1326 1327
}

1328
static void engine_record_execlists(struct intel_engine_coredump *ee)
1329
{
1330 1331
	const struct intel_engine_execlists * const el = &ee->engine->execlists;
	struct i915_request * const *port = el->active;
1332
	unsigned int n = 0;
1333

1334 1335
	while (*port)
		record_request(*port++, &ee->execlist[n++]);
1336 1337

	ee->num_ports = n;
1338 1339
}

1340
static bool record_context(struct i915_gem_context_coredump *e,
1341
			   const struct i915_request *rq)
1342
{
1343 1344
	struct i915_gem_context *ctx;
	struct task_struct *task;
1345
	bool simulated;
1346 1347 1348 1349 1350 1351

	rcu_read_lock();
	ctx = rcu_dereference(rq->context->gem_context);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1352
	if (!ctx)
1353
		return true;
1354

1355 1356 1357 1358 1359
	rcu_read_lock();
	task = pid_task(ctx->pid, PIDTYPE_PID);
	if (task) {
		strcpy(e->comm, task->comm);
		e->pid = task->pid;
1360
	}
1361
	rcu_read_unlock();
1362

1363
	e->sched_attr = ctx->sched;
1364 1365
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1366

1367 1368 1369
	e->total_runtime = rq->context->runtime.total;
	e->avg_runtime = ewma_runtime_read(&rq->context->runtime.avg);

1370
	simulated = i915_gem_context_no_error_capture(ctx);
1371 1372

	i915_gem_context_put(ctx);
1373
	return simulated;
1374 1375
}

1376 1377
struct intel_engine_capture_vma {
	struct intel_engine_capture_vma *next;
1378
	struct i915_vma_resource *vma_res;
1379
	char name[16];
1380
	bool lockdep_cookie;
1381 1382
};

1383
static struct intel_engine_capture_vma *
1384
capture_vma_snapshot(struct intel_engine_capture_vma *next,
1385 1386
		     struct i915_vma_resource *vma_res,
		     gfp_t gfp, const char *name)
1387
{
1388
	struct intel_engine_capture_vma *c;
1389

1390
	if (!vma_res)
1391 1392
		return next;

1393
	c = kmalloc(sizeof(*c), gfp);
1394 1395 1396
	if (!c)
		return next;

1397
	if (!i915_vma_resource_hold(vma_res, &c->lockdep_cookie)) {
1398 1399 1400 1401
		kfree(c);
		return next;
	}

1402 1403
	strcpy(c->name, name);
	c->vma_res = i915_vma_resource_get(vma_res);
1404 1405 1406 1407 1408

	c->next = next;
	return c;
}

1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
static struct intel_engine_capture_vma *
capture_vma(struct intel_engine_capture_vma *next,
	    struct i915_vma *vma,
	    const char *name,
	    gfp_t gfp)
{
	if (!vma)
		return next;

	/*
	 * If the vma isn't pinned, then the vma should be snapshotted
	 * to a struct i915_vma_snapshot at command submission time.
	 * Not here.
	 */
1423
	if (GEM_WARN_ON(!i915_vma_is_pinned(vma)))
1424 1425
		return next;

1426
	next = capture_vma_snapshot(next, vma->resource, gfp, name);
1427 1428 1429 1430

	return next;
}

1431 1432 1433 1434
static struct intel_engine_capture_vma *
capture_user(struct intel_engine_capture_vma *capture,
	     const struct i915_request *rq,
	     gfp_t gfp)
1435
{
1436
	struct i915_capture_list *c;
1437

1438
	for (c = rq->capture_list; c; c = c->next)
1439 1440
		capture = capture_vma_snapshot(capture, c->vma_res, gfp,
					       "user");
1441 1442

	return capture;
1443 1444
}

1445 1446
static void add_vma(struct intel_engine_coredump *ee,
		    struct i915_vma_coredump *vma)
1447
{
1448 1449 1450 1451 1452 1453
	if (vma) {
		vma->next = ee->vma;
		ee->vma = vma;
	}
}

1454 1455 1456 1457
static struct i915_vma_coredump *
create_vma_coredump(const struct intel_gt *gt, struct i915_vma *vma,
		    const char *name, struct i915_vma_compress *compress)
{
1458 1459 1460
	struct i915_vma_coredump *ret = NULL;
	struct i915_vma_resource *vma_res;
	bool lockdep_cookie;
1461 1462 1463 1464

	if (!vma)
		return NULL;

1465 1466 1467 1468 1469 1470
	vma_res = vma->resource;

	if (i915_vma_resource_hold(vma_res, &lockdep_cookie)) {
		ret = i915_vma_coredump_create(gt, vma_res, compress, name);
		i915_vma_resource_unhold(vma_res, lockdep_cookie);
	}
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483

	return ret;
}

static void add_vma_coredump(struct intel_engine_coredump *ee,
			     const struct intel_gt *gt,
			     struct i915_vma *vma,
			     const char *name,
			     struct i915_vma_compress *compress)
{
	add_vma(ee, create_vma_coredump(gt, vma, name, compress));
}

1484
struct intel_engine_coredump *
1485
intel_engine_coredump_alloc(struct intel_engine_cs *engine, gfp_t gfp, u32 dump_flags)
1486 1487
{
	struct intel_engine_coredump *ee;
1488

1489
	ee = kzalloc(sizeof(*ee), gfp);
1490
	if (!ee)
1491
		return NULL;
1492

1493
	ee->engine = engine;
1494

1495 1496 1497 1498
	if (!(dump_flags & CORE_DUMP_FLAG_IS_GUC_CAPTURE)) {
		engine_record_registers(ee);
		engine_record_execlists(ee);
	}
1499

1500 1501
	return ee;
}
1502

1503 1504 1505 1506 1507 1508
struct intel_engine_capture_vma *
intel_engine_coredump_add_request(struct intel_engine_coredump *ee,
				  struct i915_request *rq,
				  gfp_t gfp)
{
	struct intel_engine_capture_vma *vma = NULL;
1509

1510 1511 1512
	ee->simulated |= record_context(&ee->context, rq);
	if (ee->simulated)
		return NULL;
1513

1514 1515 1516 1517 1518
	/*
	 * We need to copy these to an anonymous buffer
	 * as the simplest method to avoid being overwritten
	 * by userspace.
	 */
1519
	vma = capture_vma_snapshot(vma, rq->batch_res, gfp, "batch");
1520 1521 1522
	vma = capture_user(vma, rq, gfp);
	vma = capture_vma(vma, rq->ring->vma, "ring", gfp);
	vma = capture_vma(vma, rq->context->state, "HW context", gfp);
1523

1524 1525 1526
	ee->rq_head = rq->head;
	ee->rq_post = rq->postfix;
	ee->rq_tail = rq->tail;
1527

1528 1529
	return vma;
}
1530

1531 1532 1533 1534 1535 1536
void
intel_engine_coredump_add_vma(struct intel_engine_coredump *ee,
			      struct intel_engine_capture_vma *capture,
			      struct i915_vma_compress *compress)
{
	const struct intel_engine_cs *engine = ee->engine;
1537

1538 1539
	while (capture) {
		struct intel_engine_capture_vma *this = capture;
1540
		struct i915_vma_resource *vma_res = this->vma_res;
1541

1542
		add_vma(ee,
1543 1544
			i915_vma_coredump_create(engine->gt, vma_res,
						 compress, this->name));
1545

1546 1547
		i915_vma_resource_unhold(vma_res, this->lockdep_cookie);
		i915_vma_resource_put(vma_res);
1548

1549 1550 1551
		capture = this->next;
		kfree(this);
	}
1552

1553 1554
	add_vma_coredump(ee, engine->gt, engine->status_page.vma,
			 "HW Status", compress);
1555

1556 1557
	add_vma_coredump(ee, engine->gt, engine->wa_ctx.vma,
			 "WA context", compress);
1558 1559 1560 1561
}

static struct intel_engine_coredump *
capture_engine(struct intel_engine_cs *engine,
1562 1563
	       struct i915_vma_compress *compress,
	       u32 dump_flags)
1564
{
1565
	struct intel_engine_capture_vma *capture = NULL;
1566
	struct intel_engine_coredump *ee;
1567 1568
	struct intel_context *ce;
	struct i915_request *rq = NULL;
1569
	unsigned long flags;
1570

1571
	ee = intel_engine_coredump_alloc(engine, ALLOW_FAIL, dump_flags);
1572 1573
	if (!ee)
		return NULL;
1574

1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
	ce = intel_engine_get_hung_context(engine);
	if (ce) {
		intel_engine_clear_hung_context(engine);
		rq = intel_context_find_active_request(ce);
		if (!rq || !i915_request_started(rq))
			goto no_request_capture;
	} else {
		/*
		 * Getting here with GuC enabled means it is a forced error capture
		 * with no actual hang. So, no need to attempt the execlist search.
		 */
		if (!intel_uc_uses_guc_submission(&engine->gt->uc)) {
			spin_lock_irqsave(&engine->sched_engine->lock, flags);
			rq = intel_engine_execlist_find_hung_request(engine);
			spin_unlock_irqrestore(&engine->sched_engine->lock,
					       flags);
		}
	}
1593
	if (rq)
1594 1595 1596 1597 1598 1599
		rq = i915_request_get_rcu(rq);

	if (!rq)
		goto no_request_capture;

	capture = intel_engine_coredump_add_request(ee, rq, ATOMIC_MAYFAIL);
1600
	if (!capture) {
1601 1602
		i915_request_put(rq);
		goto no_request_capture;
1603
	}
1604 1605
	if (dump_flags & CORE_DUMP_FLAG_IS_GUC_CAPTURE)
		intel_guc_capture_get_matching_node(engine->gt, ee, ce);
1606

1607
	intel_engine_coredump_add_vma(ee, capture, compress);
1608
	i915_request_put(rq);
1609

1610
	return ee;
1611 1612 1613 1614

no_request_capture:
	kfree(ee);
	return NULL;
1615 1616
}

1617
static void
1618
gt_record_engines(struct intel_gt_coredump *gt,
1619
		  intel_engine_mask_t engine_mask,
1620 1621
		  struct i915_vma_compress *compress,
		  u32 dump_flags)
1622
{
1623 1624
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
1625

1626 1627 1628 1629 1630 1631
	for_each_engine(engine, gt->_gt, id) {
		struct intel_engine_coredump *ee;

		/* Refill our page pool before entering atomic section */
		pool_refill(&compress->pool, ALLOW_FAIL);

1632
		ee = capture_engine(engine, compress, dump_flags);
1633 1634 1635
		if (!ee)
			continue;

1636 1637
		ee->hung = engine->mask & engine_mask;

1638 1639
		gt->simulated |= ee->simulated;
		if (ee->simulated) {
1640 1641
			if (dump_flags & CORE_DUMP_FLAG_IS_GUC_CAPTURE)
				intel_guc_capture_free_node(ee);
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
			kfree(ee);
			continue;
		}

		ee->next = gt->engine;
		gt->engine = ee;
	}
}

static struct intel_uc_coredump *
gt_record_uc(struct intel_gt_coredump *gt,
	     struct i915_vma_compress *compress)
{
	const struct intel_uc *uc = &gt->_gt->uc;
	struct intel_uc_coredump *error_uc;

	error_uc = kzalloc(sizeof(*error_uc), ALLOW_FAIL);
	if (!error_uc)
		return NULL;
1661

1662 1663
	memcpy(&error_uc->guc_fw, &uc->guc.fw, sizeof(uc->guc.fw));
	memcpy(&error_uc->huc_fw, &uc->huc.fw, sizeof(uc->huc.fw));
1664 1665 1666 1667 1668

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
1669 1670
	error_uc->guc_fw.path = kstrdup(uc->guc.fw.path, ALLOW_FAIL);
	error_uc->huc_fw.path = kstrdup(uc->huc.fw.path, ALLOW_FAIL);
1671 1672
	error_uc->guc_log = create_vma_coredump(gt->_gt, uc->guc.log.vma,
						"GuC log buffer", compress);
1673 1674 1675 1676

	return error_uc;
}

1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
/* Capture display registers. */
static void gt_record_display_regs(struct intel_gt_coredump *gt)
{
	struct intel_uncore *uncore = gt->_gt->uncore;
	struct drm_i915_private *i915 = uncore->i915;

	if (GRAPHICS_VER(i915) >= 6)
		gt->derrmr = intel_uncore_read(uncore, DERRMR);

	if (GRAPHICS_VER(i915) >= 8)
		gt->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
	else if (IS_VALLEYVIEW(i915))
		gt->ier = intel_uncore_read(uncore, VLV_IER);
	else if (HAS_PCH_SPLIT(i915))
		gt->ier = intel_uncore_read(uncore, DEIER);
	else if (GRAPHICS_VER(i915) == 2)
		gt->ier = intel_uncore_read16(uncore, GEN2_IER);
	else
		gt->ier = intel_uncore_read(uncore, GEN2_IER);
}

/* Capture all other registers that GuC doesn't capture. */
static void gt_record_global_nonguc_regs(struct intel_gt_coredump *gt)
{
	struct intel_uncore *uncore = gt->_gt->uncore;
	struct drm_i915_private *i915 = uncore->i915;
	int i;

	if (IS_VALLEYVIEW(i915)) {
		gt->gtier[0] = intel_uncore_read(uncore, GTIER);
		gt->ngtier = 1;
	} else if (GRAPHICS_VER(i915) >= 11) {
		gt->gtier[0] =
			intel_uncore_read(uncore,
					  GEN11_RENDER_COPY_INTR_ENABLE);
		gt->gtier[1] =
			intel_uncore_read(uncore, GEN11_VCS_VECS_INTR_ENABLE);
		gt->gtier[2] =
			intel_uncore_read(uncore, GEN11_GUC_SG_INTR_ENABLE);
		gt->gtier[3] =
			intel_uncore_read(uncore,
					  GEN11_GPM_WGBOXPERF_INTR_ENABLE);
		gt->gtier[4] =
			intel_uncore_read(uncore,
					  GEN11_CRYPTO_RSVD_INTR_ENABLE);
		gt->gtier[5] =
			intel_uncore_read(uncore,
					  GEN11_GUNIT_CSME_INTR_ENABLE);
		gt->ngtier = 6;
	} else if (GRAPHICS_VER(i915) >= 8) {
		for (i = 0; i < 4; i++)
			gt->gtier[i] =
				intel_uncore_read(uncore, GEN8_GT_IER(i));
		gt->ngtier = 4;
	} else if (HAS_PCH_SPLIT(i915)) {
		gt->gtier[0] = intel_uncore_read(uncore, GTIER);
		gt->ngtier = 1;
	}

	gt->eir = intel_uncore_read(uncore, EIR);
	gt->pgtbl_er = intel_uncore_read(uncore, PGTBL_ER);
}

/*
 * Capture all registers that relate to workload submission.
 * NOTE: In GuC submission, when GuC resets an engine, it can dump these for us
 */
static void gt_record_global_regs(struct intel_gt_coredump *gt)
1745
{
1746 1747
	struct intel_uncore *uncore = gt->_gt->uncore;
	struct drm_i915_private *i915 = uncore->i915;
1748
	int i;
1749

1750 1751
	/*
	 * General organization
1752 1753 1754 1755 1756 1757
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1758

1759
	/* 1: Registers specific to a single generation */
1760
	if (IS_VALLEYVIEW(i915))
1761
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_VLV);
1762

1763
	if (GRAPHICS_VER(i915) == 7)
1764
		gt->err_int = intel_uncore_read(uncore, GEN7_ERR_INT);
1765

1766
	if (GRAPHICS_VER(i915) >= 12) {
1767 1768 1769 1770
		gt->fault_data0 = intel_uncore_read(uncore,
						    GEN12_FAULT_TLB_DATA0);
		gt->fault_data1 = intel_uncore_read(uncore,
						    GEN12_FAULT_TLB_DATA1);
1771
	} else if (GRAPHICS_VER(i915) >= 8) {
1772 1773 1774 1775
		gt->fault_data0 = intel_uncore_read(uncore,
						    GEN8_FAULT_TLB_DATA0);
		gt->fault_data1 = intel_uncore_read(uncore,
						    GEN8_FAULT_TLB_DATA1);
1776 1777
	}

1778
	if (GRAPHICS_VER(i915) == 6) {
1779 1780 1781
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE);
		gt->gab_ctl = intel_uncore_read(uncore, GAB_CTL);
		gt->gfx_mode = intel_uncore_read(uncore, GFX_MODE);
1782
	}
1783

1784
	/* 2: Registers which belong to multiple generations */
1785
	if (GRAPHICS_VER(i915) >= 7)
1786
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_MT);
1787

1788 1789
	if (GRAPHICS_VER(i915) >= 6) {
		if (GRAPHICS_VER(i915) < 12) {
1790 1791
			gt->error = intel_uncore_read(uncore, ERROR_GEN6);
			gt->done_reg = intel_uncore_read(uncore, DONE_REG);
1792
		}
1793 1794
	}

1795
	/* 3: Feature specific registers */
1796
	if (IS_GRAPHICS_VER(i915, 6, 7)) {
1797 1798
		gt->gam_ecochk = intel_uncore_read(uncore, GAM_ECOCHK);
		gt->gac_eco = intel_uncore_read(uncore, GAC_ECO_BITS);
1799 1800
	}

1801
	if (IS_GRAPHICS_VER(i915, 8, 11))
1802
		gt->gtt_cache = intel_uncore_read(uncore, HSW_GTT_CACHE_EN);
1803

1804
	if (GRAPHICS_VER(i915) == 12)
1805
		gt->aux_err = intel_uncore_read(uncore, GEN12_AUX_ERR_DBG);
1806

1807
	if (GRAPHICS_VER(i915) >= 12) {
1808
		for (i = 0; i < I915_MAX_SFC; i++) {
1809 1810 1811 1812 1813
			/*
			 * SFC_DONE resides in the VD forcewake domain, so it
			 * only exists if the corresponding VCS engine is
			 * present.
			 */
1814 1815
			if ((gt->_gt->info.sfc_mask & BIT(i)) == 0 ||
			    !HAS_ENGINE(gt->_gt, _VCS(i * 2)))
1816 1817
				continue;

1818
			gt->sfc_done[i] =
1819 1820
				intel_uncore_read(uncore, GEN12_SFC_DONE(i));
		}
M
Mika Kuoppala 已提交
1821

1822
		gt->gam_done = intel_uncore_read(uncore, GEN12_GAM_DONE);
1823
	}
1824 1825
}

1826 1827 1828 1829 1830
static void gt_record_info(struct intel_gt_coredump *gt)
{
	memcpy(&gt->info, &gt->_gt->info, sizeof(struct intel_gt_info));
}

1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
/*
 * Generate a semi-unique error code. The code is not meant to have meaning, The
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
static u32 generate_ecode(const struct intel_engine_coredump *ee)
{
	/*
	 * IPEHR would be an ideal way to detect errors, as it's the gross
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
	return ee ? ee->ipehr ^ ee->instdone.instdone : 0;
1850 1851
}

1852
static const char *error_msg(struct i915_gpu_coredump *error)
1853
{
1854
	struct intel_engine_coredump *first = NULL;
1855
	unsigned int hung_classes = 0;
1856
	struct intel_gt_coredump *gt;
1857
	int len;
1858

1859 1860 1861
	for (gt = error->gt; gt; gt = gt->next) {
		struct intel_engine_coredump *cs;

1862 1863
		for (cs = gt->engine; cs; cs = cs->next) {
			if (cs->hung) {
1864
				hung_classes |= BIT(cs->engine->uabi_class);
1865 1866 1867 1868
				if (!first)
					first = cs;
			}
		}
1869 1870
	}

1871
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1872
			"GPU HANG: ecode %d:%x:%08x",
1873
			GRAPHICS_VER(error->i915), hung_classes,
1874
			generate_ecode(first));
1875
	if (first && first->context.pid) {
1876
		/* Just show the first executing process, more is confusing */
1877 1878 1879
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1880
				 first->context.comm, first->context.pid);
1881
	}
1882

1883
	return error->error_msg;
1884 1885
}

1886
static void capture_gen(struct i915_gpu_coredump *error)
1887
{
1888 1889 1890 1891
	struct drm_i915_private *i915 = error->i915;

	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1892

1893
	error->iommu = intel_vtd_active(i915);
1894 1895
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1896

1897
	i915_params_copy(&error->params, &i915->params);
1898
	memcpy(&error->device_info,
1899
	       INTEL_INFO(i915),
1900
	       sizeof(error->device_info));
1901 1902 1903
	memcpy(&error->runtime_info,
	       RUNTIME_INFO(i915),
	       sizeof(error->runtime_info));
1904
	error->driver_caps = i915->caps;
1905 1906
}

1907 1908
struct i915_gpu_coredump *
i915_gpu_coredump_alloc(struct drm_i915_private *i915, gfp_t gfp)
1909
{
1910 1911
	struct i915_gpu_coredump *error;

1912
	if (!i915->params.error_capture)
1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
		return NULL;

	error = kzalloc(sizeof(*error), gfp);
	if (!error)
		return NULL;

	kref_init(&error->ref);
	error->i915 = i915;

	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
M
Michał Winiarski 已提交
1924
	error->uptime = ktime_sub(ktime_get(), to_gt(i915)->last_init_time);
1925 1926 1927 1928 1929
	error->capture = jiffies;

	capture_gen(error);

	return error;
1930 1931
}

1932 1933 1934
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

struct intel_gt_coredump *
1935
intel_gt_coredump_alloc(struct intel_gt *gt, gfp_t gfp, u32 dump_flags)
1936
{
1937
	struct intel_gt_coredump *gc;
1938

1939 1940 1941 1942 1943 1944 1945
	gc = kzalloc(sizeof(*gc), gfp);
	if (!gc)
		return NULL;

	gc->_gt = gt;
	gc->awake = intel_gt_pm_is_awake(gt);

1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
	gt_record_display_regs(gc);
	gt_record_global_nonguc_regs(gc);

	/*
	 * GuC dumps global, eng-class and eng-instance registers
	 * (that can change as part of engine state during execution)
	 * before an engine is reset due to a hung context.
	 * GuC captures and reports all three groups of registers
	 * together as a single set before the engine is reset.
	 * Thus, if GuC triggered the context reset we retrieve
	 * the register values as part of gt_record_engines.
	 */
	if (!(dump_flags & CORE_DUMP_FLAG_IS_GUC_CAPTURE))
		gt_record_global_regs(gc);

1961 1962 1963 1964
	gt_record_fences(gc);

	return gc;
}
1965

1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977
struct i915_vma_compress *
i915_vma_capture_prepare(struct intel_gt_coredump *gt)
{
	struct i915_vma_compress *compress;

	compress = kmalloc(sizeof(*compress), ALLOW_FAIL);
	if (!compress)
		return NULL;

	if (!compress_init(compress)) {
		kfree(compress);
		return NULL;
1978
	}
1979 1980

	return compress;
1981 1982
}

1983 1984 1985 1986 1987
void i915_vma_capture_finish(struct intel_gt_coredump *gt,
			     struct i915_vma_compress *compress)
{
	if (!compress)
		return;
1988

1989 1990 1991 1992
	compress_fini(compress);
	kfree(compress);
}

1993
static struct i915_gpu_coredump *
1994
__i915_gpu_coredump(struct intel_gt *gt, intel_engine_mask_t engine_mask, u32 dump_flags)
1995
{
1996
	struct drm_i915_private *i915 = gt->i915;
1997
	struct i915_gpu_coredump *error;
1998

1999 2000 2001 2002 2003
	/* Check if GPU capture has been disabled */
	error = READ_ONCE(i915->gpu_error.first_error);
	if (IS_ERR(error))
		return error;

2004 2005
	error = i915_gpu_coredump_alloc(i915, ALLOW_FAIL);
	if (!error)
2006
		return ERR_PTR(-ENOMEM);
2007

2008
	error->gt = intel_gt_coredump_alloc(gt, ALLOW_FAIL, dump_flags);
2009 2010
	if (error->gt) {
		struct i915_vma_compress *compress;
2011

2012 2013 2014 2015 2016 2017
		compress = i915_vma_capture_prepare(error->gt);
		if (!compress) {
			kfree(error->gt);
			kfree(error);
			return ERR_PTR(-ENOMEM);
		}
2018

2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
		if (INTEL_INFO(i915)->has_gt_uc) {
			error->gt->uc = gt_record_uc(error->gt, compress);
			if (error->gt->uc) {
				if (dump_flags & CORE_DUMP_FLAG_IS_GUC_CAPTURE)
					error->gt->uc->is_guc_capture = true;
				else
					GEM_BUG_ON(error->gt->uc->is_guc_capture);
			}
		}

2029
		gt_record_info(error->gt);
2030
		gt_record_engines(error->gt, engine_mask, compress, dump_flags);
2031

2032

2033 2034 2035 2036
		i915_vma_capture_finish(error->gt, compress);

		error->simulated |= error->gt->simulated;
	}
2037 2038 2039

	error->overlay = intel_overlay_capture_error_state(i915);

2040 2041 2042
	return error;
}

2043
struct i915_gpu_coredump *
2044
i915_gpu_coredump(struct intel_gt *gt, intel_engine_mask_t engine_mask, u32 dump_flags)
2045 2046 2047 2048 2049 2050 2051 2052
{
	static DEFINE_MUTEX(capture_mutex);
	int ret = mutex_lock_interruptible(&capture_mutex);
	struct i915_gpu_coredump *dump;

	if (ret)
		return ERR_PTR(ret);

2053
	dump = __i915_gpu_coredump(gt, engine_mask, dump_flags);
2054 2055 2056 2057 2058
	mutex_unlock(&capture_mutex);

	return dump;
}

2059
void i915_error_state_store(struct i915_gpu_coredump *error)
2060
{
2061
	struct drm_i915_private *i915;
2062
	static bool warned;
2063

2064
	if (IS_ERR_OR_NULL(error))
2065 2066
		return;

2067
	i915 = error->i915;
2068
	drm_info(&i915->drm, "%s\n", error_msg(error));
2069

2070 2071
	if (error->simulated ||
	    cmpxchg(&i915->gpu_error.first_error, NULL, error))
2072 2073
		return;

2074
	i915_gpu_coredump_get(error);
2075

2076
	if (!xchg(&warned, true) &&
2077
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
2078
		pr_info("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
2079 2080
		pr_info("Please file a _new_ bug report at https://gitlab.freedesktop.org/drm/intel/issues/new.\n");
		pr_info("Please see https://gitlab.freedesktop.org/drm/intel/-/wikis/How-to-file-i915-bugs for details.\n");
2081 2082 2083 2084
		pr_info("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		pr_info("The GPU crash dump is required to analyze GPU hangs, so please always attach it.\n");
		pr_info("GPU crash dump saved to /sys/class/drm/card%d/error\n",
			i915->drm.primary->index);
2085
	}
2086 2087
}

2088 2089
/**
 * i915_capture_error_state - capture an error record for later analysis
2090 2091 2092
 * @gt: intel_gt which originated the hang
 * @engine_mask: hung engines
 *
2093 2094 2095 2096 2097 2098
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
2099
void i915_capture_error_state(struct intel_gt *gt,
2100
			      intel_engine_mask_t engine_mask, u32 dump_flags)
2101 2102 2103
{
	struct i915_gpu_coredump *error;

2104
	error = i915_gpu_coredump(gt, engine_mask, dump_flags);
2105
	if (IS_ERR(error)) {
2106
		cmpxchg(&gt->i915->gpu_error.first_error, NULL, error);
2107 2108 2109 2110 2111 2112 2113 2114
		return;
	}

	i915_error_state_store(error);
	i915_gpu_coredump_put(error);
}

struct i915_gpu_coredump *
2115
i915_first_error_state(struct drm_i915_private *i915)
2116
{
2117
	struct i915_gpu_coredump *error;
2118

2119 2120
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
2121
	if (!IS_ERR_OR_NULL(error))
2122
		i915_gpu_coredump_get(error);
2123
	spin_unlock_irq(&i915->gpu_error.lock);
2124

2125
	return error;
2126 2127
}

2128
void i915_reset_error_state(struct drm_i915_private *i915)
2129
{
2130
	struct i915_gpu_coredump *error;
2131

2132 2133
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
2134 2135
	if (error != ERR_PTR(-ENODEV)) /* if disabled, always disabled */
		i915->gpu_error.first_error = NULL;
2136
	spin_unlock_irq(&i915->gpu_error.lock);
2137

2138
	if (!IS_ERR_OR_NULL(error))
2139
		i915_gpu_coredump_put(error);
2140 2141 2142 2143 2144 2145 2146 2147
}

void i915_disable_error_state(struct drm_i915_private *i915, int err)
{
	spin_lock_irq(&i915->gpu_error.lock);
	if (!i915->gpu_error.first_error)
		i915->gpu_error.first_error = ERR_PTR(err);
	spin_unlock_irq(&i915->gpu_error.lock);
2148
}