i915_gpu_error.c 47.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

C
Chris Wilson 已提交
30 31 32
#include <linux/ascii85.h>
#include <linux/nmi.h>
#include <linux/scatterlist.h>
33
#include <linux/stop_machine.h>
C
Chris Wilson 已提交
34
#include <linux/utsname.h>
35
#include <linux/zlib.h>
C
Chris Wilson 已提交
36

37 38
#include <drm/drm_print.h>

39
#include "i915_gpu_error.h"
40 41
#include "i915_drv.h"

42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
static inline const struct intel_engine_cs *
engine_lookup(const struct drm_i915_private *i915, unsigned int id)
{
	if (id >= I915_NUM_ENGINES)
		return NULL;

	return i915->engine[id];
}

static inline const char *
__engine_name(const struct intel_engine_cs *engine)
{
	return engine ? engine->name : "";
}

static const char *
engine_name(const struct drm_i915_private *i915, unsigned int id)
{
	return __engine_name(engine_lookup(i915, id));
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
}

static const char *tiling_flag(int tiling)
{
	switch (tiling) {
	default:
	case I915_TILING_NONE: return "";
	case I915_TILING_X: return " X";
	case I915_TILING_Y: return " Y";
	}
}

static const char *dirty_flag(int dirty)
{
	return dirty ? " dirty" : "";
}

static const char *purgeable_flag(int purgeable)
{
	return purgeable ? " purgeable" : "";
}

C
Chris Wilson 已提交
83 84
static void __sg_set_buf(struct scatterlist *sg,
			 void *addr, unsigned int len, loff_t it)
85
{
C
Chris Wilson 已提交
86 87 88 89
	sg->page_link = (unsigned long)virt_to_page(addr);
	sg->offset = offset_in_page(addr);
	sg->length = len;
	sg->dma_address = it;
90 91
}

C
Chris Wilson 已提交
92
static bool __i915_error_grow(struct drm_i915_error_state_buf *e, size_t len)
93
{
C
Chris Wilson 已提交
94
	if (!len)
95 96
		return false;

C
Chris Wilson 已提交
97 98 99 100 101 102 103 104
	if (e->bytes + len + 1 <= e->size)
		return true;

	if (e->bytes) {
		__sg_set_buf(e->cur++, e->buf, e->bytes, e->iter);
		e->iter += e->bytes;
		e->buf = NULL;
		e->bytes = 0;
105 106
	}

C
Chris Wilson 已提交
107 108
	if (e->cur == e->end) {
		struct scatterlist *sgl;
109

C
Chris Wilson 已提交
110 111 112 113 114
		sgl = (typeof(sgl))__get_free_page(GFP_KERNEL);
		if (!sgl) {
			e->err = -ENOMEM;
			return false;
		}
115

C
Chris Wilson 已提交
116 117 118 119 120 121 122
		if (e->cur) {
			e->cur->offset = 0;
			e->cur->length = 0;
			e->cur->page_link =
				(unsigned long)sgl | SG_CHAIN;
		} else {
			e->sgl = sgl;
123 124
		}

C
Chris Wilson 已提交
125 126
		e->cur = sgl;
		e->end = sgl + SG_MAX_SINGLE_ALLOC - 1;
127 128
	}

C
Chris Wilson 已提交
129 130 131 132 133 134 135 136 137 138 139 140
	e->size = ALIGN(len + 1, SZ_64K);
	e->buf = kmalloc(e->size, GFP_KERNEL | __GFP_NOWARN | __GFP_NORETRY);
	if (!e->buf) {
		e->size = PAGE_ALIGN(len + 1);
		e->buf = kmalloc(e->size, GFP_KERNEL);
	}
	if (!e->buf) {
		e->err = -ENOMEM;
		return false;
	}

	return true;
141 142
}

143
__printf(2, 0)
144
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
C
Chris Wilson 已提交
145
			       const char *fmt, va_list args)
146
{
C
Chris Wilson 已提交
147 148
	va_list ap;
	int len;
149

C
Chris Wilson 已提交
150
	if (e->err)
151 152
		return;

C
Chris Wilson 已提交
153 154 155 156 157 158
	va_copy(ap, args);
	len = vsnprintf(NULL, 0, fmt, ap);
	va_end(ap);
	if (len <= 0) {
		e->err = len;
		return;
159 160
	}

C
Chris Wilson 已提交
161 162
	if (!__i915_error_grow(e, len))
		return;
163

C
Chris Wilson 已提交
164 165 166 167 168 169 170
	GEM_BUG_ON(e->bytes >= e->size);
	len = vscnprintf(e->buf + e->bytes, e->size - e->bytes, fmt, args);
	if (len < 0) {
		e->err = len;
		return;
	}
	e->bytes += len;
171 172
}

C
Chris Wilson 已提交
173
static void i915_error_puts(struct drm_i915_error_state_buf *e, const char *str)
174 175 176
{
	unsigned len;

C
Chris Wilson 已提交
177
	if (e->err || !str)
178 179 180
		return;

	len = strlen(str);
C
Chris Wilson 已提交
181 182
	if (!__i915_error_grow(e, len))
		return;
183

C
Chris Wilson 已提交
184
	GEM_BUG_ON(e->bytes + len > e->size);
185
	memcpy(e->buf + e->bytes, str, len);
C
Chris Wilson 已提交
186
	e->bytes += len;
187 188 189 190 191
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

207 208
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

209 210 211 212 213 214
struct compress {
	struct z_stream_s zstream;
	void *tmp;
};

static bool compress_init(struct compress *c)
215
{
216
	struct z_stream_s *zstream = memset(&c->zstream, 0, sizeof(c->zstream));
217 218 219 220 221 222 223 224 225 226 227 228

	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			GFP_ATOMIC | __GFP_NOWARN);
	if (!zstream->workspace)
		return false;

	if (zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) != Z_OK) {
		kfree(zstream->workspace);
		return false;
	}

229
	c->tmp = NULL;
230
	if (i915_has_memcpy_from_wc())
231 232
		c->tmp = (void *)__get_free_page(GFP_ATOMIC | __GFP_NOWARN);

233 234 235
	return true;
}

236 237 238 239 240 241 242 243 244 245 246 247 248 249
static void *compress_next_page(struct drm_i915_error_object *dst)
{
	unsigned long page;

	if (dst->page_count >= dst->num_pages)
		return ERR_PTR(-ENOSPC);

	page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
	if (!page)
		return ERR_PTR(-ENOMEM);

	return dst->pages[dst->page_count++] = (void *)page;
}

250
static int compress_page(struct compress *c,
251 252 253
			 void *src,
			 struct drm_i915_error_object *dst)
{
254 255
	struct z_stream_s *zstream = &c->zstream;

256
	zstream->next_in = src;
257 258
	if (c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
		zstream->next_in = c->tmp;
259 260 261 262
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
263 264 265
			zstream->next_out = compress_next_page(dst);
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);
266 267 268 269

			zstream->avail_out = PAGE_SIZE;
		}

270
		if (zlib_deflate(zstream, Z_NO_FLUSH) != Z_OK)
271
			return -EIO;
C
Chris Wilson 已提交
272 273

		touch_nmi_watchdog();
274 275 276 277 278 279 280 281 282
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

283
static int compress_flush(struct compress *c,
284 285
			  struct drm_i915_error_object *dst)
{
286 287
	struct z_stream_s *zstream = &c->zstream;

288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
	do {
		switch (zlib_deflate(zstream, Z_FINISH)) {
		case Z_OK: /* more space requested */
			zstream->next_out = compress_next_page(dst);
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);

			zstream->avail_out = PAGE_SIZE;
			break;

		case Z_STREAM_END:
			goto end;

		default: /* any error */
			return -EIO;
		}
	} while (1);

end:
	memset(zstream->next_out, 0, zstream->avail_out);
	dst->unused = zstream->avail_out;
	return 0;
}

static void compress_fini(struct compress *c,
			  struct drm_i915_error_object *dst)
{
	struct z_stream_s *zstream = &c->zstream;
316 317 318

	zlib_deflateEnd(zstream);
	kfree(zstream->workspace);
319 320
	if (c->tmp)
		free_page((unsigned long)c->tmp);
321 322 323 324 325 326 327 328 329
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

330 331 332 333
struct compress {
};

static bool compress_init(struct compress *c)
334 335 336 337
{
	return true;
}

338
static int compress_page(struct compress *c,
339 340 341 342
			 void *src,
			 struct drm_i915_error_object *dst)
{
	unsigned long page;
343
	void *ptr;
344 345 346 347 348

	page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
	if (!page)
		return -ENOMEM;

349 350 351 352
	ptr = (void *)page;
	if (!i915_memcpy_from_wc(ptr, src, PAGE_SIZE))
		memcpy(ptr, src, PAGE_SIZE);
	dst->pages[dst->page_count++] = ptr;
353 354 355 356

	return 0;
}

357 358 359 360 361 362
static int compress_flush(struct compress *c,
			  struct drm_i915_error_object *dst)
{
	return 0;
}

363
static void compress_fini(struct compress *c,
364 365 366 367 368 369 370 371 372 373 374
			  struct drm_i915_error_object *dst)
{
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

375 376 377 378 379
static void print_error_buffers(struct drm_i915_error_state_buf *m,
				const char *name,
				struct drm_i915_error_buffer *err,
				int count)
{
380
	err_printf(m, "%s [%d]:\n", name, count);
381 382

	while (count--) {
383
		err_printf(m, "    %08x_%08x %8u %02x %02x",
384 385
			   upper_32_bits(err->gtt_offset),
			   lower_32_bits(err->gtt_offset),
386 387
			   err->size,
			   err->read_domains,
388
			   err->write_domain);
389 390 391
		err_puts(m, tiling_flag(err->tiling));
		err_puts(m, dirty_flag(err->dirty));
		err_puts(m, purgeable_flag(err->purgeable));
392
		err_puts(m, err->userptr ? " userptr" : "");
393
		err_puts(m, i915_cache_level_str(m->i915, err->cache_level));
394 395 396 397 398 399 400 401 402 403 404

		if (err->name)
			err_printf(m, " (name: %d)", err->name);
		if (err->fence_reg != I915_FENCE_REG_NONE)
			err_printf(m, " (fence: %d)", err->fence_reg);

		err_puts(m, "\n");
		err++;
	}
}

405
static void error_print_instdone(struct drm_i915_error_state_buf *m,
406
				 const struct drm_i915_error_engine *ee)
407
{
408 409 410
	int slice;
	int subslice;

411 412 413 414 415 416 417 418 419 420 421 422
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

	if (ee->engine_id != RCS || INTEL_GEN(m->i915) <= 3)
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

	if (INTEL_GEN(m->i915) <= 6)
		return;

423 424 425 426 427 428 429 430 431
	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.sampler[slice][subslice]);

	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.row[slice][subslice]);
432 433
}

434 435
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
436 437
				const struct drm_i915_error_request *erq,
				const unsigned long epoch)
438 439 440 441
{
	if (!erq->seqno)
		return;

442 443
	err_printf(m, "%s pid %d, seqno %8x:%08x%s%s, prio %d, emitted %dms, start %08x, head %08x, tail %08x\n",
		   prefix, erq->pid, erq->context, erq->seqno,
444 445 446 447 448
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &erq->flags) ? "!" : "",
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
			    &erq->flags) ? "+" : "",
		   erq->sched_attr.priority,
449
		   jiffies_to_msecs(erq->jiffies - epoch),
450
		   erq->start, erq->head, erq->tail);
451 452
}

453 454
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
455
				const struct drm_i915_error_context *ctx)
456
{
457
	err_printf(m, "%s%s[%d] user_handle %d hw_id %d, prio %d, guilty %d active %d\n",
458
		   header, ctx->comm, ctx->pid, ctx->handle, ctx->hw_id,
459
		   ctx->sched_attr.priority, ctx->guilty, ctx->active);
460 461
}

462
static void error_print_engine(struct drm_i915_error_state_buf *m,
463 464
			       const struct drm_i915_error_engine *ee,
			       const unsigned long epoch)
465
{
466 467
	int n;

468 469
	err_printf(m, "%s command stream:\n",
		   engine_name(m->i915, ee->engine_id));
470
	err_printf(m, "  IDLE?: %s\n", yesno(ee->idle));
471
	err_printf(m, "  START: 0x%08x\n", ee->start);
472
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
473 474
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
475
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
476
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
477 478 479 480 481
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
482 483 484

	error_print_instdone(m, ee);

485 486 487 488 489 490 491 492
	if (ee->batchbuffer) {
		u64 start = ee->batchbuffer->gtt_offset;
		u64 end = start + ee->batchbuffer->gtt_size;

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
493
	if (INTEL_GEN(m->i915) >= 4) {
494
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
495 496 497
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
498
	}
499 500 501 502 503 504
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
505 506 507 508 509 510 511
		err_printf(m, "  SYNC_0: 0x%08x\n",
			   ee->semaphore_mboxes[0]);
		err_printf(m, "  SYNC_1: 0x%08x\n",
			   ee->semaphore_mboxes[1]);
		if (HAS_VEBOX(m->i915))
			err_printf(m, "  SYNC_2: 0x%08x\n",
				   ee->semaphore_mboxes[2]);
512
	}
513
	if (HAS_PPGTT(m->i915)) {
514
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
515

516
		if (INTEL_GEN(m->i915) >= 8) {
517 518 519
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
520
					   i, ee->vm_info.pdp[i]);
521 522
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
523
				   ee->vm_info.pp_dir_base);
524 525
		}
	}
526 527
	err_printf(m, "  ring->head: 0x%08x\n", ee->cpu_ring_head);
	err_printf(m, "  ring->tail: 0x%08x\n", ee->cpu_ring_tail);
528
	err_printf(m, "  hangcheck timestamp: %dms (%lu%s)\n",
529
		   jiffies_to_msecs(ee->hangcheck_timestamp - epoch),
530
		   ee->hangcheck_timestamp,
531
		   ee->hangcheck_timestamp == epoch ? "; epoch" : "");
532
	err_printf(m, "  engine reset count: %u\n", ee->reset_count);
533

534 535
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
536
		error_print_request(m, " ", &ee->execlist[n], epoch);
537 538
	}

539
	error_print_context(m, "  Active context: ", &ee->context);
540 541 542 543 544 545 546 547 548 549 550
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

551
static void print_error_obj(struct drm_i915_error_state_buf *m,
552 553
			    struct intel_engine_cs *engine,
			    const char *name,
554 555
			    struct drm_i915_error_object *obj)
{
556
	char out[ASCII85_BUFSZ];
557
	int page;
558

559 560 561 562 563 564 565 566 567 568
	if (!obj)
		return;

	if (name) {
		err_printf(m, "%s --- %s = 0x%08x %08x\n",
			   engine ? engine->name : "global", name,
			   upper_32_bits(obj->gtt_offset),
			   lower_32_bits(obj->gtt_offset));
	}

569 570 571 572 573 574 575 576 577
	err_compression_marker(m);
	for (page = 0; page < obj->page_count; page++) {
		int i, len;

		len = PAGE_SIZE;
		if (page == obj->page_count - 1)
			len -= obj->unused;
		len = ascii85_encode_len(len);

578 579
		for (i = 0; i < len; i++)
			err_puts(m, ascii85_encode(obj->pages[page][i], out));
580
	}
581
	err_puts(m, "\n");
582 583
}

584
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
585
				   const struct intel_device_info *info,
586
				   const struct intel_runtime_info *runtime,
587
				   const struct intel_driver_caps *caps)
588
{
589 590 591
	struct drm_printer p = i915_error_printer(m);

	intel_device_info_dump_flags(info, &p);
592
	intel_driver_caps_print(caps, &p);
593
	intel_device_info_dump_topology(&runtime->sseu, &p);
594 595
}

596
static void err_print_params(struct drm_i915_error_state_buf *m,
597
			     const struct i915_params *params)
598
{
599 600 601
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
602 603
}

604 605 606 607 608 609 610 611 612 613 614 615
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

616 617 618 619 620 621 622 623 624 625 626 627
static void err_print_uc(struct drm_i915_error_state_buf *m,
			 const struct i915_error_uc *error_uc)
{
	struct drm_printer p = i915_error_printer(m);
	const struct i915_gpu_state *error =
		container_of(error_uc, typeof(*error), uc);

	if (!error->device_info.has_guc)
		return;

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
628
	print_error_obj(m, NULL, "GuC log buffer", error_uc->guc_log);
629 630
}

C
Chris Wilson 已提交
631
static void err_free_sgl(struct scatterlist *sgl)
632
{
C
Chris Wilson 已提交
633 634
	while (sgl) {
		struct scatterlist *sg;
635

C
Chris Wilson 已提交
636 637 638 639 640 641 642 643 644
		for (sg = sgl; !sg_is_chain(sg); sg++) {
			kfree(sg_virt(sg));
			if (sg_is_last(sg))
				break;
		}

		sg = sg_is_last(sg) ? NULL : sg_chain_ptr(sg);
		free_page((unsigned long)sgl);
		sgl = sg;
645
	}
C
Chris Wilson 已提交
646
}
647

C
Chris Wilson 已提交
648 649 650 651 652 653
static void __err_print_to_sgl(struct drm_i915_error_state_buf *m,
			       struct i915_gpu_state *error)
{
	struct drm_i915_error_object *obj;
	struct timespec64 ts;
	int i, j;
654

655 656
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
657 658 659
	err_printf(m, "Kernel: %s %s\n",
		   init_utsname()->release,
		   init_utsname()->machine);
A
Arnd Bergmann 已提交
660 661 662 663 664 665 666 667 668
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
669 670 671 672 673
	err_printf(m, "Epoch: %lu jiffies (%u HZ)\n", error->epoch, HZ);
	err_printf(m, "Capture: %lu jiffies; %d ms ago, %d ms after epoch\n",
		   error->capture,
		   jiffies_to_msecs(jiffies - error->capture),
		   jiffies_to_msecs(error->capture - error->epoch));
674

675
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
676 677 678
		if (!error->engine[i].context.pid)
			continue;

679
		err_printf(m, "Active process (on ring %s): %s [%d]\n",
680 681
			   engine_name(m->i915, i),
			   error->engine[i].context.comm,
682
			   error->engine[i].context.pid);
683
	}
684
	err_printf(m, "Reset count: %u\n", error->reset_count);
685
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
686
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
C
Chris Wilson 已提交
687
	err_print_pciid(m, m->i915);
688

689
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
690

C
Chris Wilson 已提交
691 692
	if (HAS_CSR(m->i915)) {
		struct intel_csr *csr = &m->i915->csr;
693 694 695 696 697 698 699 700

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

701
	err_printf(m, "GT awake: %s\n", yesno(error->awake));
702 703
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
704 705
	err_printf(m, "EIR: 0x%08x\n", error->eir);
	err_printf(m, "IER: 0x%08x\n", error->ier);
706 707
	for (i = 0; i < error->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, error->gtier[i]);
708 709 710 711 712
	err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
	err_printf(m, "CCID: 0x%08x\n", error->ccid);

713
	for (i = 0; i < error->nfence; i++)
714 715
		err_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

C
Chris Wilson 已提交
716
	if (INTEL_GEN(m->i915) >= 6) {
717
		err_printf(m, "ERROR: 0x%08x\n", error->error);
718

C
Chris Wilson 已提交
719
		if (INTEL_GEN(m->i915) >= 8)
720 721 722
			err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
				   error->fault_data1, error->fault_data0);

723 724 725
		err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}

726
	if (IS_GEN(m->i915, 7))
727 728
		err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

729 730
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].engine_id != -1)
731
			error_print_engine(m, &error->engine[i], error->epoch);
732
	}
733

734 735 736
	for (i = 0; i < ARRAY_SIZE(error->active_vm); i++) {
		char buf[128];
		int len, first = 1;
737

738 739 740 741 742 743 744 745 746 747
		if (!error->active_vm[i])
			break;

		len = scnprintf(buf, sizeof(buf), "Active (");
		for (j = 0; j < ARRAY_SIZE(error->engine); j++) {
			if (error->engine[j].vm != error->active_vm[i])
				continue;

			len += scnprintf(buf + len, sizeof(buf), "%s%s",
					 first ? "" : ", ",
C
Chris Wilson 已提交
748
					 m->i915->engine[j]->name);
749 750 751 752
			first = 0;
		}
		scnprintf(buf + len, sizeof(buf), ")");
		print_error_buffers(m, buf,
753 754 755
				    error->active_bo[i],
				    error->active_bo_count[i]);
	}
756

757 758 759 760
	print_error_buffers(m, "Pinned (global)",
			    error->pinned_bo,
			    error->pinned_bo_count);

761
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
762
		const struct drm_i915_error_engine *ee = &error->engine[i];
763 764

		obj = ee->batchbuffer;
765
		if (obj) {
C
Chris Wilson 已提交
766
			err_puts(m, m->i915->engine[i]->name);
767
			if (ee->context.pid)
768
				err_printf(m, " (submitted by %s [%d], ctx %d [%d])",
769 770 771
					   ee->context.comm,
					   ee->context.pid,
					   ee->context.handle,
772
					   ee->context.hw_id);
773 774 775
			err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
				   upper_32_bits(obj->gtt_offset),
				   lower_32_bits(obj->gtt_offset));
C
Chris Wilson 已提交
776
			print_error_obj(m, m->i915->engine[i], NULL, obj);
777 778
		}

779
		for (j = 0; j < ee->user_bo_count; j++)
C
Chris Wilson 已提交
780
			print_error_obj(m, m->i915->engine[i],
781 782
					"user", ee->user_bo[j]);

783
		if (ee->num_requests) {
784
			err_printf(m, "%s --- %d requests\n",
C
Chris Wilson 已提交
785
				   m->i915->engine[i]->name,
786
				   ee->num_requests);
787
			for (j = 0; j < ee->num_requests; j++)
788 789 790
				error_print_request(m, " ",
						    &ee->requests[j],
						    error->epoch);
791 792
		}

C
Chris Wilson 已提交
793
		print_error_obj(m, m->i915->engine[i],
794
				"ringbuffer", ee->ringbuffer);
795

C
Chris Wilson 已提交
796
		print_error_obj(m, m->i915->engine[i],
797
				"HW Status", ee->hws_page);
798

C
Chris Wilson 已提交
799
		print_error_obj(m, m->i915->engine[i],
800
				"HW context", ee->ctx);
801

C
Chris Wilson 已提交
802
		print_error_obj(m, m->i915->engine[i],
803
				"WA context", ee->wa_ctx);
804

C
Chris Wilson 已提交
805
		print_error_obj(m, m->i915->engine[i],
806
				"WA batchbuffer", ee->wa_batchbuffer);
807

C
Chris Wilson 已提交
808
		print_error_obj(m, m->i915->engine[i],
809
				"NULL context", ee->default_state);
810 811 812 813 814 815
	}

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
816
		intel_display_print_error_state(m, error->display);
817

818 819
	err_print_capabilities(m, &error->device_info, &error->runtime_info,
			       &error->driver_caps);
820
	err_print_params(m, &error->params);
821
	err_print_uc(m, &error->uc);
C
Chris Wilson 已提交
822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
}

static int err_print_to_sgl(struct i915_gpu_state *error)
{
	struct drm_i915_error_state_buf m;

	if (IS_ERR(error))
		return PTR_ERR(error);

	if (READ_ONCE(error->sgl))
		return 0;

	memset(&m, 0, sizeof(m));
	m.i915 = error->i915;

	__err_print_to_sgl(&m, error);

	if (m.buf) {
		__sg_set_buf(m.cur++, m.buf, m.bytes, m.iter);
		m.bytes = 0;
		m.buf = NULL;
	}
	if (m.cur) {
		GEM_BUG_ON(m.end < m.cur);
		sg_mark_end(m.cur - 1);
	}
	GEM_BUG_ON(m.sgl && !m.cur);

	if (m.err) {
		err_free_sgl(m.sgl);
		return m.err;
	}
854

C
Chris Wilson 已提交
855 856
	if (cmpxchg(&error->sgl, NULL, m.sgl))
		err_free_sgl(m.sgl);
857 858 859 860

	return 0;
}

C
Chris Wilson 已提交
861 862
ssize_t i915_gpu_state_copy_to_buffer(struct i915_gpu_state *error,
				      char *buf, loff_t off, size_t rem)
863
{
C
Chris Wilson 已提交
864 865 866 867
	struct scatterlist *sg;
	size_t count;
	loff_t pos;
	int err;
868

C
Chris Wilson 已提交
869 870
	if (!error || !rem)
		return 0;
871

C
Chris Wilson 已提交
872 873 874
	err = err_print_to_sgl(error);
	if (err)
		return err;
875

C
Chris Wilson 已提交
876 877 878 879 880
	sg = READ_ONCE(error->fit);
	if (!sg || off < sg->dma_address)
		sg = error->sgl;
	if (!sg)
		return 0;
881

C
Chris Wilson 已提交
882 883 884 885 886 887 888 889 890
	pos = sg->dma_address;
	count = 0;
	do {
		size_t len, start;

		if (sg_is_chain(sg)) {
			sg = sg_chain_ptr(sg);
			GEM_BUG_ON(sg_is_chain(sg));
		}
891

C
Chris Wilson 已提交
892 893 894 895 896
		len = sg->length;
		if (pos + len <= off) {
			pos += len;
			continue;
		}
897

C
Chris Wilson 已提交
898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
		start = sg->offset;
		if (pos < off) {
			GEM_BUG_ON(off - pos > len);
			len -= off - pos;
			start += off - pos;
			pos = off;
		}

		len = min(len, rem);
		GEM_BUG_ON(!len || len > sg->length);

		memcpy(buf, page_address(sg_page(sg)) + start, len);

		count += len;
		pos += len;

		buf += len;
		rem -= len;
		if (!rem) {
			WRITE_ONCE(error->fit, sg);
			break;
		}
	} while (!sg_is_last(sg++));

	return count;
923 924 925 926 927 928 929 930 931 932
}

static void i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
933
		free_page((unsigned long)obj->pages[page]);
934 935 936 937

	kfree(obj);
}

938

939 940
static void cleanup_params(struct i915_gpu_state *error)
{
941
	i915_params_free(&error->params);
942 943
}

944 945 946 947 948 949
static void cleanup_uc_state(struct i915_gpu_state *error)
{
	struct i915_error_uc *error_uc = &error->uc;

	kfree(error_uc->guc_fw.path);
	kfree(error_uc->huc_fw.path);
950
	i915_error_object_free(error_uc->guc_log);
951 952
}

953
void __i915_gpu_state_free(struct kref *error_ref)
954
{
955 956
	struct i915_gpu_state *error =
		container_of(error_ref, typeof(*error), ref);
957
	long i, j;
958

959 960 961
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

962 963 964 965
		for (j = 0; j < ee->user_bo_count; j++)
			i915_error_object_free(ee->user_bo[j]);
		kfree(ee->user_bo);

966 967 968 969 970 971 972 973
		i915_error_object_free(ee->batchbuffer);
		i915_error_object_free(ee->wa_batchbuffer);
		i915_error_object_free(ee->ringbuffer);
		i915_error_object_free(ee->hws_page);
		i915_error_object_free(ee->ctx);
		i915_error_object_free(ee->wa_ctx);

		kfree(ee->requests);
974 975
	}

976
	for (i = 0; i < ARRAY_SIZE(error->active_bo); i++)
977 978
		kfree(error->active_bo[i]);
	kfree(error->pinned_bo);
979

980 981
	kfree(error->overlay);
	kfree(error->display);
982

983
	cleanup_params(error);
984 985
	cleanup_uc_state(error);

C
Chris Wilson 已提交
986
	err_free_sgl(error->sgl);
987 988 989 990
	kfree(error);
}

static struct drm_i915_error_object *
991
i915_error_object_create(struct drm_i915_private *i915,
C
Chris Wilson 已提交
992
			 struct i915_vma *vma)
993
{
994 995
	struct i915_ggtt *ggtt = &i915->ggtt;
	const u64 slot = ggtt->error_capture.start;
996
	struct drm_i915_error_object *dst;
997
	struct compress compress;
998 999 1000
	unsigned long num_pages;
	struct sgt_iter iter;
	dma_addr_t dma;
1001
	int ret;
1002

1003
	if (!vma || !vma->pages)
C
Chris Wilson 已提交
1004 1005
		return NULL;

1006
	num_pages = min_t(u64, vma->size, vma->obj->base.size) >> PAGE_SHIFT;
1007
	num_pages = DIV_ROUND_UP(10 * num_pages, 8); /* worstcase zlib growth */
1008 1009
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *),
		      GFP_ATOMIC | __GFP_NOWARN);
C
Chris Wilson 已提交
1010
	if (!dst)
1011 1012
		return NULL;

1013 1014
	dst->gtt_offset = vma->node.start;
	dst->gtt_size = vma->node.size;
1015
	dst->num_pages = num_pages;
1016
	dst->page_count = 0;
1017 1018
	dst->unused = 0;

1019
	if (!compress_init(&compress)) {
1020 1021 1022
		kfree(dst);
		return NULL;
	}
1023

1024
	ret = -EINVAL;
1025 1026
	for_each_sgt_dma(dma, iter, vma->pages) {
		void __iomem *s;
1027

1028
		ggtt->vm.insert_page(&ggtt->vm, dma, slot, I915_CACHE_NONE, 0);
1029

1030
		s = io_mapping_map_atomic_wc(&ggtt->iomap, slot);
1031
		ret = compress_page(&compress, (void  __force *)s, dst);
1032 1033
		io_mapping_unmap_atomic(s);
		if (ret)
1034
			break;
1035 1036
	}

1037 1038 1039 1040 1041 1042
	if (ret || compress_flush(&compress, dst)) {
		while (dst->page_count--)
			free_page((unsigned long)dst->pages[dst->page_count]);
		kfree(dst);
		dst = NULL;
	}
1043

1044
	compress_fini(&compress, dst);
1045
	return dst;
1046 1047 1048
}

static void capture_bo(struct drm_i915_error_buffer *err,
1049
		       struct i915_vma *vma)
1050
{
1051 1052
	struct drm_i915_gem_object *obj = vma->obj;

1053 1054
	err->size = obj->base.size;
	err->name = obj->base.name;
1055

1056
	err->gtt_offset = vma->node.start;
1057 1058
	err->read_domains = obj->read_domains;
	err->write_domain = obj->write_domain;
1059
	err->fence_reg = vma->fence ? vma->fence->id : -1;
1060
	err->tiling = i915_gem_object_get_tiling(obj);
C
Chris Wilson 已提交
1061 1062
	err->dirty = obj->mm.dirty;
	err->purgeable = obj->mm.madv != I915_MADV_WILLNEED;
1063
	err->userptr = obj->userptr.mm != NULL;
1064 1065 1066
	err->cache_level = obj->cache_level;
}

1067 1068
static u32 capture_error_bo(struct drm_i915_error_buffer *err,
			    int count, struct list_head *head,
1069 1070 1071
			    unsigned int flags)
#define ACTIVE_ONLY BIT(0)
#define PINNED_ONLY BIT(1)
1072
{
B
Ben Widawsky 已提交
1073
	struct i915_vma *vma;
1074 1075
	int i = 0;

1076
	list_for_each_entry(vma, head, vm_link) {
1077 1078 1079
		if (!vma->obj)
			continue;

1080 1081 1082 1083
		if (flags & ACTIVE_ONLY && !i915_vma_is_active(vma))
			continue;

		if (flags & PINNED_ONLY && !i915_vma_is_pinned(vma))
1084 1085
			continue;

1086
		capture_bo(err++, vma);
1087 1088 1089 1090 1091 1092 1093
		if (++i == count)
			break;
	}

	return i;
}

1094 1095
/*
 * Generate a semi-unique error code. The code is not meant to have meaning, The
1096 1097 1098 1099 1100 1101 1102 1103
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
1104 1105
static u32 i915_error_generate_code(struct i915_gpu_state *error,
				    unsigned long engine_mask)
1106
{
1107 1108
	/*
	 * IPEHR would be an ideal way to detect errors, as it's the gross
1109 1110 1111 1112
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
1113 1114 1115
	if (engine_mask) {
		struct drm_i915_error_engine *ee =
			&error->engine[ffs(engine_mask)];
1116

1117
		return ee->ipehr ^ ee->instdone.instdone;
1118
	}
1119

1120
	return 0;
1121 1122
}

1123
static void gem_record_fences(struct i915_gpu_state *error)
1124
{
1125
	struct drm_i915_private *dev_priv = error->i915;
1126 1127
	int i;

1128
	if (INTEL_GEN(dev_priv) >= 6) {
1129
		for (i = 0; i < dev_priv->num_fence_regs; i++)
1130 1131
			error->fence[i] = I915_READ64(FENCE_REG_GEN6_LO(i));
	} else if (INTEL_GEN(dev_priv) >= 4) {
1132 1133
		for (i = 0; i < dev_priv->num_fence_regs; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_LO(i));
1134
	} else {
1135
		for (i = 0; i < dev_priv->num_fence_regs; i++)
1136
			error->fence[i] = I915_READ(FENCE_REG(i));
1137
	}
1138
	error->nfence = i;
1139 1140
}

1141 1142
static void gen6_record_semaphore_state(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
1143
{
1144 1145 1146 1147
	struct drm_i915_private *dev_priv = engine->i915;

	ee->semaphore_mboxes[0] = I915_READ(RING_SYNC_0(engine->mmio_base));
	ee->semaphore_mboxes[1] = I915_READ(RING_SYNC_1(engine->mmio_base));
1148
	if (HAS_VEBOX(dev_priv))
1149
		ee->semaphore_mboxes[2] =
1150
			I915_READ(RING_SYNC_2(engine->mmio_base));
1151 1152
}

1153
static void error_record_engine_registers(struct i915_gpu_state *error,
1154 1155
					  struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
1156
{
1157 1158
	struct drm_i915_private *dev_priv = engine->i915;

1159
	if (INTEL_GEN(dev_priv) >= 6) {
1160
		ee->rc_psmi = I915_READ(RING_PSMI_CTL(engine->mmio_base));
1161 1162 1163
		if (INTEL_GEN(dev_priv) >= 8) {
			ee->fault_reg = I915_READ(GEN8_RING_FAULT_REG);
		} else {
1164
			gen6_record_semaphore_state(engine, ee);
1165 1166
			ee->fault_reg = I915_READ(RING_FAULT_REG(engine));
		}
1167 1168
	}

1169
	if (INTEL_GEN(dev_priv) >= 4) {
1170 1171 1172 1173 1174
		ee->faddr = I915_READ(RING_DMA_FADD(engine->mmio_base));
		ee->ipeir = I915_READ(RING_IPEIR(engine->mmio_base));
		ee->ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
		ee->instps = I915_READ(RING_INSTPS(engine->mmio_base));
		ee->bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
1175
		if (INTEL_GEN(dev_priv) >= 8) {
1176 1177
			ee->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(engine->mmio_base)) << 32;
			ee->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(engine->mmio_base)) << 32;
1178
		}
1179
		ee->bbstate = I915_READ(RING_BBSTATE(engine->mmio_base));
1180
	} else {
1181 1182 1183
		ee->faddr = I915_READ(DMA_FADD_I8XX);
		ee->ipeir = I915_READ(IPEIR);
		ee->ipehr = I915_READ(IPEHR);
1184 1185
	}

1186
	intel_engine_get_instdone(engine, &ee->instdone);
1187

1188
	ee->instpm = I915_READ(RING_INSTPM(engine->mmio_base));
1189
	ee->acthd = intel_engine_get_active_head(engine);
1190 1191 1192 1193
	ee->start = I915_READ_START(engine);
	ee->head = I915_READ_HEAD(engine);
	ee->tail = I915_READ_TAIL(engine);
	ee->ctl = I915_READ_CTL(engine);
1194 1195
	if (INTEL_GEN(dev_priv) > 2)
		ee->mode = I915_READ_MODE(engine);
1196

1197
	if (!HWS_NEEDS_PHYSICAL(dev_priv)) {
1198
		i915_reg_t mmio;
1199

1200
		if (IS_GEN(dev_priv, 7)) {
1201
			switch (engine->id) {
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
			default:
			case RCS:
				mmio = RENDER_HWS_PGA_GEN7;
				break;
			case BCS:
				mmio = BLT_HWS_PGA_GEN7;
				break;
			case VCS:
				mmio = BSD_HWS_PGA_GEN7;
				break;
			case VECS:
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1216
		} else if (IS_GEN(engine->i915, 6)) {
1217
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1218 1219
		} else {
			/* XXX: gen8 returns to sanity */
1220
			mmio = RING_HWS_PGA(engine->mmio_base);
1221 1222
		}

1223
		ee->hws = I915_READ(mmio);
1224 1225
	}

1226
	ee->idle = intel_engine_is_idle(engine);
1227 1228
	if (!ee->idle)
		ee->hangcheck_timestamp = engine->hangcheck.action_timestamp;
1229 1230
	ee->reset_count = i915_reset_engine_count(&dev_priv->gpu_error,
						  engine);
1231

1232
	if (HAS_PPGTT(dev_priv)) {
1233 1234
		int i;

1235
		ee->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(engine));
1236

1237
		if (IS_GEN(dev_priv, 6))
1238
			ee->vm_info.pp_dir_base =
1239
				I915_READ(RING_PP_DIR_BASE_READ(engine));
1240
		else if (IS_GEN(dev_priv, 7))
1241
			ee->vm_info.pp_dir_base =
1242
				I915_READ(RING_PP_DIR_BASE(engine));
1243
		else if (INTEL_GEN(dev_priv) >= 8)
1244
			for (i = 0; i < 4; i++) {
1245
				ee->vm_info.pdp[i] =
1246
					I915_READ(GEN8_RING_PDP_UDW(engine, i));
1247 1248
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1249
					I915_READ(GEN8_RING_PDP_LDW(engine, i));
1250 1251
			}
	}
1252 1253
}

1254
static void record_request(struct i915_request *request,
1255 1256
			   struct drm_i915_error_request *erq)
{
C
Chris Wilson 已提交
1257 1258
	struct i915_gem_context *ctx = request->gem_context;

1259
	erq->flags = request->fence.flags;
1260 1261
	erq->context = request->fence.context;
	erq->seqno = request->fence.seqno;
1262
	erq->sched_attr = request->sched.attr;
1263
	erq->jiffies = request->emitted_jiffies;
1264
	erq->start = i915_ggtt_offset(request->ring->vma);
1265 1266 1267 1268
	erq->head = request->head;
	erq->tail = request->tail;

	rcu_read_lock();
C
Chris Wilson 已提交
1269
	erq->pid = ctx->pid ? pid_nr(ctx->pid) : 0;
1270 1271 1272
	rcu_read_unlock();
}

1273
static void engine_record_requests(struct intel_engine_cs *engine,
1274
				   struct i915_request *first,
1275 1276
				   struct drm_i915_error_engine *ee)
{
1277
	struct i915_request *request;
1278 1279 1280 1281
	int count;

	count = 0;
	request = first;
1282
	list_for_each_entry_from(request, &engine->timeline.requests, link)
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
		count++;
	if (!count)
		return;

	ee->requests = kcalloc(count, sizeof(*ee->requests), GFP_ATOMIC);
	if (!ee->requests)
		return;

	ee->num_requests = count;

	count = 0;
	request = first;
1295
	list_for_each_entry_from(request, &engine->timeline.requests, link) {
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
		if (count >= ee->num_requests) {
			/*
			 * If the ring request list was changed in
			 * between the point where the error request
			 * list was created and dimensioned and this
			 * point then just exit early to avoid crashes.
			 *
			 * We don't need to communicate that the
			 * request list changed state during error
			 * state capture and that the error state is
			 * slightly incorrect as a consequence since we
			 * are typically only interested in the request
			 * list state at the point of error state
			 * capture, not in any changes happening during
			 * the capture.
			 */
			break;
		}

1315
		record_request(request, &ee->requests[count++]);
1316 1317 1318 1319
	}
	ee->num_requests = count;
}

1320 1321 1322
static void error_record_engine_execlists(struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
{
1323
	const struct intel_engine_execlists * const execlists = &engine->execlists;
1324 1325
	unsigned int n;

1326
	for (n = 0; n < execlists_num_ports(execlists); n++) {
1327
		struct i915_request *rq = port_request(&execlists->port[n]);
1328 1329 1330 1331 1332 1333

		if (!rq)
			break;

		record_request(rq, &ee->execlist[n]);
	}
1334 1335

	ee->num_ports = n;
1336 1337
}

1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
static void record_context(struct drm_i915_error_context *e,
			   struct i915_gem_context *ctx)
{
	if (ctx->pid) {
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(ctx->pid, PIDTYPE_PID);
		if (task) {
			strcpy(e->comm, task->comm);
			e->pid = task->pid;
		}
		rcu_read_unlock();
	}

	e->handle = ctx->user_handle;
	e->hw_id = ctx->hw_id;
1355
	e->sched_attr = ctx->sched;
1356 1357
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1358 1359
}

1360
static void request_record_user_bo(struct i915_request *request,
1361 1362
				   struct drm_i915_error_engine *ee)
{
1363
	struct i915_capture_list *c;
1364
	struct drm_i915_error_object **bo;
1365
	long count, max;
1366

1367
	max = 0;
1368
	for (c = request->capture_list; c; c = c->next)
1369 1370 1371
		max++;
	if (!max)
		return;
1372

1373 1374 1375 1376 1377 1378
	bo = kmalloc_array(max, sizeof(*bo), GFP_ATOMIC);
	if (!bo) {
		/* If we can't capture everything, try to capture something. */
		max = min_t(long, max, PAGE_SIZE / sizeof(*bo));
		bo = kmalloc_array(max, sizeof(*bo), GFP_ATOMIC);
	}
1379 1380 1381 1382 1383 1384 1385 1386
	if (!bo)
		return;

	count = 0;
	for (c = request->capture_list; c; c = c->next) {
		bo[count] = i915_error_object_create(request->i915, c->vma);
		if (!bo[count])
			break;
1387 1388
		if (++count == max)
			break;
1389 1390 1391 1392 1393 1394
	}

	ee->user_bo = bo;
	ee->user_bo_count = count;
}

1395 1396 1397 1398 1399 1400 1401
static struct drm_i915_error_object *
capture_object(struct drm_i915_private *dev_priv,
	       struct drm_i915_gem_object *obj)
{
	if (obj && i915_gem_object_has_pages(obj)) {
		struct i915_vma fake = {
			.node = { .start = U64_MAX, .size = obj->base.size },
1402
			.size = obj->base.size,
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
			.pages = obj->mm.pages,
			.obj = obj,
		};

		return i915_error_object_create(dev_priv, &fake);
	} else {
		return NULL;
	}
}

1413
static void gem_record_rings(struct i915_gpu_state *error)
1414
{
1415 1416
	struct drm_i915_private *i915 = error->i915;
	struct i915_ggtt *ggtt = &i915->ggtt;
1417
	int i;
1418

1419
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1420
		struct intel_engine_cs *engine = i915->engine[i];
1421
		struct drm_i915_error_engine *ee = &error->engine[i];
1422
		struct i915_request *request;
1423

1424
		ee->engine_id = -1;
1425

1426
		if (!engine)
1427 1428
			continue;

1429
		ee->engine_id = i;
1430

1431
		error_record_engine_registers(error, engine, ee);
1432
		error_record_engine_execlists(engine, ee);
1433

1434
		request = i915_gem_find_active_request(engine);
1435
		if (request) {
C
Chris Wilson 已提交
1436
			struct i915_gem_context *ctx = request->gem_context;
1437
			struct intel_ring *ring;
1438

1439
			ee->vm = ctx->ppgtt ? &ctx->ppgtt->vm : &ggtt->vm;
1440

C
Chris Wilson 已提交
1441
			record_context(&ee->context, ctx);
1442

1443 1444 1445 1446
			/* We need to copy these to an anonymous buffer
			 * as the simplest method to avoid being overwritten
			 * by userspace.
			 */
1447
			ee->batchbuffer =
1448
				i915_error_object_create(i915, request->batch);
1449

1450
			if (HAS_BROKEN_CS_TLB(i915))
1451
				ee->wa_batchbuffer =
1452
					i915_error_object_create(i915,
1453
								 i915->gt.scratch);
1454
			request_record_user_bo(request, ee);
1455

C
Chris Wilson 已提交
1456
			ee->ctx =
1457
				i915_error_object_create(i915,
1458
							 request->hw_context->state);
1459

1460
			error->simulated |=
C
Chris Wilson 已提交
1461
				i915_gem_context_no_error_capture(ctx);
1462

1463 1464 1465 1466
			ee->rq_head = request->head;
			ee->rq_post = request->postfix;
			ee->rq_tail = request->tail;

1467 1468 1469
			ring = request->ring;
			ee->cpu_ring_head = ring->head;
			ee->cpu_ring_tail = ring->tail;
1470
			ee->ringbuffer =
1471
				i915_error_object_create(i915, ring->vma);
1472 1473

			engine_record_requests(engine, request, ee);
1474
		}
1475

1476
		ee->hws_page =
1477
			i915_error_object_create(i915,
C
Chris Wilson 已提交
1478
						 engine->status_page.vma);
1479

1480
		ee->wa_ctx = i915_error_object_create(i915, engine->wa_ctx.vma);
1481

1482
		ee->default_state = capture_object(i915, engine->default_state);
1483 1484 1485
	}
}

1486 1487 1488
static void gem_capture_vm(struct i915_gpu_state *error,
			   struct i915_address_space *vm,
			   int idx)
1489
{
1490
	struct drm_i915_error_buffer *active_bo;
1491
	struct i915_vma *vma;
1492
	int count;
1493

1494
	count = 0;
1495 1496 1497
	list_for_each_entry(vma, &vm->bound_list, vm_link)
		if (i915_vma_is_active(vma))
			count++;
1498

1499 1500 1501
	active_bo = NULL;
	if (count)
		active_bo = kcalloc(count, sizeof(*active_bo), GFP_ATOMIC);
1502
	if (active_bo)
1503 1504 1505
		count = capture_error_bo(active_bo,
					 count, &vm->bound_list,
					 ACTIVE_ONLY);
1506 1507 1508 1509 1510 1511
	else
		count = 0;

	error->active_vm[idx] = vm;
	error->active_bo[idx] = active_bo;
	error->active_bo_count[idx] = count;
1512 1513
}

1514
static void capture_active_buffers(struct i915_gpu_state *error)
1515
{
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
	int cnt = 0, i, j;

	BUILD_BUG_ON(ARRAY_SIZE(error->engine) > ARRAY_SIZE(error->active_bo));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_vm));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_bo_count));

	/* Scan each engine looking for unique active contexts/vm */
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];
		bool found;

		if (!ee->vm)
			continue;
1529

1530 1531 1532 1533
		found = false;
		for (j = 0; j < i && !found; j++)
			found = error->engine[j].vm == ee->vm;
		if (!found)
1534
			gem_capture_vm(error, ee->vm, cnt++);
1535
	}
1536 1537
}

1538
static void capture_pinned_buffers(struct i915_gpu_state *error)
1539
{
1540
	struct i915_address_space *vm = &error->i915->ggtt.vm;
1541 1542
	struct drm_i915_error_buffer *bo;
	struct i915_vma *vma;
1543
	int count;
1544

1545 1546 1547
	count = 0;
	list_for_each_entry(vma, &vm->bound_list, vm_link)
		count++;
1548 1549

	bo = NULL;
1550 1551
	if (count)
		bo = kcalloc(count, sizeof(*bo), GFP_ATOMIC);
1552 1553 1554
	if (!bo)
		return;

1555 1556
	error->pinned_bo_count =
		capture_error_bo(bo, count, &vm->bound_list, PINNED_ONLY);
1557 1558 1559
	error->pinned_bo = bo;
}

1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
static void capture_uc_state(struct i915_gpu_state *error)
{
	struct drm_i915_private *i915 = error->i915;
	struct i915_error_uc *error_uc = &error->uc;

	/* Capturing uC state won't be useful if there is no GuC */
	if (!error->device_info.has_guc)
		return;

	error_uc->guc_fw = i915->guc.fw;
	error_uc->huc_fw = i915->huc.fw;

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
	error_uc->guc_fw.path = kstrdup(i915->guc.fw.path, GFP_ATOMIC);
	error_uc->huc_fw.path = kstrdup(i915->huc.fw.path, GFP_ATOMIC);
1578
	error_uc->guc_log = i915_error_object_create(i915, i915->guc.log.vma);
1579 1580
}

1581
/* Capture all registers which don't fit into another category. */
1582
static void capture_reg_state(struct i915_gpu_state *error)
1583
{
1584
	struct drm_i915_private *dev_priv = error->i915;
1585
	int i;
1586

1587 1588 1589 1590 1591 1592 1593
	/* General organization
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1594

1595
	/* 1: Registers specific to a single generation */
1596
	if (IS_VALLEYVIEW(dev_priv)) {
1597
		error->gtier[0] = I915_READ(GTIER);
1598
		error->ier = I915_READ(VLV_IER);
1599
		error->forcewake = I915_READ_FW(FORCEWAKE_VLV);
1600
	}
1601

1602
	if (IS_GEN(dev_priv, 7))
1603
		error->err_int = I915_READ(GEN7_ERR_INT);
1604

1605
	if (INTEL_GEN(dev_priv) >= 8) {
1606 1607 1608 1609
		error->fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
		error->fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
	}

1610
	if (IS_GEN(dev_priv, 6)) {
1611
		error->forcewake = I915_READ_FW(FORCEWAKE);
1612 1613 1614
		error->gab_ctl = I915_READ(GAB_CTL);
		error->gfx_mode = I915_READ(GFX_MODE);
	}
1615

1616
	/* 2: Registers which belong to multiple generations */
1617
	if (INTEL_GEN(dev_priv) >= 7)
1618
		error->forcewake = I915_READ_FW(FORCEWAKE_MT);
1619

1620
	if (INTEL_GEN(dev_priv) >= 6) {
1621
		error->derrmr = I915_READ(DERRMR);
1622 1623 1624 1625
		error->error = I915_READ(ERROR_GEN6);
		error->done_reg = I915_READ(DONE_REG);
	}

J
Joonas Lahtinen 已提交
1626
	if (INTEL_GEN(dev_priv) >= 5)
1627 1628
		error->ccid = I915_READ(CCID);

1629
	/* 3: Feature specific registers */
1630
	if (IS_GEN_RANGE(dev_priv, 6, 7)) {
1631 1632 1633 1634 1635
		error->gam_ecochk = I915_READ(GAM_ECOCHK);
		error->gac_eco = I915_READ(GAC_ECO_BITS);
	}

	/* 4: Everything else */
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
	if (INTEL_GEN(dev_priv) >= 11) {
		error->ier = I915_READ(GEN8_DE_MISC_IER);
		error->gtier[0] = I915_READ(GEN11_RENDER_COPY_INTR_ENABLE);
		error->gtier[1] = I915_READ(GEN11_VCS_VECS_INTR_ENABLE);
		error->gtier[2] = I915_READ(GEN11_GUC_SG_INTR_ENABLE);
		error->gtier[3] = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
		error->gtier[4] = I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE);
		error->gtier[5] = I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE);
		error->ngtier = 6;
	} else if (INTEL_GEN(dev_priv) >= 8) {
1646 1647 1648
		error->ier = I915_READ(GEN8_DE_MISC_IER);
		for (i = 0; i < 4; i++)
			error->gtier[i] = I915_READ(GEN8_GT_IER(i));
1649
		error->ngtier = 4;
1650
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1651
		error->ier = I915_READ(DEIER);
1652
		error->gtier[0] = I915_READ(GTIER);
1653
		error->ngtier = 1;
1654
	} else if (IS_GEN(dev_priv, 2)) {
1655
		error->ier = I915_READ16(IER);
1656
	} else if (!IS_VALLEYVIEW(dev_priv)) {
1657
		error->ier = I915_READ(IER);
1658 1659 1660
	}
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
1661 1662
}

1663 1664
static const char *
error_msg(struct i915_gpu_state *error, unsigned long engines, const char *msg)
1665
{
1666 1667
	int len;
	int i;
1668

1669 1670 1671
	for (i = 0; i < ARRAY_SIZE(error->engine); i++)
		if (!error->engine[i].context.pid)
			engines &= ~BIT(i);
1672

1673
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1674 1675 1676 1677 1678 1679
			"GPU HANG: ecode %d:%lx:0x%08x",
			INTEL_GEN(error->i915), engines,
			i915_error_generate_code(error, engines));
	if (engines) {
		/* Just show the first executing process, more is confusing */
		i = ffs(engines);
1680 1681 1682
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1683 1684 1685 1686 1687 1688 1689
				 error->engine[i].context.comm,
				 error->engine[i].context.pid);
	}
	if (msg)
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", %s", msg);
1690

1691
	return error->error_msg;
1692 1693
}

1694
static void capture_gen_state(struct i915_gpu_state *error)
1695
{
1696 1697 1698 1699 1700
	struct drm_i915_private *i915 = error->i915;

	error->awake = i915->gt.awake;
	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1701

1702 1703 1704 1705
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1706 1707
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1708 1709

	memcpy(&error->device_info,
1710
	       INTEL_INFO(i915),
1711
	       sizeof(error->device_info));
1712 1713 1714
	memcpy(&error->runtime_info,
	       RUNTIME_INFO(i915),
	       sizeof(error->runtime_info));
1715
	error->driver_caps = i915->caps;
1716 1717
}

1718 1719
static void capture_params(struct i915_gpu_state *error)
{
1720
	i915_params_copy(&error->params, &i915_modparams);
1721 1722
}

1723 1724 1725 1726 1727 1728 1729 1730
static unsigned long capture_find_epoch(const struct i915_gpu_state *error)
{
	unsigned long epoch = error->capture;
	int i;

	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		const struct drm_i915_error_engine *ee = &error->engine[i];

1731
		if (ee->hangcheck_timestamp &&
1732 1733 1734 1735 1736 1737 1738
		    time_before(ee->hangcheck_timestamp, epoch))
			epoch = ee->hangcheck_timestamp;
	}

	return epoch;
}

1739 1740 1741 1742 1743 1744 1745 1746
static void capture_finish(struct i915_gpu_state *error)
{
	struct i915_ggtt *ggtt = &error->i915->ggtt;
	const u64 slot = ggtt->error_capture.start;

	ggtt->vm.clear_range(&ggtt->vm, slot, PAGE_SIZE);
}

1747 1748
static int capture(void *data)
{
1749
	struct i915_gpu_state *error = data;
1750

A
Arnd Bergmann 已提交
1751 1752 1753 1754
	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
	error->uptime = ktime_sub(ktime_get(),
				  error->i915->gt.last_init_time);
1755
	error->capture = jiffies;
1756

1757
	capture_params(error);
1758
	capture_gen_state(error);
1759
	capture_uc_state(error);
1760 1761 1762 1763 1764
	capture_reg_state(error);
	gem_record_fences(error);
	gem_record_rings(error);
	capture_active_buffers(error);
	capture_pinned_buffers(error);
1765 1766 1767 1768

	error->overlay = intel_overlay_capture_error_state(error->i915);
	error->display = intel_display_capture_error_state(error->i915);

1769 1770
	error->epoch = capture_find_epoch(error);

1771
	capture_finish(error);
1772 1773 1774
	return 0;
}

1775 1776
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

1777 1778 1779 1780 1781
struct i915_gpu_state *
i915_capture_gpu_state(struct drm_i915_private *i915)
{
	struct i915_gpu_state *error;

1782 1783 1784 1785 1786
	/* Check if GPU capture has been disabled */
	error = READ_ONCE(i915->gpu_error.first_error);
	if (IS_ERR(error))
		return error;

1787
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
1788 1789 1790 1791
	if (!error) {
		i915_disable_error_state(i915, -ENOMEM);
		return ERR_PTR(-ENOMEM);
	}
1792 1793 1794 1795 1796 1797 1798 1799 1800

	kref_init(&error->ref);
	error->i915 = i915;

	stop_machine(capture, error, NULL);

	return error;
}

1801 1802
/**
 * i915_capture_error_state - capture an error record for later analysis
1803 1804
 * @i915: i915 device
 * @engine_mask: the mask of engines triggering the hang
1805
 * @msg: a message to insert into the error capture header
1806 1807 1808 1809 1810 1811
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1812
void i915_capture_error_state(struct drm_i915_private *i915,
1813 1814
			      unsigned long engine_mask,
			      const char *msg)
1815
{
1816
	static bool warned;
1817
	struct i915_gpu_state *error;
1818 1819
	unsigned long flags;

1820
	if (!i915_modparams.error_capture)
1821 1822
		return;

1823
	if (READ_ONCE(i915->gpu_error.first_error))
1824 1825
		return;

1826
	error = i915_capture_gpu_state(i915);
1827
	if (IS_ERR(error))
1828 1829
		return;

1830
	dev_info(i915->drm.dev, "%s\n", error_msg(error, engine_mask, msg));
1831

1832
	if (!error->simulated) {
1833 1834 1835
		spin_lock_irqsave(&i915->gpu_error.lock, flags);
		if (!i915->gpu_error.first_error) {
			i915->gpu_error.first_error = error;
1836 1837
			error = NULL;
		}
1838
		spin_unlock_irqrestore(&i915->gpu_error.lock, flags);
1839 1840
	}

1841
	if (error) {
1842
		__i915_gpu_state_free(&error->ref);
1843 1844 1845
		return;
	}

1846 1847
	if (!warned &&
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1848 1849 1850 1851
		DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
1852
		DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n",
1853
			 i915->drm.primary->index);
1854 1855
		warned = true;
	}
1856 1857
}

1858 1859
struct i915_gpu_state *
i915_first_error_state(struct drm_i915_private *i915)
1860
{
1861
	struct i915_gpu_state *error;
1862

1863 1864
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1865
	if (!IS_ERR_OR_NULL(error))
1866 1867
		i915_gpu_state_get(error);
	spin_unlock_irq(&i915->gpu_error.lock);
1868

1869
	return error;
1870 1871
}

1872
void i915_reset_error_state(struct drm_i915_private *i915)
1873
{
1874
	struct i915_gpu_state *error;
1875

1876 1877
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1878 1879
	if (error != ERR_PTR(-ENODEV)) /* if disabled, always disabled */
		i915->gpu_error.first_error = NULL;
1880
	spin_unlock_irq(&i915->gpu_error.lock);
1881

1882
	if (!IS_ERR_OR_NULL(error))
1883 1884 1885 1886 1887 1888 1889 1890 1891
		i915_gpu_state_put(error);
}

void i915_disable_error_state(struct drm_i915_private *i915, int err)
{
	spin_lock_irq(&i915->gpu_error.lock);
	if (!i915->gpu_error.first_error)
		i915->gpu_error.first_error = ERR_PTR(err);
	spin_unlock_irq(&i915->gpu_error.lock);
1892
}