i915_gpu_error.c 47.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

C
Chris Wilson 已提交
30 31 32
#include <linux/ascii85.h>
#include <linux/nmi.h>
#include <linux/scatterlist.h>
33
#include <linux/stop_machine.h>
C
Chris Wilson 已提交
34
#include <linux/utsname.h>
35
#include <linux/zlib.h>
C
Chris Wilson 已提交
36

37 38
#include <drm/drm_print.h>

39 40 41
#include "display/intel_atomic.h"
#include "display/intel_overlay.h"

42 43
#include "gem/i915_gem_context.h"

44
#include "i915_drv.h"
45
#include "i915_gpu_error.h"
46
#include "i915_scatterlist.h"
47
#include "intel_csr.h"
48

49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
static inline const struct intel_engine_cs *
engine_lookup(const struct drm_i915_private *i915, unsigned int id)
{
	if (id >= I915_NUM_ENGINES)
		return NULL;

	return i915->engine[id];
}

static inline const char *
__engine_name(const struct intel_engine_cs *engine)
{
	return engine ? engine->name : "";
}

static const char *
engine_name(const struct drm_i915_private *i915, unsigned int id)
{
	return __engine_name(engine_lookup(i915, id));
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
}

static const char *tiling_flag(int tiling)
{
	switch (tiling) {
	default:
	case I915_TILING_NONE: return "";
	case I915_TILING_X: return " X";
	case I915_TILING_Y: return " Y";
	}
}

static const char *dirty_flag(int dirty)
{
	return dirty ? " dirty" : "";
}

static const char *purgeable_flag(int purgeable)
{
	return purgeable ? " purgeable" : "";
}

C
Chris Wilson 已提交
90 91
static void __sg_set_buf(struct scatterlist *sg,
			 void *addr, unsigned int len, loff_t it)
92
{
C
Chris Wilson 已提交
93 94 95 96
	sg->page_link = (unsigned long)virt_to_page(addr);
	sg->offset = offset_in_page(addr);
	sg->length = len;
	sg->dma_address = it;
97 98
}

C
Chris Wilson 已提交
99
static bool __i915_error_grow(struct drm_i915_error_state_buf *e, size_t len)
100
{
C
Chris Wilson 已提交
101
	if (!len)
102 103
		return false;

C
Chris Wilson 已提交
104 105 106 107 108 109 110 111
	if (e->bytes + len + 1 <= e->size)
		return true;

	if (e->bytes) {
		__sg_set_buf(e->cur++, e->buf, e->bytes, e->iter);
		e->iter += e->bytes;
		e->buf = NULL;
		e->bytes = 0;
112 113
	}

C
Chris Wilson 已提交
114 115
	if (e->cur == e->end) {
		struct scatterlist *sgl;
116

C
Chris Wilson 已提交
117 118 119 120 121
		sgl = (typeof(sgl))__get_free_page(GFP_KERNEL);
		if (!sgl) {
			e->err = -ENOMEM;
			return false;
		}
122

C
Chris Wilson 已提交
123 124 125 126 127 128 129
		if (e->cur) {
			e->cur->offset = 0;
			e->cur->length = 0;
			e->cur->page_link =
				(unsigned long)sgl | SG_CHAIN;
		} else {
			e->sgl = sgl;
130 131
		}

C
Chris Wilson 已提交
132 133
		e->cur = sgl;
		e->end = sgl + SG_MAX_SINGLE_ALLOC - 1;
134 135
	}

C
Chris Wilson 已提交
136 137 138 139 140 141 142 143 144 145 146 147
	e->size = ALIGN(len + 1, SZ_64K);
	e->buf = kmalloc(e->size, GFP_KERNEL | __GFP_NOWARN | __GFP_NORETRY);
	if (!e->buf) {
		e->size = PAGE_ALIGN(len + 1);
		e->buf = kmalloc(e->size, GFP_KERNEL);
	}
	if (!e->buf) {
		e->err = -ENOMEM;
		return false;
	}

	return true;
148 149
}

150
__printf(2, 0)
151
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
C
Chris Wilson 已提交
152
			       const char *fmt, va_list args)
153
{
C
Chris Wilson 已提交
154 155
	va_list ap;
	int len;
156

C
Chris Wilson 已提交
157
	if (e->err)
158 159
		return;

C
Chris Wilson 已提交
160 161 162 163 164 165
	va_copy(ap, args);
	len = vsnprintf(NULL, 0, fmt, ap);
	va_end(ap);
	if (len <= 0) {
		e->err = len;
		return;
166 167
	}

C
Chris Wilson 已提交
168 169
	if (!__i915_error_grow(e, len))
		return;
170

C
Chris Wilson 已提交
171 172 173 174 175 176 177
	GEM_BUG_ON(e->bytes >= e->size);
	len = vscnprintf(e->buf + e->bytes, e->size - e->bytes, fmt, args);
	if (len < 0) {
		e->err = len;
		return;
	}
	e->bytes += len;
178 179
}

C
Chris Wilson 已提交
180
static void i915_error_puts(struct drm_i915_error_state_buf *e, const char *str)
181 182 183
{
	unsigned len;

C
Chris Wilson 已提交
184
	if (e->err || !str)
185 186 187
		return;

	len = strlen(str);
C
Chris Wilson 已提交
188 189
	if (!__i915_error_grow(e, len))
		return;
190

C
Chris Wilson 已提交
191
	GEM_BUG_ON(e->bytes + len > e->size);
192
	memcpy(e->buf + e->bytes, str, len);
C
Chris Wilson 已提交
193
	e->bytes += len;
194 195 196 197 198
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

214 215
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

216 217 218 219 220 221
struct compress {
	struct z_stream_s zstream;
	void *tmp;
};

static bool compress_init(struct compress *c)
222
{
223
	struct z_stream_s *zstream = memset(&c->zstream, 0, sizeof(c->zstream));
224 225 226 227 228 229 230 231 232 233 234 235

	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			GFP_ATOMIC | __GFP_NOWARN);
	if (!zstream->workspace)
		return false;

	if (zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) != Z_OK) {
		kfree(zstream->workspace);
		return false;
	}

236
	c->tmp = NULL;
237
	if (i915_has_memcpy_from_wc())
238 239
		c->tmp = (void *)__get_free_page(GFP_ATOMIC | __GFP_NOWARN);

240 241 242
	return true;
}

243 244 245 246 247 248 249 250 251 252 253 254 255 256
static void *compress_next_page(struct drm_i915_error_object *dst)
{
	unsigned long page;

	if (dst->page_count >= dst->num_pages)
		return ERR_PTR(-ENOSPC);

	page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
	if (!page)
		return ERR_PTR(-ENOMEM);

	return dst->pages[dst->page_count++] = (void *)page;
}

257
static int compress_page(struct compress *c,
258 259 260
			 void *src,
			 struct drm_i915_error_object *dst)
{
261 262
	struct z_stream_s *zstream = &c->zstream;

263
	zstream->next_in = src;
264 265
	if (c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
		zstream->next_in = c->tmp;
266 267 268 269
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
270 271 272
			zstream->next_out = compress_next_page(dst);
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);
273 274 275 276

			zstream->avail_out = PAGE_SIZE;
		}

277
		if (zlib_deflate(zstream, Z_NO_FLUSH) != Z_OK)
278
			return -EIO;
C
Chris Wilson 已提交
279 280

		touch_nmi_watchdog();
281 282 283 284 285 286 287 288 289
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

290
static int compress_flush(struct compress *c,
291 292
			  struct drm_i915_error_object *dst)
{
293 294
	struct z_stream_s *zstream = &c->zstream;

295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
	do {
		switch (zlib_deflate(zstream, Z_FINISH)) {
		case Z_OK: /* more space requested */
			zstream->next_out = compress_next_page(dst);
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);

			zstream->avail_out = PAGE_SIZE;
			break;

		case Z_STREAM_END:
			goto end;

		default: /* any error */
			return -EIO;
		}
	} while (1);

end:
	memset(zstream->next_out, 0, zstream->avail_out);
	dst->unused = zstream->avail_out;
	return 0;
}

static void compress_fini(struct compress *c,
			  struct drm_i915_error_object *dst)
{
	struct z_stream_s *zstream = &c->zstream;
323 324 325

	zlib_deflateEnd(zstream);
	kfree(zstream->workspace);
326 327
	if (c->tmp)
		free_page((unsigned long)c->tmp);
328 329 330 331 332 333 334 335 336
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

337 338 339 340
struct compress {
};

static bool compress_init(struct compress *c)
341 342 343 344
{
	return true;
}

345
static int compress_page(struct compress *c,
346 347 348 349
			 void *src,
			 struct drm_i915_error_object *dst)
{
	unsigned long page;
350
	void *ptr;
351 352 353 354 355

	page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
	if (!page)
		return -ENOMEM;

356 357 358 359
	ptr = (void *)page;
	if (!i915_memcpy_from_wc(ptr, src, PAGE_SIZE))
		memcpy(ptr, src, PAGE_SIZE);
	dst->pages[dst->page_count++] = ptr;
360 361 362 363

	return 0;
}

364 365 366 367 368 369
static int compress_flush(struct compress *c,
			  struct drm_i915_error_object *dst)
{
	return 0;
}

370
static void compress_fini(struct compress *c,
371 372 373 374 375 376 377 378 379 380 381
			  struct drm_i915_error_object *dst)
{
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

382 383 384 385 386
static void print_error_buffers(struct drm_i915_error_state_buf *m,
				const char *name,
				struct drm_i915_error_buffer *err,
				int count)
{
387
	err_printf(m, "%s [%d]:\n", name, count);
388 389

	while (count--) {
390
		err_printf(m, "    %08x_%08x %8u %02x %02x",
391 392
			   upper_32_bits(err->gtt_offset),
			   lower_32_bits(err->gtt_offset),
393 394
			   err->size,
			   err->read_domains,
395
			   err->write_domain);
396 397 398
		err_puts(m, tiling_flag(err->tiling));
		err_puts(m, dirty_flag(err->dirty));
		err_puts(m, purgeable_flag(err->purgeable));
399
		err_puts(m, err->userptr ? " userptr" : "");
400
		err_puts(m, i915_cache_level_str(m->i915, err->cache_level));
401 402 403 404 405 406 407 408 409 410 411

		if (err->name)
			err_printf(m, " (name: %d)", err->name);
		if (err->fence_reg != I915_FENCE_REG_NONE)
			err_printf(m, " (fence: %d)", err->fence_reg);

		err_puts(m, "\n");
		err++;
	}
}

412
static void error_print_instdone(struct drm_i915_error_state_buf *m,
413
				 const struct drm_i915_error_engine *ee)
414
{
415 416 417
	int slice;
	int subslice;

418 419 420
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

421
	if (ee->engine_id != RCS0 || INTEL_GEN(m->i915) <= 3)
422 423 424 425 426 427 428 429
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

	if (INTEL_GEN(m->i915) <= 6)
		return;

430
	for_each_instdone_slice_subslice(m->i915, slice, subslice)
431 432 433 434
		err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.sampler[slice][subslice]);

435
	for_each_instdone_slice_subslice(m->i915, slice, subslice)
436 437 438
		err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.row[slice][subslice]);
439 440
}

441 442
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
443 444
				const struct drm_i915_error_request *erq,
				const unsigned long epoch)
445 446 447 448
{
	if (!erq->seqno)
		return;

449 450
	err_printf(m, "%s pid %d, seqno %8x:%08x%s%s, prio %d, emitted %dms, start %08x, head %08x, tail %08x\n",
		   prefix, erq->pid, erq->context, erq->seqno,
451 452 453 454 455
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &erq->flags) ? "!" : "",
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
			    &erq->flags) ? "+" : "",
		   erq->sched_attr.priority,
456
		   jiffies_to_msecs(erq->jiffies - epoch),
457
		   erq->start, erq->head, erq->tail);
458 459
}

460 461
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
462
				const struct drm_i915_error_context *ctx)
463
{
464 465
	err_printf(m, "%s%s[%d] hw_id %d, prio %d, guilty %d active %d\n",
		   header, ctx->comm, ctx->pid, ctx->hw_id,
466
		   ctx->sched_attr.priority, ctx->guilty, ctx->active);
467 468
}

469
static void error_print_engine(struct drm_i915_error_state_buf *m,
470 471
			       const struct drm_i915_error_engine *ee,
			       const unsigned long epoch)
472
{
473 474
	int n;

475 476
	err_printf(m, "%s command stream:\n",
		   engine_name(m->i915, ee->engine_id));
477
	err_printf(m, "  IDLE?: %s\n", yesno(ee->idle));
478
	err_printf(m, "  START: 0x%08x\n", ee->start);
479
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
480 481
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
482
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
483
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
484 485 486 487 488
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
489 490 491

	error_print_instdone(m, ee);

492 493 494 495 496 497 498 499
	if (ee->batchbuffer) {
		u64 start = ee->batchbuffer->gtt_offset;
		u64 end = start + ee->batchbuffer->gtt_size;

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
500
	if (INTEL_GEN(m->i915) >= 4) {
501
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
502 503 504
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
505
	}
506 507 508 509 510 511
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
512
	}
513
	if (HAS_PPGTT(m->i915)) {
514
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
515

516
		if (INTEL_GEN(m->i915) >= 8) {
517 518 519
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
520
					   i, ee->vm_info.pdp[i]);
521 522
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
523
				   ee->vm_info.pp_dir_base);
524 525
		}
	}
526 527
	err_printf(m, "  ring->head: 0x%08x\n", ee->cpu_ring_head);
	err_printf(m, "  ring->tail: 0x%08x\n", ee->cpu_ring_tail);
528
	err_printf(m, "  hangcheck timestamp: %dms (%lu%s)\n",
529
		   jiffies_to_msecs(ee->hangcheck_timestamp - epoch),
530
		   ee->hangcheck_timestamp,
531
		   ee->hangcheck_timestamp == epoch ? "; epoch" : "");
532
	err_printf(m, "  engine reset count: %u\n", ee->reset_count);
533

534 535
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
536
		error_print_request(m, " ", &ee->execlist[n], epoch);
537 538
	}

539
	error_print_context(m, "  Active context: ", &ee->context);
540 541 542 543 544 545 546 547 548 549 550
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

551
static void print_error_obj(struct drm_i915_error_state_buf *m,
552 553
			    struct intel_engine_cs *engine,
			    const char *name,
554 555
			    struct drm_i915_error_object *obj)
{
556
	char out[ASCII85_BUFSZ];
557
	int page;
558

559 560 561 562 563 564 565 566 567 568
	if (!obj)
		return;

	if (name) {
		err_printf(m, "%s --- %s = 0x%08x %08x\n",
			   engine ? engine->name : "global", name,
			   upper_32_bits(obj->gtt_offset),
			   lower_32_bits(obj->gtt_offset));
	}

569 570 571 572 573 574 575 576 577
	err_compression_marker(m);
	for (page = 0; page < obj->page_count; page++) {
		int i, len;

		len = PAGE_SIZE;
		if (page == obj->page_count - 1)
			len -= obj->unused;
		len = ascii85_encode_len(len);

578 579
		for (i = 0; i < len; i++)
			err_puts(m, ascii85_encode(obj->pages[page][i], out));
580
	}
581
	err_puts(m, "\n");
582 583
}

584
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
585
				   const struct intel_device_info *info,
586
				   const struct intel_runtime_info *runtime,
587
				   const struct intel_driver_caps *caps)
588
{
589 590 591
	struct drm_printer p = i915_error_printer(m);

	intel_device_info_dump_flags(info, &p);
592
	intel_driver_caps_print(caps, &p);
593
	intel_device_info_dump_topology(&runtime->sseu, &p);
594 595
}

596
static void err_print_params(struct drm_i915_error_state_buf *m,
597
			     const struct i915_params *params)
598
{
599 600 601
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
602 603
}

604 605 606 607 608 609 610 611 612 613 614 615
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

616 617 618 619 620 621 622 623 624 625 626 627
static void err_print_uc(struct drm_i915_error_state_buf *m,
			 const struct i915_error_uc *error_uc)
{
	struct drm_printer p = i915_error_printer(m);
	const struct i915_gpu_state *error =
		container_of(error_uc, typeof(*error), uc);

	if (!error->device_info.has_guc)
		return;

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
628
	print_error_obj(m, NULL, "GuC log buffer", error_uc->guc_log);
629 630
}

C
Chris Wilson 已提交
631
static void err_free_sgl(struct scatterlist *sgl)
632
{
C
Chris Wilson 已提交
633 634
	while (sgl) {
		struct scatterlist *sg;
635

C
Chris Wilson 已提交
636 637 638 639 640 641 642 643 644
		for (sg = sgl; !sg_is_chain(sg); sg++) {
			kfree(sg_virt(sg));
			if (sg_is_last(sg))
				break;
		}

		sg = sg_is_last(sg) ? NULL : sg_chain_ptr(sg);
		free_page((unsigned long)sgl);
		sgl = sg;
645
	}
C
Chris Wilson 已提交
646
}
647

C
Chris Wilson 已提交
648 649 650 651 652 653
static void __err_print_to_sgl(struct drm_i915_error_state_buf *m,
			       struct i915_gpu_state *error)
{
	struct drm_i915_error_object *obj;
	struct timespec64 ts;
	int i, j;
654

655 656
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
657 658 659
	err_printf(m, "Kernel: %s %s\n",
		   init_utsname()->release,
		   init_utsname()->machine);
A
Arnd Bergmann 已提交
660 661 662 663 664 665 666 667 668
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
669 670 671 672 673
	err_printf(m, "Epoch: %lu jiffies (%u HZ)\n", error->epoch, HZ);
	err_printf(m, "Capture: %lu jiffies; %d ms ago, %d ms after epoch\n",
		   error->capture,
		   jiffies_to_msecs(jiffies - error->capture),
		   jiffies_to_msecs(error->capture - error->epoch));
674

675
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
676 677 678
		if (!error->engine[i].context.pid)
			continue;

679
		err_printf(m, "Active process (on ring %s): %s [%d]\n",
680 681
			   engine_name(m->i915, i),
			   error->engine[i].context.comm,
682
			   error->engine[i].context.pid);
683
	}
684
	err_printf(m, "Reset count: %u\n", error->reset_count);
685
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
686
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
687 688 689
	err_printf(m, "Subplatform: 0x%x\n",
		   intel_subplatform(&error->runtime_info,
				     error->device_info.platform));
C
Chris Wilson 已提交
690
	err_print_pciid(m, m->i915);
691

692
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
693

C
Chris Wilson 已提交
694 695
	if (HAS_CSR(m->i915)) {
		struct intel_csr *csr = &m->i915->csr;
696 697 698 699 700 701 702 703

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

704
	err_printf(m, "GT awake: %s\n", yesno(error->awake));
705 706
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
707 708
	err_printf(m, "EIR: 0x%08x\n", error->eir);
	err_printf(m, "IER: 0x%08x\n", error->ier);
709 710
	for (i = 0; i < error->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, error->gtier[i]);
711 712 713 714 715
	err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
	err_printf(m, "CCID: 0x%08x\n", error->ccid);

716
	for (i = 0; i < error->nfence; i++)
717 718
		err_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

C
Chris Wilson 已提交
719
	if (INTEL_GEN(m->i915) >= 6) {
720
		err_printf(m, "ERROR: 0x%08x\n", error->error);
721

C
Chris Wilson 已提交
722
		if (INTEL_GEN(m->i915) >= 8)
723 724 725
			err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
				   error->fault_data1, error->fault_data0);

726 727 728
		err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}

729
	if (IS_GEN(m->i915, 7))
730 731
		err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

732 733
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].engine_id != -1)
734
			error_print_engine(m, &error->engine[i], error->epoch);
735
	}
736

737 738 739
	for (i = 0; i < ARRAY_SIZE(error->active_vm); i++) {
		char buf[128];
		int len, first = 1;
740

741 742 743 744 745 746 747 748 749 750
		if (!error->active_vm[i])
			break;

		len = scnprintf(buf, sizeof(buf), "Active (");
		for (j = 0; j < ARRAY_SIZE(error->engine); j++) {
			if (error->engine[j].vm != error->active_vm[i])
				continue;

			len += scnprintf(buf + len, sizeof(buf), "%s%s",
					 first ? "" : ", ",
C
Chris Wilson 已提交
751
					 m->i915->engine[j]->name);
752 753 754 755
			first = 0;
		}
		scnprintf(buf + len, sizeof(buf), ")");
		print_error_buffers(m, buf,
756 757 758
				    error->active_bo[i],
				    error->active_bo_count[i]);
	}
759

760 761 762 763
	print_error_buffers(m, "Pinned (global)",
			    error->pinned_bo,
			    error->pinned_bo_count);

764
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
765
		const struct drm_i915_error_engine *ee = &error->engine[i];
766 767

		obj = ee->batchbuffer;
768
		if (obj) {
C
Chris Wilson 已提交
769
			err_puts(m, m->i915->engine[i]->name);
770
			if (ee->context.pid)
771
				err_printf(m, " (submitted by %s [%d])",
772
					   ee->context.comm,
773
					   ee->context.pid);
774 775 776
			err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
				   upper_32_bits(obj->gtt_offset),
				   lower_32_bits(obj->gtt_offset));
C
Chris Wilson 已提交
777
			print_error_obj(m, m->i915->engine[i], NULL, obj);
778 779
		}

780
		for (j = 0; j < ee->user_bo_count; j++)
C
Chris Wilson 已提交
781
			print_error_obj(m, m->i915->engine[i],
782 783
					"user", ee->user_bo[j]);

784
		if (ee->num_requests) {
785
			err_printf(m, "%s --- %d requests\n",
C
Chris Wilson 已提交
786
				   m->i915->engine[i]->name,
787
				   ee->num_requests);
788
			for (j = 0; j < ee->num_requests; j++)
789 790 791
				error_print_request(m, " ",
						    &ee->requests[j],
						    error->epoch);
792 793
		}

C
Chris Wilson 已提交
794
		print_error_obj(m, m->i915->engine[i],
795
				"ringbuffer", ee->ringbuffer);
796

C
Chris Wilson 已提交
797
		print_error_obj(m, m->i915->engine[i],
798
				"HW Status", ee->hws_page);
799

C
Chris Wilson 已提交
800
		print_error_obj(m, m->i915->engine[i],
801
				"HW context", ee->ctx);
802

C
Chris Wilson 已提交
803
		print_error_obj(m, m->i915->engine[i],
804
				"WA context", ee->wa_ctx);
805

C
Chris Wilson 已提交
806
		print_error_obj(m, m->i915->engine[i],
807
				"WA batchbuffer", ee->wa_batchbuffer);
808

C
Chris Wilson 已提交
809
		print_error_obj(m, m->i915->engine[i],
810
				"NULL context", ee->default_state);
811 812 813 814 815 816
	}

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
817
		intel_display_print_error_state(m, error->display);
818

819 820
	err_print_capabilities(m, &error->device_info, &error->runtime_info,
			       &error->driver_caps);
821
	err_print_params(m, &error->params);
822
	err_print_uc(m, &error->uc);
C
Chris Wilson 已提交
823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
}

static int err_print_to_sgl(struct i915_gpu_state *error)
{
	struct drm_i915_error_state_buf m;

	if (IS_ERR(error))
		return PTR_ERR(error);

	if (READ_ONCE(error->sgl))
		return 0;

	memset(&m, 0, sizeof(m));
	m.i915 = error->i915;

	__err_print_to_sgl(&m, error);

	if (m.buf) {
		__sg_set_buf(m.cur++, m.buf, m.bytes, m.iter);
		m.bytes = 0;
		m.buf = NULL;
	}
	if (m.cur) {
		GEM_BUG_ON(m.end < m.cur);
		sg_mark_end(m.cur - 1);
	}
	GEM_BUG_ON(m.sgl && !m.cur);

	if (m.err) {
		err_free_sgl(m.sgl);
		return m.err;
	}
855

C
Chris Wilson 已提交
856 857
	if (cmpxchg(&error->sgl, NULL, m.sgl))
		err_free_sgl(m.sgl);
858 859 860 861

	return 0;
}

C
Chris Wilson 已提交
862 863
ssize_t i915_gpu_state_copy_to_buffer(struct i915_gpu_state *error,
				      char *buf, loff_t off, size_t rem)
864
{
C
Chris Wilson 已提交
865 866 867 868
	struct scatterlist *sg;
	size_t count;
	loff_t pos;
	int err;
869

C
Chris Wilson 已提交
870 871
	if (!error || !rem)
		return 0;
872

C
Chris Wilson 已提交
873 874 875
	err = err_print_to_sgl(error);
	if (err)
		return err;
876

C
Chris Wilson 已提交
877 878 879 880 881
	sg = READ_ONCE(error->fit);
	if (!sg || off < sg->dma_address)
		sg = error->sgl;
	if (!sg)
		return 0;
882

C
Chris Wilson 已提交
883 884 885 886 887 888 889 890 891
	pos = sg->dma_address;
	count = 0;
	do {
		size_t len, start;

		if (sg_is_chain(sg)) {
			sg = sg_chain_ptr(sg);
			GEM_BUG_ON(sg_is_chain(sg));
		}
892

C
Chris Wilson 已提交
893 894 895 896 897
		len = sg->length;
		if (pos + len <= off) {
			pos += len;
			continue;
		}
898

C
Chris Wilson 已提交
899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923
		start = sg->offset;
		if (pos < off) {
			GEM_BUG_ON(off - pos > len);
			len -= off - pos;
			start += off - pos;
			pos = off;
		}

		len = min(len, rem);
		GEM_BUG_ON(!len || len > sg->length);

		memcpy(buf, page_address(sg_page(sg)) + start, len);

		count += len;
		pos += len;

		buf += len;
		rem -= len;
		if (!rem) {
			WRITE_ONCE(error->fit, sg);
			break;
		}
	} while (!sg_is_last(sg++));

	return count;
924 925 926 927 928 929 930 931 932 933
}

static void i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
934
		free_page((unsigned long)obj->pages[page]);
935 936 937 938

	kfree(obj);
}

939

940 941
static void cleanup_params(struct i915_gpu_state *error)
{
942
	i915_params_free(&error->params);
943 944
}

945 946 947 948 949 950
static void cleanup_uc_state(struct i915_gpu_state *error)
{
	struct i915_error_uc *error_uc = &error->uc;

	kfree(error_uc->guc_fw.path);
	kfree(error_uc->huc_fw.path);
951
	i915_error_object_free(error_uc->guc_log);
952 953
}

954
void __i915_gpu_state_free(struct kref *error_ref)
955
{
956 957
	struct i915_gpu_state *error =
		container_of(error_ref, typeof(*error), ref);
958
	long i, j;
959

960 961 962
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

963 964 965 966
		for (j = 0; j < ee->user_bo_count; j++)
			i915_error_object_free(ee->user_bo[j]);
		kfree(ee->user_bo);

967 968 969 970 971 972 973 974
		i915_error_object_free(ee->batchbuffer);
		i915_error_object_free(ee->wa_batchbuffer);
		i915_error_object_free(ee->ringbuffer);
		i915_error_object_free(ee->hws_page);
		i915_error_object_free(ee->ctx);
		i915_error_object_free(ee->wa_ctx);

		kfree(ee->requests);
975 976
	}

977
	for (i = 0; i < ARRAY_SIZE(error->active_bo); i++)
978 979
		kfree(error->active_bo[i]);
	kfree(error->pinned_bo);
980

981 982
	kfree(error->overlay);
	kfree(error->display);
983

984
	cleanup_params(error);
985 986
	cleanup_uc_state(error);

C
Chris Wilson 已提交
987
	err_free_sgl(error->sgl);
988 989 990 991
	kfree(error);
}

static struct drm_i915_error_object *
992
i915_error_object_create(struct drm_i915_private *i915,
C
Chris Wilson 已提交
993
			 struct i915_vma *vma)
994
{
995 996
	struct i915_ggtt *ggtt = &i915->ggtt;
	const u64 slot = ggtt->error_capture.start;
997
	struct drm_i915_error_object *dst;
998
	struct compress compress;
999 1000 1001
	unsigned long num_pages;
	struct sgt_iter iter;
	dma_addr_t dma;
1002
	int ret;
1003

1004
	if (!vma || !vma->pages)
C
Chris Wilson 已提交
1005 1006
		return NULL;

1007
	num_pages = min_t(u64, vma->size, vma->obj->base.size) >> PAGE_SHIFT;
1008
	num_pages = DIV_ROUND_UP(10 * num_pages, 8); /* worstcase zlib growth */
1009 1010
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *),
		      GFP_ATOMIC | __GFP_NOWARN);
C
Chris Wilson 已提交
1011
	if (!dst)
1012 1013
		return NULL;

1014 1015
	dst->gtt_offset = vma->node.start;
	dst->gtt_size = vma->node.size;
1016
	dst->num_pages = num_pages;
1017
	dst->page_count = 0;
1018 1019
	dst->unused = 0;

1020
	if (!compress_init(&compress)) {
1021 1022 1023
		kfree(dst);
		return NULL;
	}
1024

1025
	ret = -EINVAL;
1026 1027
	for_each_sgt_dma(dma, iter, vma->pages) {
		void __iomem *s;
1028

1029
		ggtt->vm.insert_page(&ggtt->vm, dma, slot, I915_CACHE_NONE, 0);
1030

1031
		s = io_mapping_map_atomic_wc(&ggtt->iomap, slot);
1032
		ret = compress_page(&compress, (void  __force *)s, dst);
1033 1034
		io_mapping_unmap_atomic(s);
		if (ret)
1035
			break;
1036 1037
	}

1038 1039 1040 1041 1042 1043
	if (ret || compress_flush(&compress, dst)) {
		while (dst->page_count--)
			free_page((unsigned long)dst->pages[dst->page_count]);
		kfree(dst);
		dst = NULL;
	}
1044

1045
	compress_fini(&compress, dst);
1046
	return dst;
1047 1048 1049
}

static void capture_bo(struct drm_i915_error_buffer *err,
1050
		       struct i915_vma *vma)
1051
{
1052 1053
	struct drm_i915_gem_object *obj = vma->obj;

1054 1055
	err->size = obj->base.size;
	err->name = obj->base.name;
1056

1057
	err->gtt_offset = vma->node.start;
1058 1059
	err->read_domains = obj->read_domains;
	err->write_domain = obj->write_domain;
1060
	err->fence_reg = vma->fence ? vma->fence->id : -1;
1061
	err->tiling = i915_gem_object_get_tiling(obj);
C
Chris Wilson 已提交
1062 1063
	err->dirty = obj->mm.dirty;
	err->purgeable = obj->mm.madv != I915_MADV_WILLNEED;
1064
	err->userptr = obj->userptr.mm != NULL;
1065 1066 1067
	err->cache_level = obj->cache_level;
}

1068 1069
static u32 capture_error_bo(struct drm_i915_error_buffer *err,
			    int count, struct list_head *head,
1070 1071 1072
			    unsigned int flags)
#define ACTIVE_ONLY BIT(0)
#define PINNED_ONLY BIT(1)
1073
{
B
Ben Widawsky 已提交
1074
	struct i915_vma *vma;
1075 1076
	int i = 0;

1077
	list_for_each_entry(vma, head, vm_link) {
1078 1079 1080
		if (!vma->obj)
			continue;

1081 1082 1083 1084
		if (flags & ACTIVE_ONLY && !i915_vma_is_active(vma))
			continue;

		if (flags & PINNED_ONLY && !i915_vma_is_pinned(vma))
1085 1086
			continue;

1087
		capture_bo(err++, vma);
1088 1089 1090 1091 1092 1093 1094
		if (++i == count)
			break;
	}

	return i;
}

1095 1096
/*
 * Generate a semi-unique error code. The code is not meant to have meaning, The
1097 1098 1099 1100 1101 1102 1103 1104
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
1105
static u32 i915_error_generate_code(struct i915_gpu_state *error,
1106
				    intel_engine_mask_t engine_mask)
1107
{
1108 1109
	/*
	 * IPEHR would be an ideal way to detect errors, as it's the gross
1110 1111 1112 1113
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
1114 1115 1116
	if (engine_mask) {
		struct drm_i915_error_engine *ee =
			&error->engine[ffs(engine_mask)];
1117

1118
		return ee->ipehr ^ ee->instdone.instdone;
1119
	}
1120

1121
	return 0;
1122 1123
}

1124
static void gem_record_fences(struct i915_gpu_state *error)
1125
{
1126
	struct drm_i915_private *dev_priv = error->i915;
1127
	struct intel_uncore *uncore = &dev_priv->uncore;
1128 1129
	int i;

1130
	if (INTEL_GEN(dev_priv) >= 6) {
1131
		for (i = 0; i < dev_priv->ggtt.num_fences; i++)
1132 1133 1134
			error->fence[i] =
				intel_uncore_read64(uncore,
						    FENCE_REG_GEN6_LO(i));
1135
	} else if (INTEL_GEN(dev_priv) >= 4) {
1136
		for (i = 0; i < dev_priv->ggtt.num_fences; i++)
1137 1138 1139
			error->fence[i] =
				intel_uncore_read64(uncore,
						    FENCE_REG_965_LO(i));
1140
	} else {
1141
		for (i = 0; i < dev_priv->ggtt.num_fences; i++)
1142 1143
			error->fence[i] =
				intel_uncore_read(uncore, FENCE_REG(i));
1144
	}
1145
	error->nfence = i;
1146 1147
}

1148
static void error_record_engine_registers(struct i915_gpu_state *error,
1149 1150
					  struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
1151
{
1152 1153
	struct drm_i915_private *dev_priv = engine->i915;

1154
	if (INTEL_GEN(dev_priv) >= 6) {
1155
		ee->rc_psmi = ENGINE_READ(engine, RING_PSMI_CTL);
1156
		if (INTEL_GEN(dev_priv) >= 8)
1157
			ee->fault_reg = I915_READ(GEN8_RING_FAULT_REG);
1158
		else
1159
			ee->fault_reg = GEN6_RING_FAULT_REG_READ(engine);
1160 1161
	}

1162
	if (INTEL_GEN(dev_priv) >= 4) {
1163 1164 1165 1166 1167
		ee->faddr = ENGINE_READ(engine, RING_DMA_FADD);
		ee->ipeir = ENGINE_READ(engine, RING_IPEIR);
		ee->ipehr = ENGINE_READ(engine, RING_IPEHR);
		ee->instps = ENGINE_READ(engine, RING_INSTPS);
		ee->bbaddr = ENGINE_READ(engine, RING_BBADDR);
1168
		if (INTEL_GEN(dev_priv) >= 8) {
1169 1170
			ee->faddr |= (u64)ENGINE_READ(engine, RING_DMA_FADD_UDW) << 32;
			ee->bbaddr |= (u64)ENGINE_READ(engine, RING_BBADDR_UDW) << 32;
1171
		}
1172
		ee->bbstate = ENGINE_READ(engine, RING_BBSTATE);
1173
	} else {
1174 1175 1176
		ee->faddr = ENGINE_READ(engine, DMA_FADD_I8XX);
		ee->ipeir = ENGINE_READ(engine, IPEIR);
		ee->ipehr = ENGINE_READ(engine, IPEHR);
1177 1178
	}

1179
	intel_engine_get_instdone(engine, &ee->instdone);
1180

1181
	ee->instpm = ENGINE_READ(engine, RING_INSTPM);
1182
	ee->acthd = intel_engine_get_active_head(engine);
1183 1184 1185 1186
	ee->start = ENGINE_READ(engine, RING_START);
	ee->head = ENGINE_READ(engine, RING_HEAD);
	ee->tail = ENGINE_READ(engine, RING_TAIL);
	ee->ctl = ENGINE_READ(engine, RING_CTL);
1187
	if (INTEL_GEN(dev_priv) > 2)
1188
		ee->mode = ENGINE_READ(engine, RING_MI_MODE);
1189

1190
	if (!HWS_NEEDS_PHYSICAL(dev_priv)) {
1191
		i915_reg_t mmio;
1192

1193
		if (IS_GEN(dev_priv, 7)) {
1194
			switch (engine->id) {
1195
			default:
1196 1197
				MISSING_CASE(engine->id);
			case RCS0:
1198 1199
				mmio = RENDER_HWS_PGA_GEN7;
				break;
1200
			case BCS0:
1201 1202
				mmio = BLT_HWS_PGA_GEN7;
				break;
1203
			case VCS0:
1204 1205
				mmio = BSD_HWS_PGA_GEN7;
				break;
1206
			case VECS0:
1207 1208 1209
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1210
		} else if (IS_GEN(engine->i915, 6)) {
1211
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1212 1213
		} else {
			/* XXX: gen8 returns to sanity */
1214
			mmio = RING_HWS_PGA(engine->mmio_base);
1215 1216
		}

1217
		ee->hws = I915_READ(mmio);
1218 1219
	}

1220
	ee->idle = intel_engine_is_idle(engine);
1221 1222
	if (!ee->idle)
		ee->hangcheck_timestamp = engine->hangcheck.action_timestamp;
1223 1224
	ee->reset_count = i915_reset_engine_count(&dev_priv->gpu_error,
						  engine);
1225

1226
	if (HAS_PPGTT(dev_priv)) {
1227 1228
		int i;

1229
		ee->vm_info.gfx_mode = ENGINE_READ(engine, RING_MODE_GEN7);
1230

1231
		if (IS_GEN(dev_priv, 6)) {
1232
			ee->vm_info.pp_dir_base =
1233
				ENGINE_READ(engine, RING_PP_DIR_BASE_READ);
1234
		} else if (IS_GEN(dev_priv, 7)) {
1235
			ee->vm_info.pp_dir_base =
1236 1237 1238 1239
				ENGINE_READ(engine, RING_PP_DIR_BASE);
		} else if (INTEL_GEN(dev_priv) >= 8) {
			u32 base = engine->mmio_base;

1240
			for (i = 0; i < 4; i++) {
1241
				ee->vm_info.pdp[i] =
1242
					I915_READ(GEN8_RING_PDP_UDW(base, i));
1243 1244
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1245
					I915_READ(GEN8_RING_PDP_LDW(base, i));
1246
			}
1247
		}
1248
	}
1249 1250
}

1251
static void record_request(const struct i915_request *request,
1252 1253
			   struct drm_i915_error_request *erq)
{
1254
	const struct i915_gem_context *ctx = request->gem_context;
C
Chris Wilson 已提交
1255

1256
	erq->flags = request->fence.flags;
1257 1258
	erq->context = request->fence.context;
	erq->seqno = request->fence.seqno;
1259
	erq->sched_attr = request->sched.attr;
1260
	erq->jiffies = request->emitted_jiffies;
1261
	erq->start = i915_ggtt_offset(request->ring->vma);
1262 1263 1264 1265
	erq->head = request->head;
	erq->tail = request->tail;

	rcu_read_lock();
C
Chris Wilson 已提交
1266
	erq->pid = ctx->pid ? pid_nr(ctx->pid) : 0;
1267 1268 1269
	rcu_read_unlock();
}

1270
static void engine_record_requests(struct intel_engine_cs *engine,
1271
				   struct i915_request *first,
1272 1273
				   struct drm_i915_error_engine *ee)
{
1274
	struct i915_request *request;
1275 1276 1277 1278
	int count;

	count = 0;
	request = first;
1279
	list_for_each_entry_from(request, &engine->active.requests, sched.link)
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
		count++;
	if (!count)
		return;

	ee->requests = kcalloc(count, sizeof(*ee->requests), GFP_ATOMIC);
	if (!ee->requests)
		return;

	ee->num_requests = count;

	count = 0;
	request = first;
1292 1293
	list_for_each_entry_from(request,
				 &engine->active.requests, sched.link) {
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
		if (count >= ee->num_requests) {
			/*
			 * If the ring request list was changed in
			 * between the point where the error request
			 * list was created and dimensioned and this
			 * point then just exit early to avoid crashes.
			 *
			 * We don't need to communicate that the
			 * request list changed state during error
			 * state capture and that the error state is
			 * slightly incorrect as a consequence since we
			 * are typically only interested in the request
			 * list state at the point of error state
			 * capture, not in any changes happening during
			 * the capture.
			 */
			break;
		}

1313
		record_request(request, &ee->requests[count++]);
1314 1315 1316 1317
	}
	ee->num_requests = count;
}

1318
static void error_record_engine_execlists(const struct intel_engine_cs *engine,
1319 1320
					  struct drm_i915_error_engine *ee)
{
1321
	const struct intel_engine_execlists * const execlists = &engine->execlists;
1322 1323
	struct i915_request * const *port = execlists->active;
	unsigned int n = 0;
1324

1325 1326
	while (*port)
		record_request(*port++, &ee->execlist[n++]);
1327 1328

	ee->num_ports = n;
1329 1330
}

1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
static void record_context(struct drm_i915_error_context *e,
			   struct i915_gem_context *ctx)
{
	if (ctx->pid) {
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(ctx->pid, PIDTYPE_PID);
		if (task) {
			strcpy(e->comm, task->comm);
			e->pid = task->pid;
		}
		rcu_read_unlock();
	}

	e->hw_id = ctx->hw_id;
1347
	e->sched_attr = ctx->sched;
1348 1349
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1350 1351
}

1352
static void request_record_user_bo(struct i915_request *request,
1353 1354
				   struct drm_i915_error_engine *ee)
{
1355
	struct i915_capture_list *c;
1356
	struct drm_i915_error_object **bo;
1357
	long count, max;
1358

1359
	max = 0;
1360
	for (c = request->capture_list; c; c = c->next)
1361 1362 1363
		max++;
	if (!max)
		return;
1364

1365 1366 1367 1368 1369 1370
	bo = kmalloc_array(max, sizeof(*bo), GFP_ATOMIC);
	if (!bo) {
		/* If we can't capture everything, try to capture something. */
		max = min_t(long, max, PAGE_SIZE / sizeof(*bo));
		bo = kmalloc_array(max, sizeof(*bo), GFP_ATOMIC);
	}
1371 1372 1373 1374 1375 1376 1377 1378
	if (!bo)
		return;

	count = 0;
	for (c = request->capture_list; c; c = c->next) {
		bo[count] = i915_error_object_create(request->i915, c->vma);
		if (!bo[count])
			break;
1379 1380
		if (++count == max)
			break;
1381 1382 1383 1384 1385 1386
	}

	ee->user_bo = bo;
	ee->user_bo_count = count;
}

1387 1388 1389 1390 1391 1392 1393
static struct drm_i915_error_object *
capture_object(struct drm_i915_private *dev_priv,
	       struct drm_i915_gem_object *obj)
{
	if (obj && i915_gem_object_has_pages(obj)) {
		struct i915_vma fake = {
			.node = { .start = U64_MAX, .size = obj->base.size },
1394
			.size = obj->base.size,
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
			.pages = obj->mm.pages,
			.obj = obj,
		};

		return i915_error_object_create(dev_priv, &fake);
	} else {
		return NULL;
	}
}

1405
static void gem_record_rings(struct i915_gpu_state *error)
1406
{
1407
	struct drm_i915_private *i915 = error->i915;
1408
	int i;
1409

1410
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1411
		struct intel_engine_cs *engine = i915->engine[i];
1412
		struct drm_i915_error_engine *ee = &error->engine[i];
1413
		struct i915_request *request;
1414
		unsigned long flags;
1415

1416
		ee->engine_id = -1;
1417

1418
		if (!engine)
1419 1420
			continue;

1421
		ee->engine_id = i;
1422

1423
		error_record_engine_registers(error, engine, ee);
1424
		error_record_engine_execlists(engine, ee);
1425

1426
		spin_lock_irqsave(&engine->active.lock, flags);
1427
		request = intel_engine_find_active_request(engine);
1428
		if (request) {
C
Chris Wilson 已提交
1429
			struct i915_gem_context *ctx = request->gem_context;
1430
			struct intel_ring *ring = request->ring;
1431

1432
			ee->vm = ctx->vm ?: &engine->gt->ggtt->vm;
1433

C
Chris Wilson 已提交
1434
			record_context(&ee->context, ctx);
1435

1436 1437 1438 1439
			/* We need to copy these to an anonymous buffer
			 * as the simplest method to avoid being overwritten
			 * by userspace.
			 */
1440
			ee->batchbuffer =
1441
				i915_error_object_create(i915, request->batch);
1442

1443
			if (HAS_BROKEN_CS_TLB(i915))
1444
				ee->wa_batchbuffer =
1445 1446
				  i915_error_object_create(i915,
							   engine->gt->scratch);
1447
			request_record_user_bo(request, ee);
1448

C
Chris Wilson 已提交
1449
			ee->ctx =
1450
				i915_error_object_create(i915,
1451
							 request->hw_context->state);
1452

1453
			error->simulated |=
C
Chris Wilson 已提交
1454
				i915_gem_context_no_error_capture(ctx);
1455

1456 1457 1458 1459
			ee->rq_head = request->head;
			ee->rq_post = request->postfix;
			ee->rq_tail = request->tail;

1460 1461
			ee->cpu_ring_head = ring->head;
			ee->cpu_ring_tail = ring->tail;
1462
			ee->ringbuffer =
1463
				i915_error_object_create(i915, ring->vma);
1464 1465

			engine_record_requests(engine, request, ee);
1466
		}
1467
		spin_unlock_irqrestore(&engine->active.lock, flags);
1468

1469
		ee->hws_page =
1470
			i915_error_object_create(i915,
C
Chris Wilson 已提交
1471
						 engine->status_page.vma);
1472

1473
		ee->wa_ctx = i915_error_object_create(i915, engine->wa_ctx.vma);
1474

1475
		ee->default_state = capture_object(i915, engine->default_state);
1476 1477 1478
	}
}

1479 1480 1481
static void gem_capture_vm(struct i915_gpu_state *error,
			   struct i915_address_space *vm,
			   int idx)
1482
{
1483
	struct drm_i915_error_buffer *active_bo;
1484
	struct i915_vma *vma;
1485
	int count;
1486

1487
	count = 0;
1488 1489 1490
	list_for_each_entry(vma, &vm->bound_list, vm_link)
		if (i915_vma_is_active(vma))
			count++;
1491

1492 1493 1494
	active_bo = NULL;
	if (count)
		active_bo = kcalloc(count, sizeof(*active_bo), GFP_ATOMIC);
1495
	if (active_bo)
1496 1497 1498
		count = capture_error_bo(active_bo,
					 count, &vm->bound_list,
					 ACTIVE_ONLY);
1499 1500 1501 1502 1503 1504
	else
		count = 0;

	error->active_vm[idx] = vm;
	error->active_bo[idx] = active_bo;
	error->active_bo_count[idx] = count;
1505 1506
}

1507
static void capture_active_buffers(struct i915_gpu_state *error)
1508
{
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
	int cnt = 0, i, j;

	BUILD_BUG_ON(ARRAY_SIZE(error->engine) > ARRAY_SIZE(error->active_bo));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_vm));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_bo_count));

	/* Scan each engine looking for unique active contexts/vm */
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];
		bool found;

		if (!ee->vm)
			continue;
1522

1523 1524 1525 1526
		found = false;
		for (j = 0; j < i && !found; j++)
			found = error->engine[j].vm == ee->vm;
		if (!found)
1527
			gem_capture_vm(error, ee->vm, cnt++);
1528
	}
1529 1530
}

1531
static void capture_pinned_buffers(struct i915_gpu_state *error)
1532
{
1533
	struct i915_address_space *vm = &error->i915->ggtt.vm;
1534 1535
	struct drm_i915_error_buffer *bo;
	struct i915_vma *vma;
1536
	int count;
1537

1538 1539 1540
	count = 0;
	list_for_each_entry(vma, &vm->bound_list, vm_link)
		count++;
1541 1542

	bo = NULL;
1543 1544
	if (count)
		bo = kcalloc(count, sizeof(*bo), GFP_ATOMIC);
1545 1546 1547
	if (!bo)
		return;

1548 1549
	error->pinned_bo_count =
		capture_error_bo(bo, count, &vm->bound_list, PINNED_ONLY);
1550 1551 1552
	error->pinned_bo = bo;
}

1553 1554 1555 1556
static void capture_uc_state(struct i915_gpu_state *error)
{
	struct drm_i915_private *i915 = error->i915;
	struct i915_error_uc *error_uc = &error->uc;
1557
	struct intel_uc *uc = &i915->gt.uc;
1558 1559 1560 1561 1562

	/* Capturing uC state won't be useful if there is no GuC */
	if (!error->device_info.has_guc)
		return;

1563 1564
	error_uc->guc_fw = uc->guc.fw;
	error_uc->huc_fw = uc->huc.fw;
1565 1566 1567 1568 1569

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
1570 1571 1572
	error_uc->guc_fw.path = kstrdup(uc->guc.fw.path, GFP_ATOMIC);
	error_uc->huc_fw.path = kstrdup(uc->huc.fw.path, GFP_ATOMIC);
	error_uc->guc_log = i915_error_object_create(i915, uc->guc.log.vma);
1573 1574
}

1575
/* Capture all registers which don't fit into another category. */
1576
static void capture_reg_state(struct i915_gpu_state *error)
1577
{
1578 1579
	struct drm_i915_private *i915 = error->i915;
	struct intel_uncore *uncore = &i915->uncore;
1580
	int i;
1581

1582 1583 1584 1585 1586 1587 1588
	/* General organization
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1589

1590
	/* 1: Registers specific to a single generation */
1591 1592 1593 1594
	if (IS_VALLEYVIEW(i915)) {
		error->gtier[0] = intel_uncore_read(uncore, GTIER);
		error->ier = intel_uncore_read(uncore, VLV_IER);
		error->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_VLV);
1595
	}
1596

1597 1598
	if (IS_GEN(i915, 7))
		error->err_int = intel_uncore_read(uncore, GEN7_ERR_INT);
1599

1600 1601 1602 1603 1604
	if (INTEL_GEN(i915) >= 8) {
		error->fault_data0 = intel_uncore_read(uncore,
						       GEN8_FAULT_TLB_DATA0);
		error->fault_data1 = intel_uncore_read(uncore,
						       GEN8_FAULT_TLB_DATA1);
1605 1606
	}

1607 1608 1609 1610
	if (IS_GEN(i915, 6)) {
		error->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE);
		error->gab_ctl = intel_uncore_read(uncore, GAB_CTL);
		error->gfx_mode = intel_uncore_read(uncore, GFX_MODE);
1611
	}
1612

1613
	/* 2: Registers which belong to multiple generations */
1614 1615
	if (INTEL_GEN(i915) >= 7)
		error->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_MT);
1616

1617 1618 1619 1620
	if (INTEL_GEN(i915) >= 6) {
		error->derrmr = intel_uncore_read(uncore, DERRMR);
		error->error = intel_uncore_read(uncore, ERROR_GEN6);
		error->done_reg = intel_uncore_read(uncore, DONE_REG);
1621 1622
	}

1623 1624
	if (INTEL_GEN(i915) >= 5)
		error->ccid = intel_uncore_read(uncore, CCID(RENDER_RING_BASE));
1625

1626
	/* 3: Feature specific registers */
1627 1628 1629
	if (IS_GEN_RANGE(i915, 6, 7)) {
		error->gam_ecochk = intel_uncore_read(uncore, GAM_ECOCHK);
		error->gac_eco = intel_uncore_read(uncore, GAC_ECO_BITS);
1630 1631 1632
	}

	/* 4: Everything else */
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
	if (INTEL_GEN(i915) >= 11) {
		error->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
		error->gtier[0] =
			intel_uncore_read(uncore,
					  GEN11_RENDER_COPY_INTR_ENABLE);
		error->gtier[1] =
			intel_uncore_read(uncore, GEN11_VCS_VECS_INTR_ENABLE);
		error->gtier[2] =
			intel_uncore_read(uncore, GEN11_GUC_SG_INTR_ENABLE);
		error->gtier[3] =
			intel_uncore_read(uncore,
					  GEN11_GPM_WGBOXPERF_INTR_ENABLE);
		error->gtier[4] =
			intel_uncore_read(uncore,
					  GEN11_CRYPTO_RSVD_INTR_ENABLE);
		error->gtier[5] =
			intel_uncore_read(uncore,
					  GEN11_GUNIT_CSME_INTR_ENABLE);
1651
		error->ngtier = 6;
1652 1653
	} else if (INTEL_GEN(i915) >= 8) {
		error->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
1654
		for (i = 0; i < 4; i++)
1655 1656
			error->gtier[i] = intel_uncore_read(uncore,
							    GEN8_GT_IER(i));
1657
		error->ngtier = 4;
1658 1659 1660
	} else if (HAS_PCH_SPLIT(i915)) {
		error->ier = intel_uncore_read(uncore, DEIER);
		error->gtier[0] = intel_uncore_read(uncore, GTIER);
1661
		error->ngtier = 1;
1662 1663 1664 1665
	} else if (IS_GEN(i915, 2)) {
		error->ier = intel_uncore_read16(uncore, GEN2_IER);
	} else if (!IS_VALLEYVIEW(i915)) {
		error->ier = intel_uncore_read(uncore, GEN2_IER);
1666
	}
1667 1668
	error->eir = intel_uncore_read(uncore, EIR);
	error->pgtbl_er = intel_uncore_read(uncore, PGTBL_ER);
1669 1670
}

1671
static const char *
1672 1673
error_msg(struct i915_gpu_state *error,
	  intel_engine_mask_t engines, const char *msg)
1674
{
1675 1676
	int len;
	int i;
1677

1678 1679 1680
	for (i = 0; i < ARRAY_SIZE(error->engine); i++)
		if (!error->engine[i].context.pid)
			engines &= ~BIT(i);
1681

1682
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1683
			"GPU HANG: ecode %d:%x:0x%08x",
1684 1685 1686 1687
			INTEL_GEN(error->i915), engines,
			i915_error_generate_code(error, engines));
	if (engines) {
		/* Just show the first executing process, more is confusing */
1688
		i = __ffs(engines);
1689 1690 1691
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1692 1693 1694 1695 1696 1697 1698
				 error->engine[i].context.comm,
				 error->engine[i].context.pid);
	}
	if (msg)
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", %s", msg);
1699

1700
	return error->error_msg;
1701 1702
}

1703
static void capture_gen_state(struct i915_gpu_state *error)
1704
{
1705 1706 1707 1708 1709
	struct drm_i915_private *i915 = error->i915;

	error->awake = i915->gt.awake;
	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1710

1711 1712 1713 1714
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1715 1716
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1717 1718

	memcpy(&error->device_info,
1719
	       INTEL_INFO(i915),
1720
	       sizeof(error->device_info));
1721 1722 1723
	memcpy(&error->runtime_info,
	       RUNTIME_INFO(i915),
	       sizeof(error->runtime_info));
1724
	error->driver_caps = i915->caps;
1725 1726
}

1727 1728
static void capture_params(struct i915_gpu_state *error)
{
1729
	i915_params_copy(&error->params, &i915_modparams);
1730 1731
}

1732 1733 1734 1735 1736 1737 1738 1739
static unsigned long capture_find_epoch(const struct i915_gpu_state *error)
{
	unsigned long epoch = error->capture;
	int i;

	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		const struct drm_i915_error_engine *ee = &error->engine[i];

1740
		if (ee->hangcheck_timestamp &&
1741 1742 1743 1744 1745 1746 1747
		    time_before(ee->hangcheck_timestamp, epoch))
			epoch = ee->hangcheck_timestamp;
	}

	return epoch;
}

1748 1749 1750 1751 1752 1753 1754 1755
static void capture_finish(struct i915_gpu_state *error)
{
	struct i915_ggtt *ggtt = &error->i915->ggtt;
	const u64 slot = ggtt->error_capture.start;

	ggtt->vm.clear_range(&ggtt->vm, slot, PAGE_SIZE);
}

1756 1757
static int capture(void *data)
{
1758
	struct i915_gpu_state *error = data;
1759

A
Arnd Bergmann 已提交
1760 1761 1762 1763
	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
	error->uptime = ktime_sub(ktime_get(),
				  error->i915->gt.last_init_time);
1764
	error->capture = jiffies;
1765

1766
	capture_params(error);
1767
	capture_gen_state(error);
1768
	capture_uc_state(error);
1769 1770 1771 1772 1773
	capture_reg_state(error);
	gem_record_fences(error);
	gem_record_rings(error);
	capture_active_buffers(error);
	capture_pinned_buffers(error);
1774 1775 1776 1777

	error->overlay = intel_overlay_capture_error_state(error->i915);
	error->display = intel_display_capture_error_state(error->i915);

1778 1779
	error->epoch = capture_find_epoch(error);

1780
	capture_finish(error);
1781 1782 1783
	return 0;
}

1784 1785
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

1786 1787 1788 1789 1790
struct i915_gpu_state *
i915_capture_gpu_state(struct drm_i915_private *i915)
{
	struct i915_gpu_state *error;

1791 1792 1793 1794 1795
	/* Check if GPU capture has been disabled */
	error = READ_ONCE(i915->gpu_error.first_error);
	if (IS_ERR(error))
		return error;

1796
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
1797 1798 1799 1800
	if (!error) {
		i915_disable_error_state(i915, -ENOMEM);
		return ERR_PTR(-ENOMEM);
	}
1801 1802 1803 1804 1805 1806 1807 1808 1809

	kref_init(&error->ref);
	error->i915 = i915;

	stop_machine(capture, error, NULL);

	return error;
}

1810 1811
/**
 * i915_capture_error_state - capture an error record for later analysis
1812 1813
 * @i915: i915 device
 * @engine_mask: the mask of engines triggering the hang
1814
 * @msg: a message to insert into the error capture header
1815 1816 1817 1818 1819 1820
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1821
void i915_capture_error_state(struct drm_i915_private *i915,
1822
			      intel_engine_mask_t engine_mask,
1823
			      const char *msg)
1824
{
1825
	static bool warned;
1826
	struct i915_gpu_state *error;
1827 1828
	unsigned long flags;

1829
	if (!i915_modparams.error_capture)
1830 1831
		return;

1832
	if (READ_ONCE(i915->gpu_error.first_error))
1833 1834
		return;

1835
	error = i915_capture_gpu_state(i915);
1836
	if (IS_ERR(error))
1837 1838
		return;

1839
	dev_info(i915->drm.dev, "%s\n", error_msg(error, engine_mask, msg));
1840

1841
	if (!error->simulated) {
1842 1843 1844
		spin_lock_irqsave(&i915->gpu_error.lock, flags);
		if (!i915->gpu_error.first_error) {
			i915->gpu_error.first_error = error;
1845 1846
			error = NULL;
		}
1847
		spin_unlock_irqrestore(&i915->gpu_error.lock, flags);
1848 1849
	}

1850
	if (error) {
1851
		__i915_gpu_state_free(&error->ref);
1852 1853 1854
		return;
	}

1855 1856
	if (!warned &&
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1857 1858 1859 1860
		DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
1861
		DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n",
1862
			 i915->drm.primary->index);
1863 1864
		warned = true;
	}
1865 1866
}

1867 1868
struct i915_gpu_state *
i915_first_error_state(struct drm_i915_private *i915)
1869
{
1870
	struct i915_gpu_state *error;
1871

1872 1873
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1874
	if (!IS_ERR_OR_NULL(error))
1875 1876
		i915_gpu_state_get(error);
	spin_unlock_irq(&i915->gpu_error.lock);
1877

1878
	return error;
1879 1880
}

1881
void i915_reset_error_state(struct drm_i915_private *i915)
1882
{
1883
	struct i915_gpu_state *error;
1884

1885 1886
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1887 1888
	if (error != ERR_PTR(-ENODEV)) /* if disabled, always disabled */
		i915->gpu_error.first_error = NULL;
1889
	spin_unlock_irq(&i915->gpu_error.lock);
1890

1891
	if (!IS_ERR_OR_NULL(error))
1892 1893 1894 1895 1896 1897 1898 1899 1900
		i915_gpu_state_put(error);
}

void i915_disable_error_state(struct drm_i915_private *i915, int err)
{
	spin_lock_irq(&i915->gpu_error.lock);
	if (!i915->gpu_error.first_error)
		i915->gpu_error.first_error = ERR_PTR(err);
	spin_unlock_irq(&i915->gpu_error.lock);
1901
}