i915_gpu_error.c 49.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

C
Chris Wilson 已提交
30 31
#include <linux/ascii85.h>
#include <linux/nmi.h>
32
#include <linux/pagevec.h>
C
Chris Wilson 已提交
33 34
#include <linux/scatterlist.h>
#include <linux/utsname.h>
35
#include <linux/zlib.h>
C
Chris Wilson 已提交
36

37
#include <drm/drm_cache.h>
38 39
#include <drm/drm_print.h>

40
#include "display/intel_dmc.h"
41 42
#include "display/intel_overlay.h"

43
#include "gem/i915_gem_context.h"
44
#include "gem/i915_gem_lmem.h"
45
#include "gt/intel_engine_regs.h"
46
#include "gt/intel_gt.h"
47
#include "gt/intel_gt_pm.h"
48
#include "gt/intel_gt_regs.h"
49

50
#include "i915_driver.h"
51
#include "i915_drv.h"
52
#include "i915_gpu_error.h"
53
#include "i915_memcpy.h"
54
#include "i915_scatterlist.h"
55

56
#define ALLOW_FAIL (__GFP_KSWAPD_RECLAIM | __GFP_RETRY_MAYFAIL | __GFP_NOWARN)
57 58
#define ATOMIC_MAYFAIL (GFP_ATOMIC | __GFP_NOWARN)

C
Chris Wilson 已提交
59 60
static void __sg_set_buf(struct scatterlist *sg,
			 void *addr, unsigned int len, loff_t it)
61
{
C
Chris Wilson 已提交
62 63 64 65
	sg->page_link = (unsigned long)virt_to_page(addr);
	sg->offset = offset_in_page(addr);
	sg->length = len;
	sg->dma_address = it;
66 67
}

C
Chris Wilson 已提交
68
static bool __i915_error_grow(struct drm_i915_error_state_buf *e, size_t len)
69
{
C
Chris Wilson 已提交
70
	if (!len)
71 72
		return false;

C
Chris Wilson 已提交
73 74 75 76 77 78 79 80
	if (e->bytes + len + 1 <= e->size)
		return true;

	if (e->bytes) {
		__sg_set_buf(e->cur++, e->buf, e->bytes, e->iter);
		e->iter += e->bytes;
		e->buf = NULL;
		e->bytes = 0;
81 82
	}

C
Chris Wilson 已提交
83 84
	if (e->cur == e->end) {
		struct scatterlist *sgl;
85

86
		sgl = (typeof(sgl))__get_free_page(ALLOW_FAIL);
C
Chris Wilson 已提交
87 88 89 90
		if (!sgl) {
			e->err = -ENOMEM;
			return false;
		}
91

C
Chris Wilson 已提交
92 93 94 95 96 97 98
		if (e->cur) {
			e->cur->offset = 0;
			e->cur->length = 0;
			e->cur->page_link =
				(unsigned long)sgl | SG_CHAIN;
		} else {
			e->sgl = sgl;
99 100
		}

C
Chris Wilson 已提交
101 102
		e->cur = sgl;
		e->end = sgl + SG_MAX_SINGLE_ALLOC - 1;
103 104
	}

C
Chris Wilson 已提交
105
	e->size = ALIGN(len + 1, SZ_64K);
106
	e->buf = kmalloc(e->size, ALLOW_FAIL);
C
Chris Wilson 已提交
107 108 109 110 111 112 113 114 115 116
	if (!e->buf) {
		e->size = PAGE_ALIGN(len + 1);
		e->buf = kmalloc(e->size, GFP_KERNEL);
	}
	if (!e->buf) {
		e->err = -ENOMEM;
		return false;
	}

	return true;
117 118
}

119
__printf(2, 0)
120
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
C
Chris Wilson 已提交
121
			       const char *fmt, va_list args)
122
{
C
Chris Wilson 已提交
123 124
	va_list ap;
	int len;
125

C
Chris Wilson 已提交
126
	if (e->err)
127 128
		return;

C
Chris Wilson 已提交
129 130 131 132 133 134
	va_copy(ap, args);
	len = vsnprintf(NULL, 0, fmt, ap);
	va_end(ap);
	if (len <= 0) {
		e->err = len;
		return;
135 136
	}

C
Chris Wilson 已提交
137 138
	if (!__i915_error_grow(e, len))
		return;
139

C
Chris Wilson 已提交
140 141 142 143 144 145 146
	GEM_BUG_ON(e->bytes >= e->size);
	len = vscnprintf(e->buf + e->bytes, e->size - e->bytes, fmt, args);
	if (len < 0) {
		e->err = len;
		return;
	}
	e->bytes += len;
147 148
}

C
Chris Wilson 已提交
149
static void i915_error_puts(struct drm_i915_error_state_buf *e, const char *str)
150 151 152
{
	unsigned len;

C
Chris Wilson 已提交
153
	if (e->err || !str)
154 155 156
		return;

	len = strlen(str);
C
Chris Wilson 已提交
157 158
	if (!__i915_error_grow(e, len))
		return;
159

C
Chris Wilson 已提交
160
	GEM_BUG_ON(e->bytes + len > e->size);
161
	memcpy(e->buf + e->bytes, str, len);
C
Chris Wilson 已提交
162
	e->bytes += len;
163 164 165 166 167
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
/* single threaded page allocator with a reserved stash for emergencies */
static void pool_fini(struct pagevec *pv)
{
	pagevec_release(pv);
}

static int pool_refill(struct pagevec *pv, gfp_t gfp)
{
	while (pagevec_space(pv)) {
		struct page *p;

		p = alloc_page(gfp);
		if (!p)
			return -ENOMEM;

		pagevec_add(pv, p);
	}

	return 0;
}

static int pool_init(struct pagevec *pv, gfp_t gfp)
{
	int err;

	pagevec_init(pv);

	err = pool_refill(pv, gfp);
	if (err)
		pool_fini(pv);

	return err;
}

static void *pool_alloc(struct pagevec *pv, gfp_t gfp)
{
	struct page *p;

	p = alloc_page(gfp);
	if (!p && pagevec_count(pv))
		p = pv->pages[--pv->nr];

	return p ? page_address(p) : NULL;
}

static void pool_free(struct pagevec *pv, void *addr)
{
	struct page *p = virt_to_page(addr);

	if (pagevec_space(pv))
		pagevec_add(pv, p);
	else
		__free_page(p);
}

238 239
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

240
struct i915_vma_compress {
241
	struct pagevec pool;
242 243 244 245
	struct z_stream_s zstream;
	void *tmp;
};

246
static bool compress_init(struct i915_vma_compress *c)
247
{
248
	struct z_stream_s *zstream = &c->zstream;
249

250
	if (pool_init(&c->pool, ALLOW_FAIL))
251 252
		return false;

253 254 255 256 257
	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			ALLOW_FAIL);
	if (!zstream->workspace) {
		pool_fini(&c->pool);
258 259 260
		return false;
	}

261
	c->tmp = NULL;
262
	if (i915_has_memcpy_from_wc())
263
		c->tmp = pool_alloc(&c->pool, ALLOW_FAIL);
264

265 266 267
	return true;
}

268
static bool compress_start(struct i915_vma_compress *c)
269
{
270 271 272 273 274 275 276 277 278
	struct z_stream_s *zstream = &c->zstream;
	void *workspace = zstream->workspace;

	memset(zstream, 0, sizeof(*zstream));
	zstream->workspace = workspace;

	return zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) == Z_OK;
}

279 280
static void *compress_next_page(struct i915_vma_compress *c,
				struct i915_vma_coredump *dst)
281
{
282 283
	void *page_addr;
	struct page *page;
284

285 286
	page_addr = pool_alloc(&c->pool, ALLOW_FAIL);
	if (!page_addr)
287 288
		return ERR_PTR(-ENOMEM);

289 290 291
	page = virt_to_page(page_addr);
	list_add_tail(&page->lru, &dst->page_list);
	return page_addr;
292 293
}

294
static int compress_page(struct i915_vma_compress *c,
295
			 void *src,
296 297
			 struct i915_vma_coredump *dst,
			 bool wc)
298
{
299 300
	struct z_stream_s *zstream = &c->zstream;

301
	zstream->next_in = src;
302
	if (wc && c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
303
		zstream->next_in = c->tmp;
304 305 306 307
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
308
			zstream->next_out = compress_next_page(c, dst);
309 310
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);
311 312 313 314

			zstream->avail_out = PAGE_SIZE;
		}

315
		if (zlib_deflate(zstream, Z_NO_FLUSH) != Z_OK)
316
			return -EIO;
317 318

		cond_resched();
319 320 321 322 323 324 325 326 327
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

328 329
static int compress_flush(struct i915_vma_compress *c,
			  struct i915_vma_coredump *dst)
330
{
331 332
	struct z_stream_s *zstream = &c->zstream;

333 334 335
	do {
		switch (zlib_deflate(zstream, Z_FINISH)) {
		case Z_OK: /* more space requested */
336
			zstream->next_out = compress_next_page(c, dst);
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);

			zstream->avail_out = PAGE_SIZE;
			break;

		case Z_STREAM_END:
			goto end;

		default: /* any error */
			return -EIO;
		}
	} while (1);

end:
	memset(zstream->next_out, 0, zstream->avail_out);
	dst->unused = zstream->avail_out;
	return 0;
}

357
static void compress_finish(struct i915_vma_compress *c)
358
{
359 360
	zlib_deflateEnd(&c->zstream);
}
361

362
static void compress_fini(struct i915_vma_compress *c)
363 364
{
	kfree(c->zstream.workspace);
365
	if (c->tmp)
366 367
		pool_free(&c->pool, c->tmp);
	pool_fini(&c->pool);
368 369 370 371 372 373 374 375 376
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

377
struct i915_vma_compress {
378
	struct pagevec pool;
379 380
};

381
static bool compress_init(struct i915_vma_compress *c)
382 383 384 385
{
	return pool_init(&c->pool, ALLOW_FAIL) == 0;
}

386
static bool compress_start(struct i915_vma_compress *c)
387 388 389 390
{
	return true;
}

391
static int compress_page(struct i915_vma_compress *c,
392
			 void *src,
393 394
			 struct i915_vma_coredump *dst,
			 bool wc)
395
{
396
	void *ptr;
397

398
	ptr = pool_alloc(&c->pool, ALLOW_FAIL);
399
	if (!ptr)
400 401
		return -ENOMEM;

402
	if (!(wc && i915_memcpy_from_wc(ptr, src, PAGE_SIZE)))
403
		memcpy(ptr, src, PAGE_SIZE);
404
	list_add_tail(&virt_to_page(ptr)->lru, &dst->page_list);
405
	cond_resched();
406 407 408 409

	return 0;
}

410 411
static int compress_flush(struct i915_vma_compress *c,
			  struct i915_vma_coredump *dst)
412 413 414 415
{
	return 0;
}

416
static void compress_finish(struct i915_vma_compress *c)
417 418 419
{
}

420
static void compress_fini(struct i915_vma_compress *c)
421 422 423 424
{
	pool_fini(&c->pool);
}

425 426 427 428 429 430 431
static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

432
static void error_print_instdone(struct drm_i915_error_state_buf *m,
433
				 const struct intel_engine_coredump *ee)
434
{
435
	const struct sseu_dev_info *sseu = &ee->engine->gt->info.sseu;
436 437
	int slice;
	int subslice;
438
	int iter;
439

440 441 442
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

443
	if (ee->engine->class != RENDER_CLASS || GRAPHICS_VER(m->i915) <= 3)
444 445 446 447 448
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

449
	if (GRAPHICS_VER(m->i915) <= 6)
450 451
		return;

452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
	if (GRAPHICS_VER_FULL(m->i915) >= IP_VER(12, 50)) {
		for_each_instdone_gslice_dss_xehp(m->i915, sseu, iter, slice, subslice)
			err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.sampler[slice][subslice]);

		for_each_instdone_gslice_dss_xehp(m->i915, sseu, iter, slice, subslice)
			err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.row[slice][subslice]);
	} else {
		for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
			err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.sampler[slice][subslice]);

		for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
			err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.row[slice][subslice]);
	}
473

474
	if (GRAPHICS_VER(m->i915) < 12)
475 476
		return;

477 478 479 480 481 482 483
	if (GRAPHICS_VER_FULL(m->i915) >= IP_VER(12, 55)) {
		for_each_instdone_gslice_dss_xehp(m->i915, sseu, iter, slice, subslice)
			err_printf(m, "  GEOM_SVGUNIT_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.geom_svg[slice][subslice]);
	}

484 485 486 487
	err_printf(m, "  SC_INSTDONE_EXTRA: 0x%08x\n",
		   ee->instdone.slice_common_extra[0]);
	err_printf(m, "  SC_INSTDONE_EXTRA2: 0x%08x\n",
		   ee->instdone.slice_common_extra[1]);
488 489
}

490 491
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
492
				const struct i915_request_coredump *erq)
493 494 495 496
{
	if (!erq->seqno)
		return;

497
	err_printf(m, "%s pid %d, seqno %8x:%08x%s%s, prio %d, head %08x, tail %08x\n",
498
		   prefix, erq->pid, erq->context, erq->seqno,
499 500 501 502 503
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &erq->flags) ? "!" : "",
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
			    &erq->flags) ? "+" : "",
		   erq->sched_attr.priority,
504
		   erq->head, erq->tail);
505 506
}

507 508
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
509
				const struct i915_gem_context_coredump *ctx)
510
{
M
Michał Winiarski 已提交
511
	const u32 period = to_gt(m->i915)->clock_period_ns;
512 513

	err_printf(m, "%s%s[%d] prio %d, guilty %d active %d, runtime total %lluns, avg %lluns\n",
C
Chris Wilson 已提交
514
		   header, ctx->comm, ctx->pid, ctx->sched_attr.priority,
515 516 517
		   ctx->guilty, ctx->active,
		   ctx->total_runtime * period,
		   mul_u32_u32(ctx->avg_runtime, period));
518 519
}

520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
static struct i915_vma_coredump *
__find_vma(struct i915_vma_coredump *vma, const char *name)
{
	while (vma) {
		if (strcmp(vma->name, name) == 0)
			return vma;
		vma = vma->next;
	}

	return NULL;
}

static struct i915_vma_coredump *
find_batch(const struct intel_engine_coredump *ee)
{
	return __find_vma(ee->vma, "batch");
}

538
static void error_print_engine(struct drm_i915_error_state_buf *m,
539
			       const struct intel_engine_coredump *ee)
540
{
541
	struct i915_vma_coredump *batch;
542 543
	int n;

544
	err_printf(m, "%s command stream:\n", ee->engine->name);
545
	err_printf(m, "  CCID:  0x%08x\n", ee->ccid);
546
	err_printf(m, "  START: 0x%08x\n", ee->start);
547
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
548 549
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
550
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
551
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
552 553 554 555 556
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
557
	err_printf(m, "  ESR:   0x%08x\n", ee->esr);
558 559 560

	error_print_instdone(m, ee);

561 562 563 564
	batch = find_batch(ee);
	if (batch) {
		u64 start = batch->gtt_offset;
		u64 end = start + batch->gtt_size;
565 566 567 568 569

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
570
	if (GRAPHICS_VER(m->i915) >= 4) {
571
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
572 573 574
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
575
	}
576 577 578
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
579
	if (GRAPHICS_VER(m->i915) >= 6) {
580 581
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
582
	}
583
	if (HAS_PPGTT(m->i915)) {
584
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
585

586
		if (GRAPHICS_VER(m->i915) >= 8) {
587 588 589
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
590
					   i, ee->vm_info.pdp[i]);
591 592
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
593
				   ee->vm_info.pp_dir_base);
594 595
		}
	}
596
	err_printf(m, "  hung: %u\n", ee->hung);
597
	err_printf(m, "  engine reset count: %u\n", ee->reset_count);
598

599 600
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
601
		error_print_request(m, " ", &ee->execlist[n]);
602 603
	}

604
	error_print_context(m, "  Active context: ", &ee->context);
605 606 607 608 609 610 611 612 613 614 615
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

616
static void print_error_vma(struct drm_i915_error_state_buf *m,
617
			    const struct intel_engine_cs *engine,
618
			    const struct i915_vma_coredump *vma)
619
{
620
	char out[ASCII85_BUFSZ];
621
	struct page *page;
622

623
	if (!vma)
624 625
		return;

626 627 628 629
	err_printf(m, "%s --- %s = 0x%08x %08x\n",
		   engine ? engine->name : "global", vma->name,
		   upper_32_bits(vma->gtt_offset),
		   lower_32_bits(vma->gtt_offset));
630

631 632
	if (vma->gtt_page_sizes > I915_GTT_PAGE_SIZE_4K)
		err_printf(m, "gtt_page_sizes = 0x%08x\n", vma->gtt_page_sizes);
633

634
	err_compression_marker(m);
635
	list_for_each_entry(page, &vma->page_list, lru) {
636
		int i, len;
637
		const u32 *addr = page_address(page);
638 639

		len = PAGE_SIZE;
640
		if (page == list_last_entry(&vma->page_list, typeof(*page), lru))
641
			len -= vma->unused;
642 643
		len = ascii85_encode_len(len);

644
		for (i = 0; i < len; i++)
645
			err_puts(m, ascii85_encode(addr[i], out));
646
	}
647
	err_puts(m, "\n");
648 649
}

650
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
651
				   struct i915_gpu_coredump *error)
652
{
653 654
	struct drm_printer p = i915_error_printer(m);

655 656 657
	intel_device_info_print_static(&error->device_info, &p);
	intel_device_info_print_runtime(&error->runtime_info, &p);
	intel_driver_caps_print(&error->driver_caps, &p);
658 659
}

660
static void err_print_params(struct drm_i915_error_state_buf *m,
661
			     const struct i915_params *params)
662
{
663 664 665
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
666 667
}

668 669 670
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
671
	struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
672 673 674 675 676 677 678 679

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

680
static void err_print_uc(struct drm_i915_error_state_buf *m,
681
			 const struct intel_uc_coredump *error_uc)
682 683 684 685 686
{
	struct drm_printer p = i915_error_printer(m);

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
687
	print_error_vma(m, NULL, error_uc->guc_log);
688 689
}

C
Chris Wilson 已提交
690
static void err_free_sgl(struct scatterlist *sgl)
691
{
C
Chris Wilson 已提交
692 693
	while (sgl) {
		struct scatterlist *sg;
694

C
Chris Wilson 已提交
695 696 697 698 699 700 701 702 703
		for (sg = sgl; !sg_is_chain(sg); sg++) {
			kfree(sg_virt(sg));
			if (sg_is_last(sg))
				break;
		}

		sg = sg_is_last(sg) ? NULL : sg_chain_ptr(sg);
		free_page((unsigned long)sgl);
		sgl = sg;
704
	}
C
Chris Wilson 已提交
705
}
706

707 708 709 710 711 712 713 714 715
static void err_print_gt_info(struct drm_i915_error_state_buf *m,
			      struct intel_gt_coredump *gt)
{
	struct drm_printer p = i915_error_printer(m);

	intel_gt_info_print(&gt->info, &p);
	intel_sseu_print_topology(&gt->info.sseu, &p);
}

716 717 718 719
static void err_print_gt(struct drm_i915_error_state_buf *m,
			 struct intel_gt_coredump *gt)
{
	const struct intel_engine_coredump *ee;
720
	int i;
721 722 723 724 725 726 727 728 729 730 731 732 733

	err_printf(m, "GT awake: %s\n", yesno(gt->awake));
	err_printf(m, "EIR: 0x%08x\n", gt->eir);
	err_printf(m, "IER: 0x%08x\n", gt->ier);
	for (i = 0; i < gt->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, gt->gtier[i]);
	err_printf(m, "PGTBL_ER: 0x%08x\n", gt->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", gt->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", gt->derrmr);

	for (i = 0; i < gt->nfence; i++)
		err_printf(m, "  fence[%d] = %08llx\n", i, gt->fence[i]);

734
	if (IS_GRAPHICS_VER(m->i915, 6, 11)) {
735 736 737 738
		err_printf(m, "ERROR: 0x%08x\n", gt->error);
		err_printf(m, "DONE_REG: 0x%08x\n", gt->done_reg);
	}

739
	if (GRAPHICS_VER(m->i915) >= 8)
740 741 742
		err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
			   gt->fault_data1, gt->fault_data0);

743
	if (GRAPHICS_VER(m->i915) == 7)
744 745
		err_printf(m, "ERR_INT: 0x%08x\n", gt->err_int);

746
	if (IS_GRAPHICS_VER(m->i915, 8, 11))
747 748
		err_printf(m, "GTT_CACHE_EN: 0x%08x\n", gt->gtt_cache);

749
	if (GRAPHICS_VER(m->i915) == 12)
750 751
		err_printf(m, "AUX_ERR_DBG: 0x%08x\n", gt->aux_err);

752
	if (GRAPHICS_VER(m->i915) >= 12) {
753 754
		int i;

755 756 757 758 759 760
		for (i = 0; i < GEN12_SFC_DONE_MAX; i++) {
			/*
			 * SFC_DONE resides in the VD forcewake domain, so it
			 * only exists if the corresponding VCS engine is
			 * present.
			 */
761 762
			if ((gt->_gt->info.sfc_mask & BIT(i)) == 0 ||
			    !HAS_ENGINE(gt->_gt, _VCS(i * 2)))
763 764
				continue;

765 766
			err_printf(m, "  SFC_DONE[%d]: 0x%08x\n", i,
				   gt->sfc_done[i]);
767
		}
768 769 770 771 772 773 774 775 776 777 778 779 780 781

		err_printf(m, "  GAM_DONE: 0x%08x\n", gt->gam_done);
	}

	for (ee = gt->engine; ee; ee = ee->next) {
		const struct i915_vma_coredump *vma;

		error_print_engine(m, ee);
		for (vma = ee->vma; vma; vma = vma->next)
			print_error_vma(m, ee->engine, vma);
	}

	if (gt->uc)
		err_print_uc(m, gt->uc);
782 783

	err_print_gt_info(m, gt);
784 785
}

C
Chris Wilson 已提交
786
static void __err_print_to_sgl(struct drm_i915_error_state_buf *m,
787
			       struct i915_gpu_coredump *error)
C
Chris Wilson 已提交
788
{
789
	const struct intel_engine_coredump *ee;
C
Chris Wilson 已提交
790
	struct timespec64 ts;
791

792 793
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
794 795 796
	err_printf(m, "Kernel: %s %s\n",
		   init_utsname()->release,
		   init_utsname()->machine);
797
	err_printf(m, "Driver: %s\n", DRIVER_DATE);
A
Arnd Bergmann 已提交
798 799 800 801 802 803 804 805 806
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
807 808
	err_printf(m, "Capture: %lu jiffies; %d ms ago\n",
		   error->capture, jiffies_to_msecs(jiffies - error->capture));
809

810
	for (ee = error->gt ? error->gt->engine : NULL; ee; ee = ee->next)
811
		err_printf(m, "Active process (on ring %s): %s [%d]\n",
812 813 814 815
			   ee->engine->name,
			   ee->context.comm,
			   ee->context.pid);

816
	err_printf(m, "Reset count: %u\n", error->reset_count);
817
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
818
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
819 820 821
	err_printf(m, "Subplatform: 0x%x\n",
		   intel_subplatform(&error->runtime_info,
				     error->device_info.platform));
C
Chris Wilson 已提交
822
	err_print_pciid(m, m->i915);
823

824
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
825

826
	if (HAS_DMC(m->i915)) {
827
		struct intel_dmc *dmc = &m->i915->dmc;
828 829

		err_printf(m, "DMC loaded: %s\n",
830
			   yesno(intel_dmc_has_payload(m->i915) != 0));
831
		err_printf(m, "DMC fw version: %d.%d\n",
832 833
			   DMC_VERSION_MAJOR(dmc->version),
			   DMC_VERSION_MINOR(dmc->version));
834 835
	}

836 837
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
838

839 840
	if (error->gt)
		err_print_gt(m, error->gt);
841 842 843 844

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

845
	err_print_capabilities(m, error);
846
	err_print_params(m, &error->params);
C
Chris Wilson 已提交
847 848
}

849
static int err_print_to_sgl(struct i915_gpu_coredump *error)
C
Chris Wilson 已提交
850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
{
	struct drm_i915_error_state_buf m;

	if (IS_ERR(error))
		return PTR_ERR(error);

	if (READ_ONCE(error->sgl))
		return 0;

	memset(&m, 0, sizeof(m));
	m.i915 = error->i915;

	__err_print_to_sgl(&m, error);

	if (m.buf) {
		__sg_set_buf(m.cur++, m.buf, m.bytes, m.iter);
		m.bytes = 0;
		m.buf = NULL;
	}
	if (m.cur) {
		GEM_BUG_ON(m.end < m.cur);
		sg_mark_end(m.cur - 1);
	}
	GEM_BUG_ON(m.sgl && !m.cur);

	if (m.err) {
		err_free_sgl(m.sgl);
		return m.err;
	}
879

C
Chris Wilson 已提交
880 881
	if (cmpxchg(&error->sgl, NULL, m.sgl))
		err_free_sgl(m.sgl);
882 883 884 885

	return 0;
}

886 887
ssize_t i915_gpu_coredump_copy_to_buffer(struct i915_gpu_coredump *error,
					 char *buf, loff_t off, size_t rem)
888
{
C
Chris Wilson 已提交
889 890 891 892
	struct scatterlist *sg;
	size_t count;
	loff_t pos;
	int err;
893

C
Chris Wilson 已提交
894 895
	if (!error || !rem)
		return 0;
896

C
Chris Wilson 已提交
897 898 899
	err = err_print_to_sgl(error);
	if (err)
		return err;
900

C
Chris Wilson 已提交
901 902 903 904 905
	sg = READ_ONCE(error->fit);
	if (!sg || off < sg->dma_address)
		sg = error->sgl;
	if (!sg)
		return 0;
906

C
Chris Wilson 已提交
907 908 909 910 911 912 913 914 915
	pos = sg->dma_address;
	count = 0;
	do {
		size_t len, start;

		if (sg_is_chain(sg)) {
			sg = sg_chain_ptr(sg);
			GEM_BUG_ON(sg_is_chain(sg));
		}
916

C
Chris Wilson 已提交
917 918 919 920 921
		len = sg->length;
		if (pos + len <= off) {
			pos += len;
			continue;
		}
922

C
Chris Wilson 已提交
923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947
		start = sg->offset;
		if (pos < off) {
			GEM_BUG_ON(off - pos > len);
			len -= off - pos;
			start += off - pos;
			pos = off;
		}

		len = min(len, rem);
		GEM_BUG_ON(!len || len > sg->length);

		memcpy(buf, page_address(sg_page(sg)) + start, len);

		count += len;
		pos += len;

		buf += len;
		rem -= len;
		if (!rem) {
			WRITE_ONCE(error->fit, sg);
			break;
		}
	} while (!sg_is_last(sg++));

	return count;
948 949
}

950
static void i915_vma_coredump_free(struct i915_vma_coredump *vma)
951
{
952 953
	while (vma) {
		struct i915_vma_coredump *next = vma->next;
954
		struct page *page, *n;
955

956 957 958 959
		list_for_each_entry_safe(page, n, &vma->page_list, lru) {
			list_del_init(&page->lru);
			__free_page(page);
		}
960

961 962 963
		kfree(vma);
		vma = next;
	}
964 965
}

966
static void cleanup_params(struct i915_gpu_coredump *error)
967
{
968
	i915_params_free(&error->params);
969 970
}

971
static void cleanup_uc(struct intel_uc_coredump *uc)
972
{
973 974 975
	kfree(uc->guc_fw.path);
	kfree(uc->huc_fw.path);
	i915_vma_coredump_free(uc->guc_log);
976

977
	kfree(uc);
978 979
}

980
static void cleanup_gt(struct intel_gt_coredump *gt)
981
{
982 983 984 985
	while (gt->engine) {
		struct intel_engine_coredump *ee = gt->engine;

		gt->engine = ee->next;
986

987 988 989
		i915_vma_coredump_free(ee->vma);
		kfree(ee);
	}
990

991 992
	if (gt->uc)
		cleanup_uc(gt->uc);
993

994 995
	kfree(gt);
}
996

997 998 999 1000
void __i915_gpu_coredump_free(struct kref *error_ref)
{
	struct i915_gpu_coredump *error =
		container_of(error_ref, typeof(*error), ref);
1001

1002 1003 1004 1005 1006
	while (error->gt) {
		struct intel_gt_coredump *gt = error->gt;

		error->gt = gt->next;
		cleanup_gt(gt);
1007 1008 1009
	}

	kfree(error->overlay);
1010

1011
	cleanup_params(error);
1012

C
Chris Wilson 已提交
1013
	err_free_sgl(error->sgl);
1014 1015 1016
	kfree(error);
}

1017 1018
static struct i915_vma_coredump *
i915_vma_coredump_create(const struct intel_gt *gt,
1019 1020 1021 1022
			 const struct i915_vma_resource *vma_res,
			 struct i915_vma_compress *compress,
			 const char *name)

1023
{
1024
	struct i915_ggtt *ggtt = gt->ggtt;
1025
	const u64 slot = ggtt->error_capture.start;
1026
	struct i915_vma_coredump *dst;
1027
	struct sgt_iter iter;
1028
	int ret;
1029

1030 1031
	might_sleep();

1032
	if (!vma_res || !vma_res->bi.pages || !compress)
C
Chris Wilson 已提交
1033 1034
		return NULL;

1035
	dst = kmalloc(sizeof(*dst), ALLOW_FAIL);
C
Chris Wilson 已提交
1036
	if (!dst)
1037 1038
		return NULL;

1039 1040 1041 1042 1043
	if (!compress_start(compress)) {
		kfree(dst);
		return NULL;
	}

1044
	INIT_LIST_HEAD(&dst->page_list);
1045
	strcpy(dst->name, name);
1046 1047
	dst->next = NULL;

1048 1049 1050
	dst->gtt_offset = vma_res->start;
	dst->gtt_size = vma_res->node_size;
	dst->gtt_page_sizes = vma_res->page_sizes_gtt;
1051 1052
	dst->unused = 0;

1053
	ret = -EINVAL;
1054
	if (drm_mm_node_allocated(&ggtt->error_capture)) {
1055
		void __iomem *s;
1056
		dma_addr_t dma;
1057

1058
		for_each_sgt_daddr(dma, iter, vma_res->bi.pages) {
1059
			mutex_lock(&ggtt->error_mutex);
1060 1061
			ggtt->vm.insert_page(&ggtt->vm, dma, slot,
					     I915_CACHE_NONE, 0);
1062
			mb();
1063

1064
			s = io_mapping_map_wc(&ggtt->iomap, slot, PAGE_SIZE);
1065 1066 1067
			ret = compress_page(compress,
					    (void  __force *)s, dst,
					    true);
1068
			io_mapping_unmap(s);
1069 1070 1071 1072

			mb();
			ggtt->vm.clear_range(&ggtt->vm, slot, PAGE_SIZE);
			mutex_unlock(&ggtt->error_mutex);
1073 1074 1075
			if (ret)
				break;
		}
1076 1077
	} else if (vma_res->bi.lmem) {
		struct intel_memory_region *mem = vma_res->mr;
1078 1079
		dma_addr_t dma;

1080
		for_each_sgt_daddr(dma, iter, vma_res->bi.pages) {
1081 1082
			void __iomem *s;

1083 1084 1085
			s = io_mapping_map_wc(&mem->iomap,
					      dma - mem->region.start,
					      PAGE_SIZE);
1086 1087 1088
			ret = compress_page(compress,
					    (void __force *)s, dst,
					    true);
1089
			io_mapping_unmap(s);
1090 1091 1092 1093 1094 1095
			if (ret)
				break;
		}
	} else {
		struct page *page;

1096
		for_each_sgt_page(page, iter, vma_res->bi.pages) {
1097 1098 1099 1100
			void *s;

			drm_clflush_pages(&page, 1);

1101
			s = kmap(page);
1102
			ret = compress_page(compress, s, dst, false);
1103
			kunmap(page);
1104 1105 1106 1107 1108 1109

			drm_clflush_pages(&page, 1);

			if (ret)
				break;
		}
1110 1111
	}

1112
	if (ret || compress_flush(compress, dst)) {
1113 1114 1115 1116 1117 1118 1119
		struct page *page, *n;

		list_for_each_entry_safe_reverse(page, n, &dst->page_list, lru) {
			list_del_init(&page->lru);
			pool_free(&compress->pool, page_address(page));
		}

1120 1121 1122
		kfree(dst);
		dst = NULL;
	}
1123
	compress_finish(compress);
1124 1125

	return dst;
1126 1127
}

1128
static void gt_record_fences(struct intel_gt_coredump *gt)
1129
{
1130 1131
	struct i915_ggtt *ggtt = gt->_gt->ggtt;
	struct intel_uncore *uncore = gt->_gt->uncore;
1132 1133
	int i;

1134
	if (GRAPHICS_VER(uncore->i915) >= 6) {
1135 1136
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1137 1138
				intel_uncore_read64(uncore,
						    FENCE_REG_GEN6_LO(i));
1139
	} else if (GRAPHICS_VER(uncore->i915) >= 4) {
1140 1141
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1142 1143
				intel_uncore_read64(uncore,
						    FENCE_REG_965_LO(i));
1144
	} else {
1145 1146
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1147
				intel_uncore_read(uncore, FENCE_REG(i));
1148
	}
1149
	gt->nfence = i;
1150 1151
}

1152
static void engine_record_registers(struct intel_engine_coredump *ee)
1153
{
1154 1155
	const struct intel_engine_cs *engine = ee->engine;
	struct drm_i915_private *i915 = engine->i915;
1156

1157
	if (GRAPHICS_VER(i915) >= 6) {
1158
		ee->rc_psmi = ENGINE_READ(engine, RING_PSMI_CTL);
1159

1160
		if (GRAPHICS_VER(i915) >= 12)
1161 1162
			ee->fault_reg = intel_uncore_read(engine->uncore,
							  GEN12_RING_FAULT_REG);
1163
		else if (GRAPHICS_VER(i915) >= 8)
1164 1165
			ee->fault_reg = intel_uncore_read(engine->uncore,
							  GEN8_RING_FAULT_REG);
1166
		else
1167
			ee->fault_reg = GEN6_RING_FAULT_REG_READ(engine);
1168 1169
	}

1170
	if (GRAPHICS_VER(i915) >= 4) {
1171
		ee->esr = ENGINE_READ(engine, RING_ESR);
1172 1173 1174 1175 1176
		ee->faddr = ENGINE_READ(engine, RING_DMA_FADD);
		ee->ipeir = ENGINE_READ(engine, RING_IPEIR);
		ee->ipehr = ENGINE_READ(engine, RING_IPEHR);
		ee->instps = ENGINE_READ(engine, RING_INSTPS);
		ee->bbaddr = ENGINE_READ(engine, RING_BBADDR);
1177
		ee->ccid = ENGINE_READ(engine, CCID);
1178
		if (GRAPHICS_VER(i915) >= 8) {
1179 1180
			ee->faddr |= (u64)ENGINE_READ(engine, RING_DMA_FADD_UDW) << 32;
			ee->bbaddr |= (u64)ENGINE_READ(engine, RING_BBADDR_UDW) << 32;
1181
		}
1182
		ee->bbstate = ENGINE_READ(engine, RING_BBSTATE);
1183
	} else {
1184 1185 1186
		ee->faddr = ENGINE_READ(engine, DMA_FADD_I8XX);
		ee->ipeir = ENGINE_READ(engine, IPEIR);
		ee->ipehr = ENGINE_READ(engine, IPEHR);
1187 1188
	}

1189
	intel_engine_get_instdone(engine, &ee->instdone);
1190

1191
	ee->instpm = ENGINE_READ(engine, RING_INSTPM);
1192
	ee->acthd = intel_engine_get_active_head(engine);
1193 1194 1195 1196
	ee->start = ENGINE_READ(engine, RING_START);
	ee->head = ENGINE_READ(engine, RING_HEAD);
	ee->tail = ENGINE_READ(engine, RING_TAIL);
	ee->ctl = ENGINE_READ(engine, RING_CTL);
1197
	if (GRAPHICS_VER(i915) > 2)
1198
		ee->mode = ENGINE_READ(engine, RING_MI_MODE);
1199

1200
	if (!HWS_NEEDS_PHYSICAL(i915)) {
1201
		i915_reg_t mmio;
1202

1203
		if (GRAPHICS_VER(i915) == 7) {
1204
			switch (engine->id) {
1205
			default:
1206
				MISSING_CASE(engine->id);
1207
				fallthrough;
1208
			case RCS0:
1209 1210
				mmio = RENDER_HWS_PGA_GEN7;
				break;
1211
			case BCS0:
1212 1213
				mmio = BLT_HWS_PGA_GEN7;
				break;
1214
			case VCS0:
1215 1216
				mmio = BSD_HWS_PGA_GEN7;
				break;
1217
			case VECS0:
1218 1219 1220
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1221
		} else if (GRAPHICS_VER(engine->i915) == 6) {
1222
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1223 1224
		} else {
			/* XXX: gen8 returns to sanity */
1225
			mmio = RING_HWS_PGA(engine->mmio_base);
1226 1227
		}

1228
		ee->hws = intel_uncore_read(engine->uncore, mmio);
1229 1230
	}

1231
	ee->reset_count = i915_reset_engine_count(&i915->gpu_error, engine);
1232

1233
	if (HAS_PPGTT(i915)) {
1234 1235
		int i;

1236
		ee->vm_info.gfx_mode = ENGINE_READ(engine, RING_MODE_GEN7);
1237

1238
		if (GRAPHICS_VER(i915) == 6) {
1239
			ee->vm_info.pp_dir_base =
1240
				ENGINE_READ(engine, RING_PP_DIR_BASE_READ);
1241
		} else if (GRAPHICS_VER(i915) == 7) {
1242
			ee->vm_info.pp_dir_base =
1243
				ENGINE_READ(engine, RING_PP_DIR_BASE);
1244
		} else if (GRAPHICS_VER(i915) >= 8) {
1245 1246
			u32 base = engine->mmio_base;

1247
			for (i = 0; i < 4; i++) {
1248
				ee->vm_info.pdp[i] =
1249 1250
					intel_uncore_read(engine->uncore,
							  GEN8_RING_PDP_UDW(base, i));
1251 1252
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1253 1254
					intel_uncore_read(engine->uncore,
							  GEN8_RING_PDP_LDW(base, i));
1255
			}
1256
		}
1257
	}
1258 1259
}

1260
static void record_request(const struct i915_request *request,
1261
			   struct i915_request_coredump *erq)
1262
{
1263
	erq->flags = request->fence.flags;
1264 1265
	erq->context = request->fence.context;
	erq->seqno = request->fence.seqno;
1266
	erq->sched_attr = request->sched.attr;
1267 1268
	erq->head = request->head;
	erq->tail = request->tail;
1269 1270 1271

	erq->pid = 0;
	rcu_read_lock();
1272 1273 1274 1275 1276 1277 1278
	if (!intel_context_is_closed(request->context)) {
		const struct i915_gem_context *ctx;

		ctx = rcu_dereference(request->context->gem_context);
		if (ctx)
			erq->pid = pid_nr(ctx->pid);
	}
1279
	rcu_read_unlock();
1280 1281
}

1282
static void engine_record_execlists(struct intel_engine_coredump *ee)
1283
{
1284 1285
	const struct intel_engine_execlists * const el = &ee->engine->execlists;
	struct i915_request * const *port = el->active;
1286
	unsigned int n = 0;
1287

1288 1289
	while (*port)
		record_request(*port++, &ee->execlist[n++]);
1290 1291

	ee->num_ports = n;
1292 1293
}

1294
static bool record_context(struct i915_gem_context_coredump *e,
1295
			   const struct i915_request *rq)
1296
{
1297 1298
	struct i915_gem_context *ctx;
	struct task_struct *task;
1299
	bool simulated;
1300 1301 1302 1303 1304 1305

	rcu_read_lock();
	ctx = rcu_dereference(rq->context->gem_context);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1306
	if (!ctx)
1307
		return true;
1308

1309 1310 1311 1312 1313
	rcu_read_lock();
	task = pid_task(ctx->pid, PIDTYPE_PID);
	if (task) {
		strcpy(e->comm, task->comm);
		e->pid = task->pid;
1314
	}
1315
	rcu_read_unlock();
1316

1317
	e->sched_attr = ctx->sched;
1318 1319
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1320

1321 1322 1323
	e->total_runtime = rq->context->runtime.total;
	e->avg_runtime = ewma_runtime_read(&rq->context->runtime.avg);

1324
	simulated = i915_gem_context_no_error_capture(ctx);
1325 1326

	i915_gem_context_put(ctx);
1327
	return simulated;
1328 1329
}

1330 1331
struct intel_engine_capture_vma {
	struct intel_engine_capture_vma *next;
1332
	struct i915_vma_resource *vma_res;
1333
	char name[16];
1334
	bool lockdep_cookie;
1335 1336
};

1337
static struct intel_engine_capture_vma *
1338
capture_vma_snapshot(struct intel_engine_capture_vma *next,
1339 1340
		     struct i915_vma_resource *vma_res,
		     gfp_t gfp, const char *name)
1341
{
1342
	struct intel_engine_capture_vma *c;
1343

1344
	if (!vma_res)
1345 1346
		return next;

1347
	c = kmalloc(sizeof(*c), gfp);
1348 1349 1350
	if (!c)
		return next;

1351
	if (!i915_vma_resource_hold(vma_res, &c->lockdep_cookie)) {
1352 1353 1354 1355
		kfree(c);
		return next;
	}

1356 1357
	strcpy(c->name, name);
	c->vma_res = i915_vma_resource_get(vma_res);
1358 1359 1360 1361 1362

	c->next = next;
	return c;
}

1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
static struct intel_engine_capture_vma *
capture_vma(struct intel_engine_capture_vma *next,
	    struct i915_vma *vma,
	    const char *name,
	    gfp_t gfp)
{
	if (!vma)
		return next;

	/*
	 * If the vma isn't pinned, then the vma should be snapshotted
	 * to a struct i915_vma_snapshot at command submission time.
	 * Not here.
	 */
1377
	if (GEM_WARN_ON(!i915_vma_is_pinned(vma)))
1378 1379
		return next;

1380
	next = capture_vma_snapshot(next, vma->resource, gfp, name);
1381 1382 1383 1384

	return next;
}

1385 1386 1387 1388
static struct intel_engine_capture_vma *
capture_user(struct intel_engine_capture_vma *capture,
	     const struct i915_request *rq,
	     gfp_t gfp)
1389
{
1390
	struct i915_capture_list *c;
1391

1392
	for (c = rq->capture_list; c; c = c->next)
1393 1394
		capture = capture_vma_snapshot(capture, c->vma_res, gfp,
					       "user");
1395 1396

	return capture;
1397 1398
}

1399 1400
static void add_vma(struct intel_engine_coredump *ee,
		    struct i915_vma_coredump *vma)
1401
{
1402 1403 1404 1405 1406 1407
	if (vma) {
		vma->next = ee->vma;
		ee->vma = vma;
	}
}

1408 1409 1410 1411
static struct i915_vma_coredump *
create_vma_coredump(const struct intel_gt *gt, struct i915_vma *vma,
		    const char *name, struct i915_vma_compress *compress)
{
1412 1413 1414
	struct i915_vma_coredump *ret = NULL;
	struct i915_vma_resource *vma_res;
	bool lockdep_cookie;
1415 1416 1417 1418

	if (!vma)
		return NULL;

1419 1420 1421 1422 1423 1424
	vma_res = vma->resource;

	if (i915_vma_resource_hold(vma_res, &lockdep_cookie)) {
		ret = i915_vma_coredump_create(gt, vma_res, compress, name);
		i915_vma_resource_unhold(vma_res, lockdep_cookie);
	}
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437

	return ret;
}

static void add_vma_coredump(struct intel_engine_coredump *ee,
			     const struct intel_gt *gt,
			     struct i915_vma *vma,
			     const char *name,
			     struct i915_vma_compress *compress)
{
	add_vma(ee, create_vma_coredump(gt, vma, name, compress));
}

1438 1439 1440 1441
struct intel_engine_coredump *
intel_engine_coredump_alloc(struct intel_engine_cs *engine, gfp_t gfp)
{
	struct intel_engine_coredump *ee;
1442

1443
	ee = kzalloc(sizeof(*ee), gfp);
1444
	if (!ee)
1445
		return NULL;
1446

1447
	ee->engine = engine;
1448

1449 1450
	engine_record_registers(ee);
	engine_record_execlists(ee);
1451

1452 1453
	return ee;
}
1454

1455 1456 1457 1458 1459 1460
struct intel_engine_capture_vma *
intel_engine_coredump_add_request(struct intel_engine_coredump *ee,
				  struct i915_request *rq,
				  gfp_t gfp)
{
	struct intel_engine_capture_vma *vma = NULL;
1461

1462 1463 1464
	ee->simulated |= record_context(&ee->context, rq);
	if (ee->simulated)
		return NULL;
1465

1466 1467 1468 1469 1470
	/*
	 * We need to copy these to an anonymous buffer
	 * as the simplest method to avoid being overwritten
	 * by userspace.
	 */
1471
	vma = capture_vma_snapshot(vma, rq->batch_res, gfp, "batch");
1472 1473 1474
	vma = capture_user(vma, rq, gfp);
	vma = capture_vma(vma, rq->ring->vma, "ring", gfp);
	vma = capture_vma(vma, rq->context->state, "HW context", gfp);
1475

1476 1477 1478
	ee->rq_head = rq->head;
	ee->rq_post = rq->postfix;
	ee->rq_tail = rq->tail;
1479

1480 1481
	return vma;
}
1482

1483 1484 1485 1486 1487 1488
void
intel_engine_coredump_add_vma(struct intel_engine_coredump *ee,
			      struct intel_engine_capture_vma *capture,
			      struct i915_vma_compress *compress)
{
	const struct intel_engine_cs *engine = ee->engine;
1489

1490 1491
	while (capture) {
		struct intel_engine_capture_vma *this = capture;
1492
		struct i915_vma_resource *vma_res = this->vma_res;
1493

1494
		add_vma(ee,
1495 1496
			i915_vma_coredump_create(engine->gt, vma_res,
						 compress, this->name));
1497

1498 1499
		i915_vma_resource_unhold(vma_res, this->lockdep_cookie);
		i915_vma_resource_put(vma_res);
1500

1501 1502 1503
		capture = this->next;
		kfree(this);
	}
1504

1505 1506
	add_vma_coredump(ee, engine->gt, engine->status_page.vma,
			 "HW Status", compress);
1507

1508 1509
	add_vma_coredump(ee, engine->gt, engine->wa_ctx.vma,
			 "WA context", compress);
1510 1511 1512 1513 1514 1515
}

static struct intel_engine_coredump *
capture_engine(struct intel_engine_cs *engine,
	       struct i915_vma_compress *compress)
{
1516
	struct intel_engine_capture_vma *capture = NULL;
1517
	struct intel_engine_coredump *ee;
1518 1519
	struct intel_context *ce;
	struct i915_request *rq = NULL;
1520
	unsigned long flags;
1521

1522
	ee = intel_engine_coredump_alloc(engine, ALLOW_FAIL);
1523 1524
	if (!ee)
		return NULL;
1525

1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
	ce = intel_engine_get_hung_context(engine);
	if (ce) {
		intel_engine_clear_hung_context(engine);
		rq = intel_context_find_active_request(ce);
		if (!rq || !i915_request_started(rq))
			goto no_request_capture;
	} else {
		/*
		 * Getting here with GuC enabled means it is a forced error capture
		 * with no actual hang. So, no need to attempt the execlist search.
		 */
		if (!intel_uc_uses_guc_submission(&engine->gt->uc)) {
			spin_lock_irqsave(&engine->sched_engine->lock, flags);
			rq = intel_engine_execlist_find_hung_request(engine);
			spin_unlock_irqrestore(&engine->sched_engine->lock,
					       flags);
		}
	}
1544
	if (rq)
1545 1546 1547 1548 1549 1550
		rq = i915_request_get_rcu(rq);

	if (!rq)
		goto no_request_capture;

	capture = intel_engine_coredump_add_request(ee, rq, ATOMIC_MAYFAIL);
1551
	if (!capture) {
1552 1553
		i915_request_put(rq);
		goto no_request_capture;
1554
	}
1555

1556
	intel_engine_coredump_add_vma(ee, capture, compress);
1557
	i915_request_put(rq);
1558

1559
	return ee;
1560 1561 1562 1563

no_request_capture:
	kfree(ee);
	return NULL;
1564 1565
}

1566
static void
1567
gt_record_engines(struct intel_gt_coredump *gt,
1568
		  intel_engine_mask_t engine_mask,
1569
		  struct i915_vma_compress *compress)
1570
{
1571 1572
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
1573

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
	for_each_engine(engine, gt->_gt, id) {
		struct intel_engine_coredump *ee;

		/* Refill our page pool before entering atomic section */
		pool_refill(&compress->pool, ALLOW_FAIL);

		ee = capture_engine(engine, compress);
		if (!ee)
			continue;

1584 1585
		ee->hung = engine->mask & engine_mask;

1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
		gt->simulated |= ee->simulated;
		if (ee->simulated) {
			kfree(ee);
			continue;
		}

		ee->next = gt->engine;
		gt->engine = ee;
	}
}

static struct intel_uc_coredump *
gt_record_uc(struct intel_gt_coredump *gt,
	     struct i915_vma_compress *compress)
{
	const struct intel_uc *uc = &gt->_gt->uc;
	struct intel_uc_coredump *error_uc;

	error_uc = kzalloc(sizeof(*error_uc), ALLOW_FAIL);
	if (!error_uc)
		return NULL;
1607

1608 1609
	memcpy(&error_uc->guc_fw, &uc->guc.fw, sizeof(uc->guc.fw));
	memcpy(&error_uc->huc_fw, &uc->huc.fw, sizeof(uc->huc.fw));
1610 1611 1612 1613 1614

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
1615 1616
	error_uc->guc_fw.path = kstrdup(uc->guc.fw.path, ALLOW_FAIL);
	error_uc->huc_fw.path = kstrdup(uc->huc.fw.path, ALLOW_FAIL);
1617 1618
	error_uc->guc_log = create_vma_coredump(gt->_gt, uc->guc.log.vma,
						"GuC log buffer", compress);
1619 1620 1621 1622

	return error_uc;
}

1623
/* Capture all registers which don't fit into another category. */
1624
static void gt_record_regs(struct intel_gt_coredump *gt)
1625
{
1626 1627
	struct intel_uncore *uncore = gt->_gt->uncore;
	struct drm_i915_private *i915 = uncore->i915;
1628
	int i;
1629

1630 1631
	/*
	 * General organization
1632 1633 1634 1635 1636 1637
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1638

1639
	/* 1: Registers specific to a single generation */
1640
	if (IS_VALLEYVIEW(i915)) {
1641 1642 1643
		gt->gtier[0] = intel_uncore_read(uncore, GTIER);
		gt->ier = intel_uncore_read(uncore, VLV_IER);
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_VLV);
1644
	}
1645

1646
	if (GRAPHICS_VER(i915) == 7)
1647
		gt->err_int = intel_uncore_read(uncore, GEN7_ERR_INT);
1648

1649
	if (GRAPHICS_VER(i915) >= 12) {
1650 1651 1652 1653
		gt->fault_data0 = intel_uncore_read(uncore,
						    GEN12_FAULT_TLB_DATA0);
		gt->fault_data1 = intel_uncore_read(uncore,
						    GEN12_FAULT_TLB_DATA1);
1654
	} else if (GRAPHICS_VER(i915) >= 8) {
1655 1656 1657 1658
		gt->fault_data0 = intel_uncore_read(uncore,
						    GEN8_FAULT_TLB_DATA0);
		gt->fault_data1 = intel_uncore_read(uncore,
						    GEN8_FAULT_TLB_DATA1);
1659 1660
	}

1661
	if (GRAPHICS_VER(i915) == 6) {
1662 1663 1664
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE);
		gt->gab_ctl = intel_uncore_read(uncore, GAB_CTL);
		gt->gfx_mode = intel_uncore_read(uncore, GFX_MODE);
1665
	}
1666

1667
	/* 2: Registers which belong to multiple generations */
1668
	if (GRAPHICS_VER(i915) >= 7)
1669
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_MT);
1670

1671
	if (GRAPHICS_VER(i915) >= 6) {
1672
		gt->derrmr = intel_uncore_read(uncore, DERRMR);
1673
		if (GRAPHICS_VER(i915) < 12) {
1674 1675
			gt->error = intel_uncore_read(uncore, ERROR_GEN6);
			gt->done_reg = intel_uncore_read(uncore, DONE_REG);
1676
		}
1677 1678
	}

1679
	/* 3: Feature specific registers */
1680
	if (IS_GRAPHICS_VER(i915, 6, 7)) {
1681 1682
		gt->gam_ecochk = intel_uncore_read(uncore, GAM_ECOCHK);
		gt->gac_eco = intel_uncore_read(uncore, GAC_ECO_BITS);
1683 1684
	}

1685
	if (IS_GRAPHICS_VER(i915, 8, 11))
1686
		gt->gtt_cache = intel_uncore_read(uncore, HSW_GTT_CACHE_EN);
1687

1688
	if (GRAPHICS_VER(i915) == 12)
1689
		gt->aux_err = intel_uncore_read(uncore, GEN12_AUX_ERR_DBG);
1690

1691
	if (GRAPHICS_VER(i915) >= 12) {
1692
		for (i = 0; i < GEN12_SFC_DONE_MAX; i++) {
1693 1694 1695 1696 1697
			/*
			 * SFC_DONE resides in the VD forcewake domain, so it
			 * only exists if the corresponding VCS engine is
			 * present.
			 */
1698 1699
			if ((gt->_gt->info.sfc_mask & BIT(i)) == 0 ||
			    !HAS_ENGINE(gt->_gt, _VCS(i * 2)))
1700 1701
				continue;

1702
			gt->sfc_done[i] =
1703 1704
				intel_uncore_read(uncore, GEN12_SFC_DONE(i));
		}
M
Mika Kuoppala 已提交
1705

1706
		gt->gam_done = intel_uncore_read(uncore, GEN12_GAM_DONE);
1707 1708
	}

1709
	/* 4: Everything else */
1710
	if (GRAPHICS_VER(i915) >= 11) {
1711 1712
		gt->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
		gt->gtier[0] =
1713 1714
			intel_uncore_read(uncore,
					  GEN11_RENDER_COPY_INTR_ENABLE);
1715
		gt->gtier[1] =
1716
			intel_uncore_read(uncore, GEN11_VCS_VECS_INTR_ENABLE);
1717
		gt->gtier[2] =
1718
			intel_uncore_read(uncore, GEN11_GUC_SG_INTR_ENABLE);
1719
		gt->gtier[3] =
1720 1721
			intel_uncore_read(uncore,
					  GEN11_GPM_WGBOXPERF_INTR_ENABLE);
1722
		gt->gtier[4] =
1723 1724
			intel_uncore_read(uncore,
					  GEN11_CRYPTO_RSVD_INTR_ENABLE);
1725
		gt->gtier[5] =
1726 1727
			intel_uncore_read(uncore,
					  GEN11_GUNIT_CSME_INTR_ENABLE);
1728
		gt->ngtier = 6;
1729
	} else if (GRAPHICS_VER(i915) >= 8) {
1730
		gt->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
1731
		for (i = 0; i < 4; i++)
1732 1733 1734
			gt->gtier[i] =
				intel_uncore_read(uncore, GEN8_GT_IER(i));
		gt->ngtier = 4;
1735
	} else if (HAS_PCH_SPLIT(i915)) {
1736 1737 1738
		gt->ier = intel_uncore_read(uncore, DEIER);
		gt->gtier[0] = intel_uncore_read(uncore, GTIER);
		gt->ngtier = 1;
1739
	} else if (GRAPHICS_VER(i915) == 2) {
1740
		gt->ier = intel_uncore_read16(uncore, GEN2_IER);
1741
	} else if (!IS_VALLEYVIEW(i915)) {
1742
		gt->ier = intel_uncore_read(uncore, GEN2_IER);
1743
	}
1744 1745 1746 1747
	gt->eir = intel_uncore_read(uncore, EIR);
	gt->pgtbl_er = intel_uncore_read(uncore, PGTBL_ER);
}

1748 1749 1750 1751 1752
static void gt_record_info(struct intel_gt_coredump *gt)
{
	memcpy(&gt->info, &gt->_gt->info, sizeof(struct intel_gt_info));
}

1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
/*
 * Generate a semi-unique error code. The code is not meant to have meaning, The
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
static u32 generate_ecode(const struct intel_engine_coredump *ee)
{
	/*
	 * IPEHR would be an ideal way to detect errors, as it's the gross
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
	return ee ? ee->ipehr ^ ee->instdone.instdone : 0;
1772 1773
}

1774
static const char *error_msg(struct i915_gpu_coredump *error)
1775
{
1776
	struct intel_engine_coredump *first = NULL;
1777
	unsigned int hung_classes = 0;
1778
	struct intel_gt_coredump *gt;
1779
	int len;
1780

1781 1782 1783
	for (gt = error->gt; gt; gt = gt->next) {
		struct intel_engine_coredump *cs;

1784 1785
		for (cs = gt->engine; cs; cs = cs->next) {
			if (cs->hung) {
1786
				hung_classes |= BIT(cs->engine->uabi_class);
1787 1788 1789 1790
				if (!first)
					first = cs;
			}
		}
1791 1792
	}

1793
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1794
			"GPU HANG: ecode %d:%x:%08x",
1795
			GRAPHICS_VER(error->i915), hung_classes,
1796
			generate_ecode(first));
1797
	if (first && first->context.pid) {
1798
		/* Just show the first executing process, more is confusing */
1799 1800 1801
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1802
				 first->context.comm, first->context.pid);
1803
	}
1804

1805
	return error->error_msg;
1806 1807
}

1808
static void capture_gen(struct i915_gpu_coredump *error)
1809
{
1810 1811 1812 1813
	struct drm_i915_private *i915 = error->i915;

	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1814

1815
	error->iommu = intel_vtd_active(i915);
1816 1817
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1818

1819
	i915_params_copy(&error->params, &i915->params);
1820
	memcpy(&error->device_info,
1821
	       INTEL_INFO(i915),
1822
	       sizeof(error->device_info));
1823 1824 1825
	memcpy(&error->runtime_info,
	       RUNTIME_INFO(i915),
	       sizeof(error->runtime_info));
1826
	error->driver_caps = i915->caps;
1827 1828
}

1829 1830
struct i915_gpu_coredump *
i915_gpu_coredump_alloc(struct drm_i915_private *i915, gfp_t gfp)
1831
{
1832 1833
	struct i915_gpu_coredump *error;

1834
	if (!i915->params.error_capture)
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
		return NULL;

	error = kzalloc(sizeof(*error), gfp);
	if (!error)
		return NULL;

	kref_init(&error->ref);
	error->i915 = i915;

	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
M
Michał Winiarski 已提交
1846
	error->uptime = ktime_sub(ktime_get(), to_gt(i915)->last_init_time);
1847 1848 1849 1850 1851
	error->capture = jiffies;

	capture_gen(error);

	return error;
1852 1853
}

1854 1855 1856 1857
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

struct intel_gt_coredump *
intel_gt_coredump_alloc(struct intel_gt *gt, gfp_t gfp)
1858
{
1859
	struct intel_gt_coredump *gc;
1860

1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872
	gc = kzalloc(sizeof(*gc), gfp);
	if (!gc)
		return NULL;

	gc->_gt = gt;
	gc->awake = intel_gt_pm_is_awake(gt);

	gt_record_regs(gc);
	gt_record_fences(gc);

	return gc;
}
1873

1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
struct i915_vma_compress *
i915_vma_capture_prepare(struct intel_gt_coredump *gt)
{
	struct i915_vma_compress *compress;

	compress = kmalloc(sizeof(*compress), ALLOW_FAIL);
	if (!compress)
		return NULL;

	if (!compress_init(compress)) {
		kfree(compress);
		return NULL;
1886
	}
1887 1888

	return compress;
1889 1890
}

1891 1892 1893 1894 1895
void i915_vma_capture_finish(struct intel_gt_coredump *gt,
			     struct i915_vma_compress *compress)
{
	if (!compress)
		return;
1896

1897 1898 1899 1900
	compress_fini(compress);
	kfree(compress);
}

1901 1902
static struct i915_gpu_coredump *
__i915_gpu_coredump(struct intel_gt *gt, intel_engine_mask_t engine_mask)
1903
{
1904
	struct drm_i915_private *i915 = gt->i915;
1905
	struct i915_gpu_coredump *error;
1906

1907 1908 1909 1910 1911
	/* Check if GPU capture has been disabled */
	error = READ_ONCE(i915->gpu_error.first_error);
	if (IS_ERR(error))
		return error;

1912 1913
	error = i915_gpu_coredump_alloc(i915, ALLOW_FAIL);
	if (!error)
1914
		return ERR_PTR(-ENOMEM);
1915

1916
	error->gt = intel_gt_coredump_alloc(gt, ALLOW_FAIL);
1917 1918
	if (error->gt) {
		struct i915_vma_compress *compress;
1919

1920 1921 1922 1923 1924 1925
		compress = i915_vma_capture_prepare(error->gt);
		if (!compress) {
			kfree(error->gt);
			kfree(error);
			return ERR_PTR(-ENOMEM);
		}
1926

1927
		gt_record_info(error->gt);
1928
		gt_record_engines(error->gt, engine_mask, compress);
1929 1930 1931

		if (INTEL_INFO(i915)->has_gt_uc)
			error->gt->uc = gt_record_uc(error->gt, compress);
1932

1933 1934 1935 1936
		i915_vma_capture_finish(error->gt, compress);

		error->simulated |= error->gt->simulated;
	}
1937 1938 1939

	error->overlay = intel_overlay_capture_error_state(i915);

1940 1941 1942
	return error;
}

1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
struct i915_gpu_coredump *
i915_gpu_coredump(struct intel_gt *gt, intel_engine_mask_t engine_mask)
{
	static DEFINE_MUTEX(capture_mutex);
	int ret = mutex_lock_interruptible(&capture_mutex);
	struct i915_gpu_coredump *dump;

	if (ret)
		return ERR_PTR(ret);

	dump = __i915_gpu_coredump(gt, engine_mask);
	mutex_unlock(&capture_mutex);

	return dump;
}

1959
void i915_error_state_store(struct i915_gpu_coredump *error)
1960
{
1961
	struct drm_i915_private *i915;
1962
	static bool warned;
1963

1964
	if (IS_ERR_OR_NULL(error))
1965 1966
		return;

1967
	i915 = error->i915;
1968
	drm_info(&i915->drm, "%s\n", error_msg(error));
1969

1970 1971
	if (error->simulated ||
	    cmpxchg(&i915->gpu_error.first_error, NULL, error))
1972 1973
		return;

1974
	i915_gpu_coredump_get(error);
1975

1976
	if (!xchg(&warned, true) &&
1977
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1978
		pr_info("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
1979 1980
		pr_info("Please file a _new_ bug report at https://gitlab.freedesktop.org/drm/intel/issues/new.\n");
		pr_info("Please see https://gitlab.freedesktop.org/drm/intel/-/wikis/How-to-file-i915-bugs for details.\n");
1981 1982 1983 1984
		pr_info("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		pr_info("The GPU crash dump is required to analyze GPU hangs, so please always attach it.\n");
		pr_info("GPU crash dump saved to /sys/class/drm/card%d/error\n",
			i915->drm.primary->index);
1985
	}
1986 1987
}

1988 1989
/**
 * i915_capture_error_state - capture an error record for later analysis
1990 1991 1992
 * @gt: intel_gt which originated the hang
 * @engine_mask: hung engines
 *
1993 1994 1995 1996 1997 1998
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1999 2000
void i915_capture_error_state(struct intel_gt *gt,
			      intel_engine_mask_t engine_mask)
2001 2002 2003
{
	struct i915_gpu_coredump *error;

2004
	error = i915_gpu_coredump(gt, engine_mask);
2005
	if (IS_ERR(error)) {
2006
		cmpxchg(&gt->i915->gpu_error.first_error, NULL, error);
2007 2008 2009 2010 2011 2012 2013 2014
		return;
	}

	i915_error_state_store(error);
	i915_gpu_coredump_put(error);
}

struct i915_gpu_coredump *
2015
i915_first_error_state(struct drm_i915_private *i915)
2016
{
2017
	struct i915_gpu_coredump *error;
2018

2019 2020
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
2021
	if (!IS_ERR_OR_NULL(error))
2022
		i915_gpu_coredump_get(error);
2023
	spin_unlock_irq(&i915->gpu_error.lock);
2024

2025
	return error;
2026 2027
}

2028
void i915_reset_error_state(struct drm_i915_private *i915)
2029
{
2030
	struct i915_gpu_coredump *error;
2031

2032 2033
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
2034 2035
	if (error != ERR_PTR(-ENODEV)) /* if disabled, always disabled */
		i915->gpu_error.first_error = NULL;
2036
	spin_unlock_irq(&i915->gpu_error.lock);
2037

2038
	if (!IS_ERR_OR_NULL(error))
2039
		i915_gpu_coredump_put(error);
2040 2041 2042 2043 2044 2045 2046 2047
}

void i915_disable_error_state(struct drm_i915_private *i915, int err)
{
	spin_lock_irq(&i915->gpu_error.lock);
	if (!i915->gpu_error.first_error)
		i915->gpu_error.first_error = ERR_PTR(err);
	spin_unlock_irq(&i915->gpu_error.lock);
2048
}