emulate.c 151.0 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
A
Avi Kivity 已提交
2
/******************************************************************************
3
 * emulate.c
A
Avi Kivity 已提交
4 5 6 7 8 9
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
10
 * privileged instructions:
A
Avi Kivity 已提交
11 12
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
13
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
14 15 16 17 18 19 20
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

21
#include <linux/kvm_host.h>
22
#include "kvm_cache_regs.h"
23
#include "kvm_emulate.h"
24
#include <linux/stringify.h>
25
#include <asm/fpu/api.h>
26
#include <asm/debugreg.h>
27
#include <asm/nospec-branch.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31
#include "mmu.h"
32
#include "pmu.h"
33

34 35 36
/*
 * Operand types
 */
37 38 39 40 41 42 43 44 45
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
46 47 48
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
49
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
50 51 52 53 54 55 56
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
57 58 59 60 61 62
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
63
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
64
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
65
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
66 67
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
68 69

#define OpBits             5  /* Width of operand field */
70
#define OpMask             ((1ull << OpBits) - 1)
71

A
Avi Kivity 已提交
72 73 74 75 76 77 78 79 80 81
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
82
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
83
/* Destination operand type. */
84 85 86 87 88 89 90
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
91
#define DstMem16    (OpMem16 << DstShift)
92 93
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
94
#define DstAccLo    (OpAccLo << DstShift)
95
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
96
/* Source operand type. */
97 98 99 100 101 102 103 104 105 106 107 108
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
109
#define SrcXLat     (OpXLat << SrcShift)
110 111 112 113
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
114
#define SrcImm64    (OpImm64 << SrcShift)
115
#define SrcDX       (OpDX << SrcShift)
116
#define SrcMem8     (OpMem8 << SrcShift)
117
#define SrcAccHi    (OpAccHi << SrcShift)
118
#define SrcMask     (OpMask << SrcShift)
119 120 121 122 123 124 125 126 127
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
128
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
129
#define InstrDual   (6<<15)     /* Alternate instruction decoding of mod == 3 */
130
#define ModeDual    (7<<15)     /* Different instruction for 32/64 bit */
131
#define Sse         (1<<18)     /* SSE Vector instruction */
132 133 134 135
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
136
/* Misc flags */
137
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
138
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
139
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
140
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
141
#define Undefined   (1<<25) /* No Such Instruction */
142
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
143
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
144
#define No64	    (1<<28)
145
#define PageTable   (1 << 29)   /* instruction used to write page table */
146
#define NotImpl     (1 << 30)   /* instruction is not implemented */
147
/* Source 2 operand type */
148
#define Src2Shift   (31)
149
#define Src2None    (OpNone << Src2Shift)
150
#define Src2Mem     (OpMem << Src2Shift)
151 152 153 154
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
155 156 157 158 159 160
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
161
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
162
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
163
#define AlignMask   ((u64)7 << 41)
164
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
165 166 167
#define Unaligned   ((u64)2 << 41)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)3 << 41)  /* Advanced Vector Extensions */
#define Aligned16   ((u64)4 << 41)  /* Aligned to 16 byte boundary (e.g. FXSAVE) */
168
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
169
#define NoWrite     ((u64)1 << 45)  /* No writeback */
170
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
171
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
172 173
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
174
#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
175
#define NearBranch  ((u64)1 << 52)  /* Near branches */
176
#define No16	    ((u64)1 << 53)  /* No 16 bit operand */
177
#define IncSP       ((u64)1 << 54)  /* SP is incremented before ModRM calc */
178
#define TwoMemOp    ((u64)1 << 55)  /* Instruction has two memory operand */
A
Avi Kivity 已提交
179

180
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
181

182 183 184 185 186 187 188 189
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
190

191
struct opcode {
192 193
	u64 flags : 56;
	u64 intercept : 8;
194
	union {
195
		int (*execute)(struct x86_emulate_ctxt *ctxt);
196 197 198
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
199
		const struct escape *esc;
200
		const struct instr_dual *idual;
201
		const struct mode_dual *mdual;
202
		void (*fastop)(struct fastop *fake);
203
	} u;
204
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
205 206 207 208 209
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
210 211
};

212 213 214 215 216 217 218
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

219 220 221 222 223
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

224 225 226 227 228
struct instr_dual {
	struct opcode mod012;
	struct opcode mod3;
};

229 230 231 232 233
struct mode_dual {
	struct opcode mode32;
	struct opcode mode64;
};

234 235
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a

236 237 238 239 240 241 242
enum x86_transfer_type {
	X86_TRANSFER_NONE,
	X86_TRANSFER_CALL_JMP,
	X86_TRANSFER_RET,
	X86_TRANSFER_TASK_SWITCH,
};

243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
279 280 281 282
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
283 284
#define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
		     X86_EFLAGS_PF|X86_EFLAGS_CF)
A
Avi Kivity 已提交
285

286 287 288 289 290 291
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

292 293 294 295 296 297 298 299 300 301 302 303
/*
 * fastop functions have a special calling convention:
 *
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
304 305 306 307
 *
 * The 16 byte alignment, considering 5 bytes for the RET thunk, 3 for ENDBR
 * and 1 for the straight line speculation INT3, leaves 7 bytes for the
 * body of the function.  Currently none is larger than 4.
308
 */
309
static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop);
310

311 312
#define FASTOP_SIZE	16

313
#define __FOP_FUNC(name) \
314 315 316 317
	".align " __stringify(FASTOP_SIZE) " \n\t" \
	".type " name ", @function \n\t" \
	name ":\n\t"

318 319 320 321
#define FOP_FUNC(name) \
	__FOP_FUNC(#name)

#define __FOP_RET(name) \
322
	ASM_RET \
323 324 325 326
	".size " name ", .-" name "\n\t"

#define FOP_RET(name) \
	__FOP_RET(#name)
327

328
#define __FOP_START(op, align) \
329 330 331
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
332
	    ".align " __stringify(align) " \n\t" \
333
	    "em_" #op ":\n\t"
334

335 336
#define FOP_START(op) __FOP_START(op, FASTOP_SIZE)

337 338 339
#define FOP_END \
	    ".popsection")

340 341 342 343
#define __FOPNOP(name) \
	__FOP_FUNC(name) \
	__FOP_RET(name)

344
#define FOPNOP() \
345
	__FOPNOP(__stringify(__UNIQUE_ID(nop)))
346

347
#define FOP1E(op,  dst) \
348 349 350
	__FOP_FUNC(#op "_" #dst) \
	"10: " #op " %" #dst " \n\t" \
	__FOP_RET(#op "_" #dst)
351 352 353

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
354 355 356 357 358 359 360 361 362

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

363 364 365 366 367 368 369 370 371
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

372 373 374 375 376 377 378 379 380
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

381
#define FOP2E(op,  dst, src)	   \
382 383 384
	__FOP_FUNC(#op "_" #dst "_" #src) \
	#op " %" #src ", %" #dst " \n\t" \
	__FOP_RET(#op "_" #dst "_" #src)
385 386 387

#define FASTOP2(op) \
	FOP_START(op) \
388 389 390 391
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
392 393
	FOP_END

394 395 396 397
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
398 399 400
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
401 402
	FOP_END

403 404 405 406 407 408 409 410 411
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

412 413 414 415 416 417 418 419 420
/* 2 operand, src and dest are reversed */
#define FASTOP2R(op, name) \
	FOP_START(name) \
	FOP2E(op##b, dl, al) \
	FOP2E(op##w, dx, ax) \
	FOP2E(op##l, edx, eax) \
	ON64(FOP2E(op##q, rdx, rax)) \
	FOP_END

421
#define FOP3E(op,  dst, src, src2) \
422 423 424
	__FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
	#op " %" #src2 ", %" #src ", %" #dst " \n\t"\
	__FOP_RET(#op "_" #dst "_" #src "_" #src2)
425 426 427 428 429

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
430 431 432
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
433 434
	FOP_END

435
/* Special case for SETcc - 1 instruction per cc */
436 437 438 439

/*
 * Depending on .config the SETcc functions look like:
 *
440
 * SETcc %al			[3 bytes]
441
 * RET | JMP __x86_return_thunk	[1,5 bytes; CONFIG_RETHUNK]
442
 * INT3				[1 byte; CONFIG_SLS]
443
 */
444
#define SETCC_ALIGN	16
445

446
#define FOP_SETCC(op) \
447
	".align " __stringify(SETCC_ALIGN) " \n\t" \
448 449 450
	".type " #op ", @function \n\t" \
	#op ": \n\t" \
	#op " %al \n\t" \
451 452
	__FOP_RET(#op) \
	".skip " __stringify(SETCC_ALIGN) " - (.-" #op "), 0xcc \n\t"
453

454
asm(".pushsection .fixup, \"ax\"\n"
455
    "kvm_fastop_exception: xor %esi, %esi; " ASM_RET
456
    ".popsection");
457

458
__FOP_START(setcc, SETCC_ALIGN)
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

477 478 479 480
FOP_START(salc)
FOP_FUNC(salc)
"pushf; sbb %al, %al; popf \n\t"
FOP_RET(salc)
P
Paolo Bonzini 已提交
481 482
FOP_END;

R
Radim Krčmář 已提交
483 484
/*
 * XXX: inoutclob user must know where the argument is being expanded.
485
 *      Relying on CONFIG_CC_HAS_ASM_GOTO would allow us to remove _fault.
R
Radim Krčmář 已提交
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
 */
#define asm_safe(insn, inoutclob...) \
({ \
	int _fault = 0; \
 \
	asm volatile("1:" insn "\n" \
	             "2:\n" \
	             ".pushsection .fixup, \"ax\"\n" \
	             "3: movl $1, %[_fault]\n" \
	             "   jmp  2b\n" \
	             ".popsection\n" \
	             _ASM_EXTABLE(1b, 3b) \
	             : [_fault] "+qm"(_fault) inoutclob ); \
 \
	_fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
})

503 504 505 506 507 508
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
509 510 511 512 513
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
514
		.dst_val    = ctxt->dst.val64,
515 516 517
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
518 519 520
		.next_rip   = ctxt->eip,
	};

521
	return ctxt->ops->intercept(ctxt, &info, stage);
522 523
}

A
Avi Kivity 已提交
524 525 526 527 528
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
static void assign_register(unsigned long *reg, u64 val, int bytes)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (bytes) {
	case 1:
		*(u8 *)reg = (u8)val;
		break;
	case 2:
		*(u16 *)reg = (u16)val;
		break;
	case 4:
		*reg = (u32)val;
		break;	/* 64b: zero-extend */
	case 8:
		*reg = val;
		break;
	}
}

548
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
549
{
550
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
551 552
}

A
Avi Kivity 已提交
553 554 555 556 557 558 559 560 561 562 563
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
564 565 566 567 568
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
569
/* Access/update address held in a register, based on addressing mode. */
570
static inline unsigned long
571
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
572
{
573
	if (ctxt->ad_bytes == sizeof(unsigned long))
574 575
		return reg;
	else
576
		return reg & ad_mask(ctxt);
577 578 579
}

static inline unsigned long
580
register_address(struct x86_emulate_ctxt *ctxt, int reg)
581
{
582
	return address_mask(ctxt, reg_read(ctxt, reg));
583 584
}

585 586 587 588 589
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

590
static inline void
591
register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
592
{
593
	ulong *preg = reg_rmw(ctxt, reg);
594

595
	assign_register(preg, *preg + inc, ctxt->ad_bytes);
596 597 598 599
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
600
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
601
}
A
Avi Kivity 已提交
602

603 604 605 606 607 608 609
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

610
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
611 612 613 614
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

615
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
616 617
}

618 619
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
620
{
621
	WARN_ON(vec > 0x1f);
622 623 624
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
625
	return X86EMUL_PROPAGATE_FAULT;
626 627
}

628 629 630 631 632
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

633
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
634
{
635
	return emulate_exception(ctxt, GP_VECTOR, err, true);
636 637
}

638 639 640 641 642
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

643
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
644
{
645
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
646 647
}

648
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
649
{
650
	return emulate_exception(ctxt, TS_VECTOR, err, true);
651 652
}

653 654
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
655
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
656 657
}

A
Avi Kivity 已提交
658 659 660 661 662
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

683 684 685 686 687 688 689 690 691 692 693
static inline u8 ctxt_virt_addr_bits(struct x86_emulate_ctxt *ctxt)
{
	return (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_LA57) ? 57 : 48;
}

static inline bool emul_is_noncanonical_address(u64 la,
						struct x86_emulate_ctxt *ctxt)
{
	return get_canonical(la, ctxt_virt_addr_bits(ctxt)) != la;
}

694 695 696 697 698 699
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
700 701
 * subject to the same check.  FXSAVE and FXRSTOR are checked here too as their
 * 512 bytes of data must be aligned to a 16 byte boundary.
702
 */
703
static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
704
{
705
	u64 alignment = ctxt->d & AlignMask;
706 707

	if (likely(size < 16))
708
		return 1;
709

710 711 712
	switch (alignment) {
	case Unaligned:
	case Avx:
713
		return 1;
714
	case Aligned16:
715
		return 16;
716 717
	case Aligned:
	default:
718
		return size;
719
	}
720 721
}

722 723 724 725
static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
				       struct segmented_address addr,
				       unsigned *max_size, unsigned size,
				       bool write, bool fetch,
726
				       enum x86emul_mode mode, ulong *linear)
727
{
728 729
	struct desc_struct desc;
	bool usable;
730
	ulong la;
731
	u32 lim;
732
	u16 sel;
733
	u8  va_bits;
734

735
	la = seg_base(ctxt, addr.seg) + addr.ea;
736
	*max_size = 0;
737
	switch (mode) {
738
	case X86EMUL_MODE_PROT64:
739
		*linear = la;
740 741
		va_bits = ctxt_virt_addr_bits(ctxt);
		if (get_canonical(la, va_bits) != la)
742
			goto bad;
743

744
		*max_size = min_t(u64, ~0u, (1ull << va_bits) - la);
745 746
		if (size > *max_size)
			goto bad;
747 748
		break;
	default:
749
		*linear = la = (u32)la;
750 751
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
752 753
		if (!usable)
			goto bad;
754 755 756
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
757 758
			goto bad;
		/* unreadable code segment */
759
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
760 761
			goto bad;
		lim = desc_limit_scaled(&desc);
762
		if (!(desc.type & 8) && (desc.type & 4)) {
G
Guo Chao 已提交
763
			/* expand-down segment */
764
			if (addr.ea <= lim)
765 766 767
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
		}
768 769
		if (addr.ea > lim)
			goto bad;
770 771 772 773 774 775 776
		if (lim == 0xffffffff)
			*max_size = ~0u;
		else {
			*max_size = (u64)lim + 1 - addr.ea;
			if (size > *max_size)
				goto bad;
		}
777 778
		break;
	}
779
	if (la & (insn_alignment(ctxt, size) - 1))
780
		return emulate_gp(ctxt, 0);
781
	return X86EMUL_CONTINUE;
782 783
bad:
	if (addr.seg == VCPU_SREG_SS)
784
		return emulate_ss(ctxt, 0);
785
	else
786
		return emulate_gp(ctxt, 0);
787 788
}

789 790 791 792 793
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
794
	unsigned max_size;
795 796
	return __linearize(ctxt, addr, &max_size, size, write, false,
			   ctxt->mode, linear);
797 798
}

799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
			     enum x86emul_mode mode)
{
	ulong linear;
	int rc;
	unsigned max_size;
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
					   .ea = dst };

	if (ctxt->op_bytes != sizeof(unsigned long))
		addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
	rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
	if (rc == X86EMUL_CONTINUE)
		ctxt->_eip = addr.ea;
	return rc;
}

static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
{
	return assign_eip(ctxt, dst, ctxt->mode);
819 820
}

821 822 823 824
static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
			  const struct desc_struct *cs_desc)
{
	enum x86emul_mode mode = ctxt->mode;
825
	int rc;
826 827

#ifdef CONFIG_X86_64
828 829 830
	if (ctxt->mode >= X86EMUL_MODE_PROT16) {
		if (cs_desc->l) {
			u64 efer = 0;
831

832 833 834 835 836
			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				mode = X86EMUL_MODE_PROT64;
		} else
			mode = X86EMUL_MODE_PROT32; /* temporary value */
837 838 839 840
	}
#endif
	if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
		mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
841 842 843 844
	rc = assign_eip(ctxt, dst, mode);
	if (rc == X86EMUL_CONTINUE)
		ctxt->mode = mode;
	return rc;
845 846 847 848 849 850
}

static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
{
	return assign_eip_near(ctxt, ctxt->_eip + rel);
}
851

852 853 854
static int linear_read_system(struct x86_emulate_ctxt *ctxt, ulong linear,
			      void *data, unsigned size)
{
855
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, true);
856 857 858 859 860 861
}

static int linear_write_system(struct x86_emulate_ctxt *ctxt,
			       ulong linear, void *data,
			       unsigned int size)
{
862
	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, true);
863 864
}

865 866 867 868 869
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
870 871 872
	int rc;
	ulong linear;

873
	rc = linearize(ctxt, addr, size, false, &linear);
874 875
	if (rc != X86EMUL_CONTINUE)
		return rc;
876
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, false);
877 878
}

879 880 881 882 883 884 885 886 887 888 889
static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
			       struct segmented_address addr,
			       void *data,
			       unsigned int size)
{
	int rc;
	ulong linear;

	rc = linearize(ctxt, addr, size, true, &linear);
	if (rc != X86EMUL_CONTINUE)
		return rc;
890
	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, false);
891 892
}

893
/*
894
 * Prefetch the remaining bytes of the instruction without crossing page
895 896
 * boundary if they are not in fetch_cache yet.
 */
897
static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
898 899
{
	int rc;
900
	unsigned size, max_size;
901
	unsigned long linear;
902
	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
903
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
904 905
					   .ea = ctxt->eip + cur_size };

906 907 908 909 910 911 912 913 914 915
	/*
	 * We do not know exactly how many bytes will be needed, and
	 * __linearize is expensive, so fetch as much as possible.  We
	 * just have to avoid going beyond the 15 byte limit, the end
	 * of the segment, or the end of the page.
	 *
	 * __linearize is called with size 0 so that it does not do any
	 * boundary check itself.  Instead, we use max_size to check
	 * against op_size.
	 */
916 917
	rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
			 &linear);
918 919 920
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;

921
	size = min_t(unsigned, 15UL ^ cur_size, max_size);
922
	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
923 924 925 926 927 928 929 930

	/*
	 * One instruction can only straddle two pages,
	 * and one has been loaded at the beginning of
	 * x86_decode_insn.  So, if not enough bytes
	 * still, we must have hit the 15-byte boundary.
	 */
	if (unlikely(size < op_size))
931 932
		return emulate_gp(ctxt, 0);

933
	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
934 935 936
			      size, &ctxt->exception);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;
937
	ctxt->fetch.end += size;
938
	return X86EMUL_CONTINUE;
939 940
}

941 942
static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
					       unsigned size)
943
{
944 945 946 947
	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;

	if (unlikely(done_size < size))
		return __do_insn_fetch_bytes(ctxt, size - done_size);
948 949
	else
		return X86EMUL_CONTINUE;
950 951
}

952
/* Fetch next part of the instruction being emulated. */
953
#define insn_fetch(_type, _ctxt)					\
954 955 956
({	_type _x;							\
									\
	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
957 958
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
959
	ctxt->_eip += sizeof(_type);					\
960
	memcpy(&_x, ctxt->fetch.ptr, sizeof(_type));			\
961
	ctxt->fetch.ptr += sizeof(_type);				\
962
	_x;								\
963 964
})

965
#define insn_fetch_arr(_arr, _size, _ctxt)				\
966 967
({									\
	rc = do_insn_fetch_bytes(_ctxt, _size);				\
968 969
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
970
	ctxt->_eip += (_size);						\
971 972
	memcpy(_arr, ctxt->fetch.ptr, _size);				\
	ctxt->fetch.ptr += (_size);					\
973 974
})

975 976 977 978 979
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
980
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
981
			     int byteop)
A
Avi Kivity 已提交
982 983
{
	void *p;
984
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
985 986

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
987 988 989
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
990 991 992 993
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
994
			   struct segmented_address addr,
A
Avi Kivity 已提交
995 996 997 998 999 1000 1001
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
1002
	rc = segmented_read_std(ctxt, addr, size, 2);
1003
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
1004
		return rc;
1005
	addr.ea += 2;
1006
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
1007 1008 1009
	return rc;
}

1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

1020 1021
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
1022 1023
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
1024

1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

1050 1051
FASTOP2(xadd);

1052 1053
FASTOP2R(cmp, cmp_r);

1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
{
	/* If src is zero, do not writeback, but update flags */
	if (ctxt->src.val == 0)
		ctxt->dst.type = OP_NONE;
	return fastop(ctxt, em_bsf);
}

static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
{
	/* If src is zero, do not writeback, but update flags */
	if (ctxt->src.val == 0)
		ctxt->dst.type = OP_NONE;
	return fastop(ctxt, em_bsr);
}

1070
static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
1071
{
1072
	u8 rc;
1073
	void (*fop)(void) = (void *)em_setcc + SETCC_ALIGN * (condition & 0xf);
1074

1075
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1076 1077
	asm("push %[flags]; popf; " CALL_NOSPEC
	    : "=a"(rc) : [thunk_target]"r"(fop), [flags]"r"(flags));
1078
	return rc;
1079 1080
}

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
static void emulator_get_fpu(void)
{
	fpregs_lock();

	fpregs_assert_state_consistent();
	if (test_thread_flag(TIF_NEED_FPU_LOAD))
		switch_fpu_return();
}

static void emulator_put_fpu(void)
{
	fpregs_unlock();
}

1113
static void read_sse_reg(sse128_t *data, int reg)
A
Avi Kivity 已提交
1114
{
1115
	emulator_get_fpu();
A
Avi Kivity 已提交
1116
	switch (reg) {
1117 1118 1119 1120 1121 1122 1123 1124
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1125
#ifdef CONFIG_X86_64
1126 1127 1128 1129 1130 1131 1132 1133
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1134 1135 1136
#endif
	default: BUG();
	}
1137
	emulator_put_fpu();
A
Avi Kivity 已提交
1138 1139
}

1140
static void write_sse_reg(sse128_t *data, int reg)
A
Avi Kivity 已提交
1141
{
1142
	emulator_get_fpu();
A
Avi Kivity 已提交
1143
	switch (reg) {
1144 1145 1146 1147 1148 1149 1150 1151
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
1152
#ifdef CONFIG_X86_64
1153 1154 1155 1156 1157 1158 1159 1160
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
1161 1162 1163
#endif
	default: BUG();
	}
1164
	emulator_put_fpu();
A
Avi Kivity 已提交
1165 1166
}

1167
static void read_mmx_reg(u64 *data, int reg)
A
Avi Kivity 已提交
1168
{
1169
	emulator_get_fpu();
A
Avi Kivity 已提交
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
1181
	emulator_put_fpu();
A
Avi Kivity 已提交
1182 1183
}

1184
static void write_mmx_reg(u64 *data, int reg)
A
Avi Kivity 已提交
1185
{
1186
	emulator_get_fpu();
A
Avi Kivity 已提交
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
1198
	emulator_put_fpu();
A
Avi Kivity 已提交
1199 1200
}

1201 1202 1203 1204 1205
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

1206
	emulator_get_fpu();
1207
	asm volatile("fninit");
1208
	emulator_put_fpu();
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

1219
	emulator_get_fpu();
1220
	asm volatile("fnstcw %0": "+m"(fcw));
1221
	emulator_put_fpu();
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234

	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

1235
	emulator_get_fpu();
1236
	asm volatile("fnstsw %0": "+m"(fsw));
1237
	emulator_put_fpu();
1238 1239 1240 1241 1242 1243

	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1244
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1245
				    struct operand *op)
1246
{
1247
	unsigned reg = ctxt->modrm_reg;
1248

1249 1250
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1251

1252
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1253 1254 1255
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
1256
		read_sse_reg(&op->vec_val, reg);
A
Avi Kivity 已提交
1257 1258
		return;
	}
A
Avi Kivity 已提交
1259 1260 1261 1262 1263 1264 1265
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1266

1267
	op->type = OP_REG;
1268 1269 1270
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1271
	fetch_register_operand(op);
1272 1273 1274
	op->orig_val = op->val;
}

1275 1276 1277 1278 1279 1280
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1281
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1282
			struct operand *op)
1283 1284
{
	u8 sib;
B
Bandan Das 已提交
1285
	int index_reg, base_reg, scale;
1286
	int rc = X86EMUL_CONTINUE;
1287
	ulong modrm_ea = 0;
1288

B
Bandan Das 已提交
1289 1290 1291
	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1292

B
Bandan Das 已提交
1293
	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1294
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
B
Bandan Das 已提交
1295
	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1296
	ctxt->modrm_seg = VCPU_SREG_DS;
1297

1298
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1299
		op->type = OP_REG;
1300
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1301
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1302
				ctxt->d & ByteOp);
1303
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1304 1305
			op->type = OP_XMM;
			op->bytes = 16;
1306
			op->addr.xmm = ctxt->modrm_rm;
1307
			read_sse_reg(&op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1308 1309
			return rc;
		}
A
Avi Kivity 已提交
1310 1311 1312
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1313
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1314 1315
			return rc;
		}
1316
		fetch_register_operand(op);
1317 1318 1319
		return rc;
	}

1320 1321
	op->type = OP_MEM;

1322
	if (ctxt->ad_bytes == 2) {
1323 1324 1325 1326
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1327 1328

		/* 16-bit ModR/M decode. */
1329
		switch (ctxt->modrm_mod) {
1330
		case 0:
1331
			if (ctxt->modrm_rm == 6)
1332
				modrm_ea += insn_fetch(u16, ctxt);
1333 1334
			break;
		case 1:
1335
			modrm_ea += insn_fetch(s8, ctxt);
1336 1337
			break;
		case 2:
1338
			modrm_ea += insn_fetch(u16, ctxt);
1339 1340
			break;
		}
1341
		switch (ctxt->modrm_rm) {
1342
		case 0:
1343
			modrm_ea += bx + si;
1344 1345
			break;
		case 1:
1346
			modrm_ea += bx + di;
1347 1348
			break;
		case 2:
1349
			modrm_ea += bp + si;
1350 1351
			break;
		case 3:
1352
			modrm_ea += bp + di;
1353 1354
			break;
		case 4:
1355
			modrm_ea += si;
1356 1357
			break;
		case 5:
1358
			modrm_ea += di;
1359 1360
			break;
		case 6:
1361
			if (ctxt->modrm_mod != 0)
1362
				modrm_ea += bp;
1363 1364
			break;
		case 7:
1365
			modrm_ea += bx;
1366 1367
			break;
		}
1368 1369 1370
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1371
		modrm_ea = (u16)modrm_ea;
1372 1373
	} else {
		/* 32/64-bit ModR/M decode. */
1374
		if ((ctxt->modrm_rm & 7) == 4) {
1375
			sib = insn_fetch(u8, ctxt);
1376 1377 1378 1379
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1380
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1381
				modrm_ea += insn_fetch(s32, ctxt);
1382
			else {
1383
				modrm_ea += reg_read(ctxt, base_reg);
1384
				adjust_modrm_seg(ctxt, base_reg);
1385 1386 1387 1388
				/* Increment ESP on POP [ESP] */
				if ((ctxt->d & IncSP) &&
				    base_reg == VCPU_REGS_RSP)
					modrm_ea += ctxt->op_bytes;
1389
			}
1390
			if (index_reg != 4)
1391
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1392
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1393
			modrm_ea += insn_fetch(s32, ctxt);
1394
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1395
				ctxt->rip_relative = 1;
1396 1397
		} else {
			base_reg = ctxt->modrm_rm;
1398
			modrm_ea += reg_read(ctxt, base_reg);
1399 1400
			adjust_modrm_seg(ctxt, base_reg);
		}
1401
		switch (ctxt->modrm_mod) {
1402
		case 1:
1403
			modrm_ea += insn_fetch(s8, ctxt);
1404 1405
			break;
		case 2:
1406
			modrm_ea += insn_fetch(s32, ctxt);
1407 1408 1409
			break;
		}
	}
1410
	op->addr.mem.ea = modrm_ea;
1411 1412 1413
	if (ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;

1414 1415 1416 1417 1418
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1419
		      struct operand *op)
1420
{
1421
	int rc = X86EMUL_CONTINUE;
1422

1423
	op->type = OP_MEM;
1424
	switch (ctxt->ad_bytes) {
1425
	case 2:
1426
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1427 1428
		break;
	case 4:
1429
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1430 1431
		break;
	case 8:
1432
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1433 1434 1435 1436 1437 1438
		break;
	}
done:
	return rc;
}

1439
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1440
{
1441
	long sv = 0, mask;
1442

1443
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1444
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1445

1446 1447 1448 1449
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1450 1451
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1452

1453 1454
		ctxt->dst.addr.mem.ea = address_mask(ctxt,
					   ctxt->dst.addr.mem.ea + (sv >> 3));
1455
	}
1456 1457

	/* only subword offset */
1458
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1459 1460
}

1461 1462
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1463
{
1464
	int rc;
1465
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1466

1467 1468
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1469

1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1482 1483
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1484

1485 1486 1487 1488 1489
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1490 1491 1492
	int rc;
	ulong linear;

1493
	rc = linearize(ctxt, addr, size, false, &linear);
1494 1495
	if (rc != X86EMUL_CONTINUE)
		return rc;
1496
	return read_emulated(ctxt, linear, data, size);
1497 1498 1499 1500 1501 1502 1503
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1504 1505 1506
	int rc;
	ulong linear;

1507
	rc = linearize(ctxt, addr, size, true, &linear);
1508 1509
	if (rc != X86EMUL_CONTINUE)
		return rc;
1510 1511
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1512 1513 1514 1515 1516 1517 1518
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1519 1520 1521
	int rc;
	ulong linear;

1522
	rc = linearize(ctxt, addr, size, true, &linear);
1523 1524
	if (rc != X86EMUL_CONTINUE)
		return rc;
1525 1526
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1527 1528
}

1529 1530 1531 1532
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1533
	struct read_cache *rc = &ctxt->io_read;
1534

1535 1536
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1537
		unsigned int count = ctxt->rep_prefix ?
1538
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1539
		in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
1540 1541
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1542
		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1543 1544 1545
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1546
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1547 1548
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1549 1550
	}

1551
	if (ctxt->rep_prefix && (ctxt->d & String) &&
1552
	    !(ctxt->eflags & X86_EFLAGS_DF)) {
1553 1554 1555 1556 1557 1558 1559 1560
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1561 1562
	return 1;
}
A
Avi Kivity 已提交
1563

1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
1576
	return linear_read_system(ctxt, addr, desc, sizeof(*desc));
1577 1578
}

1579 1580 1581
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1582
	const struct x86_emulate_ops *ops = ctxt->ops;
1583
	u32 base3 = 0;
1584

1585 1586
	if (selector & 1 << 2) {
		struct desc_struct desc;
1587 1588
		u16 sel;

1589
		memset(dt, 0, sizeof(*dt));
1590 1591
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1592
			return;
1593

1594
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1595
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1596
	} else
1597
		ops->get_gdt(ctxt, dt);
1598
}
1599

1600 1601
static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
			      u16 selector, ulong *desc_addr_p)
1602 1603 1604 1605
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1606

1607
	get_descriptor_table_ptr(ctxt, selector, &dt);
1608

1609 1610
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1611

1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
	addr = dt.address + index * 8;

#ifdef CONFIG_X86_64
	if (addr >> 32 != 0) {
		u64 efer = 0;

		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (!(efer & EFER_LMA))
			addr &= (u32)-1;
	}
#endif

	*desc_addr_p = addr;
	return X86EMUL_CONTINUE;
}

/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
{
	int rc;

	rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
	if (rc != X86EMUL_CONTINUE)
		return rc;

1639
	return linear_read_system(ctxt, *desc_addr_p, desc, sizeof(*desc));
1640
}
1641

1642 1643 1644 1645
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
1646
	int rc;
1647
	ulong addr;
A
Avi Kivity 已提交
1648

1649 1650 1651
	rc = get_descriptor_ptr(ctxt, selector, &addr);
	if (rc != X86EMUL_CONTINUE)
		return rc;
A
Avi Kivity 已提交
1652

1653
	return linear_write_system(ctxt, addr, desc, sizeof(*desc));
1654
}
1655

1656
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1657
				     u16 selector, int seg, u8 cpl,
1658
				     enum x86_transfer_type transfer,
1659
				     struct desc_struct *desc)
1660
{
1661
	struct desc_struct seg_desc, old_desc;
1662
	u8 dpl, rpl;
1663 1664 1665
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1666
	ulong desc_addr;
1667
	int ret;
1668
	u16 dummy;
1669
	u32 base3 = 0;
1670

1671
	memset(&seg_desc, 0, sizeof(seg_desc));
1672

1673 1674 1675
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1676
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1677 1678
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1679 1680 1681 1682 1683 1684 1685 1686 1687
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1688 1689
	}

1690 1691
	rpl = selector & 3;

1692 1693 1694 1695
	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	/* NULL selector is not valid for TR, CS and (except for long mode) SS */
	if (null_selector) {
		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
			goto exception;

		if (seg == VCPU_SREG_SS) {
			if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
				goto exception;

			/*
			 * ctxt->ops->set_segment expects the CPL to be in
			 * SS.DPL, so fake an expand-up 32-bit data segment.
			 */
			seg_desc.type = 3;
			seg_desc.p = 1;
			seg_desc.s = 1;
			seg_desc.dpl = cpl;
			seg_desc.d = 1;
			seg_desc.g = 1;
		}

		/* Skip all following checks */
1718
		goto load;
1719
	}
1720

1721
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1722 1723 1724 1725
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
1726 1727
	err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
							   GP_VECTOR;
1728

G
Guo Chao 已提交
1729
	/* can't load system descriptor into segment selector */
1730 1731 1732
	if (seg <= VCPU_SREG_GS && !seg_desc.s) {
		if (transfer == X86_TRANSFER_CALL_JMP)
			return X86EMUL_UNHANDLEABLE;
1733
		goto exception;
1734
	}
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1746
		break;
1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
1760 1761 1762 1763 1764 1765 1766 1767 1768
		/* in long-mode d/b must be clear if l is set */
		if (seg_desc.d && seg_desc.l) {
			u64 efer = 0;

			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				goto exception;
		}

1769 1770
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1771
		break;
1772 1773 1774 1775 1776 1777 1778 1779 1780
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1781
		/*
1782 1783 1784
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1785
		 */
1786 1787 1788 1789
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1790
		break;
1791 1792
	}

1793 1794 1795 1796 1797
	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

1798 1799
	if (seg_desc.s) {
		/* mark segment as accessed */
1800 1801 1802 1803 1804 1805 1806
		if (!(seg_desc.type & 1)) {
			seg_desc.type |= 1;
			ret = write_segment_descriptor(ctxt, selector,
						       &seg_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;
		}
1807
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
1808
		ret = linear_read_system(ctxt, desc_addr+8, &base3, sizeof(base3));
1809 1810
		if (ret != X86EMUL_CONTINUE)
			return ret;
1811
		if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
1812 1813
						 ((u64)base3 << 32), ctxt))
			return emulate_gp(ctxt, err_code);
1814
	}
1815 1816 1817 1818 1819 1820 1821 1822 1823

	if (seg == VCPU_SREG_TR) {
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
1824
load:
1825
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1826 1827
	if (desc)
		*desc = seg_desc;
1828 1829
	return X86EMUL_CONTINUE;
exception:
1830
	return emulate_exception(ctxt, err_vec, err_code, true);
1831 1832
}

1833 1834 1835 1836
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851

	/*
	 * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
	 * they can load it at CPL<3 (Intel's manual says only LSS can,
	 * but it's wrong).
	 *
	 * However, the Intel manual says that putting IST=1/DPL=3 in
	 * an interrupt gate will result in SS=3 (the AMD manual instead
	 * says it doesn't), so allow SS=3 in __load_segment_descriptor
	 * and only forbid it here.
	 */
	if (seg == VCPU_SREG_SS && selector == 3 &&
	    ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_exception(ctxt, GP_VECTOR, 0, true);

1852 1853
	return __load_segment_descriptor(ctxt, selector, seg, cpl,
					 X86_TRANSFER_NONE, NULL);
1854 1855
}

1856 1857
static void write_register_operand(struct operand *op)
{
1858
	return assign_register(op->addr.reg, op->val, op->bytes);
1859 1860
}

1861
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1862
{
1863
	switch (op->type) {
1864
	case OP_REG:
1865
		write_register_operand(op);
A
Avi Kivity 已提交
1866
		break;
1867
	case OP_MEM:
1868
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1869 1870 1871 1872 1873 1874 1875
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1876 1877 1878
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1879
		break;
1880
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1881 1882 1883 1884
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1885
		break;
A
Avi Kivity 已提交
1886
	case OP_XMM:
1887
		write_sse_reg(&op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1888
		break;
A
Avi Kivity 已提交
1889
	case OP_MM:
1890
		write_mmx_reg(&op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1891
		break;
1892 1893
	case OP_NONE:
		/* no writeback */
1894
		break;
1895
	default:
1896
		break;
A
Avi Kivity 已提交
1897
	}
1898 1899
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1900

1901
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1902
{
1903
	struct segmented_address addr;
1904

1905
	rsp_increment(ctxt, -bytes);
1906
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1907 1908
	addr.seg = VCPU_SREG_SS;

1909 1910 1911 1912 1913
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1914
	/* Disable writeback. */
1915
	ctxt->dst.type = OP_NONE;
1916
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1917
}
1918

1919 1920 1921 1922
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1923
	struct segmented_address addr;
1924

1925
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1926
	addr.seg = VCPU_SREG_SS;
1927
	rc = segmented_read(ctxt, addr, dest, len);
1928 1929 1930
	if (rc != X86EMUL_CONTINUE)
		return rc;

1931
	rsp_increment(ctxt, len);
1932
	return rc;
1933 1934
}

1935 1936
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1937
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1938 1939
}

1940
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1941
			void *dest, int len)
1942 1943
{
	int rc;
1944
	unsigned long val, change_mask;
1945
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
1946
	int cpl = ctxt->ops->cpl(ctxt);
1947

1948
	rc = emulate_pop(ctxt, &val, len);
1949 1950
	if (rc != X86EMUL_CONTINUE)
		return rc;
1951

1952 1953 1954 1955
	change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
		      X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
		      X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
		      X86_EFLAGS_AC | X86_EFLAGS_ID;
1956

1957 1958 1959 1960 1961
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
1962
			change_mask |= X86_EFLAGS_IOPL;
1963
		if (cpl <= iopl)
1964
			change_mask |= X86_EFLAGS_IF;
1965 1966
		break;
	case X86EMUL_MODE_VM86:
1967 1968
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1969
		change_mask |= X86_EFLAGS_IF;
1970 1971
		break;
	default: /* real mode */
1972
		change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
1973
		break;
1974
	}
1975 1976 1977 1978 1979

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1980 1981
}

1982 1983
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1984 1985 1986 1987
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1988 1989
}

A
Avi Kivity 已提交
1990 1991 1992 1993 1994
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1995
	ulong rbp;
A
Avi Kivity 已提交
1996 1997 1998 1999

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

2000 2001
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
2002 2003
	if (rc != X86EMUL_CONTINUE)
		return rc;
2004
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
2005
		      stack_mask(ctxt));
2006 2007
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
2008 2009 2010 2011
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
2012 2013
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
2014
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
2015
		      stack_mask(ctxt));
2016
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
2017 2018
}

2019
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
2020
{
2021 2022
	int seg = ctxt->src2.val;

2023
	ctxt->src.val = get_segment_selector(ctxt, seg);
2024 2025 2026 2027
	if (ctxt->op_bytes == 4) {
		rsp_increment(ctxt, -2);
		ctxt->op_bytes = 2;
	}
2028

2029
	return em_push(ctxt);
2030 2031
}

2032
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
2033
{
2034
	int seg = ctxt->src2.val;
2035 2036
	unsigned long selector;
	int rc;
2037

2038
	rc = emulate_pop(ctxt, &selector, 2);
2039 2040 2041
	if (rc != X86EMUL_CONTINUE)
		return rc;

2042
	if (seg == VCPU_SREG_SS)
2043
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
2044 2045
	if (ctxt->op_bytes > 2)
		rsp_increment(ctxt, ctxt->op_bytes - 2);
2046

2047
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
2048
	return rc;
2049 2050
}

2051
static int em_pusha(struct x86_emulate_ctxt *ctxt)
2052
{
2053
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
2054 2055
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
2056

2057 2058
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
2059
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
2060

2061
		rc = em_push(ctxt);
2062 2063
		if (rc != X86EMUL_CONTINUE)
			return rc;
2064

2065
		++reg;
2066 2067
	}

2068
	return rc;
2069 2070
}

2071 2072
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
2073
	ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
2074 2075 2076
	return em_push(ctxt);
}

2077
static int em_popa(struct x86_emulate_ctxt *ctxt)
2078
{
2079 2080
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
2081
	u32 val;
2082

2083 2084
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
2085
			rsp_increment(ctxt, ctxt->op_bytes);
2086 2087
			--reg;
		}
2088

2089
		rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
2090 2091
		if (rc != X86EMUL_CONTINUE)
			break;
2092
		assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
2093
		--reg;
2094
	}
2095
	return rc;
2096 2097
}

2098
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
2099
{
2100
	const struct x86_emulate_ops *ops = ctxt->ops;
2101
	int rc;
2102 2103 2104 2105 2106 2107
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
2108
	ctxt->src.val = ctxt->eflags;
2109
	rc = em_push(ctxt);
2110 2111
	if (rc != X86EMUL_CONTINUE)
		return rc;
2112

2113
	ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
2114

2115
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
2116
	rc = em_push(ctxt);
2117 2118
	if (rc != X86EMUL_CONTINUE)
		return rc;
2119

2120
	ctxt->src.val = ctxt->_eip;
2121
	rc = em_push(ctxt);
2122 2123 2124
	if (rc != X86EMUL_CONTINUE)
		return rc;

2125
	ops->get_idt(ctxt, &dt);
2126 2127 2128 2129

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

2130
	rc = linear_read_system(ctxt, cs_addr, &cs, 2);
2131 2132 2133
	if (rc != X86EMUL_CONTINUE)
		return rc;

2134
	rc = linear_read_system(ctxt, eip_addr, &eip, 2);
2135 2136 2137
	if (rc != X86EMUL_CONTINUE)
		return rc;

2138
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2139 2140 2141
	if (rc != X86EMUL_CONTINUE)
		return rc;

2142
	ctxt->_eip = eip;
2143 2144 2145 2146

	return rc;
}

2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

2158
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2159 2160 2161
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2162
		return __emulate_int_real(ctxt, irq);
2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

2173
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2174
{
2175 2176 2177 2178
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
2179 2180 2181 2182 2183
	unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
			     X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
			     X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
			     X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
			     X86_EFLAGS_AC | X86_EFLAGS_ID |
W
Wanpeng Li 已提交
2184
			     X86_EFLAGS_FIXED;
2185 2186
	unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
				  X86_EFLAGS_VIP;
2187

2188
	/* TODO: Add stack limit check */
2189

2190
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2191

2192 2193
	if (rc != X86EMUL_CONTINUE)
		return rc;
2194

2195 2196
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
2197

2198
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2199

2200 2201
	if (rc != X86EMUL_CONTINUE)
		return rc;
2202

2203
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2204

2205 2206
	if (rc != X86EMUL_CONTINUE)
		return rc;
2207

2208
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2209

2210 2211
	if (rc != X86EMUL_CONTINUE)
		return rc;
2212

2213
	ctxt->_eip = temp_eip;
2214

2215
	if (ctxt->op_bytes == 4)
2216
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2217
	else if (ctxt->op_bytes == 2) {
2218 2219
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2220
	}
2221 2222

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
W
Wanpeng Li 已提交
2223
	ctxt->eflags |= X86_EFLAGS_FIXED;
2224
	ctxt->ops->set_nmi_mask(ctxt, false);
2225 2226

	return rc;
2227 2228
}

2229
static int em_iret(struct x86_emulate_ctxt *ctxt)
2230
{
2231 2232
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2233
		return emulate_iret_real(ctxt);
2234 2235 2236 2237
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2238
	default:
2239 2240
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2241 2242 2243
	}
}

2244 2245 2246
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
2247 2248
	unsigned short sel;
	struct desc_struct new_desc;
2249 2250
	u8 cpl = ctxt->ops->cpl(ctxt);

2251
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2252

2253 2254
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP,
2255
				       &new_desc);
2256 2257 2258
	if (rc != X86EMUL_CONTINUE)
		return rc;

2259
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
2260 2261 2262 2263
	/* Error handling is not implemented. */
	if (rc != X86EMUL_CONTINUE)
		return X86EMUL_UNHANDLEABLE;

2264
	return rc;
2265 2266
}

2267
static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2268
{
2269 2270
	return assign_eip_near(ctxt, ctxt->src.val);
}
2271

2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282
static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	long int old_eip;

	old_eip = ctxt->_eip;
	rc = assign_eip_near(ctxt, ctxt->src.val);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->src.val = old_eip;
	rc = em_push(ctxt);
2283
	return rc;
2284 2285
}

2286
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2287
{
2288
	u64 old = ctxt->dst.orig_val64;
2289

2290 2291 2292
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

2293 2294 2295 2296
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2297
		ctxt->eflags &= ~X86_EFLAGS_ZF;
2298
	} else {
2299 2300
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2301

2302
		ctxt->eflags |= X86_EFLAGS_ZF;
2303
	}
2304
	return X86EMUL_CONTINUE;
2305 2306
}

2307 2308
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2309 2310 2311 2312 2313 2314 2315 2316
	int rc;
	unsigned long eip;

	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return assign_eip_near(ctxt, eip);
2317 2318
}

2319
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2320 2321
{
	int rc;
2322
	unsigned long eip, cs;
2323
	int cpl = ctxt->ops->cpl(ctxt);
2324
	struct desc_struct new_desc;
2325

2326
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2327
	if (rc != X86EMUL_CONTINUE)
2328
		return rc;
2329
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2330
	if (rc != X86EMUL_CONTINUE)
2331
		return rc;
2332 2333 2334
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
2335 2336
	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_RET,
2337 2338 2339
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
		return rc;
2340
	rc = assign_eip_far(ctxt, eip, &new_desc);
2341 2342 2343 2344
	/* Error handling is not implemented. */
	if (rc != X86EMUL_CONTINUE)
		return X86EMUL_UNHANDLEABLE;

2345 2346 2347
	return rc;
}

2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2359 2360 2361
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2362 2363
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2364
	ctxt->src.orig_val = ctxt->src.val;
2365
	ctxt->src.val = ctxt->dst.orig_val;
2366
	fastop(ctxt, em_cmp);
2367

2368
	if (ctxt->eflags & X86_EFLAGS_ZF) {
2369 2370
		/* Success: write back to memory; no update of EAX */
		ctxt->src.type = OP_NONE;
2371 2372 2373
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
2374 2375 2376 2377
		ctxt->src.type = OP_REG;
		ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		ctxt->src.val = ctxt->dst.orig_val;
		/* Create write-cycle to dest by writing the same value */
2378
		ctxt->dst.val = ctxt->dst.orig_val;
2379 2380 2381 2382
	}
	return X86EMUL_CONTINUE;
}

2383
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2384
{
2385
	int seg = ctxt->src2.val;
2386 2387 2388
	unsigned short sel;
	int rc;

2389
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2390

2391
	rc = load_segment_descriptor(ctxt, sel, seg);
2392 2393 2394
	if (rc != X86EMUL_CONTINUE)
		return rc;

2395
	ctxt->dst.val = ctxt->src.val;
2396 2397 2398
	return rc;
}

2399 2400
static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
{
2401
#ifdef CONFIG_X86_64
2402
	return ctxt->ops->guest_has_long_mode(ctxt);
2403 2404 2405
#else
	return false;
#endif
2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
}

static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
{
	desc->g    = (flags >> 23) & 1;
	desc->d    = (flags >> 22) & 1;
	desc->l    = (flags >> 21) & 1;
	desc->avl  = (flags >> 20) & 1;
	desc->p    = (flags >> 15) & 1;
	desc->dpl  = (flags >> 13) & 3;
	desc->s    = (flags >> 12) & 1;
	desc->type = (flags >>  8) & 15;
}

2420 2421
static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, const char *smstate,
			   int n)
2422 2423 2424 2425 2426
{
	struct desc_struct desc;
	int offset;
	u16 selector;

2427
	selector = GET_SMSTATE(u32, smstate, 0x7fa8 + n * 4);
2428 2429 2430 2431 2432 2433

	if (n < 3)
		offset = 0x7f84 + n * 12;
	else
		offset = 0x7f2c + (n - 3) * 12;

2434 2435 2436
	set_desc_base(&desc,      GET_SMSTATE(u32, smstate, offset + 8));
	set_desc_limit(&desc,     GET_SMSTATE(u32, smstate, offset + 4));
	rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, offset));
2437 2438 2439 2440
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
	return X86EMUL_CONTINUE;
}

2441
#ifdef CONFIG_X86_64
2442 2443
static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, const char *smstate,
			   int n)
2444 2445 2446 2447 2448 2449 2450 2451
{
	struct desc_struct desc;
	int offset;
	u16 selector;
	u32 base3;

	offset = 0x7e00 + n * 16;

2452 2453 2454 2455 2456
	selector =                GET_SMSTATE(u16, smstate, offset);
	rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smstate, offset + 2) << 8);
	set_desc_limit(&desc,     GET_SMSTATE(u32, smstate, offset + 4));
	set_desc_base(&desc,      GET_SMSTATE(u32, smstate, offset + 8));
	base3 =                   GET_SMSTATE(u32, smstate, offset + 12);
2457 2458 2459 2460

	ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
	return X86EMUL_CONTINUE;
}
2461
#endif
2462 2463

static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
2464
				    u64 cr0, u64 cr3, u64 cr4)
2465 2466
{
	int bad;
2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
	u64 pcid;

	/* In order to later set CR4.PCIDE, CR3[11:0] must be zero.  */
	pcid = 0;
	if (cr4 & X86_CR4_PCIDE) {
		pcid = cr3 & 0xfff;
		cr3 &= ~0xfff;
	}

	bad = ctxt->ops->set_cr(ctxt, 3, cr3);
	if (bad)
		return X86EMUL_UNHANDLEABLE;
2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496

	/*
	 * First enable PAE, long mode needs it before CR0.PG = 1 is set.
	 * Then enable protected mode.	However, PCID cannot be enabled
	 * if EFER.LMA=0, so set it separately.
	 */
	bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
	if (bad)
		return X86EMUL_UNHANDLEABLE;

	bad = ctxt->ops->set_cr(ctxt, 0, cr0);
	if (bad)
		return X86EMUL_UNHANDLEABLE;

	if (cr4 & X86_CR4_PCIDE) {
		bad = ctxt->ops->set_cr(ctxt, 4, cr4);
		if (bad)
			return X86EMUL_UNHANDLEABLE;
2497 2498 2499 2500 2501 2502
		if (pcid) {
			bad = ctxt->ops->set_cr(ctxt, 3, cr3 | pcid);
			if (bad)
				return X86EMUL_UNHANDLEABLE;
		}

2503 2504 2505 2506 2507
	}

	return X86EMUL_CONTINUE;
}

2508 2509
static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt,
			     const char *smstate)
2510 2511 2512 2513
{
	struct desc_struct desc;
	struct desc_ptr dt;
	u16 selector;
2514
	u32 val, cr0, cr3, cr4;
2515 2516
	int i;

2517 2518 2519 2520
	cr0 =                      GET_SMSTATE(u32, smstate, 0x7ffc);
	cr3 =                      GET_SMSTATE(u32, smstate, 0x7ff8);
	ctxt->eflags =             GET_SMSTATE(u32, smstate, 0x7ff4) | X86_EFLAGS_FIXED;
	ctxt->_eip =               GET_SMSTATE(u32, smstate, 0x7ff0);
2521 2522

	for (i = 0; i < 8; i++)
2523
		*reg_write(ctxt, i) = GET_SMSTATE(u32, smstate, 0x7fd0 + i * 4);
2524

2525
	val = GET_SMSTATE(u32, smstate, 0x7fcc);
2526 2527 2528 2529

	if (ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1))
		return X86EMUL_UNHANDLEABLE;

2530
	val = GET_SMSTATE(u32, smstate, 0x7fc8);
2531 2532 2533

	if (ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1))
		return X86EMUL_UNHANDLEABLE;
2534

2535 2536 2537 2538
	selector =                 GET_SMSTATE(u32, smstate, 0x7fc4);
	set_desc_base(&desc,       GET_SMSTATE(u32, smstate, 0x7f64));
	set_desc_limit(&desc,      GET_SMSTATE(u32, smstate, 0x7f60));
	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smstate, 0x7f5c));
2539 2540
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);

2541 2542 2543 2544
	selector =                 GET_SMSTATE(u32, smstate, 0x7fc0);
	set_desc_base(&desc,       GET_SMSTATE(u32, smstate, 0x7f80));
	set_desc_limit(&desc,      GET_SMSTATE(u32, smstate, 0x7f7c));
	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smstate, 0x7f78));
2545 2546
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);

2547 2548
	dt.address =               GET_SMSTATE(u32, smstate, 0x7f74);
	dt.size =                  GET_SMSTATE(u32, smstate, 0x7f70);
2549 2550
	ctxt->ops->set_gdt(ctxt, &dt);

2551 2552
	dt.address =               GET_SMSTATE(u32, smstate, 0x7f58);
	dt.size =                  GET_SMSTATE(u32, smstate, 0x7f54);
2553 2554 2555
	ctxt->ops->set_idt(ctxt, &dt);

	for (i = 0; i < 6; i++) {
2556
		int r = rsm_load_seg_32(ctxt, smstate, i);
2557 2558 2559 2560
		if (r != X86EMUL_CONTINUE)
			return r;
	}

2561
	cr4 = GET_SMSTATE(u32, smstate, 0x7f14);
2562

2563
	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7ef8));
2564

2565
	return rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2566 2567
}

2568
#ifdef CONFIG_X86_64
2569 2570
static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt,
			     const char *smstate)
2571 2572 2573
{
	struct desc_struct desc;
	struct desc_ptr dt;
2574
	u64 val, cr0, cr3, cr4;
2575 2576
	u32 base3;
	u16 selector;
2577
	int i, r;
2578 2579

	for (i = 0; i < 16; i++)
2580
		*reg_write(ctxt, i) = GET_SMSTATE(u64, smstate, 0x7ff8 - i * 8);
2581

2582 2583
	ctxt->_eip   = GET_SMSTATE(u64, smstate, 0x7f78);
	ctxt->eflags = GET_SMSTATE(u32, smstate, 0x7f70) | X86_EFLAGS_FIXED;
2584

2585
	val = GET_SMSTATE(u64, smstate, 0x7f68);
2586 2587 2588 2589

	if (ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1))
		return X86EMUL_UNHANDLEABLE;

2590
	val = GET_SMSTATE(u64, smstate, 0x7f60);
2591 2592 2593

	if (ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1))
		return X86EMUL_UNHANDLEABLE;
2594

2595 2596 2597 2598 2599
	cr0 =                       GET_SMSTATE(u64, smstate, 0x7f58);
	cr3 =                       GET_SMSTATE(u64, smstate, 0x7f50);
	cr4 =                       GET_SMSTATE(u64, smstate, 0x7f48);
	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7f00));
	val =                       GET_SMSTATE(u64, smstate, 0x7ed0);
2600 2601 2602

	if (ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA))
		return X86EMUL_UNHANDLEABLE;
2603

2604 2605 2606 2607 2608
	selector =                  GET_SMSTATE(u32, smstate, 0x7e90);
	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smstate, 0x7e92) << 8);
	set_desc_limit(&desc,       GET_SMSTATE(u32, smstate, 0x7e94));
	set_desc_base(&desc,        GET_SMSTATE(u32, smstate, 0x7e98));
	base3 =                     GET_SMSTATE(u32, smstate, 0x7e9c);
2609 2610
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);

2611 2612
	dt.size =                   GET_SMSTATE(u32, smstate, 0x7e84);
	dt.address =                GET_SMSTATE(u64, smstate, 0x7e88);
2613 2614
	ctxt->ops->set_idt(ctxt, &dt);

2615 2616 2617 2618 2619
	selector =                  GET_SMSTATE(u32, smstate, 0x7e70);
	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smstate, 0x7e72) << 8);
	set_desc_limit(&desc,       GET_SMSTATE(u32, smstate, 0x7e74));
	set_desc_base(&desc,        GET_SMSTATE(u32, smstate, 0x7e78));
	base3 =                     GET_SMSTATE(u32, smstate, 0x7e7c);
2620 2621
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);

2622 2623
	dt.size =                   GET_SMSTATE(u32, smstate, 0x7e64);
	dt.address =                GET_SMSTATE(u64, smstate, 0x7e68);
2624 2625
	ctxt->ops->set_gdt(ctxt, &dt);

2626
	r = rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2627 2628 2629
	if (r != X86EMUL_CONTINUE)
		return r;

2630
	for (i = 0; i < 6; i++) {
2631
		r = rsm_load_seg_64(ctxt, smstate, i);
2632 2633 2634 2635
		if (r != X86EMUL_CONTINUE)
			return r;
	}

2636
	return X86EMUL_CONTINUE;
2637
}
2638
#endif
2639

P
Paolo Bonzini 已提交
2640 2641
static int em_rsm(struct x86_emulate_ctxt *ctxt)
{
2642
	unsigned long cr0, cr4, efer;
2643
	char buf[512];
2644 2645 2646
	u64 smbase;
	int ret;

2647
	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_MASK) == 0)
P
Paolo Bonzini 已提交
2648 2649
		return emulate_ud(ctxt);

2650 2651 2652 2653 2654 2655
	smbase = ctxt->ops->get_smbase(ctxt);

	ret = ctxt->ops->read_phys(ctxt, smbase + 0xfe00, buf, sizeof(buf));
	if (ret != X86EMUL_CONTINUE)
		return X86EMUL_UNHANDLEABLE;

2656 2657 2658 2659 2660 2661
	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
		ctxt->ops->set_nmi_mask(ctxt, false);

	ctxt->ops->set_hflags(ctxt, ctxt->ops->get_hflags(ctxt) &
		~(X86EMUL_SMM_INSIDE_NMI_MASK | X86EMUL_SMM_MASK));

2662 2663
	/*
	 * Get back to real mode, to prepare a safe state in which to load
2664 2665
	 * CR0/CR3/CR4/EFER.  It's all a bit more complicated if the vCPU
	 * supports long mode.
2666
	 */
2667 2668 2669 2670
	if (emulator_has_longmode(ctxt)) {
		struct desc_struct cs_desc;

		/* Zero CR4.PCIDE before CR0.PG.  */
2671 2672
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		if (cr4 & X86_CR4_PCIDE)
2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);

		/* A 32-bit code segment is required to clear EFER.LMA.  */
		memset(&cs_desc, 0, sizeof(cs_desc));
		cs_desc.type = 0xb;
		cs_desc.s = cs_desc.g = cs_desc.p = 1;
		ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
	}

	/* For the 64-bit case, this will clear EFER.LMA.  */
2683 2684 2685
	cr0 = ctxt->ops->get_cr(ctxt, 0);
	if (cr0 & X86_CR0_PE)
		ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
2686

2687 2688 2689 2690 2691 2692 2693 2694 2695 2696
	if (emulator_has_longmode(ctxt)) {
		/* Clear CR4.PAE before clearing EFER.LME. */
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		if (cr4 & X86_CR4_PAE)
			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);

		/* And finally go back to 32-bit mode.  */
		efer = 0;
		ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
	}
2697

2698 2699 2700 2701 2702
	/*
	 * Give pre_leave_smm() a chance to make ISA-specific changes to the
	 * vCPU state (e.g. enter guest mode) before loading state from the SMM
	 * state-save area.
	 */
2703
	if (ctxt->ops->pre_leave_smm(ctxt, buf))
2704 2705
		return X86EMUL_UNHANDLEABLE;

2706
#ifdef CONFIG_X86_64
2707
	if (emulator_has_longmode(ctxt))
2708
		ret = rsm_load_state_64(ctxt, buf);
2709
	else
2710
#endif
2711
		ret = rsm_load_state_32(ctxt, buf);
2712 2713 2714 2715 2716 2717

	if (ret != X86EMUL_CONTINUE) {
		/* FIXME: should triple fault */
		return X86EMUL_UNHANDLEABLE;
	}

2718 2719
	ctxt->ops->post_leave_smm(ctxt);

2720
	return X86EMUL_CONTINUE;
P
Paolo Bonzini 已提交
2721 2722
}

2723
static void
2724
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2725
			struct desc_struct *cs, struct desc_struct *ss)
2726 2727
{
	cs->l = 0;		/* will be adjusted later */
2728
	set_desc_base(cs, 0);	/* flat segment */
2729
	cs->g = 1;		/* 4kb granularity */
2730
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2731 2732 2733
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2734 2735
	cs->p = 1;
	cs->d = 1;
2736
	cs->avl = 0;
2737

2738 2739
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2740 2741 2742
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2743
	ss->d = 1;		/* 32bit stack segment */
2744
	ss->dpl = 0;
2745
	ss->p = 1;
2746 2747
	ss->l = 0;
	ss->avl = 0;
2748 2749
}

2750 2751 2752 2753 2754
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2755
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
2756
	return is_guest_vendor_intel(ebx, ecx, edx);
2757 2758
}

2759 2760
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2761
	const struct x86_emulate_ops *ops = ctxt->ops;
2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2773
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
2774
	/*
2775 2776 2777 2778
	 * remark: Intel CPUs only support "syscall" in 64bit longmode. Also a
	 * 64bit guest with a 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD response - CPUs of
	 * AMD can't behave like Intel.
2779
	 */
2780
	if (is_guest_vendor_intel(ebx, ecx, edx))
2781 2782
		return false;

2783 2784
	if (is_guest_vendor_amd(ebx, ecx, edx) ||
	    is_guest_vendor_hygon(ebx, ecx, edx))
2785 2786 2787 2788 2789 2790
		return true;

	/*
	 * default: (not Intel, not AMD, not Hygon), apply Intel's
	 * stricter rules...
	 */
2791 2792 2793
	return false;
}

2794
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2795
{
2796
	const struct x86_emulate_ops *ops = ctxt->ops;
2797
	struct desc_struct cs, ss;
2798
	u64 msr_data;
2799
	u16 cs_sel, ss_sel;
2800
	u64 efer = 0;
2801 2802

	/* syscall is not available in real mode */
2803
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2804 2805
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2806

2807 2808 2809
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2810
	ops->get_msr(ctxt, MSR_EFER, &efer);
2811 2812 2813
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2814
	setup_syscalls_segments(ctxt, &cs, &ss);
2815
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2816
	msr_data >>= 32;
2817 2818
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2819

2820
	if (efer & EFER_LMA) {
2821
		cs.d = 0;
2822 2823
		cs.l = 1;
	}
2824 2825
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2826

2827
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2828
	if (efer & EFER_LMA) {
2829
#ifdef CONFIG_X86_64
2830
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2831

2832
		ops->get_msr(ctxt,
2833 2834
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2835
		ctxt->_eip = msr_data;
2836

2837
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2838
		ctxt->eflags &= ~msr_data;
W
Wanpeng Li 已提交
2839
		ctxt->eflags |= X86_EFLAGS_FIXED;
2840 2841 2842
#endif
	} else {
		/* legacy mode */
2843
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2844
		ctxt->_eip = (u32)msr_data;
2845

2846
		ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2847 2848
	}

2849
	ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
2850
	return X86EMUL_CONTINUE;
2851 2852
}

2853
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2854
{
2855
	const struct x86_emulate_ops *ops = ctxt->ops;
2856
	struct desc_struct cs, ss;
2857
	u64 msr_data;
2858
	u16 cs_sel, ss_sel;
2859
	u64 efer = 0;
2860

2861
	ops->get_msr(ctxt, MSR_EFER, &efer);
2862
	/* inject #GP if in real mode */
2863 2864
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2865

2866 2867 2868 2869
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
2870
	if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
2871 2872 2873
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2874
	/* sysenter/sysexit have not been tested in 64bit mode. */
2875
	if (ctxt->mode == X86EMUL_MODE_PROT64)
2876
		return X86EMUL_UNHANDLEABLE;
2877

2878
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2879 2880
	if ((msr_data & 0xfffc) == 0x0)
		return emulate_gp(ctxt, 0);
2881

2882
	setup_syscalls_segments(ctxt, &cs, &ss);
2883
	ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2884
	cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
2885
	ss_sel = cs_sel + 8;
2886
	if (efer & EFER_LMA) {
2887
		cs.d = 0;
2888 2889 2890
		cs.l = 1;
	}

2891 2892
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2893

2894
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2895
	ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
2896

2897
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2898 2899
	*reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
							      (u32)msr_data;
2900 2901
	if (efer & EFER_LMA)
		ctxt->mode = X86EMUL_MODE_PROT64;
2902

2903
	return X86EMUL_CONTINUE;
2904 2905
}

2906
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2907
{
2908
	const struct x86_emulate_ops *ops = ctxt->ops;
2909
	struct desc_struct cs, ss;
2910
	u64 msr_data, rcx, rdx;
2911
	int usermode;
X
Xiao Guangrong 已提交
2912
	u16 cs_sel = 0, ss_sel = 0;
2913

2914 2915
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2916 2917
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2918

2919
	setup_syscalls_segments(ctxt, &cs, &ss);
2920

2921
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2922 2923 2924 2925
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

2926 2927 2928
	rcx = reg_read(ctxt, VCPU_REGS_RCX);
	rdx = reg_read(ctxt, VCPU_REGS_RDX);

2929 2930
	cs.dpl = 3;
	ss.dpl = 3;
2931
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2932 2933
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2934
		cs_sel = (u16)(msr_data + 16);
2935 2936
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2937
		ss_sel = (u16)(msr_data + 24);
2938 2939
		rcx = (u32)rcx;
		rdx = (u32)rdx;
2940 2941
		break;
	case X86EMUL_MODE_PROT64:
2942
		cs_sel = (u16)(msr_data + 32);
2943 2944
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2945 2946
		ss_sel = cs_sel + 8;
		cs.d = 0;
2947
		cs.l = 1;
2948 2949
		if (emul_is_noncanonical_address(rcx, ctxt) ||
		    emul_is_noncanonical_address(rdx, ctxt))
2950
			return emulate_gp(ctxt, 0);
2951 2952
		break;
	}
2953 2954
	cs_sel |= SEGMENT_RPL_MASK;
	ss_sel |= SEGMENT_RPL_MASK;
2955

2956 2957
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2958

2959
	ctxt->_eip = rdx;
2960
	ctxt->mode = usermode;
2961
	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2962

2963
	return X86EMUL_CONTINUE;
2964 2965
}

2966
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2967 2968 2969 2970 2971 2972
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
2973
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
2974
	return ctxt->ops->cpl(ctxt) > iopl;
2975 2976
}

2977 2978 2979
#define VMWARE_PORT_VMPORT	(0x5658)
#define VMWARE_PORT_VMRPC	(0x5659)

2980 2981 2982
static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2983
	const struct x86_emulate_ops *ops = ctxt->ops;
2984
	struct desc_struct tr_seg;
2985
	u32 base3;
2986
	int r;
2987
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2988
	unsigned mask = (1 << len) - 1;
2989
	unsigned long base;
2990

2991 2992 2993 2994 2995 2996 2997 2998
	/*
	 * VMware allows access to these ports even if denied
	 * by TSS I/O permission bitmap. Mimic behavior.
	 */
	if (enable_vmware_backdoor &&
	    ((port == VMWARE_PORT_VMPORT) || (port == VMWARE_PORT_VMRPC)))
		return true;

2999
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
3000
	if (!tr_seg.p)
3001
		return false;
3002
	if (desc_limit_scaled(&tr_seg) < 103)
3003
		return false;
3004 3005 3006 3007
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
3008
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL, true);
3009 3010
	if (r != X86EMUL_CONTINUE)
		return false;
3011
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
3012
		return false;
3013
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL, true);
3014 3015 3016 3017 3018 3019 3020 3021 3022 3023
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
3024 3025 3026
	if (ctxt->perm_ok)
		return true;

3027 3028
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
3029
			return false;
3030 3031 3032

	ctxt->perm_ok = true;

3033 3034 3035
	return true;
}

3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051
static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
{
	/*
	 * Intel CPUs mask the counter and pointers in quite strange
	 * manner when ECX is zero due to REP-string optimizations.
	 */
#ifdef CONFIG_X86_64
	if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
		return;

	*reg_write(ctxt, VCPU_REGS_RCX) = 0;

	switch (ctxt->b) {
	case 0xa4:	/* movsb */
	case 0xa5:	/* movsd/w */
		*reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
3052
		fallthrough;
3053 3054 3055 3056 3057 3058 3059
	case 0xaa:	/* stosb */
	case 0xab:	/* stosd/w */
		*reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
	}
#endif
}

3060 3061 3062
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
3063
	tss->ip = ctxt->_eip;
3064
	tss->flag = ctxt->eflags;
3065 3066 3067 3068 3069 3070 3071 3072
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
3073

3074 3075 3076 3077 3078
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
3079 3080 3081 3082 3083 3084
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
3085
	u8 cpl;
3086

3087
	ctxt->_eip = tss->ip;
3088
	ctxt->eflags = tss->flag | 2;
3089 3090 3091 3092 3093 3094 3095 3096
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
3097 3098 3099 3100 3101

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
3102 3103 3104 3105 3106
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
3107

3108 3109
	cpl = tss->cs & 3;

3110
	/*
G
Guo Chao 已提交
3111
	 * Now load segment descriptors. If fault happens at this stage
3112 3113
	 * it is handled in a context of new task
	 */
3114
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
3115
					X86_TRANSFER_TASK_SWITCH, NULL);
3116 3117
	if (ret != X86EMUL_CONTINUE)
		return ret;
3118
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3119
					X86_TRANSFER_TASK_SWITCH, NULL);
3120 3121
	if (ret != X86EMUL_CONTINUE)
		return ret;
3122
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3123
					X86_TRANSFER_TASK_SWITCH, NULL);
3124 3125
	if (ret != X86EMUL_CONTINUE)
		return ret;
3126
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3127
					X86_TRANSFER_TASK_SWITCH, NULL);
3128 3129
	if (ret != X86EMUL_CONTINUE)
		return ret;
3130
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3131
					X86_TRANSFER_TASK_SWITCH, NULL);
3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_16 tss_seg;
	int ret;
3144
	u32 new_tss_base = get_desc_base(new_desc);
3145

3146
	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3147
	if (ret != X86EMUL_CONTINUE)
3148 3149
		return ret;

3150
	save_state_to_tss16(ctxt, &tss_seg);
3151

3152
	ret = linear_write_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3153
	if (ret != X86EMUL_CONTINUE)
3154 3155
		return ret;

3156
	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
3157
	if (ret != X86EMUL_CONTINUE)
3158 3159 3160 3161 3162
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

3163 3164
		ret = linear_write_system(ctxt, new_tss_base,
					  &tss_seg.prev_task_link,
3165
					  sizeof(tss_seg.prev_task_link));
3166
		if (ret != X86EMUL_CONTINUE)
3167 3168 3169
			return ret;
	}

3170
	return load_state_from_tss16(ctxt, &tss_seg);
3171 3172 3173 3174 3175
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
3176
	/* CR3 and ldt selector are not saved intentionally */
3177
	tss->eip = ctxt->_eip;
3178
	tss->eflags = ctxt->eflags;
3179 3180 3181 3182 3183 3184 3185 3186
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
3187

3188 3189 3190 3191 3192 3193
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
3194 3195 3196 3197 3198 3199
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
3200
	u8 cpl;
3201

3202
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
3203
		return emulate_gp(ctxt, 0);
3204
	ctxt->_eip = tss->eip;
3205
	ctxt->eflags = tss->eflags | 2;
3206 3207

	/* General purpose registers */
3208 3209 3210 3211 3212 3213 3214 3215
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
3216 3217 3218

	/*
	 * SDM says that segment selectors are loaded before segment
3219 3220
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
3221
	 */
3222 3223 3224 3225 3226 3227 3228
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
3229

3230 3231 3232 3233 3234
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
3235
	if (ctxt->eflags & X86_EFLAGS_VM) {
3236
		ctxt->mode = X86EMUL_MODE_VM86;
3237 3238
		cpl = 3;
	} else {
3239
		ctxt->mode = X86EMUL_MODE_PROT32;
3240 3241
		cpl = tss->cs & 3;
	}
3242

3243 3244 3245 3246
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
3247
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
3248
					cpl, X86_TRANSFER_TASK_SWITCH, NULL);
3249 3250
	if (ret != X86EMUL_CONTINUE)
		return ret;
3251
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3252
					X86_TRANSFER_TASK_SWITCH, NULL);
3253 3254
	if (ret != X86EMUL_CONTINUE)
		return ret;
3255
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3256
					X86_TRANSFER_TASK_SWITCH, NULL);
3257 3258
	if (ret != X86EMUL_CONTINUE)
		return ret;
3259
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3260
					X86_TRANSFER_TASK_SWITCH, NULL);
3261 3262
	if (ret != X86EMUL_CONTINUE)
		return ret;
3263
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3264
					X86_TRANSFER_TASK_SWITCH, NULL);
3265 3266
	if (ret != X86EMUL_CONTINUE)
		return ret;
3267
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
3268
					X86_TRANSFER_TASK_SWITCH, NULL);
3269 3270
	if (ret != X86EMUL_CONTINUE)
		return ret;
3271
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
3272
					X86_TRANSFER_TASK_SWITCH, NULL);
3273

3274
	return ret;
3275 3276 3277 3278 3279 3280 3281 3282
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_32 tss_seg;
	int ret;
3283
	u32 new_tss_base = get_desc_base(new_desc);
3284 3285
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
3286

3287
	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3288
	if (ret != X86EMUL_CONTINUE)
3289 3290
		return ret;

3291
	save_state_to_tss32(ctxt, &tss_seg);
3292

3293
	/* Only GP registers and segment selectors are saved */
3294 3295
	ret = linear_write_system(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
				  ldt_sel_offset - eip_offset);
3296
	if (ret != X86EMUL_CONTINUE)
3297 3298
		return ret;

3299
	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
3300
	if (ret != X86EMUL_CONTINUE)
3301 3302 3303 3304 3305
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

3306 3307
		ret = linear_write_system(ctxt, new_tss_base,
					  &tss_seg.prev_task_link,
3308
					  sizeof(tss_seg.prev_task_link));
3309
		if (ret != X86EMUL_CONTINUE)
3310 3311 3312
			return ret;
	}

3313
	return load_state_from_tss32(ctxt, &tss_seg);
3314 3315 3316
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
3317
				   u16 tss_selector, int idt_index, int reason,
3318
				   bool has_error_code, u32 error_code)
3319
{
3320
	const struct x86_emulate_ops *ops = ctxt->ops;
3321 3322
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
3323
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
3324
	ulong old_tss_base =
3325
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
3326
	u32 desc_limit;
3327
	ulong desc_addr, dr7;
3328 3329 3330

	/* FIXME: old_tss_base == ~0 ? */

3331
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
3332 3333
	if (ret != X86EMUL_CONTINUE)
		return ret;
3334
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
3335 3336 3337 3338 3339
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

3340 3341 3342 3343 3344
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
3345 3346
	 * 3. jmp/call to TSS/task-gate: No check is performed since the
	 *    hardware checks it before exiting.
3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
3363 3364
	}

3365 3366 3367 3368
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
3369
		return emulate_ts(ctxt, tss_selector & 0xfffc);
3370 3371 3372 3373
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
3374
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
3375 3376 3377 3378 3379 3380
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
3381
	   note that old_tss_sel is not used after this point */
3382 3383 3384 3385
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
3386
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
3387 3388
				     old_tss_base, &next_tss_desc);
	else
3389
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
3390
				     old_tss_base, &next_tss_desc);
3391 3392
	if (ret != X86EMUL_CONTINUE)
		return ret;
3393 3394 3395 3396 3397 3398

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
3399
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
3400 3401
	}

3402
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
3403
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
3404

3405
	if (has_error_code) {
3406 3407 3408
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
3409
		ret = em_push(ctxt);
3410 3411
	}

3412 3413 3414
	ops->get_dr(ctxt, 7, &dr7);
	ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));

3415 3416 3417 3418
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
3419
			 u16 tss_selector, int idt_index, int reason,
3420
			 bool has_error_code, u32 error_code)
3421 3422 3423
{
	int rc;

3424
	invalidate_registers(ctxt);
3425 3426
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
3427

3428
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
3429
				     has_error_code, error_code);
3430

3431
	if (rc == X86EMUL_CONTINUE) {
3432
		ctxt->eip = ctxt->_eip;
3433 3434
		writeback_registers(ctxt);
	}
3435

3436
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
3437 3438
}

3439 3440
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
3441
{
3442
	int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
3443

3444 3445
	register_address_increment(ctxt, reg, df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg);
3446 3447
}

3448 3449 3450 3451 3452 3453
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
3454
	al = ctxt->dst.val;
3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

3472
	ctxt->dst.val = al;
3473
	/* Set PF, ZF, SF */
3474 3475 3476
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
3477
	fastop(ctxt, em_or);
3478 3479 3480 3481 3482 3483 3484 3485
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

3508 3509 3510 3511 3512 3513 3514 3515 3516
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3517 3518 3519 3520 3521
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3522 3523 3524 3525

	return X86EMUL_CONTINUE;
}

3526 3527
static int em_call(struct x86_emulate_ctxt *ctxt)
{
3528
	int rc;
3529 3530 3531
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
3532 3533 3534
	rc = jmp_rel(ctxt, rel);
	if (rc != X86EMUL_CONTINUE)
		return rc;
3535 3536 3537
	return em_push(ctxt);
}

3538 3539 3540 3541 3542
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;
3543 3544 3545
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	int cpl = ctxt->ops->cpl(ctxt);
3546
	enum x86emul_mode prev_mode = ctxt->mode;
3547

3548
	old_eip = ctxt->_eip;
3549
	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3550

3551
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3552 3553
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP, &new_desc);
3554
	if (rc != X86EMUL_CONTINUE)
3555
		return rc;
3556

3557
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
3558 3559
	if (rc != X86EMUL_CONTINUE)
		goto fail;
3560

3561
	ctxt->src.val = old_cs;
3562
	rc = em_push(ctxt);
3563
	if (rc != X86EMUL_CONTINUE)
3564
		goto fail;
3565

3566
	ctxt->src.val = old_eip;
3567 3568 3569
	rc = em_push(ctxt);
	/* If we failed, we tainted the memory, but the very least we should
	   restore cs */
3570 3571
	if (rc != X86EMUL_CONTINUE) {
		pr_warn_once("faulting far call emulation tainted memory\n");
3572
		goto fail;
3573
	}
3574 3575 3576
	return rc;
fail:
	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
3577
	ctxt->mode = prev_mode;
3578 3579
	return rc;

3580 3581
}

3582 3583 3584
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;
3585
	unsigned long eip;
3586

3587 3588 3589 3590
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_near(ctxt, eip);
3591 3592
	if (rc != X86EMUL_CONTINUE)
		return rc;
3593
	rsp_increment(ctxt, ctxt->src.val);
3594 3595 3596
	return X86EMUL_CONTINUE;
}

3597 3598 3599
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3600 3601
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3602 3603

	/* Write back the memory destination with implicit LOCK prefix. */
3604 3605
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3606 3607 3608
	return X86EMUL_CONTINUE;
}

3609 3610
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3611
	ctxt->dst.val = ctxt->src2.val;
3612
	return fastop(ctxt, em_imul);
3613 3614
}

3615 3616
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3617 3618
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3619
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3620
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3621 3622 3623 3624

	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3625 3626 3627 3628
static int em_rdpid(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc_aux = 0;

3629
	if (!ctxt->ops->guest_has_rdpid(ctxt))
3630
		return emulate_ud(ctxt);
3631 3632

	ctxt->ops->get_msr(ctxt, MSR_TSC_AUX, &tsc_aux);
P
Paolo Bonzini 已提交
3633 3634 3635 3636
	ctxt->dst.val = tsc_aux;
	return X86EMUL_CONTINUE;
}

3637 3638 3639 3640
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3641
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3642 3643
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3644 3645 3646
	return X86EMUL_CONTINUE;
}

3647 3648 3649 3650
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3651
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3652
		return emulate_gp(ctxt, 0);
3653 3654
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3655 3656 3657
	return X86EMUL_CONTINUE;
}

3658 3659
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
3660
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3661 3662 3663
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
3664 3665 3666 3667
static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u16 tmp;

3668
	if (!ctxt->ops->guest_has_movbe(ctxt))
B
Borislav Petkov 已提交
3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
3692
		BUG();
B
Borislav Petkov 已提交
3693 3694 3695 3696
	}
	return X86EMUL_CONTINUE;
}

3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3725 3726
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
3727
	u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
3728
	u64 msr_data;
3729
	int r;
3730

3731 3732
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
3733 3734 3735 3736 3737
	r = ctxt->ops->set_msr(ctxt, msr_index, msr_data);

	if (r == X86EMUL_IO_NEEDED)
		return r;

3738
	if (r > 0)
3739 3740
		return emulate_gp(ctxt, 0);

3741
	return r < 0 ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
3742 3743 3744 3745
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
3746
	u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
3747
	u64 msr_data;
3748 3749 3750 3751 3752 3753
	int r;

	r = ctxt->ops->get_msr(ctxt, msr_index, &msr_data);

	if (r == X86EMUL_IO_NEEDED)
		return r;
3754

3755
	if (r)
3756 3757
		return emulate_gp(ctxt, 0);

3758 3759
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3760 3761 3762
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3763
static int em_store_sreg(struct x86_emulate_ctxt *ctxt, int segment)
3764
{
P
Paolo Bonzini 已提交
3765 3766 3767 3768
	if (segment > VCPU_SREG_GS &&
	    (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
	    ctxt->ops->cpl(ctxt) > 0)
		return emulate_gp(ctxt, 0);
3769

P
Paolo Bonzini 已提交
3770
	ctxt->dst.val = get_segment_selector(ctxt, segment);
3771 3772
	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3773 3774 3775
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3776 3777 3778 3779 3780 3781 3782 3783
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->modrm_reg > VCPU_SREG_GS)
		return emulate_ud(ctxt);

	return em_store_sreg(ctxt, ctxt->modrm_reg);
}

3784 3785
static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3786
	u16 sel = ctxt->src.val;
3787

3788
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3789 3790
		return emulate_ud(ctxt);

3791
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3792 3793 3794
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3795 3796
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3797 3798
}

P
Paolo Bonzini 已提交
3799 3800 3801 3802 3803
static int em_sldt(struct x86_emulate_ctxt *ctxt)
{
	return em_store_sreg(ctxt, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3804 3805 3806 3807 3808 3809 3810 3811 3812
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

P
Paolo Bonzini 已提交
3813 3814 3815 3816 3817
static int em_str(struct x86_emulate_ctxt *ctxt)
{
	return em_store_sreg(ctxt, VCPU_SREG_TR);
}

A
Avi Kivity 已提交
3818 3819 3820 3821 3822 3823 3824 3825 3826
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3827 3828
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3829 3830 3831
	int rc;
	ulong linear;

3832
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3833
	if (rc == X86EMUL_CONTINUE)
3834
		ctxt->ops->invlpg(ctxt, linear);
3835
	/* Disable writeback. */
3836
	ctxt->dst.type = OP_NONE;
3837 3838 3839
	return X86EMUL_CONTINUE;
}

3840 3841 3842 3843 3844 3845 3846 3847 3848 3849
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3850
static int em_hypercall(struct x86_emulate_ctxt *ctxt)
3851
{
3852
	int rc = ctxt->ops->fix_hypercall(ctxt);
3853 3854 3855 3856 3857

	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3858
	ctxt->_eip = ctxt->eip;
3859
	/* Disable writeback. */
3860
	ctxt->dst.type = OP_NONE;
3861 3862 3863
	return X86EMUL_CONTINUE;
}

3864 3865 3866 3867 3868 3869
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

P
Paolo Bonzini 已提交
3870 3871 3872 3873
	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
	    ctxt->ops->cpl(ctxt) > 0)
		return emulate_gp(ctxt, 0);

3874 3875 3876 3877 3878 3879 3880 3881 3882
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
3883 3884
	return segmented_write_std(ctxt, ctxt->dst.addr.mem,
				   &desc_ptr, 2 + ctxt->op_bytes);
3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3897
static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3898 3899 3900 3901
{
	struct desc_ptr desc_ptr;
	int rc;

3902 3903
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3904
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3905
			     &desc_ptr.size, &desc_ptr.address,
3906
			     ctxt->op_bytes);
3907 3908
	if (rc != X86EMUL_CONTINUE)
		return rc;
3909
	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
3910
	    emul_is_noncanonical_address(desc_ptr.address, ctxt))
3911
		return emulate_gp(ctxt, 0);
3912 3913 3914 3915
	if (lgdt)
		ctxt->ops->set_gdt(ctxt, &desc_ptr);
	else
		ctxt->ops->set_idt(ctxt, &desc_ptr);
3916
	/* Disable writeback. */
3917
	ctxt->dst.type = OP_NONE;
3918 3919 3920
	return X86EMUL_CONTINUE;
}

3921 3922 3923 3924 3925
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	return em_lgdt_lidt(ctxt, true);
}

3926 3927
static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
3928
	return em_lgdt_lidt(ctxt, false);
3929 3930 3931 3932
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
P
Paolo Bonzini 已提交
3933 3934 3935 3936
	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
	    ctxt->ops->cpl(ctxt) > 0)
		return emulate_gp(ctxt, 0);

3937 3938
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3939
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3940 3941 3942 3943 3944 3945
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3946 3947
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3948 3949 3950
	return X86EMUL_CONTINUE;
}

3951 3952
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3953 3954
	int rc = X86EMUL_CONTINUE;

3955
	register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3956
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3957
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3958
		rc = jmp_rel(ctxt, ctxt->src.val);
3959

3960
	return rc;
3961 3962 3963 3964
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3965 3966
	int rc = X86EMUL_CONTINUE;

3967
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3968
		rc = jmp_rel(ctxt, ctxt->src.val);
3969

3970
	return rc;
3971 3972
}

3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
4010 4011 4012
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;
K
Kyle Huey 已提交
4013 4014 4015 4016 4017 4018 4019
	u64 msr = 0;

	ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
	if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
	    ctxt->ops->cpl(ctxt)) {
		return emulate_gp(ctxt, 0);
	}
A
Avi Kivity 已提交
4020

4021 4022
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
4023
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
4024 4025 4026 4027
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
4028 4029 4030
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
4031 4032 4033 4034
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

4035 4036
	flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
		X86_EFLAGS_SF;
P
Paolo Bonzini 已提交
4037 4038 4039 4040 4041 4042 4043
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
4044 4045
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
4046 4047
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
4048 4049 4050
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

4066 4067 4068 4069 4070 4071
static int em_clflush(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflush regardless of cpuid */
	return X86EMUL_CONTINUE;
}

4072 4073 4074 4075 4076 4077
static int em_clflushopt(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflushopt regardless of cpuid */
	return X86EMUL_CONTINUE;
}

4078 4079 4080 4081 4082 4083
static int em_movsxd(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = (s32) ctxt->src.val;
	return X86EMUL_CONTINUE;
}

4084 4085
static int check_fxsr(struct x86_emulate_ctxt *ctxt)
{
4086
	if (!ctxt->ops->guest_has_fxsr(ctxt))
4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101
		return emulate_ud(ctxt);

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	/*
	 * Don't emulate a case that should never be hit, instead of working
	 * around a lack of fxsave64/fxrstor64 on old compilers.
	 */
	if (ctxt->mode >= X86EMUL_MODE_PROT64)
		return X86EMUL_UNHANDLEABLE;

	return X86EMUL_CONTINUE;
}

4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120
/*
 * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
 * and restore MXCSR.
 */
static size_t __fxstate_size(int nregs)
{
	return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
}

static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
{
	bool cr4_osfxsr;
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return __fxstate_size(16);

	cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
	return __fxstate_size(cr4_osfxsr ? 8 : 0);
}

4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147
/*
 * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
 *  1) 16 bit mode
 *  2) 32 bit mode
 *     - like (1), but FIP and FDP (foo) are only 16 bit.  At least Intel CPUs
 *       preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
 *       save and restore
 *  3) 64-bit mode with REX.W prefix
 *     - like (2), but XMM 8-15 are being saved and restored
 *  4) 64-bit mode without REX.W prefix
 *     - like (3), but FIP and FDP are 64 bit
 *
 * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
 * desired result.  (4) is not emulated.
 *
 * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
 * and FPU DS) should match.
 */
static int em_fxsave(struct x86_emulate_ctxt *ctxt)
{
	struct fxregs_state fx_state;
	int rc;

	rc = check_fxsr(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

4148 4149
	emulator_get_fpu();

4150 4151
	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));

4152 4153
	emulator_put_fpu();

4154 4155 4156
	if (rc != X86EMUL_CONTINUE)
		return rc;

4157 4158
	return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
		                   fxstate_size(ctxt));
4159 4160
}

4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180
/*
 * FXRSTOR might restore XMM registers not provided by the guest. Fill
 * in the host registers (via FXSAVE) instead, so they won't be modified.
 * (preemption has to stay disabled until FXRSTOR).
 *
 * Use noinline to keep the stack for other functions called by callers small.
 */
static noinline int fxregs_fixup(struct fxregs_state *fx_state,
				 const size_t used_size)
{
	struct fxregs_state fx_tmp;
	int rc;

	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_tmp));
	memcpy((void *)fx_state + used_size, (void *)&fx_tmp + used_size,
	       __fxstate_size(16) - used_size);

	return rc;
}

4181 4182 4183 4184
static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
{
	struct fxregs_state fx_state;
	int rc;
4185
	size_t size;
4186 4187 4188 4189 4190

	rc = check_fxsr(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

4191 4192 4193 4194 4195
	size = fxstate_size(ctxt);
	rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
	if (rc != X86EMUL_CONTINUE)
		return rc;

4196 4197
	emulator_get_fpu();

4198
	if (size < __fxstate_size(16)) {
4199
		rc = fxregs_fixup(&fx_state, size);
4200 4201 4202
		if (rc != X86EMUL_CONTINUE)
			goto out;
	}
4203

4204 4205 4206 4207
	if (fx_state.mxcsr >> 16) {
		rc = emulate_gp(ctxt, 0);
		goto out;
	}
4208 4209 4210 4211

	if (rc == X86EMUL_CONTINUE)
		rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));

4212
out:
4213 4214
	emulator_put_fpu();

4215 4216 4217
	return rc;
}

4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231
static int em_xsetbv(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ecx, edx;

	eax = reg_read(ctxt, VCPU_REGS_RAX);
	edx = reg_read(ctxt, VCPU_REGS_RDX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);

	if (ctxt->ops->set_xcr(ctxt, ecx, ((u64)edx << 32) | eax))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

4244
static int check_cr_access(struct x86_emulate_ctxt *ctxt)
4245
{
4246
	if (!valid_cr(ctxt->modrm_reg))
4247 4248 4249 4250 4251
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

4252 4253 4254 4255
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

4256
	ctxt->ops->get_dr(ctxt, 7, &dr7);
4257 4258 4259 4260 4261 4262 4263

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
4264
	int dr = ctxt->modrm_reg;
4265 4266 4267 4268 4269
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

4270
	cr4 = ctxt->ops->get_cr(ctxt, 4);
4271 4272 4273
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

4274 4275 4276 4277
	if (check_dr7_gd(ctxt)) {
		ulong dr6;

		ctxt->ops->get_dr(ctxt, 6, &dr6);
4278
		dr6 &= ~DR_TRAP_BITS;
4279
		dr6 |= DR6_BD | DR6_ACTIVE_LOW;
4280
		ctxt->ops->set_dr(ctxt, 6, dr6);
4281
		return emulate_db(ctxt);
4282
	}
4283 4284 4285 4286 4287 4288

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
4289 4290
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
4291 4292 4293 4294 4295 4296 4297

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

4298 4299
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
4300
	u64 efer = 0;
4301

4302
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4303 4304 4305 4306 4307 4308 4309 4310 4311

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
4312
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
4313 4314

	/* Valid physical address? */
4315
	if (rax & 0xffff000000000000ULL)
4316 4317 4318 4319 4320
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

4321 4322
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
4323
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4324

4325
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
4326 4327 4328 4329 4330
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

4331 4332
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
4333
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4334
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
4335

4336 4337 4338 4339 4340 4341 4342
	/*
	 * VMware allows access to these Pseduo-PMCs even when read via RDPMC
	 * in Ring3 when CR4.PCE=0.
	 */
	if (enable_vmware_backdoor && is_vmware_backdoor_pmc(rcx))
		return X86EMUL_CONTINUE;

4343
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
4344
	    ctxt->ops->check_pmc(ctxt, rcx))
4345 4346 4347 4348 4349
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

4350 4351
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
4352 4353
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
4354 4355 4356 4357 4358 4359 4360
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
4361 4362
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
4363 4364 4365 4366 4367
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

4368
#define D(_y) { .flags = (_y) }
4369 4370 4371
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
4372
#define N    D(NotImpl)
4373
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
4374 4375
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
4376
#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
4377
#define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
4378
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
4379
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
4380
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
4381
#define II(_f, _e, _i) \
4382
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
4383
#define IIP(_f, _e, _i, _p) \
4384 4385
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
4386
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
4387

4388
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
4389
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
4390
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
4391
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
4392 4393
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
4394

4395 4396 4397
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
4398

4399 4400
static const struct opcode group7_rm0[] = {
	N,
4401
	I(SrcNone | Priv | EmulateOnUD,	em_hypercall),
4402 4403 4404
	N, N, N, N, N, N,
};

4405
static const struct opcode group7_rm1[] = {
4406 4407
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
4408 4409 4410
	N, N, N, N, N, N,
};

4411 4412 4413 4414 4415 4416
static const struct opcode group7_rm2[] = {
	N,
	II(ImplicitOps | Priv,			em_xsetbv,	xsetbv),
	N, N, N, N, N, N,
};

4417
static const struct opcode group7_rm3[] = {
4418
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
4419
	II(SrcNone  | Prot | EmulateOnUD,	em_hypercall,	vmmcall),
4420 4421 4422 4423 4424 4425
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
4426
};
4427

4428
static const struct opcode group7_rm7[] = {
4429
	N,
4430
	DIP(SrcNone, rdtscp, check_rdtsc),
4431 4432
	N, N, N, N, N, N,
};
4433

4434
static const struct opcode group1[] = {
4435 4436 4437 4438 4439 4440 4441 4442
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
4443 4444
};

4445
static const struct opcode group1A[] = {
4446
	I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
4447 4448
};

4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

4460
static const struct opcode group3[] = {
4461 4462
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
4463 4464
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
4465 4466
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
4467 4468
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
4469 4470
};

4471
static const struct opcode group4[] = {
4472 4473
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
4474 4475 4476
	N, N, N, N, N, N,
};

4477
static const struct opcode group5[] = {
4478 4479
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
4480
	I(SrcMem | NearBranch,			em_call_near_abs),
4481
	I(SrcMemFAddr | ImplicitOps,		em_call_far),
4482
	I(SrcMem | NearBranch,			em_jmp_abs),
4483
	I(SrcMemFAddr | ImplicitOps,		em_jmp_far),
4484
	I(SrcMem | Stack | TwoMemOp,		em_push), D(Undefined),
4485 4486
};

4487
static const struct opcode group6[] = {
P
Paolo Bonzini 已提交
4488 4489
	II(Prot | DstMem,	   em_sldt, sldt),
	II(Prot | DstMem,	   em_str, str),
A
Avi Kivity 已提交
4490
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
4491
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
4492 4493 4494
	N, N, N, N,
};

4495
static const struct group_dual group7 = { {
4496 4497
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
4498 4499 4500 4501 4502
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
4503
}, {
4504
	EXT(0, group7_rm0),
4505
	EXT(0, group7_rm1),
4506 4507
	EXT(0, group7_rm2),
	EXT(0, group7_rm3),
4508 4509 4510
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
4511 4512
} };

4513
static const struct opcode group8[] = {
4514
	N, N, N, N,
4515 4516 4517 4518
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
4519 4520
};

P
Paolo Bonzini 已提交
4521 4522 4523 4524 4525
/*
 * The "memory" destination is actually always a register, since we come
 * from the register case of group9.
 */
static const struct gprefix pfx_0f_c7_7 = {
4526
	N, N, N, II(DstMem | ModRM | Op3264 | EmulateOnUD, em_rdpid, rdpid),
P
Paolo Bonzini 已提交
4527 4528 4529
};


4530
static const struct group_dual group9 = { {
4531
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
4532
}, {
P
Paolo Bonzini 已提交
4533 4534
	N, N, N, N, N, N, N,
	GP(0, &pfx_0f_c7_7),
4535 4536
} };

4537
static const struct opcode group11[] = {
4538
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
4539
	X7(D(Undefined)),
4540 4541
};

4542
static const struct gprefix pfx_0f_ae_7 = {
4543
	I(SrcMem | ByteOp, em_clflush), I(SrcMem | ByteOp, em_clflushopt), N, N,
4544 4545 4546
};

static const struct group_dual group15 = { {
4547 4548 4549
	I(ModRM | Aligned16, em_fxsave),
	I(ModRM | Aligned16, em_fxrstor),
	N, N, N, N, N, GP(0, &pfx_0f_ae_7),
4550 4551 4552 4553
}, {
	N, N, N, N, N, N, N, N,
} };

4554
static const struct gprefix pfx_0f_6f_0f_7f = {
4555
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
4556 4557
};

4558 4559 4560 4561
static const struct instr_dual instr_dual_0f_2b = {
	I(0, em_mov), N
};

4562
static const struct gprefix pfx_0f_2b = {
4563
	ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
4564 4565
};

4566 4567 4568 4569
static const struct gprefix pfx_0f_10_0f_11 = {
	I(Unaligned, em_mov), I(Unaligned, em_mov), N, N,
};

4570
static const struct gprefix pfx_0f_28_0f_29 = {
4571
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
4572 4573
};

4574 4575 4576 4577
static const struct gprefix pfx_0f_e7 = {
	N, I(Sse, em_mov), N, N,
};

4578
static const struct escape escape_d9 = { {
4579
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
4621
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

4641 4642 4643 4644
static const struct instr_dual instr_dual_0f_c3 = {
	I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
};

4645 4646 4647 4648
static const struct mode_dual mode_dual_63 = {
	N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
};

4649
static const struct opcode opcode_table[256] = {
4650
	/* 0x00 - 0x07 */
4651
	F6ALU(Lock, em_add),
4652 4653
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
4654
	/* 0x08 - 0x0F */
4655
	F6ALU(Lock | PageTable, em_or),
4656 4657
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
4658
	/* 0x10 - 0x17 */
4659
	F6ALU(Lock, em_adc),
4660 4661
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
4662
	/* 0x18 - 0x1F */
4663
	F6ALU(Lock, em_sbb),
4664 4665
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
4666
	/* 0x20 - 0x27 */
4667
	F6ALU(Lock | PageTable, em_and), N, N,
4668
	/* 0x28 - 0x2F */
4669
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
4670
	/* 0x30 - 0x37 */
4671
	F6ALU(Lock, em_xor), N, N,
4672
	/* 0x38 - 0x3F */
4673
	F6ALU(NoWrite, em_cmp), N, N,
4674
	/* 0x40 - 0x4F */
4675
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
4676
	/* 0x50 - 0x57 */
4677
	X8(I(SrcReg | Stack, em_push)),
4678
	/* 0x58 - 0x5F */
4679
	X8(I(DstReg | Stack, em_pop)),
4680
	/* 0x60 - 0x67 */
4681 4682
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
4683
	N, MD(ModRM, &mode_dual_63),
4684 4685
	N, N, N, N,
	/* 0x68 - 0x6F */
4686 4687
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
4688 4689
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
4690
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
4691
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
4692
	/* 0x70 - 0x7F */
4693
	X16(D(SrcImmByte | NearBranch)),
4694
	/* 0x80 - 0x87 */
4695 4696 4697 4698
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
4699
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
4700
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
4701
	/* 0x88 - 0x8F */
4702
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
4703
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
4704
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
4705 4706 4707
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
4708
	/* 0x90 - 0x97 */
4709
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
4710
	/* 0x98 - 0x9F */
4711
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
4712
	I(SrcImmFAddr | No64, em_call_far), N,
4713
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
4714 4715
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4716
	/* 0xA0 - 0xA7 */
4717
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4718
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4719 4720
	I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
	F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
4721
	/* 0xA8 - 0xAF */
4722
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4723 4724
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4725
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4726
	/* 0xB0 - 0xB7 */
4727
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4728
	/* 0xB8 - 0xBF */
4729
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4730
	/* 0xC0 - 0xC7 */
4731
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4732 4733
	I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
	I(ImplicitOps | NearBranch, em_ret),
4734 4735
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4736
	G(ByteOp, group11), G(0, group11),
4737
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
4738
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4739 4740
	I(ImplicitOps | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps, em_ret_far),
4741
	D(ImplicitOps), DI(SrcImmByte, intn),
4742
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
4743
	/* 0xD0 - 0xD7 */
4744 4745
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
4746
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
4747 4748
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
4749
	I(DstAcc | SrcXLat | ByteOp, em_mov),
4750
	/* 0xD8 - 0xDF */
4751
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4752
	/* 0xE0 - 0xE7 */
4753 4754
	X3(I(SrcImmByte | NearBranch, em_loop)),
	I(SrcImmByte | NearBranch, em_jcxz),
4755 4756
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4757
	/* 0xE8 - 0xEF */
4758 4759 4760
	I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
	I(SrcImmFAddr | No64, em_jmp_far),
	D(SrcImmByte | ImplicitOps | NearBranch),
4761 4762
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4763
	/* 0xF0 - 0xF7 */
4764
	N, DI(ImplicitOps, icebp), N, N,
4765 4766
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
4767
	/* 0xF8 - 0xFF */
4768 4769
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4770 4771 4772
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

4773
static const struct opcode twobyte_table[256] = {
4774
	/* 0x00 - 0x0F */
4775
	G(0, group6), GD(0, &group7), N, N,
4776
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4777
	II(ImplicitOps | Priv, em_clts, clts), N,
4778
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4779
	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4780
	/* 0x10 - 0x1F */
4781 4782 4783
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_10_0f_11),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_10_0f_11),
	N, N, N, N, N, N,
4784 4785 4786 4787 4788 4789
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 4 * prefetch + 4 * reserved NOP */
	D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* NOP + 7 * reserved NOP */
4790
	/* 0x20 - 0x2F */
4791
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_access),
4792 4793
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
4794
						check_cr_access),
4795 4796
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
4797
	N, N, N, N,
4798 4799
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4800
	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4801
	N, N, N, N,
4802
	/* 0x30 - 0x3F */
4803
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4804
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4805
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4806
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4807 4808
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4809
	N, N,
4810 4811
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
4812
	X16(D(DstReg | SrcMem | ModRM)),
4813 4814 4815
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4816 4817 4818 4819
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4820
	/* 0x70 - 0x7F */
4821 4822 4823 4824
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4825
	/* 0x80 - 0x8F */
4826
	X16(D(SrcImm | NearBranch)),
4827
	/* 0x90 - 0x9F */
4828
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4829
	/* 0xA0 - 0xA7 */
4830
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4831 4832
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4833 4834
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4835
	/* 0xA8 - 0xAF */
4836
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4837
	II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
4838
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4839 4840
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4841
	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4842
	/* 0xB0 - 0xB7 */
4843
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
4844
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4845
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4846 4847
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4848
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4849 4850
	/* 0xB8 - 0xBF */
	N, N,
4851
	G(BitOp, group8),
4852
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4853 4854
	I(DstReg | SrcMem | ModRM, em_bsf_c),
	I(DstReg | SrcMem | ModRM, em_bsr_c),
4855
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4856
	/* 0xC0 - 0xC7 */
4857
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4858
	N, ID(0, &instr_dual_0f_c3),
4859
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4860 4861
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4862 4863 4864
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
4865 4866
	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
	N, N, N, N, N, N, N, N,
4867 4868 4869 4870
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

4871 4872 4873 4874 4875 4876 4877 4878
static const struct instr_dual instr_dual_0f_38_f0 = {
	I(DstReg | SrcMem | Mov, em_movbe), N
};

static const struct instr_dual instr_dual_0f_38_f1 = {
	I(DstMem | SrcReg | Mov, em_movbe), N
};

4879
static const struct gprefix three_byte_0f_38_f0 = {
4880
	ID(0, &instr_dual_0f_38_f0), N, N, N
4881 4882 4883
};

static const struct gprefix three_byte_0f_38_f1 = {
4884
	ID(0, &instr_dual_0f_38_f1), N, N, N
4885 4886 4887 4888 4889 4890 4891 4892 4893
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
4894 4895 4896
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
4897 4898
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
B
Borislav Petkov 已提交
4899 4900
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
4901 4902
};

4903 4904 4905 4906 4907
#undef D
#undef N
#undef G
#undef GD
#undef I
4908
#undef GP
4909
#undef EXT
4910
#undef MD
N
Nadav Amit 已提交
4911
#undef ID
4912

4913
#undef D2bv
4914
#undef D2bvIP
4915
#undef I2bv
4916
#undef I2bvIP
4917
#undef I6ALU
4918

4919
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4920 4921 4922
{
	unsigned size;

4923
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4936
	op->addr.mem.ea = ctxt->_eip;
4937 4938 4939
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4940
		op->val = insn_fetch(s8, ctxt);
4941 4942
		break;
	case 2:
4943
		op->val = insn_fetch(s16, ctxt);
4944 4945
		break;
	case 4:
4946
		op->val = insn_fetch(s32, ctxt);
4947
		break;
4948 4949 4950
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4969 4970 4971 4972 4973 4974 4975
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4976
		decode_register_operand(ctxt, op);
4977 4978
		break;
	case OpImmUByte:
4979
		rc = decode_imm(ctxt, op, 1, false);
4980 4981
		break;
	case OpMem:
4982
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4983 4984 4985
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4986
		if (ctxt->d & BitOp)
4987 4988 4989
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4990
	case OpMem64:
4991
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4992
		goto mem_common;
4993 4994 4995
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4996
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4997 4998 4999
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
5018 5019 5020 5021
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
5022
			register_address(ctxt, VCPU_REGS_RDI);
5023 5024
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
5025
		op->count = 1;
5026 5027 5028 5029
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
5030
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
5031 5032
		fetch_register_operand(op);
		break;
5033
	case OpCL:
5034
		op->type = OP_IMM;
5035
		op->bytes = 1;
5036
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
5037 5038 5039 5040 5041
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
5042
		op->type = OP_IMM;
5043 5044 5045 5046 5047 5048
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
5049 5050 5051
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
5052 5053
	case OpMem8:
		ctxt->memop.bytes = 1;
5054
		if (ctxt->memop.type == OP_REG) {
5055 5056
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
5057 5058
			fetch_register_operand(&ctxt->memop);
		}
5059
		goto mem_common;
5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
5076
			register_address(ctxt, VCPU_REGS_RSI);
B
Bandan Das 已提交
5077
		op->addr.mem.seg = ctxt->seg_override;
5078
		op->val = 0;
5079
		op->count = 1;
5080
		break;
P
Paolo Bonzini 已提交
5081 5082 5083 5084
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
5085
			address_mask(ctxt,
P
Paolo Bonzini 已提交
5086 5087
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
B
Bandan Das 已提交
5088
		op->addr.mem.seg = ctxt->seg_override;
P
Paolo Bonzini 已提交
5089 5090
		op->val = 0;
		break;
5091 5092 5093 5094 5095 5096 5097 5098 5099
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
5100
	case OpES:
5101
		op->type = OP_IMM;
5102 5103 5104
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
5105
		op->type = OP_IMM;
5106 5107 5108
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
5109
		op->type = OP_IMM;
5110 5111 5112
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
5113
		op->type = OP_IMM;
5114 5115 5116
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
5117
		op->type = OP_IMM;
5118 5119 5120
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
5121
		op->type = OP_IMM;
5122 5123
		op->val = VCPU_SREG_GS;
		break;
5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

5135
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
5136 5137 5138
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
5139
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
5140
	bool op_prefix = false;
B
Bandan Das 已提交
5141
	bool has_seg_override = false;
5142
	struct opcode opcode;
5143 5144
	u16 dummy;
	struct desc_struct desc;
5145

5146 5147
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
5148
	ctxt->_eip = ctxt->eip;
5149 5150
	ctxt->fetch.ptr = ctxt->fetch.data;
	ctxt->fetch.end = ctxt->fetch.data + insn_len;
B
Borislav Petkov 已提交
5151
	ctxt->opcode_len = 1;
5152
	ctxt->intercept = x86_intercept_none;
5153
	if (insn_len > 0)
5154
		memcpy(ctxt->fetch.data, insn, insn_len);
5155
	else {
5156
		rc = __do_insn_fetch_bytes(ctxt, 1);
5157
		if (rc != X86EMUL_CONTINUE)
5158
			goto done;
5159
	}
5160 5161 5162 5163

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
5164 5165 5166 5167 5168
		def_op_bytes = def_ad_bytes = 2;
		ctxt->ops->get_segment(ctxt, &dummy, &desc, NULL, VCPU_SREG_CS);
		if (desc.d)
			def_op_bytes = def_ad_bytes = 4;
		break;
5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
5182
		return EMULATION_FAILED;
5183 5184
	}

5185 5186
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
5187 5188 5189

	/* Legacy prefixes. */
	for (;;) {
5190
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
5191
		case 0x66:	/* operand-size override */
5192
			op_prefix = true;
5193
			/* switch between 2/4 bytes */
5194
			ctxt->op_bytes = def_op_bytes ^ 6;
5195 5196 5197 5198
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
5199
				ctxt->ad_bytes = def_ad_bytes ^ 12;
5200 5201
			else
				/* switch between 2/4 bytes */
5202
				ctxt->ad_bytes = def_ad_bytes ^ 6;
5203 5204
			break;
		case 0x26:	/* ES override */
5205 5206 5207
			has_seg_override = true;
			ctxt->seg_override = VCPU_SREG_ES;
			break;
5208
		case 0x2e:	/* CS override */
5209 5210 5211
			has_seg_override = true;
			ctxt->seg_override = VCPU_SREG_CS;
			break;
5212
		case 0x36:	/* SS override */
5213 5214 5215
			has_seg_override = true;
			ctxt->seg_override = VCPU_SREG_SS;
			break;
5216
		case 0x3e:	/* DS override */
B
Bandan Das 已提交
5217
			has_seg_override = true;
5218
			ctxt->seg_override = VCPU_SREG_DS;
5219 5220
			break;
		case 0x64:	/* FS override */
5221 5222 5223
			has_seg_override = true;
			ctxt->seg_override = VCPU_SREG_FS;
			break;
5224
		case 0x65:	/* GS override */
B
Bandan Das 已提交
5225
			has_seg_override = true;
5226
			ctxt->seg_override = VCPU_SREG_GS;
5227 5228 5229 5230
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
5231
			ctxt->rex_prefix = ctxt->b;
5232 5233
			continue;
		case 0xf0:	/* LOCK */
5234
			ctxt->lock_prefix = 1;
5235 5236 5237
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
5238
			ctxt->rep_prefix = ctxt->b;
5239 5240 5241 5242 5243 5244 5245
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

5246
		ctxt->rex_prefix = 0;
5247 5248 5249 5250 5251
	}

done_prefixes:

	/* REX prefix. */
5252 5253
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
5254 5255

	/* Opcode byte(s). */
5256
	opcode = opcode_table[ctxt->b];
5257
	/* Two-byte opcode? */
5258
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
5259
		ctxt->opcode_len = 2;
5260
		ctxt->b = insn_fetch(u8, ctxt);
5261
		opcode = twobyte_table[ctxt->b];
5262 5263 5264 5265 5266 5267 5268

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
5269
	}
5270
	ctxt->d = opcode.flags;
5271

5272 5273 5274
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

5275 5276
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
5277
	    (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
5278 5279 5280
		ctxt->d = NotImpl;
	}

5281 5282
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
5283
		case Group:
5284
			goffset = (ctxt->modrm >> 3) & 7;
5285 5286 5287
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
5288 5289
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
5290 5291 5292 5293 5294
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
5295
			goffset = ctxt->modrm & 7;
5296
			opcode = opcode.u.group[goffset];
5297 5298
			break;
		case Prefix:
5299
			if (ctxt->rep_prefix && op_prefix)
5300
				return EMULATION_FAILED;
5301
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
5302 5303 5304 5305 5306 5307 5308
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
5309
		case Escape:
5310 5311 5312 5313 5314 5315 5316
			if (ctxt->modrm > 0xbf) {
				size_t size = ARRAY_SIZE(opcode.u.esc->high);
				u32 index = array_index_nospec(
					ctxt->modrm - 0xc0, size);

				opcode = opcode.u.esc->high[index];
			} else {
5317
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
5318
			}
5319
			break;
5320 5321 5322 5323 5324 5325
		case InstrDual:
			if ((ctxt->modrm >> 6) == 3)
				opcode = opcode.u.idual->mod3;
			else
				opcode = opcode.u.idual->mod012;
			break;
5326 5327 5328 5329 5330 5331
		case ModeDual:
			if (ctxt->mode == X86EMUL_MODE_PROT64)
				opcode = opcode.u.mdual->mode64;
			else
				opcode = opcode.u.mdual->mode32;
			break;
5332
		default:
5333
			return EMULATION_FAILED;
5334
		}
5335

5336
		ctxt->d &= ~(u64)GroupMask;
5337
		ctxt->d |= opcode.flags;
5338 5339
	}

5340 5341 5342 5343
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

5344
	ctxt->execute = opcode.u.execute;
5345

5346 5347 5348
	if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
		return EMULATION_FAILED;

5349
	if (unlikely(ctxt->d &
5350 5351
	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
	     No16))) {
5352 5353 5354 5355 5356 5357
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
5358

5359 5360
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
5361

5362 5363 5364 5365 5366 5367
		if (mode == X86EMUL_MODE_PROT64) {
			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
				ctxt->op_bytes = 8;
			else if (ctxt->d & NearBranch)
				ctxt->op_bytes = 8;
		}
5368

5369 5370 5371 5372 5373 5374 5375
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

5376 5377 5378
		if ((ctxt->d & No16) && ctxt->op_bytes == 2)
			ctxt->op_bytes = 4;

5379 5380 5381 5382 5383
		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
5384

5385
	/* ModRM and SIB bytes. */
5386
	if (ctxt->d & ModRM) {
5387
		rc = decode_modrm(ctxt, &ctxt->memop);
B
Bandan Das 已提交
5388 5389 5390 5391
		if (!has_seg_override) {
			has_seg_override = true;
			ctxt->seg_override = ctxt->modrm_seg;
		}
5392
	} else if (ctxt->d & MemAbs)
5393
		rc = decode_abs(ctxt, &ctxt->memop);
5394 5395 5396
	if (rc != X86EMUL_CONTINUE)
		goto done;

B
Bandan Das 已提交
5397 5398
	if (!has_seg_override)
		ctxt->seg_override = VCPU_SREG_DS;
5399

B
Bandan Das 已提交
5400
	ctxt->memop.addr.mem.seg = ctxt->seg_override;
5401 5402 5403 5404 5405

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
5406
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
5407 5408 5409
	if (rc != X86EMUL_CONTINUE)
		goto done;

5410 5411 5412 5413
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
5414
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
5415 5416 5417
	if (rc != X86EMUL_CONTINUE)
		goto done;

5418
	/* Decode and fetch the destination operand: register or memory. */
5419
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
5420

5421
	if (ctxt->rip_relative && likely(ctxt->memopp))
5422 5423
		ctxt->memopp->addr.mem.ea = address_mask(ctxt,
					ctxt->memopp->addr.mem.ea + ctxt->_eip);
5424

5425
done:
5426 5427
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
5428
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
5429 5430
}

5431 5432 5433 5434 5435
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

5436 5437 5438 5439 5440 5441 5442 5443 5444
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
5445 5446 5447
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
5448
		 ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
5449
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
5450
		    ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
5451 5452 5453 5454 5455
		return true;

	return false;
}

A
Avi Kivity 已提交
5456 5457
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
R
Radim Krčmář 已提交
5458
	int rc;
A
Avi Kivity 已提交
5459

5460
	emulator_get_fpu();
R
Radim Krčmář 已提交
5461
	rc = asm_safe("fwait");
5462
	emulator_put_fpu();
A
Avi Kivity 已提交
5463

R
Radim Krčmář 已提交
5464
	if (unlikely(rc != X86EMUL_CONTINUE))
A
Avi Kivity 已提交
5465 5466 5467 5468 5469
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

5470
static void fetch_possible_mmx_operand(struct operand *op)
A
Avi Kivity 已提交
5471 5472
{
	if (op->type == OP_MM)
5473
		read_mmx_reg(&op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
5474 5475
}

5476
static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop)
5477 5478
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
5479

5480 5481
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
5482

5483
	asm("push %[flags]; popf; " CALL_NOSPEC " ; pushf; pop %[flags]\n"
5484
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
5485
	      [thunk_target]"+S"(fop), ASM_CALL_CONSTRAINT
5486
	    : "c"(ctxt->src2.val));
5487

5488
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
5489 5490
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
5491 5492
	return X86EMUL_CONTINUE;
}
5493

5494 5495
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
B
Bandan Das 已提交
5496 5497
	memset(&ctxt->rip_relative, 0,
	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
5498 5499 5500 5501 5502 5503

	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.end = 0;
}

5504
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
5505
{
5506
	const struct x86_emulate_ops *ops = ctxt->ops;
5507
	int rc = X86EMUL_CONTINUE;
5508
	int saved_dst_type = ctxt->dst.type;
5509
	unsigned emul_flags;
5510

5511
	ctxt->mem_read.pos = 0;
5512

5513 5514
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
5515
		rc = emulate_ud(ctxt);
5516 5517 5518
		goto done;
	}

5519
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
5520
		rc = emulate_ud(ctxt);
5521 5522 5523
		goto done;
	}

5524
	emul_flags = ctxt->ops->get_hflags(ctxt);
5525 5526 5527 5528 5529 5530 5531
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
5532

5533 5534 5535
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
5536
			goto done;
5537
		}
A
Avi Kivity 已提交
5538

5539 5540
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
5541
			goto done;
5542
		}
5543

5544 5545 5546 5547 5548 5549 5550 5551
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
5552 5553
			fetch_possible_mmx_operand(&ctxt->src);
			fetch_possible_mmx_operand(&ctxt->src2);
5554
			if (!(ctxt->d & Mov))
5555
				fetch_possible_mmx_operand(&ctxt->dst);
5556
		}
5557

5558
		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
5559 5560 5561 5562 5563
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
5564

5565 5566 5567 5568 5569 5570
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
			goto done;
		}

5571 5572
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
5573 5574 5575 5576
			if (ctxt->d & PrivUD)
				rc = emulate_ud(ctxt);
			else
				rc = emulate_gp(ctxt, 0);
5577
			goto done;
5578
		}
5579

5580
		/* Do instruction specific permission checks */
5581
		if (ctxt->d & CheckPerm) {
5582 5583 5584 5585 5586
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

5587
		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5588 5589 5590 5591 5592 5593 5594 5595 5596
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
5597
				string_registers_quirk(ctxt);
5598
				ctxt->eip = ctxt->_eip;
5599
				ctxt->eflags &= ~X86_EFLAGS_RF;
5600 5601
				goto done;
			}
5602 5603 5604
		}
	}

5605 5606 5607
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
5608
		if (rc != X86EMUL_CONTINUE)
5609
			goto done;
5610
		ctxt->src.orig_val64 = ctxt->src.val64;
5611 5612
	}

5613 5614 5615
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
5616 5617 5618 5619
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

5620
	if ((ctxt->d & DstMask) == ImplicitOps)
5621 5622 5623
		goto special_insn;


5624
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
5625
		/* optimisation - avoid slow emulated read if Mov */
5626 5627
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
5628
		if (rc != X86EMUL_CONTINUE) {
5629 5630
			if (!(ctxt->d & NoWrite) &&
			    rc == X86EMUL_PROPAGATE_FAULT &&
5631 5632
			    ctxt->exception.vector == PF_VECTOR)
				ctxt->exception.error_code |= PFERR_WRITE_MASK;
5633
			goto done;
5634
		}
5635
	}
5636 5637
	/* Copy full 64-bit value for CMPXCHG8B.  */
	ctxt->dst.orig_val64 = ctxt->dst.val64;
5638

5639 5640
special_insn:

5641
	if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5642
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
5643
					      X86_ICPT_POST_MEMACCESS);
5644 5645 5646 5647
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

5648
	if (ctxt->rep_prefix && (ctxt->d & String))
5649
		ctxt->eflags |= X86_EFLAGS_RF;
5650
	else
5651
		ctxt->eflags &= ~X86_EFLAGS_RF;
5652

5653
	if (ctxt->execute) {
5654
		if (ctxt->d & Fastop)
5655
			rc = fastop(ctxt, ctxt->fop);
5656
		else
5657
			rc = ctxt->execute(ctxt);
5658 5659 5660 5661 5662
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
5663
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
5664
		goto twobyte_insn;
5665 5666
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
5667

5668
	switch (ctxt->b) {
5669
	case 0x70 ... 0x7f: /* jcc (short) */
5670
		if (test_cc(ctxt->b, ctxt->eflags))
5671
			rc = jmp_rel(ctxt, ctxt->src.val);
5672
		break;
N
Nitin A Kamble 已提交
5673
	case 0x8d: /* lea r16/r32, m */
5674
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
5675
		break;
5676
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
5677
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
5678 5679 5680
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
5681
		break;
5682
	case 0x98: /* cbw/cwde/cdqe */
5683 5684 5685 5686
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
5687 5688
		}
		break;
5689
	case 0xcc:		/* int3 */
5690 5691
		rc = emulate_int(ctxt, 3);
		break;
5692
	case 0xcd:		/* int n */
5693
		rc = emulate_int(ctxt, ctxt->src.val);
5694 5695
		break;
	case 0xce:		/* into */
5696
		if (ctxt->eflags & X86_EFLAGS_OF)
5697
			rc = emulate_int(ctxt, 4);
5698
		break;
5699
	case 0xe9: /* jmp rel */
5700
	case 0xeb: /* jmp rel short */
5701
		rc = jmp_rel(ctxt, ctxt->src.val);
5702
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
5703
		break;
5704
	case 0xf4:              /* hlt */
5705
		ctxt->ops->halt(ctxt);
5706
		break;
5707 5708
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
5709
		ctxt->eflags ^= X86_EFLAGS_CF;
5710 5711
		break;
	case 0xf8: /* clc */
5712
		ctxt->eflags &= ~X86_EFLAGS_CF;
5713
		break;
5714
	case 0xf9: /* stc */
5715
		ctxt->eflags |= X86_EFLAGS_CF;
5716
		break;
5717
	case 0xfc: /* cld */
5718
		ctxt->eflags &= ~X86_EFLAGS_DF;
5719 5720
		break;
	case 0xfd: /* std */
5721
		ctxt->eflags |= X86_EFLAGS_DF;
5722
		break;
5723 5724
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5725
	}
5726

5727 5728 5729
	if (rc != X86EMUL_CONTINUE)
		goto done;

5730
writeback:
5731 5732 5733 5734 5735 5736
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5737 5738 5739 5740 5741
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5742

5743 5744 5745 5746
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
5747
	ctxt->dst.type = saved_dst_type;
5748

5749
	if ((ctxt->d & SrcMask) == SrcSI)
5750
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
5751

5752
	if ((ctxt->d & DstMask) == DstDI)
5753
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
5754

5755
	if (ctxt->rep_prefix && (ctxt->d & String)) {
5756
		unsigned int count;
5757
		struct read_cache *r = &ctxt->io_read;
5758 5759 5760 5761
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
5762
		register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5763

5764 5765 5766 5767 5768
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
5769
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5770 5771 5772 5773 5774 5775
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
5776
				ctxt->mem_read.end = 0;
5777
				writeback_registers(ctxt);
5778 5779 5780
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
5781
		}
5782
		ctxt->eflags &= ~X86_EFLAGS_RF;
5783
	}
5784

5785
	ctxt->eip = ctxt->_eip;
5786 5787
	if (ctxt->mode != X86EMUL_MODE_PROT64)
		ctxt->eip = (u32)ctxt->_eip;
5788 5789

done:
5790 5791
	if (rc == X86EMUL_PROPAGATE_FAULT) {
		WARN_ON(ctxt->exception.vector > 0x1f);
5792
		ctxt->have_exception = true;
5793
	}
5794 5795 5796
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

5797 5798 5799
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

5800
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
5801 5802

twobyte_insn:
5803
	switch (ctxt->b) {
5804
	case 0x09:		/* wbinvd */
5805
		(ctxt->ops->wbinvd)(ctxt);
5806 5807
		break;
	case 0x08:		/* invd */
5808 5809
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
5810
	case 0x1f:		/* nop */
5811 5812
		break;
	case 0x20: /* mov cr, reg */
5813
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5814
		break;
A
Avi Kivity 已提交
5815
	case 0x21: /* mov from dr to reg */
5816
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
5817 5818
		break;
	case 0x40 ... 0x4f:	/* cmov */
5819 5820
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
5821
		else if (ctxt->op_bytes != 4)
5822
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
5823
		break;
5824
	case 0x80 ... 0x8f: /* jnz rel, etc*/
5825
		if (test_cc(ctxt->b, ctxt->eflags))
5826
			rc = jmp_rel(ctxt, ctxt->src.val);
5827
		break;
5828
	case 0x90 ... 0x9f:     /* setcc r/m8 */
5829
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5830
		break;
A
Avi Kivity 已提交
5831
	case 0xb6 ... 0xb7:	/* movzx */
5832
		ctxt->dst.bytes = ctxt->op_bytes;
5833
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5834
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
5835 5836
		break;
	case 0xbe ... 0xbf:	/* movsx */
5837
		ctxt->dst.bytes = ctxt->op_bytes;
5838
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5839
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
5840
		break;
5841 5842
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5843
	}
5844

5845 5846
threebyte_insn:

5847 5848 5849
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
5850 5851 5852
	goto writeback;

cannot_emulate:
5853
	return EMULATION_FAILED;
A
Avi Kivity 已提交
5854
}
5855 5856 5857 5858 5859 5860 5861 5862 5863 5864

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}
5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875

bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->rep_prefix && (ctxt->d & String))
		return false;

	if (ctxt->d & TwoMemOp)
		return false;

	return true;
}