intel_drv.h 85.8 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <linux/stackdepot.h>
33
#include <drm/i915_drm.h>
34
#include "i915_drv.h"
35
#include <drm/drm_crtc.h>
36
#include <drm/drm_encoder.h>
37
#include <drm/drm_fb_helper.h>
38
#include <drm/drm_dp_dual_mode_helper.h>
39
#include <drm/drm_dp_mst_helper.h>
40
#include <drm/drm_probe_helper.h>
41
#include <drm/drm_rect.h>
42
#include <drm/drm_vblank.h>
43
#include <drm/drm_atomic.h>
44
#include <drm/i915_mei_hdcp_interface.h>
45
#include <media/cec-notifier.h>
46

47 48
struct drm_printer;

D
Daniel Vetter 已提交
49
/**
50
 * __wait_for - magic wait macro
D
Daniel Vetter 已提交
51
 *
52 53 54 55
 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
 * important that we check the condition again after having timed out, since the
 * timeout could be due to preemption or similar and we've never had a chance to
 * check the condition before the timeout.
D
Daniel Vetter 已提交
56
 */
57
#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
M
Mika Kuoppala 已提交
58
	const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
59
	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
60
	int ret__;							\
61
	might_sleep();							\
62
	for (;;) {							\
M
Mika Kuoppala 已提交
63
		const bool expired__ = ktime_after(ktime_get_raw(), end__); \
64
		OP;							\
65 66
		/* Guarantee COND check prior to timeout */		\
		barrier();						\
67 68 69 70 71 72
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
73 74
			break;						\
		}							\
75 76 77
		usleep_range(wait__, wait__ * 2);			\
		if (wait__ < (Wmax))					\
			wait__ <<= 1;					\
78 79 80 81
	}								\
	ret__;								\
})

82 83 84
#define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
						   (Wmax))
#define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
T
Tvrtko Ursulin 已提交
85

86 87
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
88
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
89
#else
90
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
91 92
#endif

93 94 95 96 97 98 99 100 101 102 103 104 105 106
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
107 108
		/* Guarantee COND check prior to timeout */ \
		barrier(); \
109 110 111 112 113 114
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
115 116 117
			break; \
		} \
		cpu_relax(); \
118 119 120 121 122 123 124 125
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
126
	} \
127 128 129 130 131 132 133 134
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
135
		ret__ = _wait_for((COND), (US), 10, 10); \
136 137
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
138 139 140
	ret__; \
})

141 142 143 144 145 146 147 148
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
149

150 151
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
152

153 154 155 156
#define KBps(x) (1000 * (x))
#define MBps(x) KBps(1000 * (x))
#define GBps(x) ((u64)1000 * MBps((x)))

J
Jesse Barnes 已提交
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
172 173 174 175 176 177 178 179
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
180
	INTEL_OUTPUT_DP = 7,
181 182
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
183
	INTEL_OUTPUT_DDI = 10,
184 185
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
186 187 188 189 190 191

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

192 193
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
194

J
Jesse Barnes 已提交
195 196
struct intel_framebuffer {
	struct drm_framebuffer base;
197
	struct intel_rotation_info rot_info;
198 199 200 201 202 203 204 205 206 207

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
208 209
};

210 211
struct intel_fbdev {
	struct drm_fb_helper helper;
212
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
213
	struct i915_vma *vma;
214
	unsigned long vma_flags;
215
	async_cookie_t cookie;
216
	int preferred_bpp;
217 218 219 220 221 222 223 224 225 226

	/* Whether or not fbdev hpd processing is temporarily suspended */
	bool hpd_suspended : 1;
	/* Set when a hotplug was received while HPD processing was
	 * suspended
	 */
	bool hpd_waiting : 1;

	/* Protects hpd_suspended */
	struct mutex hpd_lock;
227
};
J
Jesse Barnes 已提交
228

229
struct intel_encoder {
230
	struct drm_encoder base;
231

232
	enum intel_output_type type;
233
	enum port port;
234
	unsigned int cloneable;
235 236
	bool (*hotplug)(struct intel_encoder *encoder,
			struct intel_connector *connector);
237 238 239
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
240 241 242
	int (*compute_config)(struct intel_encoder *,
			      struct intel_crtc_state *,
			      struct drm_connector_state *);
243
	void (*pre_pll_enable)(struct intel_encoder *,
244 245
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
246
	void (*pre_enable)(struct intel_encoder *,
247 248
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
249
	void (*enable)(struct intel_encoder *,
250 251
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
252
	void (*disable)(struct intel_encoder *,
253 254
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
255
	void (*post_disable)(struct intel_encoder *,
256 257
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
258
	void (*post_pll_disable)(struct intel_encoder *,
259 260
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
261 262 263
	void (*update_pipe)(struct intel_encoder *,
			    const struct intel_crtc_state *,
			    const struct drm_connector_state *);
264 265 266 267
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
268
	/* Reconstructs the equivalent mode flags for the current hardware
269
	 * state. This must be called _after_ display->get_pipe_config has
270 271
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
272
	void (*get_config)(struct intel_encoder *,
273
			   struct intel_crtc_state *pipe_config);
274 275
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
276 277
	u64 (*get_power_domains)(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state);
278 279 280 281 282 283
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
284
	int crtc_mask;
285
	enum hpd_pin hpd_pin;
286
	enum intel_display_power_domain power_domain;
287 288
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
289 290
};

291
struct intel_panel {
292
	struct drm_display_mode *fixed_mode;
293
	struct drm_display_mode *downclock_mode;
294 295 296

	/* backlight */
	struct {
297
		bool present;
298
		u32 level;
299
		u32 min;
300
		u32 max;
301
		bool enabled;
302 303
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
304
		bool alternate_pwm_increment;	/* lpt+ */
305 306

		/* PWM chip */
307 308
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
309 310
		struct pwm_device *pwm;

311
		struct backlight_device *device;
312

313 314
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
315 316
		u32 (*get)(struct intel_connector *connector);
		void (*set)(const struct drm_connector_state *conn_state, u32 level);
317 318 319
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
320
		u32 (*hz_to_pwm)(struct intel_connector *connector, u32 hz);
321 322
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
323 324
};

325 326
struct intel_digital_port;

327 328 329 330 331 332 333
enum check_link_response {
	HDCP_LINK_PROTECTED	= 0,
	HDCP_TOPOLOGY_CHANGE,
	HDCP_LINK_INTEGRITY_FAILURE,
	HDCP_REAUTH_REQUEST
};

334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
/*
 * This structure serves as a translation layer between the generic HDCP code
 * and the bus-specific code. What that means is that HDCP over HDMI differs
 * from HDCP over DP, so to account for these differences, we need to
 * communicate with the receiver through this shim.
 *
 * For completeness, the 2 buses differ in the following ways:
 *	- DP AUX vs. DDC
 *		HDCP registers on the receiver are set via DP AUX for DP, and
 *		they are set via DDC for HDMI.
 *	- Receiver register offsets
 *		The offsets of the registers are different for DP vs. HDMI
 *	- Receiver register masks/offsets
 *		For instance, the ready bit for the KSV fifo is in a different
 *		place on DP vs HDMI
 *	- Receiver register names
 *		Seriously. In the DP spec, the 16-bit register containing
 *		downstream information is called BINFO, on HDMI it's called
 *		BSTATUS. To confuse matters further, DP has a BSTATUS register
 *		with a completely different definition.
 *	- KSV FIFO
 *		On HDMI, the ksv fifo is read all at once, whereas on DP it must
 *		be read 3 keys at a time
 *	- Aksv output
 *		Since Aksv is hidden in hardware, there's different procedures
 *		to send it over DP AUX vs DDC
 */
struct intel_hdcp_shim {
	/* Outputs the transmitter's An and Aksv values to the receiver. */
	int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);

	/* Reads the receiver's key selection vector */
	int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);

	/*
	 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
	 * definitions are the same in the respective specs, but the names are
	 * different. Call it BSTATUS since that's the name the HDMI spec
	 * uses and it was there first.
	 */
	int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
			    u8 *bstatus);

	/* Determines whether a repeater is present downstream */
	int (*repeater_present)(struct intel_digital_port *intel_dig_port,
				bool *repeater_present);

	/* Reads the receiver's Ri' value */
	int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);

	/* Determines if the receiver's KSV FIFO is ready for consumption */
	int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
			      bool *ksv_ready);

	/* Reads the ksv fifo for num_downstream devices */
	int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
			     int num_downstream, u8 *ksv_fifo);

	/* Reads a 32-bit part of V' from the receiver */
	int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
				 int i, u32 *part);

	/* Enables HDCP signalling on the port */
	int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
				 bool enable);

	/* Ensures the link is still protected */
	bool (*check_link)(struct intel_digital_port *intel_dig_port);
402 403 404 405

	/* Detects panel's hdcp capability. This is optional for HDMI. */
	int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
			    bool *hdcp_capable);
406 407 408

	/* HDCP adaptation(DP/HDMI) required on the port */
	enum hdcp_wired_protocol protocol;
409 410 411 412

	/* Detects whether sink is HDCP2.2 capable */
	int (*hdcp_2_2_capable)(struct intel_digital_port *intel_dig_port,
				bool *capable);
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428

	/* Write HDCP2.2 messages */
	int (*write_2_2_msg)(struct intel_digital_port *intel_dig_port,
			     void *buf, size_t size);

	/* Read HDCP2.2 messages */
	int (*read_2_2_msg)(struct intel_digital_port *intel_dig_port,
			    u8 msg_id, void *buf, size_t size);

	/*
	 * Implementation of DP HDCP2.2 Errata for the communication of stream
	 * type to Receivers. In DP HDCP2.2 Stream type is one of the input to
	 * the HDCP2.2 Cipher for En/De-Cryption. Not applicable for HDMI.
	 */
	int (*config_stream_type)(struct intel_digital_port *intel_dig_port,
				  bool is_repeater, u8 type);
429 430 431

	/* HDCP2.2 Link Integrity Check */
	int (*check_2_2_link)(struct intel_digital_port *intel_dig_port);
432 433
};

434 435 436 437 438 439 440
struct intel_hdcp {
	const struct intel_hdcp_shim *shim;
	/* Mutex for hdcp state of the connector */
	struct mutex mutex;
	u64 value;
	struct delayed_work check_work;
	struct work_struct prop_work;
R
Ramalingam C 已提交
441

442 443 444
	/* HDCP1.4 Encryption status */
	bool hdcp_encrypted;

R
Ramalingam C 已提交
445 446 447 448
	/* HDCP2.2 related definitions */
	/* Flag indicates whether this connector supports HDCP2.2 or not. */
	bool hdcp2_supported;

449 450 451
	/* HDCP2.2 Encryption status */
	bool hdcp2_encrypted;

R
Ramalingam C 已提交
452 453 454 455 456 457
	/*
	 * Content Stream Type defined by content owner. TYPE0(0x0) content can
	 * flow in the link protected by HDCP2.2 or HDCP1.4, where as TYPE1(0x1)
	 * content can flow only through a link protected by HDCP2.2.
	 */
	u8 content_type;
458
	struct hdcp_port_data port_data;
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476

	bool is_paired;
	bool is_repeater;

	/*
	 * Count of ReceiverID_List received. Initialized to 0 at AKE_INIT.
	 * Incremented after processing the RepeaterAuth_Send_ReceiverID_List.
	 * When it rolls over re-auth has to be triggered.
	 */
	u32 seq_num_v;

	/*
	 * Count of RepeaterAuth_Stream_Manage msg propagated.
	 * Initialized to 0 on AKE_INIT. Incremented after every successful
	 * transmission of RepeaterAuth_Stream_Manage message. When it rolls
	 * over re-Auth has to be triggered.
	 */
	u32 seq_num_m;
477 478 479 480 481 482 483 484

	/*
	 * Work queue to signal the CP_IRQ. Used for the waiters to read the
	 * available information from HDCP DP sink.
	 */
	wait_queue_head_t cp_irq_queue;
	atomic_t cp_irq_count;
	int cp_irq_count_cached;
485 486
};

487 488
struct intel_connector {
	struct drm_connector base;
489 490 491
	/*
	 * The fixed encoder this connector is connected to.
	 */
492
	struct intel_encoder *encoder;
493

494 495 496
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

497 498 499
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
500 501 502

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
503 504 505

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
506
	struct edid *detect_edid;
507 508 509 510

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
511 512 513 514

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
515 516 517

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
518

519
	struct intel_hdcp hdcp;
520 521
};

522 523 524 525 526 527 528 529 530
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

531
struct dpll {
532 533 534 535 536 537 538 539 540
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
541
};
542

543 544 545
struct intel_atomic_state {
	struct drm_atomic_state base;

546 547 548 549 550 551 552 553 554 555 556 557 558
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
559 560 561

		int force_min_cdclk;
		bool force_min_cdclk_changed;
562
	} cdclk;
563

564 565
	bool dpll_set, modeset;

566 567 568 569 570 571 572 573 574 575
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

576
	unsigned int active_crtcs;
577 578
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
579 580
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
581

582
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
583 584 585 586 587 588

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
589

C
Chris Wilson 已提交
590 591
	bool rps_interactive;

592
	/* Gen9+ only */
593
	struct skl_ddb_values wm_results;
594 595

	struct i915_sw_fence commit_ready;
596 597

	struct llist_node freed;
598 599
};

600
struct intel_plane_state {
601
	struct drm_plane_state base;
602
	struct i915_ggtt_view view;
603
	struct i915_vma *vma;
604 605
	unsigned long flags;
#define PLANE_HAS_FENCE BIT(0)
606

607 608
	struct {
		u32 offset;
609 610 611 612 613 614
		/*
		 * Plane stride in:
		 * bytes for 0/180 degree rotation
		 * pixels for 90/270 degree rotation
		 */
		u32 stride;
615
		int x, y;
616
	} color_plane[2];
617

618 619 620
	/* plane control register */
	u32 ctl;

621 622 623
	/* plane color control register */
	u32 color_ctl;

624 625 626 627 628 629 630 631
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
632
	 *     update_scaler_plane.
633 634 635 636 637 638 639
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
640
	 *     update_scaler_plane.
641 642
	 */
	int scaler_id;
643

644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
	/*
	 * linked_plane:
	 *
	 * ICL planar formats require 2 planes that are updated as pairs.
	 * This member is used to make sure the other plane is also updated
	 * when required, and for update_slave() to find the correct
	 * plane_state to pass as argument.
	 */
	struct intel_plane *linked_plane;

	/*
	 * slave:
	 * If set don't update use the linked plane's state for updating
	 * this plane during atomic commit with the update_slave() callback.
	 *
	 * It's also used by the watermark code to ignore wm calculations on
	 * this plane. They're calculated by the linked plane's wm code.
	 */
	u32 slave;

664
	struct drm_intel_sprite_colorkey ckey;
665 666
};

667
struct intel_initial_plane_config {
668
	struct intel_framebuffer *fb;
669
	unsigned int tiling;
670 671
	int size;
	u32 base;
672
	u8 rotation;
673 674
};

675 676 677
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
678
#define SKL_MAX_SRC_H 4096
679 680 681
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
682
#define SKL_MAX_DST_H 4096
683 684 685 686
#define ICL_MAX_SRC_W 5120
#define ICL_MAX_SRC_H 4096
#define ICL_MAX_DST_W 5120
#define ICL_MAX_DST_H 4096
687 688
#define SKL_MIN_YUV_420_SRC_W 16
#define SKL_MIN_YUV_420_SRC_H 16
689 690 691

struct intel_scaler {
	int in_use;
692
	u32 mode;
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

723
/* drm_mode->private_flags */
724
#define I915_MODE_FLAG_INHERITED (1<<0)
725 726
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
727 728
/* Flag to use the scanline counter instead of the pixel counter */
#define I915_MODE_FLAG_USE_SCANLINE_COUNTER (1<<2)
729

730 731
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
732
	u32 linetime;
733 734 735 736 737 738
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
739
struct skl_plane_wm {
740
	struct skl_wm_level wm[8];
741
	struct skl_wm_level uv_wm[8];
742
	struct skl_wm_level trans_wm;
743
	bool is_planar;
L
Lyude 已提交
744 745 746 747
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
748
	u32 linetime;
749 750
};

751 752 753 754 755 756 757 758
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
759 760
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
761
	u8 num_levels;
762 763 764
	bool cxsr;
};

765 766 767 768
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
807
			struct skl_ddb_entry ddb;
808 809
			struct skl_ddb_entry plane_ddb_y[I915_MAX_PLANES];
			struct skl_ddb_entry plane_ddb_uv[I915_MAX_PLANES];
810
		} skl;
811 812

		struct {
813
			/* "raw" watermarks (not inverted) */
814
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
815 816
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
817 818
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
819 820
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
821
		} vlv;
822 823 824 825 826 827 828 829 830

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
831 832 833 834 835 836 837 838 839 840 841
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

842 843 844
enum intel_output_format {
	INTEL_OUTPUT_FORMAT_INVALID,
	INTEL_OUTPUT_FORMAT_RGB,
845
	INTEL_OUTPUT_FORMAT_YCBCR420,
846
	INTEL_OUTPUT_FORMAT_YCBCR444,
847 848
};

849
struct intel_crtc_state {
850 851
	struct drm_crtc_state base;

852 853 854 855 856 857 858 859
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
860
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
861 862
	unsigned long quirks;

863
	unsigned fb_bits; /* framebuffers to flip */
864 865
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
866
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
867
	bool fb_changed; /* fb on any of the planes is changed */
868
	bool fifo_changed; /* FIFO split is changed */
869

870 871 872 873 874
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

875 876 877 878 879 880
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

881 882 883
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
884

885 886 887
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

888
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
889 890
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
891 892
	enum transcoder cpu_transcoder;

893 894 895 896 897 898
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

899 900 901 902 903
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

904 905 906
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

907 908 909 910
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

911 912 913 914
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
915
	bool dither;
916

917 918 919 920 921 922 923 924
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

925 926 927
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

928 929 930 931
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

932 933 934 935 936 937 938
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

939 940
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
941
	struct dpll dpll;
942

943 944
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
945

946 947 948
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

949 950 951 952 953
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

954
	int pipe_bpp;
955
	struct intel_link_m_n dp_m_n;
956

957 958
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
959
	bool has_drrs;
960

961 962 963
	bool has_psr;
	bool has_psr2;

964 965
	/*
	 * Frequence the dpll for the port should run at. Differs from the
966 967
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
968
	 */
969 970
	int port_clock;

971 972
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
973

974
	u8 lane_count;
975

976 977 978 979
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
980
	u8 lane_lat_optim_mask;
981

982 983 984
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

985
	/* Panel fitter controls for gen2-gen4 + VLV */
986 987 988
	struct {
		u32 control;
		u32 pgm_ratios;
989
		u32 lvds_border_bits;
990 991 992 993 994 995
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
996
		bool enabled;
997
		bool force_thru;
998
	} pch_pfit;
999

1000
	/* FDI configuration, only valid if has_pch_encoder is set. */
1001
	int fdi_lanes;
1002
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
1003 1004

	bool ips_enabled;
1005 1006

	bool crc_enabled;
1007

1008 1009
	bool enable_fbc;

1010
	bool double_wide;
1011 1012

	int pbn;
1013 1014

	struct intel_crtc_scaler_state scaler_state;
1015 1016 1017

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
1018 1019 1020

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
1021

1022
	struct intel_crtc_wm_state wm;
1023 1024

	/* Gamma mode programmed on the pipe */
1025
	u32 gamma_mode;
1026

1027 1028 1029 1030 1031 1032 1033
	union {
		/* CSC mode programmed on the pipe */
		u32 csc_mode;

		/* CHV CGM mode */
		u32 cgm_mode;
	};
1034

1035 1036
	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
1037
	u8 nv12_planes;
1038
	u8 c8_planes;
S
Shashank Sharma 已提交
1039

1040 1041 1042
	/* bitmask of planes that will be updated during the commit */
	u8 update_planes;

1043 1044
	struct {
		u32 enable;
1045 1046 1047 1048
		u32 gcp;
		union hdmi_infoframe avi;
		union hdmi_infoframe spd;
		union hdmi_infoframe hdmi;
1049 1050
	} infoframes;

S
Shashank Sharma 已提交
1051 1052 1053 1054 1055
	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
1056

1057 1058
	/* Output format RGB/YCBCR etc */
	enum intel_output_format output_format;
1059 1060 1061

	/* Output down scaling is done in LSPCON device */
	bool lspcon_downsampling;
1062

1063 1064 1065
	/* enable pipe gamma? */
	bool gamma_enable;

1066 1067 1068
	/* enable pipe csc? */
	bool csc_enable;

1069 1070 1071 1072 1073 1074 1075 1076
	/* Display Stream compression state */
	struct {
		bool compression_enable;
		bool dsc_split;
		u16 compressed_bpp;
		u8 slice_count;
	} dsc_params;
	struct drm_dsc_config dp_dsc_cfg;
1077 1078 1079

	/* Forward Error correction State */
	bool fec_enable;
1080 1081
};

J
Jesse Barnes 已提交
1082 1083
struct intel_crtc {
	struct drm_crtc base;
1084
	enum pipe pipe;
1085 1086 1087 1088 1089 1090
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
1091
	u8 plane_ids_mask;
1092
	unsigned long long enabled_power_domains;
1093
	struct intel_overlay *overlay;
1094

1095
	struct intel_crtc_state *config;
1096

1097 1098 1099
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
1100 1101 1102 1103

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
1104 1105
		union {
			struct intel_pipe_wm ilk;
1106
			struct vlv_wm_state vlv;
1107
			struct g4x_wm_state g4x;
1108
		} active;
1109
	} wm;
1110

1111
	int scanline_offset;
1112

1113 1114 1115 1116 1117 1118
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
1119

1120 1121
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
1122 1123
};

1124 1125
struct intel_plane {
	struct drm_plane base;
1126
	enum i9xx_plane_id i9xx_plane;
1127
	enum plane_id id;
1128
	enum pipe pipe;
1129
	bool has_fbc;
1130
	bool has_ccs;
1131
	u32 frontbuffer_bit;
1132

1133 1134 1135 1136
	struct {
		u32 base, cntl, size;
	} cursor;

1137 1138 1139
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
1140
	 * the intel_plane_state structure and accessed via plane_state.
1141 1142
	 */

1143 1144 1145
	unsigned int (*max_stride)(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1146
	void (*update_plane)(struct intel_plane *plane,
1147 1148
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1149 1150 1151
	void (*update_slave)(struct intel_plane *plane,
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1152
	void (*disable_plane)(struct intel_plane *plane,
1153
			      const struct intel_crtc_state *crtc_state);
1154
	bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
1155 1156
	int (*check_plane)(struct intel_crtc_state *crtc_state,
			   struct intel_plane_state *plane_state);
1157 1158
};

1159
struct intel_watermark_params {
1160 1161 1162 1163 1164
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
1165 1166 1167
};

struct cxsr_latency {
1168 1169
	bool is_desktop : 1;
	bool is_ddr3 : 1;
1170 1171 1172 1173 1174 1175
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
1176 1177
};

1178
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
1179
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
1180
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
1181
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
1182
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
1183
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
1184
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
1185
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
1186
#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
J
Jesse Barnes 已提交
1187

1188
struct intel_hdmi {
1189
	i915_reg_t hdmi_reg;
1190
	int ddc_bus;
1191 1192 1193 1194
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
1195 1196
	bool has_hdmi_sink;
	bool has_audio;
1197
	struct intel_connector *attached_connector;
1198
	struct cec_notifier *cec_notifier;
1199 1200
};

1201
struct intel_dp_mst_encoder;
1202
#define DP_MAX_DOWNSTREAM_PORTS		0x10
1203

1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

1224 1225
struct intel_dp_compliance_data {
	unsigned long edid;
1226 1227 1228
	u8 video_pattern;
	u16 hdisplay, vdisplay;
	u8 bpc;
1229 1230 1231 1232 1233 1234
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
1235 1236
	int test_link_rate;
	u8 test_lane_count;
1237 1238
};

1239
struct intel_dp {
1240
	i915_reg_t output_reg;
1241
	u32 DP;
1242
	int link_rate;
1243 1244
	u8 lane_count;
	u8 sink_count;
1245
	bool link_mst;
1246
	bool link_trained;
1247
	bool has_audio;
1248
	bool reset_link_params;
1249 1250 1251 1252
	u8 dpcd[DP_RECEIVER_CAP_SIZE];
	u8 psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
	u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
	u8 edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1253
	u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE];
1254
	u8 fec_capable;
1255 1256 1257
	/* source rates */
	int num_source_rates;
	const int *source_rates;
1258 1259
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
1260
	int sink_rates[DP_MAX_SUPPORTED_RATES];
1261
	bool use_rate_select;
1262 1263 1264
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1265 1266 1267 1268
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
1269
	/* sink or branch descriptor */
1270
	struct drm_dp_desc desc;
1271
	struct drm_dp_aux aux;
1272
	u8 train_set[4];
1273 1274 1275 1276 1277 1278 1279
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1280 1281
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1282
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
1283

1284 1285
	struct notifier_block edp_notifier;

1286 1287 1288 1289 1290
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1291 1292 1293 1294 1295 1296
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1297 1298 1299 1300 1301
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1302
	struct edp_power_seq pps_delays;
1303

1304 1305
	bool can_mst; /* this port supports mst */
	bool is_mst;
1306
	int active_mst_links;
1307
	/* connector directly attached - won't be use for modeset in mst world */
1308
	struct intel_connector *attached_connector;
1309

1310 1311 1312 1313
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1314
	u32 (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1315 1316 1317 1318
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
1319 1320
	u32 (*get_aux_send_ctl)(struct intel_dp *dp, int send_bytes,
				u32 aux_clock_divider);
1321

1322 1323 1324
	i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
	i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);

1325 1326 1327
	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1328
	/* Displayport compliance testing */
1329
	struct intel_dp_compliance compliance;
1330 1331 1332

	/* Display stream compression testing */
	bool force_dsc_en;
1333 1334
};

1335 1336 1337 1338 1339
enum lspcon_vendor {
	LSPCON_VENDOR_MCA,
	LSPCON_VENDOR_PARADE
};

1340 1341 1342
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
1343
	enum lspcon_vendor vendor;
1344 1345
};

1346 1347
struct intel_digital_port {
	struct intel_encoder base;
1348
	u32 saved_port_bits;
1349 1350
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1351
	struct intel_lspcon lspcon;
1352
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1353
	bool release_cl2_override;
1354
	u8 max_lanes;
1355 1356
	/* Used for DP and ICL+ TypeC/DP and TypeC/HDMI ports. */
	enum aux_ch aux_ch;
1357
	enum intel_display_power_domain ddi_io_power_domain;
1358
	bool tc_legacy_port:1;
1359
	enum tc_port_type tc_type;
1360

1361
	void (*write_infoframe)(struct intel_encoder *encoder,
1362
				const struct intel_crtc_state *crtc_state,
1363
				unsigned int type,
1364
				const void *frame, ssize_t len);
1365 1366 1367 1368
	void (*read_infoframe)(struct intel_encoder *encoder,
			       const struct intel_crtc_state *crtc_state,
			       unsigned int type,
			       void *frame, ssize_t len);
1369
	void (*set_infoframes)(struct intel_encoder *encoder,
1370 1371 1372
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
1373
	u32 (*infoframes_enabled)(struct intel_encoder *encoder,
1374
				  const struct intel_crtc_state *pipe_config);
1375 1376
};

1377 1378 1379 1380
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1381
	struct intel_connector *connector;
1382 1383
};

1384
static inline enum dpio_channel
1385 1386
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1387
	switch (dport->base.port) {
1388
	case PORT_B:
1389
	case PORT_D:
1390
		return DPIO_CH0;
1391
	case PORT_C:
1392
		return DPIO_CH1;
1393 1394 1395 1396 1397
	default:
		BUG();
	}
}

1398 1399 1400
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1401
	switch (dport->base.port) {
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1426
static inline struct intel_crtc *
1427
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1428 1429 1430 1431
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1432
static inline struct intel_crtc *
1433
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1434 1435 1436 1437
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

P
Paulo Zanoni 已提交
1438
struct intel_load_detect_pipe {
1439
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1440
};
J
Jesse Barnes 已提交
1441

P
Paulo Zanoni 已提交
1442 1443
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1444 1445 1446 1447
{
	return to_intel_connector(connector)->encoder;
}

1448
static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder)
1449
{
1450
	switch (encoder->type) {
1451
	case INTEL_OUTPUT_DDI:
1452 1453 1454
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
		return true;
	default:
		return false;
	}
}

static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	if (intel_encoder_is_dig_port(intel_encoder))
1467 1468
		return container_of(encoder, struct intel_digital_port,
				    base.base);
1469
	else
1470
		return NULL;
1471 1472
}

1473 1474 1475 1476 1477 1478
static inline struct intel_digital_port *
conn_to_dig_port(struct intel_connector *connector)
{
	return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base);
}

1479 1480 1481 1482 1483 1484
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1485 1486 1487
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1488 1489
}

1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
static inline bool intel_encoder_is_dp(struct intel_encoder *encoder)
{
	switch (encoder->type) {
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
		return true;
	case INTEL_OUTPUT_DDI:
		/* Skip pure HDMI/DVI DDI encoders */
		return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg);
	default:
		return false;
	}
}

1504 1505 1506 1507 1508 1509
static inline struct intel_lspcon *
enc_to_intel_lspcon(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->lspcon;
}

1510 1511 1512 1513 1514 1515
static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1516 1517 1518 1519 1520 1521
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1522 1523 1524 1525 1526 1527
static inline struct drm_i915_private *
dp_to_i915(struct intel_dp *intel_dp)
{
	return to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
}

1528 1529 1530 1531
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1532 1533
}

1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
static inline struct intel_plane_state *
intel_atomic_get_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	struct drm_plane_state *ret =
		drm_atomic_get_plane_state(&state->base, &plane->base);

	if (IS_ERR(ret))
		return ERR_CAST(ret);

	return to_intel_plane_state(ret);
}

static inline struct intel_plane_state *
intel_atomic_get_old_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_old_plane_state(&state->base,
								   &plane->base));
}

1555 1556 1557 1558 1559 1560 1561 1562
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1563 1564 1565 1566 1567 1568 1569 1570
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1571 1572 1573 1574 1575 1576 1577 1578
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1579
/* intel_fifo_underrun.c */
1580
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1581
					   enum pipe pipe, bool enable);
1582
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1583
					   enum pipe pch_transcoder,
1584
					   bool enable);
1585 1586 1587
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1588
					 enum pipe pch_transcoder);
1589 1590
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1591 1592

/* i915_irq.c */
1593 1594
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask);
1595 1596
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1597
void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1598
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1599 1600
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1601 1602 1603 1604

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
1605
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1606 1607
}

1608 1609
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1610 1611 1612 1613 1614 1615
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1616
	return dev_priv->runtime_pm.irqs_enabled;
1617 1618
}

1619
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1620
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1621
				     u8 pipe_mask);
1622
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1623
				     u8 pipe_mask);
1624 1625 1626
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1627 1628

/* intel_crt.c */
1629 1630
bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
			    i915_reg_t adpa_reg, enum pipe *pipe);
1631
void intel_crt_init(struct drm_i915_private *dev_priv);
1632
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1633 1634

/* intel_ddi.c */
1635
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1636 1637
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state);
1638 1639
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1640
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1641
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1642
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1643
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state);
1644 1645 1646
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1647
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1648 1649
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1650
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1651

1652 1653
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1654 1655
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state);
1656
u32 bxt_signal_levels(struct intel_dp *intel_dp);
1657
u32 ddi_signal_levels(struct intel_dp *intel_dp);
1658
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1659 1660
u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder,
				 u8 voltage_swing);
S
Sean Paul 已提交
1661 1662
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable);
1663
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder);
1664
int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1665
			struct intel_dpll_hw_state *state);
1666

1667
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1668
				   int color_plane, unsigned int height);
1669

1670
/* intel_audio.c */
1671
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1672 1673 1674
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1675 1676 1677
void intel_audio_codec_disable(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state);
I
Imre Deak 已提交
1678 1679
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1680 1681
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1682

1683
/* intel_cdclk.c */
1684
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1685 1686
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1687 1688
void cnl_init_cdclk(struct drm_i915_private *dev_priv);
void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1689 1690
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1691 1692
void icl_init_cdclk(struct drm_i915_private *dev_priv);
void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
1693 1694 1695 1696
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1697
bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1698
			       const struct intel_cdclk_state *b);
1699 1700
bool intel_cdclk_changed(const struct intel_cdclk_state *a,
			 const struct intel_cdclk_state *b);
1701 1702
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1703 1704
void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
			    const char *context);
1705

1706
/* intel_display.c */
1707 1708
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1709
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1710
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1711 1712
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1713 1714
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1715 1716
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1717
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1718
unsigned int intel_fb_xy_to_linear(int x, int y,
1719 1720
				   const struct intel_plane_state *state,
				   int plane);
1721
void intel_add_fb_offsets(int *x, int *y,
1722
			  const struct intel_plane_state *state, int plane);
1723
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1724
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1725 1726
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1727
int intel_display_suspend(struct drm_device *dev);
1728
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1729
void intel_encoder_destroy(struct drm_encoder *encoder);
1730 1731
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);
1732
bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port);
P
Paulo Zanoni 已提交
1733 1734 1735
bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
			      enum port port);
1736 1737
int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
				      struct drm_file *file_priv);
1738 1739
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1740 1741 1742 1743 1744 1745
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1746 1747 1748 1749
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1750
		((1 << INTEL_OUTPUT_DP) |
1751 1752 1753
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1754
static inline void
1755
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1756
{
1757
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1758
}
1759
static inline void
1760
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1761
{
1762
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1763 1764

	if (crtc->active)
1765
		intel_wait_for_vblank(dev_priv, pipe);
1766
}
1767 1768 1769

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1770
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1771
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1772 1773
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1774
int intel_get_load_detect_pipe(struct drm_connector *connector,
1775
			       const struct drm_display_mode *mode,
1776 1777
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1778
void intel_release_load_detect_pipe(struct drm_connector *connector,
1779 1780
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1781
struct i915_vma *
1782
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1783
			   const struct i915_ggtt_view *view,
1784
			   bool uses_fence,
1785 1786
			   unsigned long *out_flags);
void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
1787
struct drm_framebuffer *
1788 1789
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1790
int intel_prepare_plane_fb(struct drm_plane *plane,
1791
			   struct drm_plane_state *new_state);
1792
void intel_cleanup_plane_fb(struct drm_plane *plane,
1793
			    struct drm_plane_state *old_state);
1794 1795 1796
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
1797
				    u64 *val);
1798 1799 1800
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
1801
				    u64 val);
1802 1803 1804
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1805
				    struct drm_plane_state *plane_state);
1806

1807 1808 1809
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1810
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1811
		     const struct dpll *dpll);
1812
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1813
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1814

1815
/* modesetting asserts */
1816 1817
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1818 1819 1820 1821
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1822 1823 1824
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1825 1826 1827 1828
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1829
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1830 1831
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1832 1833
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1834 1835
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1836
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1837 1838
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1839
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1840
unsigned int skl_cdclk_get_vco(unsigned int freq);
1841
void skl_enable_dc6(struct drm_i915_private *dev_priv);
1842
void intel_dp_get_m_n(struct intel_crtc *crtc,
1843
		      struct intel_crtc_state *pipe_config);
1844 1845
void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
		      enum link_m_n_set m_n);
1846
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1847
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state,
1848 1849
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1850

1851
bool intel_crtc_active(struct intel_crtc *crtc);
1852
bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1853 1854
void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1855
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1856 1857
enum intel_display_power_domain
intel_aux_power_domain(struct intel_digital_port *dig_port);
1858
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1859
				 struct intel_crtc_state *pipe_config);
1860 1861
void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
1862

1863
u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center);
1864
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1865 1866
int skl_max_scale(const struct intel_crtc_state *crtc_state,
		  u32 pixel_format);
1867

1868 1869 1870 1871
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1872

1873 1874
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1875
u32 glk_plane_color_ctl_crtc(const struct intel_crtc_state *crtc_state);
1876 1877
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1878
u32 skl_plane_ctl_crtc(const struct intel_crtc_state *crtc_state);
1879 1880
u32 skl_plane_stride(const struct intel_plane_state *plane_state,
		     int plane);
1881
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1882
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1883
int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
1884 1885 1886
unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1887

1888
/* intel_connector.c */
1889 1890 1891 1892 1893 1894 1895 1896 1897
int intel_connector_init(struct intel_connector *connector);
struct intel_connector *intel_connector_alloc(void);
void intel_connector_free(struct intel_connector *connector);
void intel_connector_destroy(struct drm_connector *connector);
int intel_connector_register(struct drm_connector *connector);
void intel_connector_unregister(struct drm_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
bool intel_connector_get_hw_state(struct intel_connector *connector);
1898
enum pipe intel_connector_get_pipe(struct intel_connector *connector);
1899 1900 1901 1902 1903 1904
int intel_connector_update_modes(struct drm_connector *connector,
				 struct edid *edid);
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1905
void intel_attach_colorspace_property(struct drm_connector *connector);
1906

1907
/* intel_csr.c */
1908
void intel_csr_ucode_init(struct drm_i915_private *);
1909
void intel_csr_load_program(struct drm_i915_private *);
1910
void intel_csr_ucode_fini(struct drm_i915_private *);
1911 1912
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1913

P
Paulo Zanoni 已提交
1914
/* intel_dp.c */
1915 1916 1917 1918 1919 1920 1921 1922
struct link_config_limits {
	int min_clock, max_clock;
	int min_lane_count, max_lane_count;
	int min_bpp, max_bpp;
};
void intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
				       struct intel_crtc_state *pipe_config,
				       struct link_config_limits *limits);
1923 1924
bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
1925 1926 1927
bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe);
1928 1929
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1930 1931
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1932
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1933
			      int link_rate, u8 lane_count,
1934
			      bool link_mst);
1935
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1936
					    int link_rate, u8 lane_count);
1937 1938
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1939 1940
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx);
1941
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1942 1943 1944
void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state,
					   bool enable);
1945 1946
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1947
void intel_dp_encoder_flush_work(struct drm_encoder *encoder);
1948 1949 1950
int intel_dp_compute_config(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state);
1951
bool intel_dp_is_edp(struct intel_dp *intel_dp);
1952
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1953 1954
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1955 1956 1957
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state);
void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1958
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1959 1960
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1961 1962
void intel_dp_mst_suspend(struct drm_i915_private *dev_priv);
void intel_dp_mst_resume(struct drm_i915_private *dev_priv);
1963
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1964
int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1965
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1966
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1967
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
1968
u32 intel_dp_pack_aux(const u8 *src, int src_bytes);
1969
void intel_plane_destroy(struct drm_plane *plane);
1970
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1971
			   const struct intel_crtc_state *crtc_state);
1972
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1973
			    const struct intel_crtc_state *crtc_state);
1974 1975 1976 1977
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1978

1979 1980
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1981
				       u8 dp_train_pat);
1982 1983 1984
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1985
u8
1986
intel_dp_voltage_max(struct intel_dp *intel_dp);
1987 1988
u8
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, u8 voltage_swing);
1989
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1990
			   u8 *link_bw, u8 *rate_select);
1991
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1992
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp);
1993
bool
1994 1995 1996 1997 1998
intel_dp_get_link_status(struct intel_dp *intel_dp, u8 link_status[DP_LINK_STATUS_SIZE]);
u16 intel_dp_dsc_get_output_bpp(int link_clock, u8 lane_count,
				int mode_clock, int mode_hdisplay);
u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp, int mode_clock,
				int mode_hdisplay);
1999

2000 2001 2002
/* intel_vdsc.c */
int intel_dp_compute_dsc_params(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config);
2003 2004
enum intel_display_power_domain
intel_dsc_power_domain(const struct intel_crtc_state *crtc_state);
2005

2006 2007 2008 2009 2010
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

2011
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
2012 2013
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
2014
bool intel_digital_port_connected(struct intel_encoder *encoder);
2015 2016
void icl_tc_phy_disconnect(struct drm_i915_private *dev_priv,
			   struct intel_digital_port *dig_port);
2017

2018 2019 2020
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

2021 2022 2023
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
2024
/* vlv_dsi.c */
2025
void vlv_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
2026

2027 2028 2029
/* icl_dsi.c */
void icl_dsi_init(struct drm_i915_private *dev_priv);

2030 2031
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
2032 2033

/* intel_dvo.c */
2034
void intel_dvo_init(struct drm_i915_private *dev_priv);
2035 2036
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
2037 2038
bool intel_encoder_hotplug(struct intel_encoder *encoder,
			   struct intel_connector *connector);
P
Paulo Zanoni 已提交
2039

2040
/* legacy fbdev emulation in intel_fbdev.c */
2041
#ifdef CONFIG_DRM_FBDEV_EMULATION
2042
extern int intel_fbdev_init(struct drm_device *dev);
2043
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
2044 2045
extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
2046
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
2047 2048
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
2049 2050 2051 2052 2053
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
2054

2055
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
2056 2057 2058
{
}

2059 2060 2061 2062 2063
static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
{
}

static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
2064 2065 2066
{
}

2067
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
2068 2069 2070
{
}

2071 2072 2073 2074
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

2075
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
2076 2077 2078
{
}
#endif
P
Paulo Zanoni 已提交
2079

2080
/* intel_fbc.c */
2081
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
2082
			   struct intel_atomic_state *state);
2083
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
2084 2085 2086
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
2087
void intel_fbc_post_update(struct intel_crtc *crtc);
2088
void intel_fbc_init(struct drm_i915_private *dev_priv);
2089
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
2090 2091 2092
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
2093 2094
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
2095 2096 2097 2098
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
2099
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
2100
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
2101
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
2102
int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv);
2103

P
Paulo Zanoni 已提交
2104
/* intel_hdmi.c */
2105 2106
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
2107 2108 2109
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
2110 2111 2112
int intel_hdmi_compute_config(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state);
2113
bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
S
Shashank Sharma 已提交
2114 2115 2116
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
2117
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
2118
void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
2119 2120
u32 intel_hdmi_infoframes_enabled(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state);
2121
u32 intel_hdmi_infoframe_enable(unsigned int type);
2122 2123 2124 2125 2126 2127
void intel_hdmi_read_gcp_infoframe(struct intel_encoder *encoder,
				   struct intel_crtc_state *crtc_state);
void intel_read_infoframe(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state,
			  enum hdmi_infoframe_type type,
			  union hdmi_infoframe *frame);
P
Paulo Zanoni 已提交
2128 2129

/* intel_lvds.c */
2130 2131
bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t lvds_reg, enum pipe *pipe);
2132
void intel_lvds_init(struct drm_i915_private *dev_priv);
2133
struct intel_encoder *intel_get_lvds_encoder(struct drm_i915_private *dev_priv);
2134
bool intel_is_dual_link_lvds(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
2135 2136

/* intel_overlay.c */
2137 2138
void intel_overlay_setup(struct drm_i915_private *dev_priv);
void intel_overlay_cleanup(struct drm_i915_private *dev_priv);
2139
int intel_overlay_switch_off(struct intel_overlay *overlay);
2140 2141 2142 2143
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
2144
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
2145 2146 2147


/* intel_panel.c */
2148
int intel_panel_init(struct intel_panel *panel,
2149 2150
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
2151 2152 2153 2154
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
2155
			     struct intel_crtc_state *pipe_config,
2156 2157
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
2158
			      struct intel_crtc_state *pipe_config,
2159
			      int fitting_mode);
2160
void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
2161
				    u32 level, u32 max);
2162 2163
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
2164 2165
void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
2166 2167 2168
void intel_panel_update_backlight(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
2169
void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
2170 2171 2172
struct drm_display_mode *
intel_panel_edid_downclock_mode(struct intel_connector *connector,
				const struct drm_display_mode *fixed_mode);
2173 2174
struct drm_display_mode *
intel_panel_edid_fixed_mode(struct intel_connector *connector);
2175 2176
struct drm_display_mode *
intel_panel_vbt_fixed_mode(struct intel_connector *connector);
2177 2178

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
2179
int intel_backlight_device_register(struct intel_connector *connector);
2180 2181
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
2182
static inline int intel_backlight_device_register(struct intel_connector *connector)
2183 2184 2185
{
	return 0;
}
2186 2187 2188 2189
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
2190

2191 2192 2193 2194 2195 2196 2197 2198
/* intel_hdcp.c */
void intel_hdcp_atomic_check(struct drm_connector *connector,
			     struct drm_connector_state *old_state,
			     struct drm_connector_state *new_state);
int intel_hdcp_init(struct intel_connector *connector,
		    const struct intel_hdcp_shim *hdcp_shim);
int intel_hdcp_enable(struct intel_connector *connector);
int intel_hdcp_disable(struct intel_connector *connector);
2199
bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
2200
bool intel_hdcp_capable(struct intel_connector *connector);
2201 2202 2203
void intel_hdcp_component_init(struct drm_i915_private *dev_priv);
void intel_hdcp_component_fini(struct drm_i915_private *dev_priv);
void intel_hdcp_cleanup(struct intel_connector *connector);
2204
void intel_hdcp_handle_cp_irq(struct intel_connector *connector);
P
Paulo Zanoni 已提交
2205

R
Rodrigo Vivi 已提交
2206
/* intel_psr.c */
2207
#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
2208
void intel_psr_init_dpcd(struct intel_dp *intel_dp);
2209 2210 2211 2212
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state);
void intel_psr_disable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *old_crtc_state);
2213 2214 2215
void intel_psr_update(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state);
int intel_psr_debug_set(struct drm_i915_private *dev_priv, u64 value);
2216
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
2217 2218
			  unsigned frontbuffer_bits,
			  enum fb_op_origin origin);
2219
void intel_psr_flush(struct drm_i915_private *dev_priv,
2220 2221
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
2222
void intel_psr_init(struct drm_i915_private *dev_priv);
2223 2224
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state);
2225
void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug);
2226
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir);
2227
void intel_psr_short_pulse(struct intel_dp *intel_dp);
2228 2229
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value);
2230
bool intel_psr_enabled(struct intel_dp *intel_dp);
R
Rodrigo Vivi 已提交
2231

2232
/* intel_quirks.c */
2233
void intel_init_quirks(struct drm_i915_private *dev_priv);
2234

2235
/* intel_runtime_pm.c */
2236
void intel_runtime_pm_init_early(struct drm_i915_private *dev_priv);
2237
int intel_power_domains_init(struct drm_i915_private *);
2238
void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
2239
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
2240
void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv);
2241 2242
void icl_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void icl_display_core_uninit(struct drm_i915_private *dev_priv);
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
void intel_power_domains_enable(struct drm_i915_private *dev_priv);
void intel_power_domains_disable(struct drm_i915_private *dev_priv);

enum i915_drm_suspend_mode {
	I915_DRM_SUSPEND_IDLE,
	I915_DRM_SUSPEND_MEM,
	I915_DRM_SUSPEND_HIBERNATE,
};

void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
				 enum i915_drm_suspend_mode);
void intel_power_domains_resume(struct drm_i915_private *dev_priv);
2255 2256
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
2257
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
2258
void intel_runtime_pm_disable(struct drm_i915_private *dev_priv);
2259
void intel_runtime_pm_cleanup(struct drm_i915_private *dev_priv);
2260 2261
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
2262

2263 2264 2265 2266
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
2267
intel_wakeref_t intel_display_power_get(struct drm_i915_private *dev_priv,
2268
					enum intel_display_power_domain domain);
2269 2270 2271 2272 2273 2274
intel_wakeref_t
intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
				   enum intel_display_power_domain domain);
void intel_display_power_put_unchecked(struct drm_i915_private *dev_priv,
				       enum intel_display_power_domain domain);
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
2275
void intel_display_power_put(struct drm_i915_private *dev_priv,
2276 2277 2278 2279 2280 2281
			     enum intel_display_power_domain domain,
			     intel_wakeref_t wakeref);
#else
#define intel_display_power_put(i915, domain, wakeref) \
	intel_display_power_put_unchecked(i915, domain)
#endif
2282 2283
void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
			    u8 req_slices);
2284 2285

static inline void
2286
assert_rpm_device_not_suspended(struct i915_runtime_pm *rpm)
2287
{
2288
	WARN_ONCE(rpm->suspended,
2289 2290 2291 2292
		  "Device suspended during HW access\n");
}

static inline void
2293
__assert_rpm_wakelock_held(struct i915_runtime_pm *rpm)
2294
{
2295 2296
	assert_rpm_device_not_suspended(rpm);
	WARN_ONCE(!atomic_read(&rpm->wakeref_count),
2297
		  "RPM wakelock ref not held during HW access");
2298 2299
}

2300 2301 2302 2303 2304 2305
static inline void
assert_rpm_wakelock_held(struct drm_i915_private *i915)
{
	__assert_rpm_wakelock_held(&i915->runtime_pm);
}

2306 2307
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
2308
 * @i915: i915 device instance
2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
2325
disable_rpm_wakeref_asserts(struct drm_i915_private *i915)
2326
{
2327
	atomic_inc(&i915->runtime_pm.wakeref_count);
2328 2329 2330 2331
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
2332
 * @i915: i915 device instance
2333 2334 2335 2336 2337 2338 2339 2340 2341
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
2342
enable_rpm_wakeref_asserts(struct drm_i915_private *i915)
2343
{
2344
	atomic_dec(&i915->runtime_pm.wakeref_count);
2345 2346
}

2347 2348 2349 2350
intel_wakeref_t intel_runtime_pm_get(struct drm_i915_private *i915);
intel_wakeref_t intel_runtime_pm_get_if_in_use(struct drm_i915_private *i915);
intel_wakeref_t intel_runtime_pm_get_noresume(struct drm_i915_private *i915);

2351 2352 2353 2354 2355 2356 2357 2358
#define with_intel_runtime_pm(i915, wf) \
	for ((wf) = intel_runtime_pm_get(i915); (wf); \
	     intel_runtime_pm_put((i915), (wf)), (wf) = 0)

#define with_intel_runtime_pm_if_in_use(i915, wf) \
	for ((wf) = intel_runtime_pm_get_if_in_use(i915); (wf); \
	     intel_runtime_pm_put((i915), (wf)), (wf) = 0)

2359 2360 2361 2362 2363 2364
void intel_runtime_pm_put_unchecked(struct drm_i915_private *i915);
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
void intel_runtime_pm_put(struct drm_i915_private *i915, intel_wakeref_t wref);
#else
#define intel_runtime_pm_put(i915, wref) intel_runtime_pm_put_unchecked(i915)
#endif
2365 2366 2367 2368 2369 2370 2371 2372 2373 2374

#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
				    struct drm_printer *p);
#else
static inline void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
						  struct drm_printer *p)
{
}
#endif
2375

2376 2377
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
2378 2379
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
2380 2381


P
Paulo Zanoni 已提交
2382
/* intel_pm.c */
2383
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
2384
void intel_suspend_hw(struct drm_i915_private *dev_priv);
2385
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
2386
void intel_update_watermarks(struct intel_crtc *crtc);
2387
void intel_init_pm(struct drm_i915_private *dev_priv);
2388
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
2389
void intel_pm_setup(struct drm_i915_private *dev_priv);
2390 2391
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
2392
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
2393 2394
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
2395 2396
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
2397 2398
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
2399
void gen6_rps_idle(struct drm_i915_private *dev_priv);
2400
void gen6_rps_boost(struct i915_request *rq);
2401 2402 2403 2404
void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv);
void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv);
void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv);
void skl_wm_get_hw_state(struct drm_i915_private *dev_priv);
2405 2406 2407
void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
			       struct skl_ddb_entry *ddb_y,
			       struct skl_ddb_entry *ddb_uv);
2408 2409
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
2410
void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
2411
			      struct skl_pipe_wm *out);
2412
void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
2413
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
2414 2415 2416
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
2417 2418
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
2419 2420 2421
bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
				 const struct skl_ddb_entry entries[],
				 int num_entries, int ignore_idx);
2422 2423 2424 2425
void skl_write_plane_wm(struct intel_plane *plane,
			const struct intel_crtc_state *crtc_state);
void skl_write_cursor_wm(struct intel_plane *plane,
			 const struct intel_crtc_state *crtc_state);
2426
bool ilk_disable_lp_wm(struct drm_device *dev);
2427 2428
int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
				  struct intel_crtc_state *cstate);
2429 2430
void intel_init_ipc(struct drm_i915_private *dev_priv);
void intel_enable_ipc(struct drm_i915_private *dev_priv);
2431

P
Paulo Zanoni 已提交
2432
/* intel_sdvo.c */
2433 2434
bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t sdvo_reg, enum pipe *pipe);
2435
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
2436
		     i915_reg_t reg, enum port port);
2437

R
Rodrigo Vivi 已提交
2438

P
Paulo Zanoni 已提交
2439
/* intel_sprite.c */
2440
bool is_planar_yuv_format(u32 pixelformat);
2441 2442
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
2443
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
2444
					      enum pipe pipe, int plane);
2445 2446
int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
2447 2448
void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
2449
int intel_plane_check_stride(const struct intel_plane_state *plane_state);
2450
int intel_plane_check_src_coordinates(struct intel_plane_state *plane_state);
2451
int chv_plane_check_rotation(const struct intel_plane_state *plane_state);
2452 2453 2454
struct intel_plane *
skl_universal_plane_create(struct drm_i915_private *dev_priv,
			   enum pipe pipe, enum plane_id plane_id);
P
Paulo Zanoni 已提交
2455

2456 2457 2458 2459 2460 2461 2462 2463 2464
static inline bool icl_is_nv12_y_plane(enum plane_id id)
{
	/* Don't need to do a gen check, these planes are only available on gen11 */
	if (id == PLANE_SPRITE4 || id == PLANE_SPRITE5)
		return true;

	return false;
}

2465 2466
static inline bool icl_is_hdr_plane(struct drm_i915_private *dev_priv,
				    enum plane_id plane_id)
2467
{
2468
	if (INTEL_GEN(dev_priv) < 11)
2469 2470
		return false;

2471
	return plane_id < PLANE_SPRITE2;
2472 2473
}

P
Paulo Zanoni 已提交
2474
/* intel_tv.c */
2475
void intel_tv_init(struct drm_i915_private *dev_priv);
2476

2477
/* intel_atomic.c */
2478 2479 2480
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
2481
						u64 *val);
2482 2483 2484
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
2485
						u64 val);
2486 2487 2488 2489 2490
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

2491 2492 2493
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
2494 2495 2496
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

2497 2498 2499 2500 2501 2502 2503
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
2504
		return ERR_CAST(crtc_state);
2505 2506 2507

	return to_intel_crtc_state(crtc_state);
}
2508

2509 2510 2511
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
2512 2513

/* intel_atomic_plane.c */
2514 2515 2516 2517 2518 2519 2520 2521
void intel_update_plane(struct intel_plane *plane,
			const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
void intel_update_slave(struct intel_plane *plane,
			const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
void intel_disable_plane(struct intel_plane *plane,
			 const struct intel_crtc_state *crtc_state);
2522 2523
struct intel_plane *intel_plane_alloc(void);
void intel_plane_free(struct intel_plane *plane);
2524 2525 2526 2527
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2528 2529 2530 2531
void skl_update_planes_on_crtc(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
void i9xx_update_planes_on_crtc(struct intel_atomic_state *state,
				struct intel_crtc *crtc);
2532 2533 2534
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
					struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *old_plane_state,
2535
					struct intel_plane_state *intel_state);
2536

2537
/* intel_color.c */
2538 2539
void intel_color_init(struct intel_crtc *crtc);
int intel_color_check(struct intel_crtc_state *crtc_state);
2540
void intel_color_commit(const struct intel_crtc_state *crtc_state);
2541
void intel_color_load_luts(const struct intel_crtc_state *crtc_state);
2542

2543 2544
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
2545
void lspcon_resume(struct intel_lspcon *lspcon);
2546
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2547 2548 2549 2550
void lspcon_write_infoframe(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    unsigned int type,
			    const void *buf, ssize_t len);
2551 2552 2553 2554
void lspcon_read_infoframe(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   unsigned int type,
			   void *frame, ssize_t len);
2555 2556 2557 2558
void lspcon_set_infoframes(struct intel_encoder *encoder,
			   bool enable,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state);
2559
u32 lspcon_infoframes_enabled(struct intel_encoder *encoder,
2560
			      const struct intel_crtc_state *pipe_config);
2561 2562
void lspcon_ycbcr420_config(struct drm_connector *connector,
			    struct intel_crtc_state *crtc_state);
2563 2564

/* intel_pipe_crc.c */
T
Tomeu Vizoso 已提交
2565
#ifdef CONFIG_DEBUG_FS
2566
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name);
2567 2568
int intel_crtc_verify_crc_source(struct drm_crtc *crtc,
				 const char *source_name, size_t *values_cnt);
2569 2570
const char *const *intel_crtc_get_crc_sources(struct drm_crtc *crtc,
					      size_t *count);
2571 2572
void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
T
Tomeu Vizoso 已提交
2573 2574
#else
#define intel_crtc_set_crc_source NULL
2575
#define intel_crtc_verify_crc_source NULL
2576
#define intel_crtc_get_crc_sources NULL
2577 2578 2579 2580 2581 2582 2583
static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
{
}

static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
{
}
T
Tomeu Vizoso 已提交
2584
#endif
J
Jesse Barnes 已提交
2585
#endif /* __INTEL_DRV_H__ */