intel_drv.h 66.8 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <drm/i915_drm.h>
33
#include "i915_drv.h"
34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
36
#include <drm/drm_encoder.h>
37
#include <drm/drm_fb_helper.h>
38
#include <drm/drm_dp_dual_mode_helper.h>
39
#include <drm/drm_dp_mst_helper.h>
40
#include <drm/drm_rect.h>
41
#include <drm/drm_atomic.h>
42

D
Daniel Vetter 已提交
43 44 45 46 47 48 49
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
50 51 52 53
 *
 * TODO: When modesetting has fully transitioned to atomic, the below
 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
 * added.
D
Daniel Vetter 已提交
54
 */
T
Tvrtko Ursulin 已提交
55 56
#define _wait_for(COND, US, W) ({ \
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
57 58 59 60 61 62 63 64 65
	int ret__;							\
	for (;;) {							\
		bool expired__ = time_after(jiffies, timeout__);	\
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
66 67
			break;						\
		}							\
68
		if ((W) && drm_can_sleep()) {				\
T
Tvrtko Ursulin 已提交
69
			usleep_range((W), (W)*2);			\
70 71 72
		} else {						\
			cpu_relax();					\
		}							\
73 74 75 76
	}								\
	ret__;								\
})

T
Tvrtko Ursulin 已提交
77 78
#define wait_for(COND, MS)	  	_wait_for((COND), (MS) * 1000, 1000)

79 80
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
81
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
82
#else
83
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
84 85
#endif

86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
106 107 108
			break; \
		} \
		cpu_relax(); \
109 110 111 112 113 114 115 116
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
117
	} \
118 119 120 121 122 123 124 125 126 127 128
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
		ret__ = _wait_for((COND), (US), 10); \
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
129 130 131
	ret__; \
})

132 133 134 135 136 137 138 139
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
140

141 142
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
143

J
Jesse Barnes 已提交
144 145 146 147 148 149 150 151 152 153
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

154 155 156
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
157 158
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
159

J
Jesse Barnes 已提交
160 161 162 163 164
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
165 166 167 168 169 170 171 172
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
173
	INTEL_OUTPUT_DP = 7,
174 175
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
176
	INTEL_OUTPUT_DDI = 10,
177 178
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
179 180 181 182 183 184

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

185 186
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
187

J
Jesse Barnes 已提交
188 189
struct intel_framebuffer {
	struct drm_framebuffer base;
190
	struct drm_i915_gem_object *obj;
191
	struct intel_rotation_info rot_info;
192 193 194 195 196 197 198 199 200 201

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
202 203
};

204 205
struct intel_fbdev {
	struct drm_fb_helper helper;
206
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
207
	struct i915_vma *vma;
208
	async_cookie_t cookie;
209
	int preferred_bpp;
210
};
J
Jesse Barnes 已提交
211

212
struct intel_encoder {
213
	struct drm_encoder base;
214

215
	enum intel_output_type type;
216
	enum port port;
217
	unsigned int cloneable;
218
	void (*hot_plug)(struct intel_encoder *);
219 220 221
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
222
	bool (*compute_config)(struct intel_encoder *,
223 224
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
225
	void (*pre_pll_enable)(struct intel_encoder *,
226 227
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
228
	void (*pre_enable)(struct intel_encoder *,
229 230
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
231
	void (*enable)(struct intel_encoder *,
232 233
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
234
	void (*disable)(struct intel_encoder *,
235 236
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
237
	void (*post_disable)(struct intel_encoder *,
238 239
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
240
	void (*post_pll_disable)(struct intel_encoder *,
241 242
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
243 244 245 246
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
247
	/* Reconstructs the equivalent mode flags for the current hardware
248
	 * state. This must be called _after_ display->get_pipe_config has
249 250
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
251
	void (*get_config)(struct intel_encoder *,
252
			   struct intel_crtc_state *pipe_config);
253 254 255
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
	u64 (*get_power_domains)(struct intel_encoder *encoder);
256 257 258 259 260 261
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
262
	int crtc_mask;
263
	enum hpd_pin hpd_pin;
264
	enum intel_display_power_domain power_domain;
265 266
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
267 268
};

269
struct intel_panel {
270
	struct drm_display_mode *fixed_mode;
271
	struct drm_display_mode *alt_fixed_mode;
272
	struct drm_display_mode *downclock_mode;
273 274 275

	/* backlight */
	struct {
276
		bool present;
277
		u32 level;
278
		u32 min;
279
		u32 max;
280
		bool enabled;
281 282
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
283
		bool alternate_pwm_increment;	/* lpt+ */
284 285

		/* PWM chip */
286 287
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
288 289
		struct pwm_device *pwm;

290
		struct backlight_device *device;
291

292 293 294
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
295 296 297 298
		void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
299 300 301 302
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
303 304
};

305 306
struct intel_connector {
	struct drm_connector base;
307 308 309
	/*
	 * The fixed encoder this connector is connected to.
	 */
310
	struct intel_encoder *encoder;
311

312 313 314
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

315 316 317
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
318 319 320

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
321 322 323

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
324
	struct edid *detect_edid;
325 326 327 328

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
329 330 331 332

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
333 334 335

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
336 337
};

338 339 340 341 342 343 344 345 346
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

347
struct dpll {
348 349 350 351 352 353 354 355 356
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
357
};
358

359 360 361
struct intel_atomic_state {
	struct drm_atomic_state base;

362 363 364 365 366 367 368 369 370 371 372 373 374 375
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
376

377 378
	bool dpll_set, modeset;

379 380 381 382 383 384 385 386 387 388
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

389
	unsigned int active_crtcs;
390 391
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
392 393
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
394

395
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
396 397 398 399 400 401

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
402 403

	/* Gen9+ only */
404
	struct skl_wm_values wm_results;
405 406

	struct i915_sw_fence commit_ready;
407 408

	struct llist_node freed;
409 410
};

411
struct intel_plane_state {
412
	struct drm_plane_state base;
413
	struct drm_rect clip;
414
	struct i915_vma *vma;
415

416 417 418 419
	struct {
		u32 offset;
		int x, y;
	} main;
420 421 422 423
	struct {
		u32 offset;
		int x, y;
	} aux;
424

425 426 427
	/* plane control register */
	u32 ctl;

428 429 430
	/* plane color control register */
	u32 color_ctl;

431 432 433 434 435 436 437 438
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
439
	 *     update_scaler_plane.
440 441 442 443 444 445 446
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
447
	 *     update_scaler_plane.
448 449
	 */
	int scaler_id;
450 451

	struct drm_intel_sprite_colorkey ckey;
452 453
};

454
struct intel_initial_plane_config {
455
	struct intel_framebuffer *fb;
456
	unsigned int tiling;
457 458 459 460
	int size;
	u32 base;
};

461 462 463
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
464
#define SKL_MAX_SRC_H 4096
465 466 467
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
468
#define SKL_MAX_DST_H 4096
469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

503 504
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1
505 506
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
507

508 509 510 511 512 513 514 515 516
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
517
struct skl_plane_wm {
518 519
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
L
Lyude 已提交
520 521 522 523
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
524 525 526
	uint32_t linetime;
};

527 528 529 530 531 532 533 534
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
535 536
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
537 538 539 540
	uint8_t num_levels;
	bool cxsr;
};

541 542 543 544
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
583
			struct skl_ddb_entry ddb;
584
		} skl;
585 586

		struct {
587
			/* "raw" watermarks (not inverted) */
588
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
589 590
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
591 592
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
593 594
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
595
		} vlv;
596 597 598 599 600 601 602 603 604

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
605 606 607 608 609 610 611 612 613 614 615
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

616
struct intel_crtc_state {
617 618
	struct drm_crtc_state base;

619 620 621 622 623 624 625 626
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
627
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
628 629
	unsigned long quirks;

630
	unsigned fb_bits; /* framebuffers to flip */
631 632
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
633
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
634
	bool fb_changed; /* fb on any of the planes is changed */
635
	bool fifo_changed; /* FIFO split is changed */
636

637 638 639 640 641
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

642 643 644 645 646 647
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

648 649 650
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
651

652 653 654
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

655
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
656 657
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
658 659
	enum transcoder cpu_transcoder;

660 661 662 663 664 665
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

666 667 668 669 670
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

671 672 673
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

674 675 676 677
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

678 679 680 681
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
682
	bool dither;
683

684 685 686 687 688 689 690 691
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

692 693 694
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

695 696 697 698
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

699 700 701 702 703 704 705
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

706 707
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
708
	struct dpll dpll;
709

710 711
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
712

713 714 715
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

716 717 718 719 720
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

721
	int pipe_bpp;
722
	struct intel_link_m_n dp_m_n;
723

724 725
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
726
	bool has_drrs;
727

728 729 730
	bool has_psr;
	bool has_psr2;

731 732
	/*
	 * Frequence the dpll for the port should run at. Differs from the
733 734
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
735
	 */
736 737
	int port_clock;

738 739
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
740

741 742
	uint8_t lane_count;

743 744 745 746 747 748
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

749 750 751
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

752
	/* Panel fitter controls for gen2-gen4 + VLV */
753 754 755
	struct {
		u32 control;
		u32 pgm_ratios;
756
		u32 lvds_border_bits;
757 758 759 760 761 762
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
763
		bool enabled;
764
		bool force_thru;
765
	} pch_pfit;
766

767
	/* FDI configuration, only valid if has_pch_encoder is set. */
768
	int fdi_lanes;
769
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
770 771

	bool ips_enabled;
772
	bool ips_force_disable;
773

774 775
	bool enable_fbc;

776
	bool double_wide;
777 778

	int pbn;
779 780

	struct intel_crtc_scaler_state scaler_state;
781 782 783

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
784 785 786

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
787

788
	struct intel_crtc_wm_state wm;
789 790 791

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
792 793 794

	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
S
Shashank Sharma 已提交
795 796 797 798 799 800

	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
801 802 803

	/* output format is YCBCR 4:2:0 */
	bool ycbcr420;
804 805
};

J
Jesse Barnes 已提交
806 807
struct intel_crtc {
	struct drm_crtc base;
808 809
	enum pipe pipe;
	enum plane plane;
810 811 812 813 814 815
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
816
	u8 plane_ids_mask;
817
	unsigned long long enabled_power_domains;
818
	struct intel_overlay *overlay;
819

820
	struct intel_crtc_state *config;
821

822 823
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
824

825 826 827
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
828 829 830 831

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
832 833
		union {
			struct intel_pipe_wm ilk;
834
			struct vlv_wm_state vlv;
835
			struct g4x_wm_state g4x;
836
		} active;
837
	} wm;
838

839
	int scanline_offset;
840

841 842 843 844 845 846
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
847

848 849
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
850 851
};

852 853
struct intel_plane {
	struct drm_plane base;
854 855
	u8 plane;
	enum plane_id id;
856
	enum pipe pipe;
857
	bool can_scale;
858
	int max_downscale;
859
	uint32_t frontbuffer_bit;
860

861 862 863 864
	struct {
		u32 base, cntl, size;
	} cursor;

865 866 867
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
868
	 * the intel_plane_state structure and accessed via plane_state.
869 870
	 */

871
	void (*update_plane)(struct intel_plane *plane,
872 873
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
874 875 876
	void (*disable_plane)(struct intel_plane *plane,
			      struct intel_crtc *crtc);
	int (*check_plane)(struct intel_plane *plane,
877
			   struct intel_crtc_state *crtc_state,
878
			   struct intel_plane_state *state);
879 880
};

881
struct intel_watermark_params {
882 883 884 885 886
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
887 888 889
};

struct cxsr_latency {
890 891
	bool is_desktop : 1;
	bool is_ddr3 : 1;
892 893 894 895 896 897
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
898 899
};

900
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
901
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
902
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
903
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
904
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
905
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
906
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
907
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
908
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
909

910
struct intel_hdmi {
911
	i915_reg_t hdmi_reg;
912
	int ddc_bus;
913 914 915 916
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
917 918
	bool has_hdmi_sink;
	bool has_audio;
919
	bool rgb_quant_range_selectable;
920
	struct intel_connector *attached_connector;
921 922
};

923
struct intel_dp_mst_encoder;
924
#define DP_MAX_DOWNSTREAM_PORTS		0x10
925

926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

946 947
struct intel_dp_compliance_data {
	unsigned long edid;
948 949 950
	uint8_t video_pattern;
	uint16_t hdisplay, vdisplay;
	uint8_t bpc;
951 952 953 954 955 956
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
957 958
	int test_link_rate;
	u8 test_lane_count;
959 960
};

961
struct intel_dp {
962 963 964
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
965
	uint32_t DP;
966 967
	int link_rate;
	uint8_t lane_count;
968
	uint8_t sink_count;
969
	bool link_mst;
970
	bool has_audio;
971
	bool detect_done;
972
	bool channel_eq_status;
973
	bool reset_link_params;
974
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
975
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
976
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
977
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
978 979 980
	/* source rates */
	int num_source_rates;
	const int *source_rates;
981 982
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
983
	int sink_rates[DP_MAX_SUPPORTED_RATES];
984
	bool use_rate_select;
985 986 987
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
988 989 990 991
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
992
	/* sink or branch descriptor */
993
	struct drm_dp_desc desc;
994
	struct drm_dp_aux aux;
995
	enum intel_display_power_domain aux_power_domain;
996 997 998 999 1000 1001 1002 1003
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1004 1005
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1006
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
1007

1008 1009
	struct notifier_block edp_notifier;

1010 1011 1012 1013 1014
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1015 1016 1017 1018 1019 1020
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1021 1022 1023 1024 1025
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1026
	struct edp_power_seq pps_delays;
1027

1028 1029
	bool can_mst; /* this port supports mst */
	bool is_mst;
1030
	int active_mst_links;
1031
	/* connector directly attached - won't be use for modeset in mst world */
1032
	struct intel_connector *attached_connector;
1033

1034 1035 1036 1037
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1038
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1039 1040 1041 1042 1043 1044 1045 1046
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
1047 1048 1049 1050

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1051
	/* Displayport compliance testing */
1052
	struct intel_dp_compliance compliance;
1053 1054
};

1055 1056 1057 1058 1059
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
};

1060 1061
struct intel_digital_port {
	struct intel_encoder base;
1062
	u32 saved_port_bits;
1063 1064
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1065
	struct intel_lspcon lspcon;
1066
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1067
	bool release_cl2_override;
1068
	uint8_t max_lanes;
1069
	enum intel_display_power_domain ddi_io_power_domain;
1070 1071 1072

	void (*write_infoframe)(struct drm_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
1073
				unsigned int type,
1074 1075 1076 1077 1078 1079 1080
				const void *frame, ssize_t len);
	void (*set_infoframes)(struct drm_encoder *encoder,
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
1081 1082
};

1083 1084 1085 1086
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1087
	struct intel_connector *connector;
1088 1089
};

1090
static inline enum dpio_channel
1091 1092
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1093
	switch (dport->base.port) {
1094
	case PORT_B:
1095
	case PORT_D:
1096
		return DPIO_CH0;
1097
	case PORT_C:
1098
		return DPIO_CH1;
1099 1100 1101 1102 1103
	default:
		BUG();
	}
}

1104 1105 1106
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1107
	switch (dport->base.port) {
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1132
static inline struct intel_crtc *
1133
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1134 1135 1136 1137
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1138
static inline struct intel_crtc *
1139
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
1140 1141 1142 1143
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

P
Paulo Zanoni 已提交
1144
struct intel_load_detect_pipe {
1145
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1146
};
J
Jesse Barnes 已提交
1147

P
Paulo Zanoni 已提交
1148 1149
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1150 1151 1152 1153
{
	return to_intel_connector(connector)->encoder;
}

1154 1155 1156
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
1157 1158 1159
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	switch (intel_encoder->type) {
1160
	case INTEL_OUTPUT_DDI:
1161 1162 1163 1164 1165 1166 1167 1168 1169
		WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
		return container_of(encoder, struct intel_digital_port,
				    base.base);
	default:
		return NULL;
	}
1170 1171
}

1172 1173 1174 1175 1176 1177
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1178 1179 1180
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1181 1182 1183 1184 1185 1186 1187 1188
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1189 1190 1191 1192 1193 1194
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1195 1196 1197 1198
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1199 1200
}

1201 1202 1203 1204 1205 1206 1207 1208
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1209 1210 1211 1212 1213 1214 1215 1216
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1217 1218 1219 1220 1221 1222 1223 1224
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1225
/* intel_fifo_underrun.c */
1226
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1227
					   enum pipe pipe, bool enable);
1228
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1229
					   enum pipe pch_transcoder,
1230
					   bool enable);
1231 1232 1233
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1234
					 enum pipe pch_transcoder);
1235 1236
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1237 1238

/* i915_irq.c */
1239 1240
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1241 1242
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1243
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1244 1245
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1246 1247 1248 1249

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
1250
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1251 1252
}

1253 1254
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1255 1256 1257 1258 1259 1260
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1261
	return dev_priv->runtime_pm.irqs_enabled;
1262 1263
}

1264
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1265
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1266
				     u8 pipe_mask);
1267
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1268
				     u8 pipe_mask);
1269 1270 1271
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1272 1273

/* intel_crt.c */
1274
void intel_crt_init(struct drm_i915_private *dev_priv);
1275
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1276 1277

/* intel_ddi.c */
1278
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1279 1280
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state);
1281 1282
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1283
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1284
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1285
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1286 1287
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
1288 1289
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
1290 1291
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
1292
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1293
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1294
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1295 1296
bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				 struct intel_crtc *intel_crtc);
1297
void intel_ddi_get_config(struct intel_encoder *encoder,
1298
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1299

1300 1301
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1302 1303
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state);
1304
u32 bxt_signal_levels(struct intel_dp *intel_dp);
1305
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1306 1307
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);

1308 1309
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
				   int plane, unsigned int height);
1310

1311
/* intel_audio.c */
1312
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1313 1314 1315
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1316 1317 1318
void intel_audio_codec_disable(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state);
I
Imre Deak 已提交
1319 1320
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1321 1322
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1323

1324
/* intel_cdclk.c */
1325
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1326 1327
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1328 1329
void cnl_init_cdclk(struct drm_i915_private *dev_priv);
void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1330 1331
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1332 1333 1334 1335
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1336
bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1337
			       const struct intel_cdclk_state *b);
1338 1339
bool intel_cdclk_changed(const struct intel_cdclk_state *a,
			 const struct intel_cdclk_state *b);
1340 1341
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1342 1343
void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
			    const char *context);
1344

1345
/* intel_display.c */
1346 1347
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1348
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1349
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1350
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1351 1352
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1353 1354
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1355 1356
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1357
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1358
unsigned int intel_fb_xy_to_linear(int x, int y,
1359 1360
				   const struct intel_plane_state *state,
				   int plane);
1361
void intel_add_fb_offsets(int *x, int *y,
1362
			  const struct intel_plane_state *state, int plane);
1363
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1364
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1365 1366
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1367
int intel_display_suspend(struct drm_device *dev);
1368
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1369
void intel_encoder_destroy(struct drm_encoder *encoder);
1370 1371
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1372
void intel_connector_free(struct intel_connector *connector);
1373 1374 1375
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
1376 1377 1378
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);

1379
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1380 1381
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1382 1383
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1384 1385 1386 1387 1388 1389
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1390 1391 1392 1393
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1394
		((1 << INTEL_OUTPUT_DP) |
1395 1396 1397
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1398
static inline void
1399
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1400
{
1401
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1402
}
1403
static inline void
1404
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1405
{
1406
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1407 1408

	if (crtc->active)
1409
		intel_wait_for_vblank(dev_priv, pipe);
1410
}
1411 1412 1413

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1414
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1415
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1416 1417
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1418
int intel_get_load_detect_pipe(struct drm_connector *connector,
1419
			       const struct drm_display_mode *mode,
1420 1421
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1422
void intel_release_load_detect_pipe(struct drm_connector *connector,
1423 1424
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1425 1426
struct i915_vma *
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1427
void intel_unpin_fb_vma(struct i915_vma *vma);
1428
struct drm_framebuffer *
1429 1430
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1431
int intel_prepare_plane_fb(struct drm_plane *plane,
1432
			   struct drm_plane_state *new_state);
1433
void intel_cleanup_plane_fb(struct drm_plane *plane,
1434
			    struct drm_plane_state *old_state);
1435 1436 1437 1438 1439 1440 1441 1442
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1443 1444 1445
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1446
				    struct drm_plane_state *plane_state);
1447

1448 1449 1450
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1451
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1452
		     const struct dpll *dpll);
1453
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1454
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1455

1456
/* modesetting asserts */
1457 1458
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1459 1460 1461 1462
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1463 1464 1465
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1466 1467 1468 1469
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1470
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1471 1472
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1473
u32 intel_compute_tile_offset(int *x, int *y,
1474
			      const struct intel_plane_state *state, int plane);
1475 1476
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1477 1478
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1479
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1480 1481
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1482
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1483
unsigned int skl_cdclk_get_vco(unsigned int freq);
1484 1485
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1486
void intel_dp_get_m_n(struct intel_crtc *crtc,
1487
		      struct intel_crtc_state *pipe_config);
1488
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1489
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1490
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1491 1492
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1493

1494
bool intel_crtc_active(struct intel_crtc *crtc);
1495 1496
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
1497
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1498
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1499
				 struct intel_crtc_state *pipe_config);
1500

1501
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1502
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1503

1504 1505 1506 1507
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1508

1509 1510
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1511 1512
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1513 1514
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1515
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1516
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1517

1518
/* intel_csr.c */
1519
void intel_csr_ucode_init(struct drm_i915_private *);
1520
void intel_csr_load_program(struct drm_i915_private *);
1521
void intel_csr_ucode_fini(struct drm_i915_private *);
1522 1523
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1524

P
Paulo Zanoni 已提交
1525
/* intel_dp.c */
1526 1527
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1528 1529
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1530
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1531 1532
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1533 1534
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count);
1535 1536 1537
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1538 1539
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1540
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1541
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1542
bool intel_dp_compute_config(struct intel_encoder *encoder,
1543 1544
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1545
bool intel_dp_is_edp(struct intel_dp *intel_dp);
1546
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1547 1548
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1549 1550 1551
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state);
void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1552
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1553 1554
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1555 1556
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1557
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1558
int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1559
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1560
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1561
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1562
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1563
void intel_plane_destroy(struct drm_plane *plane);
1564
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1565
			   const struct intel_crtc_state *crtc_state);
1566
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1567
			    const struct intel_crtc_state *crtc_state);
1568 1569 1570 1571
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1572

1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1585
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1586 1587 1588
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1589 1590 1591 1592 1593
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1594
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1595 1596
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1597 1598
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port);
1599

1600 1601 1602
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1603 1604 1605
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1606
/* intel_dsi.c */
1607
void intel_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1608

1609 1610
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1611 1612

/* intel_dvo.c */
1613
void intel_dvo_init(struct drm_i915_private *dev_priv);
1614 1615
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1616 1617


1618
/* legacy fbdev emulation in intel_fbdev.c */
1619
#ifdef CONFIG_DRM_FBDEV_EMULATION
1620
extern int intel_fbdev_init(struct drm_device *dev);
1621
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1622 1623
extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
1624
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1625 1626
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1627 1628 1629 1630 1631
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1632

1633
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1634 1635 1636
{
}

1637 1638 1639 1640 1641
static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
{
}

static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
1642 1643 1644
{
}

1645
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1646 1647 1648
{
}

1649 1650 1651 1652
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1653
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1654 1655 1656
{
}
#endif
P
Paulo Zanoni 已提交
1657

1658
/* intel_fbc.c */
1659 1660
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state);
1661
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1662 1663 1664
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1665
void intel_fbc_post_update(struct intel_crtc *crtc);
1666
void intel_fbc_init(struct drm_i915_private *dev_priv);
1667
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1668 1669 1670
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1671 1672
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1673 1674 1675 1676
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1677
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1678
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1679
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1680

P
Paulo Zanoni 已提交
1681
/* intel_hdmi.c */
1682 1683
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1684 1685 1686 1687
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1688 1689
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
S
Shashank Sharma 已提交
1690 1691 1692 1693
void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
1694
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
1695
void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1696 1697 1698


/* intel_lvds.c */
1699
void intel_lvds_init(struct drm_i915_private *dev_priv);
1700
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1701
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1702 1703 1704 1705


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1706
				 struct edid *edid);
P
Paulo Zanoni 已提交
1707
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1708 1709
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1710
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1711 1712 1713


/* intel_overlay.c */
1714 1715
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1716
int intel_overlay_switch_off(struct intel_overlay *overlay);
1717 1718 1719 1720
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1721
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1722 1723 1724


/* intel_panel.c */
1725
int intel_panel_init(struct intel_panel *panel,
1726
		     struct drm_display_mode *fixed_mode,
1727
		     struct drm_display_mode *alt_fixed_mode,
1728
		     struct drm_display_mode *downclock_mode);
1729 1730 1731 1732
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1733
			     struct intel_crtc_state *pipe_config,
1734 1735
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1736
			      struct intel_crtc_state *pipe_config,
1737
			      int fitting_mode);
1738
void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
1739
				    u32 level, u32 max);
1740 1741
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1742 1743 1744
void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
1745
void intel_panel_destroy_backlight(struct drm_connector *connector);
1746
enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
1747
extern struct drm_display_mode *intel_find_panel_downclock(
1748
				struct drm_i915_private *dev_priv,
1749 1750
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1751 1752

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1753
int intel_backlight_device_register(struct intel_connector *connector);
1754 1755
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1756 1757 1758 1759
static int intel_backlight_device_register(struct intel_connector *connector)
{
	return 0;
}
1760 1761 1762 1763
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1764

P
Paulo Zanoni 已提交
1765

R
Rodrigo Vivi 已提交
1766
/* intel_psr.c */
1767 1768 1769 1770
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state);
void intel_psr_disable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *old_crtc_state);
1771
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1772
			  unsigned frontbuffer_bits);
1773
void intel_psr_flush(struct drm_i915_private *dev_priv,
1774 1775
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
1776
void intel_psr_init(struct drm_i915_private *dev_priv);
1777
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1778
				   unsigned frontbuffer_bits);
1779 1780
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state);
R
Rodrigo Vivi 已提交
1781

1782 1783
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1784
void intel_power_domains_fini(struct drm_i915_private *);
1785 1786
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1787
void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
1788 1789
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1790
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1791 1792
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1793

1794 1795 1796 1797
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1798 1799
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1800 1801
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1802 1803
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1804 1805 1806 1807

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
1808
	WARN_ONCE(dev_priv->runtime_pm.suspended,
1809 1810 1811 1812 1813 1814 1815
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1816
	WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
1817
		  "RPM wakelock ref not held during HW access");
1818 1819
}

1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
1841
	atomic_inc(&dev_priv->runtime_pm.wakeref_count);
1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
1858
	atomic_dec(&dev_priv->runtime_pm.wakeref_count);
1859 1860
}

1861
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1862
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1863 1864 1865
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1866 1867
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1868 1869
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1870 1871
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1872 1873


P
Paulo Zanoni 已提交
1874
/* intel_pm.c */
1875
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
1876
void intel_suspend_hw(struct drm_i915_private *dev_priv);
1877
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
1878
void intel_update_watermarks(struct intel_crtc *crtc);
1879
void intel_init_pm(struct drm_i915_private *dev_priv);
1880
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
1881
void intel_pm_setup(struct drm_i915_private *dev_priv);
1882 1883
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1884
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1885 1886
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1887 1888
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1889
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1890 1891
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1892
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1893 1894
void gen6_rps_boost(struct drm_i915_gem_request *rq,
		    struct intel_rps_client *rps);
1895
void g4x_wm_get_hw_state(struct drm_device *dev);
1896
void vlv_wm_get_hw_state(struct drm_device *dev);
1897
void ilk_wm_get_hw_state(struct drm_device *dev);
1898
void skl_wm_get_hw_state(struct drm_device *dev);
1899 1900
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1901 1902
void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
			      struct skl_pipe_wm *out);
1903
void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
1904
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
1905 1906 1907
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
1908 1909
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
1910 1911
bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
				 const struct skl_ddb_entry **entries,
1912 1913
				 const struct skl_ddb_entry *ddb,
				 int ignore);
1914
bool ilk_disable_lp_wm(struct drm_device *dev);
1915
int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1916 1917
int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
				  struct intel_crtc_state *cstate);
1918 1919
void intel_init_ipc(struct drm_i915_private *dev_priv);
void intel_enable_ipc(struct drm_i915_private *dev_priv);
1920
static inline int intel_rc6_enabled(void)
1921
{
1922
	return i915_modparams.enable_rc6;
1923
}
1924

P
Paulo Zanoni 已提交
1925
/* intel_sdvo.c */
1926
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
1927
		     i915_reg_t reg, enum port port);
1928

R
Rodrigo Vivi 已提交
1929

P
Paulo Zanoni 已提交
1930
/* intel_sprite.c */
1931 1932
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
1933
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1934
					      enum pipe pipe, int plane);
1935 1936
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1937 1938
void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
1939 1940 1941
void skl_update_plane(struct intel_plane *plane,
		      const struct intel_crtc_state *crtc_state,
		      const struct intel_plane_state *plane_state);
1942
void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
P
Paulo Zanoni 已提交
1943 1944

/* intel_tv.c */
1945
void intel_tv_init(struct drm_i915_private *dev_priv);
1946

1947
/* intel_atomic.c */
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t *val);
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t val);
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

1961 1962 1963
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1964 1965 1966
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

1967 1968 1969 1970 1971 1972 1973
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1974
		return ERR_CAST(crtc_state);
1975 1976 1977

	return to_intel_crtc_state(crtc_state);
}
1978

1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
static inline struct intel_crtc_state *
intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
				     struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;

	crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);

	if (crtc_state)
		return to_intel_crtc_state(crtc_state);
	else
		return NULL;
}

1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

2004 2005 2006
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
2007 2008

/* intel_atomic_plane.c */
2009
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
2010 2011 2012 2013
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2014 2015 2016
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
					struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *old_plane_state,
2017
					struct intel_plane_state *intel_state);
2018

2019 2020
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
2021
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
2022 2023
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
2024

2025 2026
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
2027
void lspcon_resume(struct intel_lspcon *lspcon);
2028
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2029 2030 2031

/* intel_pipe_crc.c */
int intel_pipe_crc_create(struct drm_minor *minor);
T
Tomeu Vizoso 已提交
2032 2033 2034 2035 2036 2037
#ifdef CONFIG_DEBUG_FS
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
			      size_t *values_cnt);
#else
#define intel_crtc_set_crc_source NULL
#endif
2038
extern const struct file_operations i915_display_crc_ctl_fops;
J
Jesse Barnes 已提交
2039
#endif /* __INTEL_DRV_H__ */