intel_drv.h 72.1 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <drm/i915_drm.h>
33
#include "i915_drv.h"
34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
36
#include <drm/drm_encoder.h>
37
#include <drm/drm_fb_helper.h>
38
#include <drm/drm_dp_dual_mode_helper.h>
39
#include <drm/drm_dp_mst_helper.h>
40
#include <drm/drm_rect.h>
41
#include <drm/drm_atomic.h>
42

D
Daniel Vetter 已提交
43
/**
44
 * __wait_for - magic wait macro
D
Daniel Vetter 已提交
45
 *
46 47 48 49
 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
 * important that we check the condition again after having timed out, since the
 * timeout could be due to preemption or similar and we've never had a chance to
 * check the condition before the timeout.
D
Daniel Vetter 已提交
50
 */
51
#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
T
Tvrtko Ursulin 已提交
52
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
53
	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
54
	int ret__;							\
55
	might_sleep();							\
56 57
	for (;;) {							\
		bool expired__ = time_after(jiffies, timeout__);	\
58
		OP;							\
59 60 61 62 63 64
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
65 66
			break;						\
		}							\
67 68 69
		usleep_range(wait__, wait__ * 2);			\
		if (wait__ < (Wmax))					\
			wait__ <<= 1;					\
70 71 72 73
	}								\
	ret__;								\
})

74 75 76
#define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
						   (Wmax))
#define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
T
Tvrtko Ursulin 已提交
77

78 79
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
80
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
81
#else
82
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
83 84
#endif

85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
105 106 107
			break; \
		} \
		cpu_relax(); \
108 109 110 111 112 113 114 115
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
116
	} \
117 118 119 120 121 122 123 124
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
125
		ret__ = _wait_for((COND), (US), 10, 10); \
126 127
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
128 129 130
	ret__; \
})

131 132 133 134 135 136 137 138
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
139

140 141
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
142

J
Jesse Barnes 已提交
143 144 145 146 147 148 149 150 151 152
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

153 154 155
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
156 157
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
158

J
Jesse Barnes 已提交
159 160 161 162 163
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
164 165 166 167 168 169 170 171
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
172
	INTEL_OUTPUT_DP = 7,
173 174
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
175
	INTEL_OUTPUT_DDI = 10,
176 177
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
178 179 180 181 182 183

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

184 185
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
186

J
Jesse Barnes 已提交
187 188
struct intel_framebuffer {
	struct drm_framebuffer base;
189
	struct drm_i915_gem_object *obj;
190
	struct intel_rotation_info rot_info;
191 192 193 194 195 196 197 198 199 200

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
201 202
};

203 204
struct intel_fbdev {
	struct drm_fb_helper helper;
205
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
206
	struct i915_vma *vma;
207
	unsigned long vma_flags;
208
	async_cookie_t cookie;
209
	int preferred_bpp;
210
};
J
Jesse Barnes 已提交
211

212
struct intel_encoder {
213
	struct drm_encoder base;
214

215
	enum intel_output_type type;
216
	enum port port;
217
	unsigned int cloneable;
218 219
	bool (*hotplug)(struct intel_encoder *encoder,
			struct intel_connector *connector);
220 221 222
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
223
	bool (*compute_config)(struct intel_encoder *,
224 225
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
226
	void (*pre_pll_enable)(struct intel_encoder *,
227 228
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
229
	void (*pre_enable)(struct intel_encoder *,
230 231
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
232
	void (*enable)(struct intel_encoder *,
233 234
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
235
	void (*disable)(struct intel_encoder *,
236 237
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
238
	void (*post_disable)(struct intel_encoder *,
239 240
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
241
	void (*post_pll_disable)(struct intel_encoder *,
242 243
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
244 245 246 247
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
248
	/* Reconstructs the equivalent mode flags for the current hardware
249
	 * state. This must be called _after_ display->get_pipe_config has
250 251
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
252
	void (*get_config)(struct intel_encoder *,
253
			   struct intel_crtc_state *pipe_config);
254 255 256
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
	u64 (*get_power_domains)(struct intel_encoder *encoder);
257 258 259 260 261 262
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
263
	int crtc_mask;
264
	enum hpd_pin hpd_pin;
265
	enum intel_display_power_domain power_domain;
266 267
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
268 269
};

270
struct intel_panel {
271
	struct drm_display_mode *fixed_mode;
272
	struct drm_display_mode *alt_fixed_mode;
273
	struct drm_display_mode *downclock_mode;
274 275 276

	/* backlight */
	struct {
277
		bool present;
278
		u32 level;
279
		u32 min;
280
		u32 max;
281
		bool enabled;
282 283
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
284
		bool alternate_pwm_increment;	/* lpt+ */
285 286

		/* PWM chip */
287 288
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
289 290
		struct pwm_device *pwm;

291
		struct backlight_device *device;
292

293 294 295
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
296 297 298 299
		void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
300 301 302 303
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
304 305
};

306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
/*
 * This structure serves as a translation layer between the generic HDCP code
 * and the bus-specific code. What that means is that HDCP over HDMI differs
 * from HDCP over DP, so to account for these differences, we need to
 * communicate with the receiver through this shim.
 *
 * For completeness, the 2 buses differ in the following ways:
 *	- DP AUX vs. DDC
 *		HDCP registers on the receiver are set via DP AUX for DP, and
 *		they are set via DDC for HDMI.
 *	- Receiver register offsets
 *		The offsets of the registers are different for DP vs. HDMI
 *	- Receiver register masks/offsets
 *		For instance, the ready bit for the KSV fifo is in a different
 *		place on DP vs HDMI
 *	- Receiver register names
 *		Seriously. In the DP spec, the 16-bit register containing
 *		downstream information is called BINFO, on HDMI it's called
 *		BSTATUS. To confuse matters further, DP has a BSTATUS register
 *		with a completely different definition.
 *	- KSV FIFO
 *		On HDMI, the ksv fifo is read all at once, whereas on DP it must
 *		be read 3 keys at a time
 *	- Aksv output
 *		Since Aksv is hidden in hardware, there's different procedures
 *		to send it over DP AUX vs DDC
 */
struct intel_hdcp_shim {
	/* Outputs the transmitter's An and Aksv values to the receiver. */
	int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);

	/* Reads the receiver's key selection vector */
	int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);

	/*
	 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
	 * definitions are the same in the respective specs, but the names are
	 * different. Call it BSTATUS since that's the name the HDMI spec
	 * uses and it was there first.
	 */
	int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
			    u8 *bstatus);

	/* Determines whether a repeater is present downstream */
	int (*repeater_present)(struct intel_digital_port *intel_dig_port,
				bool *repeater_present);

	/* Reads the receiver's Ri' value */
	int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);

	/* Determines if the receiver's KSV FIFO is ready for consumption */
	int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
			      bool *ksv_ready);

	/* Reads the ksv fifo for num_downstream devices */
	int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
			     int num_downstream, u8 *ksv_fifo);

	/* Reads a 32-bit part of V' from the receiver */
	int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
				 int i, u32 *part);

	/* Enables HDCP signalling on the port */
	int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
				 bool enable);

	/* Ensures the link is still protected */
	bool (*check_link)(struct intel_digital_port *intel_dig_port);
374 375 376 377

	/* Detects panel's hdcp capability. This is optional for HDMI. */
	int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
			    bool *hdcp_capable);
378 379
};

380 381
struct intel_connector {
	struct drm_connector base;
382 383 384
	/*
	 * The fixed encoder this connector is connected to.
	 */
385
	struct intel_encoder *encoder;
386

387 388 389
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

390 391 392
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
393 394 395

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
396 397 398

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
399
	struct edid *detect_edid;
400 401 402 403

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
404 405 406 407

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
408 409 410

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
411 412 413 414 415 416

	const struct intel_hdcp_shim *hdcp_shim;
	struct mutex hdcp_mutex;
	uint64_t hdcp_value; /* protected by hdcp_mutex */
	struct delayed_work hdcp_check_work;
	struct work_struct hdcp_prop_work;
417 418
};

419 420 421 422 423 424 425 426 427
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

428
struct dpll {
429 430 431 432 433 434 435 436 437
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
438
};
439

440 441 442
struct intel_atomic_state {
	struct drm_atomic_state base;

443 444 445 446 447 448 449 450 451 452 453 454 455 456
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
457

458 459
	bool dpll_set, modeset;

460 461 462 463 464 465 466 467 468 469
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

470
	unsigned int active_crtcs;
471 472
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
473 474
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
475

476
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
477 478 479 480 481 482

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
483 484

	/* Gen9+ only */
485
	struct skl_ddb_values wm_results;
486 487

	struct i915_sw_fence commit_ready;
488 489

	struct llist_node freed;
490 491
};

492
struct intel_plane_state {
493
	struct drm_plane_state base;
494
	struct i915_vma *vma;
495 496
	unsigned long flags;
#define PLANE_HAS_FENCE BIT(0)
497

498 499 500 501
	struct {
		u32 offset;
		int x, y;
	} main;
502 503 504 505
	struct {
		u32 offset;
		int x, y;
	} aux;
506

507 508 509
	/* plane control register */
	u32 ctl;

510 511 512
	/* plane color control register */
	u32 color_ctl;

513 514 515 516 517 518 519 520
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
521
	 *     update_scaler_plane.
522 523 524 525 526 527 528
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
529
	 *     update_scaler_plane.
530 531
	 */
	int scaler_id;
532 533

	struct drm_intel_sprite_colorkey ckey;
534 535
};

536
struct intel_initial_plane_config {
537
	struct intel_framebuffer *fb;
538
	unsigned int tiling;
539 540 541 542
	int size;
	u32 base;
};

543 544 545
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
546
#define SKL_MAX_SRC_H 4096
547 548 549
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
550
#define SKL_MAX_DST_H 4096
551 552 553 554
#define ICL_MAX_SRC_W 5120
#define ICL_MAX_SRC_H 4096
#define ICL_MAX_DST_W 5120
#define ICL_MAX_DST_H 4096
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

589 590
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1
591 592
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
593

594 595 596 597 598 599 600 601 602
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
603
struct skl_plane_wm {
604
	struct skl_wm_level wm[8];
605
	struct skl_wm_level uv_wm[8];
606
	struct skl_wm_level trans_wm;
607
	bool is_planar;
L
Lyude 已提交
608 609 610 611
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
612 613 614
	uint32_t linetime;
};

615 616 617 618 619 620 621 622
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
623 624
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
625 626 627 628
	uint8_t num_levels;
	bool cxsr;
};

629 630 631 632
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
671
			struct skl_ddb_entry ddb;
672
		} skl;
673 674

		struct {
675
			/* "raw" watermarks (not inverted) */
676
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
677 678
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
679 680
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
681 682
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
683
		} vlv;
684 685 686 687 688 689 690 691 692

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
693 694 695 696 697 698 699 700 701 702 703
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

704
struct intel_crtc_state {
705 706
	struct drm_crtc_state base;

707 708 709 710 711 712 713 714
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
715
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
716 717
	unsigned long quirks;

718
	unsigned fb_bits; /* framebuffers to flip */
719 720
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
721
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
722
	bool fb_changed; /* fb on any of the planes is changed */
723
	bool fifo_changed; /* FIFO split is changed */
724

725 726 727 728 729
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

730 731 732 733 734 735
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

736 737 738
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
739

740 741 742
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

743
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
744 745
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
746 747
	enum transcoder cpu_transcoder;

748 749 750 751 752 753
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

754 755 756 757 758
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

759 760 761
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

762 763 764 765
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

766 767 768 769
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
770
	bool dither;
771

772 773 774 775 776 777 778 779
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

780 781 782
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

783 784 785 786
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

787 788 789 790 791 792 793
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

794 795
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
796
	struct dpll dpll;
797

798 799
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
800

801 802 803
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

804 805 806 807 808
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

809
	int pipe_bpp;
810
	struct intel_link_m_n dp_m_n;
811

812 813
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
814
	bool has_drrs;
815

816 817 818
	bool has_psr;
	bool has_psr2;

819 820
	/*
	 * Frequence the dpll for the port should run at. Differs from the
821 822
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
823
	 */
824 825
	int port_clock;

826 827
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
828

829 830
	uint8_t lane_count;

831 832 833 834 835 836
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

837 838 839
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

840
	/* Panel fitter controls for gen2-gen4 + VLV */
841 842 843
	struct {
		u32 control;
		u32 pgm_ratios;
844
		u32 lvds_border_bits;
845 846 847 848 849 850
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
851
		bool enabled;
852
		bool force_thru;
853
	} pch_pfit;
854

855
	/* FDI configuration, only valid if has_pch_encoder is set. */
856
	int fdi_lanes;
857
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
858 859

	bool ips_enabled;
860
	bool ips_force_disable;
861

862 863
	bool enable_fbc;

864
	bool double_wide;
865 866

	int pbn;
867 868

	struct intel_crtc_scaler_state scaler_state;
869 870 871

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
872 873 874

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
875

876
	struct intel_crtc_wm_state wm;
877 878 879

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
880 881 882

	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
S
Shashank Sharma 已提交
883 884 885 886 887 888

	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
889 890 891

	/* output format is YCBCR 4:2:0 */
	bool ycbcr420;
892 893
};

J
Jesse Barnes 已提交
894 895
struct intel_crtc {
	struct drm_crtc base;
896
	enum pipe pipe;
897 898 899 900 901 902
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
903
	u8 plane_ids_mask;
904
	unsigned long long enabled_power_domains;
905
	struct intel_overlay *overlay;
906

907
	struct intel_crtc_state *config;
908

909 910
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
911

912 913 914
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
915 916 917 918

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
919 920
		union {
			struct intel_pipe_wm ilk;
921
			struct vlv_wm_state vlv;
922
			struct g4x_wm_state g4x;
923
		} active;
924
	} wm;
925

926
	int scanline_offset;
927

928 929 930 931 932 933
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
934

935 936
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
937 938
};

939 940
struct intel_plane {
	struct drm_plane base;
941
	enum i9xx_plane_id i9xx_plane;
942
	enum plane_id id;
943
	enum pipe pipe;
944
	bool can_scale;
945
	bool has_fbc;
946
	int max_downscale;
947
	uint32_t frontbuffer_bit;
948

949 950 951 952
	struct {
		u32 base, cntl, size;
	} cursor;

953 954 955
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
956
	 * the intel_plane_state structure and accessed via plane_state.
957 958
	 */

959
	void (*update_plane)(struct intel_plane *plane,
960 961
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
962 963
	void (*disable_plane)(struct intel_plane *plane,
			      struct intel_crtc *crtc);
964
	bool (*get_hw_state)(struct intel_plane *plane);
965
	int (*check_plane)(struct intel_plane *plane,
966
			   struct intel_crtc_state *crtc_state,
967
			   struct intel_plane_state *state);
968 969
};

970
struct intel_watermark_params {
971 972 973 974 975
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
976 977 978
};

struct cxsr_latency {
979 980
	bool is_desktop : 1;
	bool is_ddr3 : 1;
981 982 983 984 985 986
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
987 988
};

989
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
990
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
991
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
992
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
993
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
994
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
995
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
996
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
997
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
998

999
struct intel_hdmi {
1000
	i915_reg_t hdmi_reg;
1001
	int ddc_bus;
1002 1003 1004 1005
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
1006 1007
	bool has_hdmi_sink;
	bool has_audio;
1008
	bool rgb_quant_range_selectable;
1009
	struct intel_connector *attached_connector;
1010 1011
};

1012
struct intel_dp_mst_encoder;
1013
#define DP_MAX_DOWNSTREAM_PORTS		0x10
1014

1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

1035 1036
struct intel_dp_compliance_data {
	unsigned long edid;
1037 1038 1039
	uint8_t video_pattern;
	uint16_t hdisplay, vdisplay;
	uint8_t bpc;
1040 1041 1042 1043 1044 1045
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
1046 1047
	int test_link_rate;
	u8 test_lane_count;
1048 1049
};

1050
struct intel_dp {
1051
	i915_reg_t output_reg;
1052
	uint32_t DP;
1053 1054
	int link_rate;
	uint8_t lane_count;
1055
	uint8_t sink_count;
1056
	bool link_mst;
1057
	bool link_trained;
1058
	bool has_audio;
1059
	bool detect_done;
1060
	bool reset_link_params;
1061
	enum aux_ch aux_ch;
1062
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
1063
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
1064
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
1065
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1066 1067 1068
	/* source rates */
	int num_source_rates;
	const int *source_rates;
1069 1070
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
1071
	int sink_rates[DP_MAX_SUPPORTED_RATES];
1072
	bool use_rate_select;
1073 1074 1075
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1076 1077 1078 1079
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
1080
	/* sink or branch descriptor */
1081
	struct drm_dp_desc desc;
1082
	struct drm_dp_aux aux;
1083
	enum intel_display_power_domain aux_power_domain;
1084 1085 1086 1087 1088 1089 1090 1091
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1092 1093
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1094
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
1095

1096 1097
	struct notifier_block edp_notifier;

1098 1099 1100 1101 1102
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1103 1104 1105 1106 1107 1108
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1109 1110 1111 1112 1113
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1114
	struct edp_power_seq pps_delays;
1115

1116 1117
	bool can_mst; /* this port supports mst */
	bool is_mst;
1118
	int active_mst_links;
1119
	/* connector directly attached - won't be use for modeset in mst world */
1120
	struct intel_connector *attached_connector;
1121

1122 1123 1124 1125
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1126
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1127 1128 1129 1130 1131 1132 1133 1134
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
1135

1136 1137 1138
	i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
	i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);

1139 1140 1141
	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1142
	/* Displayport compliance testing */
1143
	struct intel_dp_compliance compliance;
1144 1145
};

1146 1147 1148 1149 1150
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
};

1151 1152
struct intel_digital_port {
	struct intel_encoder base;
1153
	u32 saved_port_bits;
1154 1155
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1156
	struct intel_lspcon lspcon;
1157
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1158
	bool release_cl2_override;
1159
	uint8_t max_lanes;
1160
	enum intel_display_power_domain ddi_io_power_domain;
1161 1162 1163

	void (*write_infoframe)(struct drm_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
1164
				unsigned int type,
1165 1166 1167 1168 1169 1170 1171
				const void *frame, ssize_t len);
	void (*set_infoframes)(struct drm_encoder *encoder,
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
1172 1173
};

1174 1175 1176 1177
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1178
	struct intel_connector *connector;
1179 1180
};

1181
static inline enum dpio_channel
1182 1183
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1184
	switch (dport->base.port) {
1185
	case PORT_B:
1186
	case PORT_D:
1187
		return DPIO_CH0;
1188
	case PORT_C:
1189
		return DPIO_CH1;
1190 1191 1192 1193 1194
	default:
		BUG();
	}
}

1195 1196 1197
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1198
	switch (dport->base.port) {
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1223
static inline struct intel_crtc *
1224
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1225 1226 1227 1228
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1229
static inline struct intel_crtc *
1230
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1231 1232 1233 1234
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

P
Paulo Zanoni 已提交
1235
struct intel_load_detect_pipe {
1236
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1237
};
J
Jesse Barnes 已提交
1238

P
Paulo Zanoni 已提交
1239 1240
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1241 1242 1243 1244
{
	return to_intel_connector(connector)->encoder;
}

1245 1246 1247
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
1248 1249 1250
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	switch (intel_encoder->type) {
1251
	case INTEL_OUTPUT_DDI:
1252 1253 1254 1255 1256 1257 1258 1259 1260
		WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
		return container_of(encoder, struct intel_digital_port,
				    base.base);
	default:
		return NULL;
	}
1261 1262
}

1263 1264 1265 1266 1267 1268
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1269 1270 1271
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1272 1273 1274 1275 1276 1277 1278 1279
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1280 1281 1282 1283 1284 1285
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1286 1287 1288 1289
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1290 1291
}

1292 1293 1294 1295 1296 1297 1298 1299
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1300 1301 1302 1303 1304 1305 1306 1307
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1308 1309 1310 1311 1312 1313 1314 1315
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1316
/* intel_fifo_underrun.c */
1317
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1318
					   enum pipe pipe, bool enable);
1319
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1320
					   enum pipe pch_transcoder,
1321
					   bool enable);
1322 1323 1324
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1325
					 enum pipe pch_transcoder);
1326 1327
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1328 1329

/* i915_irq.c */
1330 1331
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1332 1333
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1334
void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1335
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1336 1337
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1338 1339 1340 1341

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
1342
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1343 1344
}

1345 1346
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1347 1348 1349 1350 1351 1352
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1353
	return dev_priv->runtime_pm.irqs_enabled;
1354 1355
}

1356
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1357
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1358
				     u8 pipe_mask);
1359
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1360
				     u8 pipe_mask);
1361 1362 1363
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1364 1365

/* intel_crt.c */
1366
void intel_crt_init(struct drm_i915_private *dev_priv);
1367
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1368 1369

/* intel_ddi.c */
1370
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1371 1372
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state);
1373 1374
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1375
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1376
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1377
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1378 1379
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
1380 1381
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
1382 1383
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
1384
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1385
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1386 1387
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1388
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1389

1390 1391
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1392 1393
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state);
1394
u32 bxt_signal_levels(struct intel_dp *intel_dp);
1395
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1396
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
S
Sean Paul 已提交
1397 1398
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable);
1399

1400 1401
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
				   int plane, unsigned int height);
1402

1403
/* intel_audio.c */
1404
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1405 1406 1407
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1408 1409 1410
void intel_audio_codec_disable(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state);
I
Imre Deak 已提交
1411 1412
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1413 1414
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1415

1416
/* intel_cdclk.c */
1417
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1418 1419
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1420 1421
void cnl_init_cdclk(struct drm_i915_private *dev_priv);
void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1422 1423
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1424 1425
void icl_init_cdclk(struct drm_i915_private *dev_priv);
void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
1426 1427 1428 1429
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1430
bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1431
			       const struct intel_cdclk_state *b);
1432 1433
bool intel_cdclk_changed(const struct intel_cdclk_state *a,
			 const struct intel_cdclk_state *b);
1434 1435
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1436 1437
void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
			    const char *context);
1438

1439
/* intel_display.c */
1440 1441
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1442
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1443
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1444
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1445 1446
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1447 1448
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1449 1450
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1451
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1452
unsigned int intel_fb_xy_to_linear(int x, int y,
1453 1454
				   const struct intel_plane_state *state,
				   int plane);
1455
void intel_add_fb_offsets(int *x, int *y,
1456
			  const struct intel_plane_state *state, int plane);
1457
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1458
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1459 1460
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1461
int intel_display_suspend(struct drm_device *dev);
1462
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1463
void intel_encoder_destroy(struct drm_encoder *encoder);
1464 1465
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1466
void intel_connector_free(struct intel_connector *connector);
1467 1468 1469
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
1470 1471 1472
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);

1473
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1474 1475
int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
				      struct drm_file *file_priv);
1476 1477
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1478 1479 1480 1481 1482 1483
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1484 1485 1486 1487
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1488
		((1 << INTEL_OUTPUT_DP) |
1489 1490 1491
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1492
static inline void
1493
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1494
{
1495
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1496
}
1497
static inline void
1498
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1499
{
1500
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1501 1502

	if (crtc->active)
1503
		intel_wait_for_vblank(dev_priv, pipe);
1504
}
1505 1506 1507

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1508
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1509
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1510 1511
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1512
int intel_get_load_detect_pipe(struct drm_connector *connector,
1513
			       const struct drm_display_mode *mode,
1514 1515
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1516
void intel_release_load_detect_pipe(struct drm_connector *connector,
1517 1518
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1519
struct i915_vma *
1520 1521
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
			   unsigned int rotation,
1522
			   bool uses_fence,
1523 1524
			   unsigned long *out_flags);
void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
1525
struct drm_framebuffer *
1526 1527
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1528
int intel_prepare_plane_fb(struct drm_plane *plane,
1529
			   struct drm_plane_state *new_state);
1530
void intel_cleanup_plane_fb(struct drm_plane *plane,
1531
			    struct drm_plane_state *old_state);
1532 1533 1534 1535 1536 1537 1538 1539
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1540 1541 1542
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1543
				    struct drm_plane_state *plane_state);
1544

1545 1546 1547
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1548
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1549
		     const struct dpll *dpll);
1550
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1551
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1552

1553
/* modesetting asserts */
1554 1555
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1556 1557 1558 1559
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1560 1561 1562
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1563 1564 1565 1566
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1567
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1568 1569
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1570
u32 intel_compute_tile_offset(int *x, int *y,
1571
			      const struct intel_plane_state *state, int plane);
1572 1573
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1574 1575
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1576
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1577 1578
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1579
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1580
unsigned int skl_cdclk_get_vco(unsigned int freq);
1581 1582
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1583
void intel_dp_get_m_n(struct intel_crtc *crtc,
1584
		      struct intel_crtc_state *pipe_config);
1585
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1586
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1587
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1588 1589
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1590

1591
bool intel_crtc_active(struct intel_crtc *crtc);
1592
bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1593 1594
void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1595
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1596
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1597
				 struct intel_crtc_state *pipe_config);
1598

1599
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1600
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1601

1602 1603 1604 1605
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1606

1607 1608
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1609 1610
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1611
u32 glk_color_ctl(const struct intel_plane_state *plane_state);
1612 1613
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1614 1615
int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
			    struct intel_plane_state *plane_state);
1616
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1617
int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
1618

1619
/* intel_csr.c */
1620
void intel_csr_ucode_init(struct drm_i915_private *);
1621
void intel_csr_load_program(struct drm_i915_private *);
1622
void intel_csr_ucode_fini(struct drm_i915_private *);
1623 1624
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1625

P
Paulo Zanoni 已提交
1626
/* intel_dp.c */
1627 1628
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1629 1630
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1631
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1632 1633
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1634 1635
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count);
1636 1637
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1638 1639
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx);
1640
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1641 1642
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1643
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1644 1645
int intel_dp_sink_crc(struct intel_dp *intel_dp,
		      struct intel_crtc_state *crtc_state, u8 *crc);
1646
bool intel_dp_compute_config(struct intel_encoder *encoder,
1647 1648
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1649
bool intel_dp_is_edp(struct intel_dp *intel_dp);
1650
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1651 1652
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1653 1654 1655
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state);
void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1656
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1657 1658
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1659 1660
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1661
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1662
int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1663
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1664
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1665
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1666
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1667
void intel_plane_destroy(struct drm_plane *plane);
1668
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1669
			   const struct intel_crtc_state *crtc_state);
1670
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1671
			    const struct intel_crtc_state *crtc_state);
1672 1673 1674 1675
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1676

1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1689
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1690 1691 1692
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1693 1694 1695 1696 1697
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1698
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1699 1700
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1701
bool intel_digital_port_connected(struct intel_encoder *encoder);
1702

1703 1704 1705
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1706 1707 1708
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1709
/* intel_dsi.c */
1710
void intel_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1711

1712 1713
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1714 1715

/* intel_dvo.c */
1716
void intel_dvo_init(struct drm_i915_private *dev_priv);
1717 1718
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
1719 1720
bool intel_encoder_hotplug(struct intel_encoder *encoder,
			   struct intel_connector *connector);
P
Paulo Zanoni 已提交
1721

1722
/* legacy fbdev emulation in intel_fbdev.c */
1723
#ifdef CONFIG_DRM_FBDEV_EMULATION
1724
extern int intel_fbdev_init(struct drm_device *dev);
1725
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1726 1727
extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
1728
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1729 1730
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1731 1732 1733 1734 1735
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1736

1737
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1738 1739 1740
{
}

1741 1742 1743 1744 1745
static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
{
}

static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
1746 1747 1748
{
}

1749
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1750 1751 1752
{
}

1753 1754 1755 1756
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1757
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1758 1759 1760
{
}
#endif
P
Paulo Zanoni 已提交
1761

1762
/* intel_fbc.c */
1763
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1764
			   struct intel_atomic_state *state);
1765
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1766 1767 1768
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1769
void intel_fbc_post_update(struct intel_crtc *crtc);
1770
void intel_fbc_init(struct drm_i915_private *dev_priv);
1771
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1772 1773 1774
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1775 1776
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1777 1778 1779 1780
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1781
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1782
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1783
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1784

P
Paulo Zanoni 已提交
1785
/* intel_hdmi.c */
1786 1787
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1788 1789 1790 1791
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1792 1793
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
1794
bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
S
Shashank Sharma 已提交
1795 1796 1797
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
1798
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
1799
void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1800 1801 1802


/* intel_lvds.c */
1803
void intel_lvds_init(struct drm_i915_private *dev_priv);
1804
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1805
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1806 1807 1808 1809


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1810
				 struct edid *edid);
P
Paulo Zanoni 已提交
1811
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1812 1813
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1814
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1815 1816 1817


/* intel_overlay.c */
1818 1819
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1820
int intel_overlay_switch_off(struct intel_overlay *overlay);
1821 1822 1823 1824
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1825
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1826 1827 1828


/* intel_panel.c */
1829
int intel_panel_init(struct intel_panel *panel,
1830
		     struct drm_display_mode *fixed_mode,
1831
		     struct drm_display_mode *alt_fixed_mode,
1832
		     struct drm_display_mode *downclock_mode);
1833 1834 1835 1836
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1837
			     struct intel_crtc_state *pipe_config,
1838 1839
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1840
			      struct intel_crtc_state *pipe_config,
1841
			      int fitting_mode);
1842
void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
1843
				    u32 level, u32 max);
1844 1845
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1846 1847 1848
void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
1849
void intel_panel_destroy_backlight(struct drm_connector *connector);
1850
enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
1851
extern struct drm_display_mode *intel_find_panel_downclock(
1852
				struct drm_i915_private *dev_priv,
1853 1854
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1855 1856

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1857
int intel_backlight_device_register(struct intel_connector *connector);
1858 1859
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1860
static inline int intel_backlight_device_register(struct intel_connector *connector)
1861 1862 1863
{
	return 0;
}
1864 1865 1866 1867
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1868

1869 1870 1871 1872 1873 1874 1875 1876 1877
/* intel_hdcp.c */
void intel_hdcp_atomic_check(struct drm_connector *connector,
			     struct drm_connector_state *old_state,
			     struct drm_connector_state *new_state);
int intel_hdcp_init(struct intel_connector *connector,
		    const struct intel_hdcp_shim *hdcp_shim);
int intel_hdcp_enable(struct intel_connector *connector);
int intel_hdcp_disable(struct intel_connector *connector);
int intel_hdcp_check_link(struct intel_connector *connector);
1878
bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
P
Paulo Zanoni 已提交
1879

R
Rodrigo Vivi 已提交
1880
/* intel_psr.c */
1881
#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
1882
void intel_psr_init_dpcd(struct intel_dp *intel_dp);
1883 1884 1885 1886
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state);
void intel_psr_disable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *old_crtc_state);
1887
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1888 1889
			  unsigned frontbuffer_bits,
			  enum fb_op_origin origin);
1890
void intel_psr_flush(struct drm_i915_private *dev_priv,
1891 1892
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
1893
void intel_psr_init(struct drm_i915_private *dev_priv);
1894
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1895
				   unsigned frontbuffer_bits);
1896 1897
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state);
R
Rodrigo Vivi 已提交
1898

1899 1900
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1901
void intel_power_domains_fini(struct drm_i915_private *);
1902 1903
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1904
void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
1905 1906
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1907
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1908 1909
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1910

1911 1912 1913 1914
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1915 1916
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1917 1918
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1919 1920
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1921 1922 1923 1924

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
1925
	WARN_ONCE(dev_priv->runtime_pm.suspended,
1926 1927 1928 1929 1930 1931 1932
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1933
	WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
1934
		  "RPM wakelock ref not held during HW access");
1935 1936
}

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
1958
	atomic_inc(&dev_priv->runtime_pm.wakeref_count);
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
1975
	atomic_dec(&dev_priv->runtime_pm.wakeref_count);
1976 1977
}

1978
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1979
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1980 1981 1982
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1983 1984
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1985 1986
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1987 1988
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1989 1990


P
Paulo Zanoni 已提交
1991
/* intel_pm.c */
1992
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
1993
void intel_suspend_hw(struct drm_i915_private *dev_priv);
1994
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
1995
void intel_update_watermarks(struct intel_crtc *crtc);
1996
void intel_init_pm(struct drm_i915_private *dev_priv);
1997
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
1998
void intel_pm_setup(struct drm_i915_private *dev_priv);
1999 2000
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
2001
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
2002 2003
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
2004 2005
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
2006
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
2007 2008
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
2009
void gen6_rps_idle(struct drm_i915_private *dev_priv);
2010
void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
2011
void g4x_wm_get_hw_state(struct drm_device *dev);
2012
void vlv_wm_get_hw_state(struct drm_device *dev);
2013
void ilk_wm_get_hw_state(struct drm_device *dev);
2014
void skl_wm_get_hw_state(struct drm_device *dev);
2015 2016
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
2017 2018
void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
			      struct skl_pipe_wm *out);
2019
void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
2020
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
2021 2022 2023
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
2024 2025
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
2026 2027
bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
				 const struct skl_ddb_entry **entries,
2028 2029
				 const struct skl_ddb_entry *ddb,
				 int ignore);
2030
bool ilk_disable_lp_wm(struct drm_device *dev);
2031 2032
int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
				  struct intel_crtc_state *cstate);
2033 2034
void intel_init_ipc(struct drm_i915_private *dev_priv);
void intel_enable_ipc(struct drm_i915_private *dev_priv);
2035

P
Paulo Zanoni 已提交
2036
/* intel_sdvo.c */
2037
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
2038
		     i915_reg_t reg, enum port port);
2039

R
Rodrigo Vivi 已提交
2040

P
Paulo Zanoni 已提交
2041
/* intel_sprite.c */
2042
bool intel_format_is_yuv(u32 format);
2043 2044
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
2045
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
2046
					      enum pipe pipe, int plane);
2047 2048
int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
2049 2050
void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
2051 2052 2053
void skl_update_plane(struct intel_plane *plane,
		      const struct intel_crtc_state *crtc_state,
		      const struct intel_plane_state *plane_state);
2054
void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
2055
bool skl_plane_get_hw_state(struct intel_plane *plane);
2056 2057
bool skl_plane_has_ccs(struct drm_i915_private *dev_priv,
		       enum pipe pipe, enum plane_id plane_id);
2058
bool intel_format_is_yuv(uint32_t format);
P
Paulo Zanoni 已提交
2059 2060

/* intel_tv.c */
2061
void intel_tv_init(struct drm_i915_private *dev_priv);
2062

2063
/* intel_atomic.c */
2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t *val);
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t val);
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

2077 2078 2079
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
2080 2081 2082
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

2083 2084 2085 2086 2087 2088 2089
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
2090
		return ERR_CAST(crtc_state);
2091 2092 2093

	return to_intel_crtc_state(crtc_state);
}
2094

2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
static inline struct intel_crtc_state *
intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
				     struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;

	crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);

	if (crtc_state)
		return to_intel_crtc_state(crtc_state);
	else
		return NULL;
}

2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119
static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

2120 2121 2122
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
2123 2124

/* intel_atomic_plane.c */
2125
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
2126 2127 2128 2129
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2130 2131 2132
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
					struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *old_plane_state,
2133
					struct intel_plane_state *intel_state);
2134

2135 2136
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
2137
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
2138 2139
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
2140

2141 2142
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
2143
void lspcon_resume(struct intel_lspcon *lspcon);
2144
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2145 2146 2147

/* intel_pipe_crc.c */
int intel_pipe_crc_create(struct drm_minor *minor);
T
Tomeu Vizoso 已提交
2148 2149 2150
#ifdef CONFIG_DEBUG_FS
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
			      size_t *values_cnt);
2151 2152
void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
T
Tomeu Vizoso 已提交
2153 2154
#else
#define intel_crtc_set_crc_source NULL
2155 2156 2157 2158 2159 2160 2161
static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
{
}

static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
{
}
T
Tomeu Vizoso 已提交
2162
#endif
2163
extern const struct file_operations i915_display_crc_ctl_fops;
J
Jesse Barnes 已提交
2164
#endif /* __INTEL_DRV_H__ */