intel_drv.h 67.0 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <drm/i915_drm.h>
33
#include "i915_drv.h"
34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
36
#include <drm/drm_encoder.h>
37
#include <drm/drm_fb_helper.h>
38
#include <drm/drm_dp_dual_mode_helper.h>
39
#include <drm/drm_dp_mst_helper.h>
40
#include <drm/drm_rect.h>
41
#include <drm/drm_atomic.h>
42

D
Daniel Vetter 已提交
43 44 45 46 47 48 49 50
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
 */
51
#define _wait_for(COND, US, Wmin, Wmax) ({ \
T
Tvrtko Ursulin 已提交
52
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
53
	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
54
	int ret__;							\
55
	might_sleep();							\
56 57 58 59 60 61 62 63
	for (;;) {							\
		bool expired__ = time_after(jiffies, timeout__);	\
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
64 65
			break;						\
		}							\
66 67 68
		usleep_range(wait__, wait__ * 2);			\
		if (wait__ < (Wmax))					\
			wait__ <<= 1;					\
69 70 71 72
	}								\
	ret__;								\
})

73
#define wait_for(COND, MS)	_wait_for((COND), (MS) * 1000, 10, 1000)
T
Tvrtko Ursulin 已提交
74

75 76
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
77
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
78
#else
79
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
80 81
#endif

82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
102 103 104
			break; \
		} \
		cpu_relax(); \
105 106 107 108 109 110 111 112
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
113
	} \
114 115 116 117 118 119 120 121
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
122
		ret__ = _wait_for((COND), (US), 10, 10); \
123 124
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
125 126 127
	ret__; \
})

128 129 130 131 132 133 134 135
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
136

137 138
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
139

J
Jesse Barnes 已提交
140 141 142 143 144 145 146 147 148 149
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

150 151 152
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
153 154
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
155

J
Jesse Barnes 已提交
156 157 158 159 160
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
161 162 163 164 165 166 167 168
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
169
	INTEL_OUTPUT_DP = 7,
170 171
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
172
	INTEL_OUTPUT_DDI = 10,
173 174
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
175 176 177 178 179 180

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

181 182
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
183

J
Jesse Barnes 已提交
184 185
struct intel_framebuffer {
	struct drm_framebuffer base;
186
	struct drm_i915_gem_object *obj;
187
	struct intel_rotation_info rot_info;
188 189 190 191 192 193 194 195 196 197

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
198 199
};

200 201
struct intel_fbdev {
	struct drm_fb_helper helper;
202
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
203
	struct i915_vma *vma;
204
	async_cookie_t cookie;
205
	int preferred_bpp;
206
};
J
Jesse Barnes 已提交
207

208
struct intel_encoder {
209
	struct drm_encoder base;
210

211
	enum intel_output_type type;
212
	enum port port;
213
	unsigned int cloneable;
214
	void (*hot_plug)(struct intel_encoder *);
215 216 217
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
218
	bool (*compute_config)(struct intel_encoder *,
219 220
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
221
	void (*pre_pll_enable)(struct intel_encoder *,
222 223
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
224
	void (*pre_enable)(struct intel_encoder *,
225 226
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
227
	void (*enable)(struct intel_encoder *,
228 229
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
230
	void (*disable)(struct intel_encoder *,
231 232
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
233
	void (*post_disable)(struct intel_encoder *,
234 235
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
236
	void (*post_pll_disable)(struct intel_encoder *,
237 238
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
239 240 241 242
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
243
	/* Reconstructs the equivalent mode flags for the current hardware
244
	 * state. This must be called _after_ display->get_pipe_config has
245 246
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
247
	void (*get_config)(struct intel_encoder *,
248
			   struct intel_crtc_state *pipe_config);
249 250 251
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
	u64 (*get_power_domains)(struct intel_encoder *encoder);
252 253 254 255 256 257
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
258
	int crtc_mask;
259
	enum hpd_pin hpd_pin;
260
	enum intel_display_power_domain power_domain;
261 262
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
263 264
};

265
struct intel_panel {
266
	struct drm_display_mode *fixed_mode;
267
	struct drm_display_mode *alt_fixed_mode;
268
	struct drm_display_mode *downclock_mode;
269 270 271

	/* backlight */
	struct {
272
		bool present;
273
		u32 level;
274
		u32 min;
275
		u32 max;
276
		bool enabled;
277 278
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
279
		bool alternate_pwm_increment;	/* lpt+ */
280 281

		/* PWM chip */
282 283
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
284 285
		struct pwm_device *pwm;

286
		struct backlight_device *device;
287

288 289 290
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
291 292 293 294
		void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
295 296 297 298
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
299 300
};

301 302
struct intel_connector {
	struct drm_connector base;
303 304 305
	/*
	 * The fixed encoder this connector is connected to.
	 */
306
	struct intel_encoder *encoder;
307

308 309 310
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

311 312 313
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
314 315 316

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
317 318 319

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
320
	struct edid *detect_edid;
321 322 323 324

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
325 326 327 328

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
329 330 331

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
332 333
};

334 335 336 337 338 339 340 341 342
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

343
struct dpll {
344 345 346 347 348 349 350 351 352
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
353
};
354

355 356 357
struct intel_atomic_state {
	struct drm_atomic_state base;

358 359 360 361 362 363 364 365 366 367 368 369 370 371
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
372

373 374
	bool dpll_set, modeset;

375 376 377 378 379 380 381 382 383 384
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

385
	unsigned int active_crtcs;
386 387
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
388 389
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
390

391
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
392 393 394 395 396 397

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
398 399

	/* Gen9+ only */
400
	struct skl_wm_values wm_results;
401 402

	struct i915_sw_fence commit_ready;
403 404

	struct llist_node freed;
405 406
};

407
struct intel_plane_state {
408
	struct drm_plane_state base;
409
	struct drm_rect clip;
410
	struct i915_vma *vma;
411

412 413 414 415
	struct {
		u32 offset;
		int x, y;
	} main;
416 417 418 419
	struct {
		u32 offset;
		int x, y;
	} aux;
420

421 422 423
	/* plane control register */
	u32 ctl;

424 425 426
	/* plane color control register */
	u32 color_ctl;

427 428 429 430 431 432 433 434
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
435
	 *     update_scaler_plane.
436 437 438 439 440 441 442
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
443
	 *     update_scaler_plane.
444 445
	 */
	int scaler_id;
446 447

	struct drm_intel_sprite_colorkey ckey;
448 449
};

450
struct intel_initial_plane_config {
451
	struct intel_framebuffer *fb;
452
	unsigned int tiling;
453 454 455 456
	int size;
	u32 base;
};

457 458 459
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
460
#define SKL_MAX_SRC_H 4096
461 462 463
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
464
#define SKL_MAX_DST_H 4096
465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

499 500
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1
501 502
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
503

504 505 506 507 508 509 510 511 512
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
513
struct skl_plane_wm {
514 515
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
L
Lyude 已提交
516 517 518 519
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
520 521 522
	uint32_t linetime;
};

523 524 525 526 527 528 529 530
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
531 532
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
533 534 535 536
	uint8_t num_levels;
	bool cxsr;
};

537 538 539 540
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
579
			struct skl_ddb_entry ddb;
580
		} skl;
581 582

		struct {
583
			/* "raw" watermarks (not inverted) */
584
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
585 586
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
587 588
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
589 590
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
591
		} vlv;
592 593 594 595 596 597 598 599 600

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
601 602 603 604 605 606 607 608 609 610 611
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

612
struct intel_crtc_state {
613 614
	struct drm_crtc_state base;

615 616 617 618 619 620 621 622
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
623
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
624 625
	unsigned long quirks;

626
	unsigned fb_bits; /* framebuffers to flip */
627 628
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
629
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
630
	bool fb_changed; /* fb on any of the planes is changed */
631
	bool fifo_changed; /* FIFO split is changed */
632

633 634 635 636 637
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

638 639 640 641 642 643
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

644 645 646
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
647

648 649 650
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

651
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
652 653
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
654 655
	enum transcoder cpu_transcoder;

656 657 658 659 660 661
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

662 663 664 665 666
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

667 668 669
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

670 671 672 673
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

674 675 676 677
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
678
	bool dither;
679

680 681 682 683 684 685 686 687
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

688 689 690
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

691 692 693 694
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

695 696 697 698 699 700 701
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

702 703
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
704
	struct dpll dpll;
705

706 707
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
708

709 710 711
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

712 713 714 715 716
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

717
	int pipe_bpp;
718
	struct intel_link_m_n dp_m_n;
719

720 721
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
722
	bool has_drrs;
723

724 725 726
	bool has_psr;
	bool has_psr2;

727 728
	/*
	 * Frequence the dpll for the port should run at. Differs from the
729 730
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
731
	 */
732 733
	int port_clock;

734 735
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
736

737 738
	uint8_t lane_count;

739 740 741 742 743 744
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

745 746 747
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

748
	/* Panel fitter controls for gen2-gen4 + VLV */
749 750 751
	struct {
		u32 control;
		u32 pgm_ratios;
752
		u32 lvds_border_bits;
753 754 755 756 757 758
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
759
		bool enabled;
760
		bool force_thru;
761
	} pch_pfit;
762

763
	/* FDI configuration, only valid if has_pch_encoder is set. */
764
	int fdi_lanes;
765
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
766 767

	bool ips_enabled;
768
	bool ips_force_disable;
769

770 771
	bool enable_fbc;

772
	bool double_wide;
773 774

	int pbn;
775 776

	struct intel_crtc_scaler_state scaler_state;
777 778 779

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
780 781 782

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
783

784
	struct intel_crtc_wm_state wm;
785 786 787

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
788 789 790

	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
S
Shashank Sharma 已提交
791 792 793 794 795 796

	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
797 798 799

	/* output format is YCBCR 4:2:0 */
	bool ycbcr420;
800 801
};

J
Jesse Barnes 已提交
802 803
struct intel_crtc {
	struct drm_crtc base;
804
	enum pipe pipe;
805 806 807 808 809 810
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
811
	u8 plane_ids_mask;
812
	unsigned long long enabled_power_domains;
813
	struct intel_overlay *overlay;
814

815
	struct intel_crtc_state *config;
816

817 818
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
819

820 821 822
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
823 824 825 826

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
827 828
		union {
			struct intel_pipe_wm ilk;
829
			struct vlv_wm_state vlv;
830
			struct g4x_wm_state g4x;
831
		} active;
832
	} wm;
833

834
	int scanline_offset;
835

836 837 838 839 840 841
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
842

843 844
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
845 846
};

847 848
struct intel_plane {
	struct drm_plane base;
849
	enum i9xx_plane_id i9xx_plane;
850
	enum plane_id id;
851
	enum pipe pipe;
852
	bool can_scale;
853
	int max_downscale;
854
	uint32_t frontbuffer_bit;
855

856 857 858 859
	struct {
		u32 base, cntl, size;
	} cursor;

860 861 862
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
863
	 * the intel_plane_state structure and accessed via plane_state.
864 865
	 */

866
	void (*update_plane)(struct intel_plane *plane,
867 868
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
869 870
	void (*disable_plane)(struct intel_plane *plane,
			      struct intel_crtc *crtc);
871
	bool (*get_hw_state)(struct intel_plane *plane);
872
	int (*check_plane)(struct intel_plane *plane,
873
			   struct intel_crtc_state *crtc_state,
874
			   struct intel_plane_state *state);
875 876
};

877
struct intel_watermark_params {
878 879 880 881 882
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
883 884 885
};

struct cxsr_latency {
886 887
	bool is_desktop : 1;
	bool is_ddr3 : 1;
888 889 890 891 892 893
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
894 895
};

896
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
897
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
898
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
899
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
900
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
901
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
902
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
903
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
904
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
905

906
struct intel_hdmi {
907
	i915_reg_t hdmi_reg;
908
	int ddc_bus;
909 910 911 912
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
913 914
	bool has_hdmi_sink;
	bool has_audio;
915
	bool rgb_quant_range_selectable;
916
	struct intel_connector *attached_connector;
917 918
};

919
struct intel_dp_mst_encoder;
920
#define DP_MAX_DOWNSTREAM_PORTS		0x10
921

922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

942 943
struct intel_dp_compliance_data {
	unsigned long edid;
944 945 946
	uint8_t video_pattern;
	uint16_t hdisplay, vdisplay;
	uint8_t bpc;
947 948 949 950 951 952
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
953 954
	int test_link_rate;
	u8 test_lane_count;
955 956
};

957
struct intel_dp {
958 959 960
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
961
	uint32_t DP;
962 963
	int link_rate;
	uint8_t lane_count;
964
	uint8_t sink_count;
965
	bool link_mst;
966
	bool has_audio;
967
	bool detect_done;
968
	bool channel_eq_status;
969
	bool reset_link_params;
970
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
971
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
972
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
973
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
974 975 976
	/* source rates */
	int num_source_rates;
	const int *source_rates;
977 978
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
979
	int sink_rates[DP_MAX_SUPPORTED_RATES];
980
	bool use_rate_select;
981 982 983
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
984 985 986 987
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
988
	/* sink or branch descriptor */
989
	struct drm_dp_desc desc;
990
	struct drm_dp_aux aux;
991
	enum intel_display_power_domain aux_power_domain;
992 993 994 995 996 997 998 999
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1000 1001
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1002
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
1003

1004 1005
	struct notifier_block edp_notifier;

1006 1007 1008 1009 1010
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1011 1012 1013 1014 1015 1016
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1017 1018 1019 1020 1021
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1022
	struct edp_power_seq pps_delays;
1023

1024 1025
	bool can_mst; /* this port supports mst */
	bool is_mst;
1026
	int active_mst_links;
1027
	/* connector directly attached - won't be use for modeset in mst world */
1028
	struct intel_connector *attached_connector;
1029

1030 1031 1032 1033
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1034
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1035 1036 1037 1038 1039 1040 1041 1042
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
1043 1044 1045 1046

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1047
	/* Displayport compliance testing */
1048
	struct intel_dp_compliance compliance;
1049 1050
};

1051 1052 1053 1054 1055
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
};

1056 1057
struct intel_digital_port {
	struct intel_encoder base;
1058
	u32 saved_port_bits;
1059 1060
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1061
	struct intel_lspcon lspcon;
1062
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1063
	bool release_cl2_override;
1064
	uint8_t max_lanes;
1065
	enum intel_display_power_domain ddi_io_power_domain;
1066 1067 1068

	void (*write_infoframe)(struct drm_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
1069
				unsigned int type,
1070 1071 1072 1073 1074 1075 1076
				const void *frame, ssize_t len);
	void (*set_infoframes)(struct drm_encoder *encoder,
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
1077 1078
};

1079 1080 1081 1082
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1083
	struct intel_connector *connector;
1084 1085
};

1086
static inline enum dpio_channel
1087 1088
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1089
	switch (dport->base.port) {
1090
	case PORT_B:
1091
	case PORT_D:
1092
		return DPIO_CH0;
1093
	case PORT_C:
1094
		return DPIO_CH1;
1095 1096 1097 1098 1099
	default:
		BUG();
	}
}

1100 1101 1102
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1103
	switch (dport->base.port) {
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1128
static inline struct intel_crtc *
1129
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1130 1131 1132 1133
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1134
static inline struct intel_crtc *
1135
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1136 1137 1138 1139
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

P
Paulo Zanoni 已提交
1140
struct intel_load_detect_pipe {
1141
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1142
};
J
Jesse Barnes 已提交
1143

P
Paulo Zanoni 已提交
1144 1145
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1146 1147 1148 1149
{
	return to_intel_connector(connector)->encoder;
}

1150 1151 1152
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
1153 1154 1155
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	switch (intel_encoder->type) {
1156
	case INTEL_OUTPUT_DDI:
1157 1158 1159 1160 1161 1162 1163 1164 1165
		WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
		return container_of(encoder, struct intel_digital_port,
				    base.base);
	default:
		return NULL;
	}
1166 1167
}

1168 1169 1170 1171 1172 1173
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1174 1175 1176
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1177 1178 1179 1180 1181 1182 1183 1184
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1185 1186 1187 1188 1189 1190
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1191 1192 1193 1194
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1195 1196
}

1197 1198 1199 1200 1201 1202 1203 1204
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1205 1206 1207 1208 1209 1210 1211 1212
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1213 1214 1215 1216 1217 1218 1219 1220
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1221
/* intel_fifo_underrun.c */
1222
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1223
					   enum pipe pipe, bool enable);
1224
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1225
					   enum pipe pch_transcoder,
1226
					   bool enable);
1227 1228 1229
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1230
					 enum pipe pch_transcoder);
1231 1232
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1233 1234

/* i915_irq.c */
1235 1236
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1237 1238
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1239
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1240 1241
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1242 1243 1244 1245

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
1246
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1247 1248
}

1249 1250
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1251 1252 1253 1254 1255 1256
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1257
	return dev_priv->runtime_pm.irqs_enabled;
1258 1259
}

1260
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1261
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1262
				     u8 pipe_mask);
1263
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1264
				     u8 pipe_mask);
1265 1266 1267
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1268 1269

/* intel_crt.c */
1270
void intel_crt_init(struct drm_i915_private *dev_priv);
1271
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1272 1273

/* intel_ddi.c */
1274
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1275 1276
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state);
1277 1278
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1279
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1280
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1281
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1282 1283
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
1284 1285
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
1286 1287
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
1288
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1289
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1290 1291
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1292
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1293

1294 1295
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1296 1297
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state);
1298
u32 bxt_signal_levels(struct intel_dp *intel_dp);
1299
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1300 1301
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);

1302 1303
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
				   int plane, unsigned int height);
1304

1305
/* intel_audio.c */
1306
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1307 1308 1309
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1310 1311 1312
void intel_audio_codec_disable(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state);
I
Imre Deak 已提交
1313 1314
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1315 1316
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1317

1318
/* intel_cdclk.c */
1319
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1320 1321
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1322 1323
void cnl_init_cdclk(struct drm_i915_private *dev_priv);
void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1324 1325
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1326 1327 1328 1329
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1330
bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1331
			       const struct intel_cdclk_state *b);
1332 1333
bool intel_cdclk_changed(const struct intel_cdclk_state *a,
			 const struct intel_cdclk_state *b);
1334 1335
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1336 1337
void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
			    const char *context);
1338

1339
/* intel_display.c */
1340 1341
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1342
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1343
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1344
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1345 1346
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1347 1348
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1349 1350
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1351
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1352
unsigned int intel_fb_xy_to_linear(int x, int y,
1353 1354
				   const struct intel_plane_state *state,
				   int plane);
1355
void intel_add_fb_offsets(int *x, int *y,
1356
			  const struct intel_plane_state *state, int plane);
1357
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1358
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1359 1360
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1361
int intel_display_suspend(struct drm_device *dev);
1362
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1363
void intel_encoder_destroy(struct drm_encoder *encoder);
1364 1365
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1366
void intel_connector_free(struct intel_connector *connector);
1367 1368 1369
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
1370 1371 1372
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);

1373
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1374 1375
int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
				      struct drm_file *file_priv);
1376 1377
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1378 1379 1380 1381 1382 1383
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1384 1385 1386 1387
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1388
		((1 << INTEL_OUTPUT_DP) |
1389 1390 1391
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1392
static inline void
1393
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1394
{
1395
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1396
}
1397
static inline void
1398
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1399
{
1400
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1401 1402

	if (crtc->active)
1403
		intel_wait_for_vblank(dev_priv, pipe);
1404
}
1405 1406 1407

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1408
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1409
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1410 1411
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1412
int intel_get_load_detect_pipe(struct drm_connector *connector,
1413
			       const struct drm_display_mode *mode,
1414 1415
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1416
void intel_release_load_detect_pipe(struct drm_connector *connector,
1417 1418
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1419 1420
struct i915_vma *
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1421
void intel_unpin_fb_vma(struct i915_vma *vma);
1422
struct drm_framebuffer *
1423 1424
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1425
int intel_prepare_plane_fb(struct drm_plane *plane,
1426
			   struct drm_plane_state *new_state);
1427
void intel_cleanup_plane_fb(struct drm_plane *plane,
1428
			    struct drm_plane_state *old_state);
1429 1430 1431 1432 1433 1434 1435 1436
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1437 1438 1439
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1440
				    struct drm_plane_state *plane_state);
1441

1442 1443 1444
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1445
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1446
		     const struct dpll *dpll);
1447
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1448
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1449

1450
/* modesetting asserts */
1451 1452
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1453 1454 1455 1456
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1457 1458 1459
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1460 1461 1462 1463
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1464
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1465 1466
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1467
u32 intel_compute_tile_offset(int *x, int *y,
1468
			      const struct intel_plane_state *state, int plane);
1469 1470
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1471 1472
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1473
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1474 1475
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1476
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1477
unsigned int skl_cdclk_get_vco(unsigned int freq);
1478 1479
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1480
void intel_dp_get_m_n(struct intel_crtc *crtc,
1481
		      struct intel_crtc_state *pipe_config);
1482
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1483
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1484
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1485 1486
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1487

1488
bool intel_crtc_active(struct intel_crtc *crtc);
1489
bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1490 1491
void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1492
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1493
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1494
				 struct intel_crtc_state *pipe_config);
1495

1496
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1497
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1498

1499 1500 1501 1502
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1503

1504 1505
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1506 1507
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1508 1509
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1510 1511
int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
			    struct intel_plane_state *plane_state);
1512
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1513

1514
/* intel_csr.c */
1515
void intel_csr_ucode_init(struct drm_i915_private *);
1516
void intel_csr_load_program(struct drm_i915_private *);
1517
void intel_csr_ucode_fini(struct drm_i915_private *);
1518 1519
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1520

P
Paulo Zanoni 已提交
1521
/* intel_dp.c */
1522 1523
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1524 1525
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1526
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1527 1528
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1529 1530
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count);
1531 1532 1533
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1534 1535
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1536
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1537 1538
int intel_dp_sink_crc(struct intel_dp *intel_dp,
		      struct intel_crtc_state *crtc_state, u8 *crc);
1539
bool intel_dp_compute_config(struct intel_encoder *encoder,
1540 1541
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1542
bool intel_dp_is_edp(struct intel_dp *intel_dp);
1543
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1544 1545
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1546 1547 1548
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state);
void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1549
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1550 1551
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1552 1553
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1554
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1555
int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1556
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1557
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1558
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1559
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1560
void intel_plane_destroy(struct drm_plane *plane);
1561
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1562
			   const struct intel_crtc_state *crtc_state);
1563
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1564
			    const struct intel_crtc_state *crtc_state);
1565 1566 1567 1568
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1569

1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1582
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1583 1584 1585
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1586 1587 1588 1589 1590
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1591
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1592 1593
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1594
bool intel_digital_port_connected(struct intel_encoder *encoder);
1595

1596 1597 1598
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1599 1600 1601
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1602
/* intel_dsi.c */
1603
void intel_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1604

1605 1606
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1607 1608

/* intel_dvo.c */
1609
void intel_dvo_init(struct drm_i915_private *dev_priv);
1610 1611
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1612 1613


1614
/* legacy fbdev emulation in intel_fbdev.c */
1615
#ifdef CONFIG_DRM_FBDEV_EMULATION
1616
extern int intel_fbdev_init(struct drm_device *dev);
1617
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1618 1619
extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
1620
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1621 1622
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1623 1624 1625 1626 1627
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1628

1629
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1630 1631 1632
{
}

1633 1634 1635 1636 1637
static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
{
}

static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
1638 1639 1640
{
}

1641
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1642 1643 1644
{
}

1645 1646 1647 1648
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1649
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1650 1651 1652
{
}
#endif
P
Paulo Zanoni 已提交
1653

1654
/* intel_fbc.c */
1655
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1656
			   struct intel_atomic_state *state);
1657
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1658 1659 1660
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1661
void intel_fbc_post_update(struct intel_crtc *crtc);
1662
void intel_fbc_init(struct drm_i915_private *dev_priv);
1663
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1664 1665 1666
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1667 1668
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1669 1670 1671 1672
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1673
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1674
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1675
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1676

P
Paulo Zanoni 已提交
1677
/* intel_hdmi.c */
1678 1679
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1680 1681 1682 1683
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1684 1685
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
S
Shashank Sharma 已提交
1686 1687 1688 1689
void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
1690
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
1691
void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1692 1693 1694


/* intel_lvds.c */
1695
void intel_lvds_init(struct drm_i915_private *dev_priv);
1696
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1697
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1698 1699 1700 1701


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1702
				 struct edid *edid);
P
Paulo Zanoni 已提交
1703
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1704 1705
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1706
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1707 1708 1709


/* intel_overlay.c */
1710 1711
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1712
int intel_overlay_switch_off(struct intel_overlay *overlay);
1713 1714 1715 1716
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1717
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1718 1719 1720


/* intel_panel.c */
1721
int intel_panel_init(struct intel_panel *panel,
1722
		     struct drm_display_mode *fixed_mode,
1723
		     struct drm_display_mode *alt_fixed_mode,
1724
		     struct drm_display_mode *downclock_mode);
1725 1726 1727 1728
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1729
			     struct intel_crtc_state *pipe_config,
1730 1731
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1732
			      struct intel_crtc_state *pipe_config,
1733
			      int fitting_mode);
1734
void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
1735
				    u32 level, u32 max);
1736 1737
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1738 1739 1740
void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
1741
void intel_panel_destroy_backlight(struct drm_connector *connector);
1742
enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
1743
extern struct drm_display_mode *intel_find_panel_downclock(
1744
				struct drm_i915_private *dev_priv,
1745 1746
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1747 1748

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1749
int intel_backlight_device_register(struct intel_connector *connector);
1750 1751
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1752
static inline int intel_backlight_device_register(struct intel_connector *connector)
1753 1754 1755
{
	return 0;
}
1756 1757 1758 1759
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1760

P
Paulo Zanoni 已提交
1761

R
Rodrigo Vivi 已提交
1762
/* intel_psr.c */
1763
#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
1764 1765 1766 1767
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state);
void intel_psr_disable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *old_crtc_state);
1768
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1769
			  unsigned frontbuffer_bits);
1770
void intel_psr_flush(struct drm_i915_private *dev_priv,
1771 1772
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
1773
void intel_psr_init(struct drm_i915_private *dev_priv);
1774
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1775
				   unsigned frontbuffer_bits);
1776 1777
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state);
R
Rodrigo Vivi 已提交
1778

1779 1780
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1781
void intel_power_domains_fini(struct drm_i915_private *);
1782 1783
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1784
void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
1785 1786
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1787
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1788 1789
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1790

1791 1792 1793 1794
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1795 1796
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1797 1798
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1799 1800
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1801 1802 1803 1804

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
1805
	WARN_ONCE(dev_priv->runtime_pm.suspended,
1806 1807 1808 1809 1810 1811 1812
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1813
	WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
1814
		  "RPM wakelock ref not held during HW access");
1815 1816
}

1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
1838
	atomic_inc(&dev_priv->runtime_pm.wakeref_count);
1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
1855
	atomic_dec(&dev_priv->runtime_pm.wakeref_count);
1856 1857
}

1858
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1859
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1860 1861 1862
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1863 1864
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1865 1866
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1867 1868
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1869 1870


P
Paulo Zanoni 已提交
1871
/* intel_pm.c */
1872
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
1873
void intel_suspend_hw(struct drm_i915_private *dev_priv);
1874
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
1875
void intel_update_watermarks(struct intel_crtc *crtc);
1876
void intel_init_pm(struct drm_i915_private *dev_priv);
1877
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
1878
void intel_pm_setup(struct drm_i915_private *dev_priv);
1879 1880
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1881
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1882 1883
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1884 1885
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1886
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1887 1888
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1889
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1890 1891
void gen6_rps_boost(struct drm_i915_gem_request *rq,
		    struct intel_rps_client *rps);
1892
void g4x_wm_get_hw_state(struct drm_device *dev);
1893
void vlv_wm_get_hw_state(struct drm_device *dev);
1894
void ilk_wm_get_hw_state(struct drm_device *dev);
1895
void skl_wm_get_hw_state(struct drm_device *dev);
1896 1897
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1898 1899
void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
			      struct skl_pipe_wm *out);
1900
void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
1901
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
1902 1903 1904
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
1905 1906
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
1907 1908
bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
				 const struct skl_ddb_entry **entries,
1909 1910
				 const struct skl_ddb_entry *ddb,
				 int ignore);
1911
bool ilk_disable_lp_wm(struct drm_device *dev);
1912 1913
int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
				  struct intel_crtc_state *cstate);
1914 1915
void intel_init_ipc(struct drm_i915_private *dev_priv);
void intel_enable_ipc(struct drm_i915_private *dev_priv);
1916

P
Paulo Zanoni 已提交
1917
/* intel_sdvo.c */
1918
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
1919
		     i915_reg_t reg, enum port port);
1920

R
Rodrigo Vivi 已提交
1921

P
Paulo Zanoni 已提交
1922
/* intel_sprite.c */
1923 1924
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
1925
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1926
					      enum pipe pipe, int plane);
1927 1928
int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
1929 1930
void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
1931 1932 1933
void skl_update_plane(struct intel_plane *plane,
		      const struct intel_crtc_state *crtc_state,
		      const struct intel_plane_state *plane_state);
1934
void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
1935
bool skl_plane_get_hw_state(struct intel_plane *plane);
1936 1937
bool skl_plane_has_ccs(struct drm_i915_private *dev_priv,
		       enum pipe pipe, enum plane_id plane_id);
P
Paulo Zanoni 已提交
1938 1939

/* intel_tv.c */
1940
void intel_tv_init(struct drm_i915_private *dev_priv);
1941

1942
/* intel_atomic.c */
1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t *val);
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t val);
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

1956 1957 1958
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1959 1960 1961
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

1962 1963 1964 1965 1966 1967 1968
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1969
		return ERR_CAST(crtc_state);
1970 1971 1972

	return to_intel_crtc_state(crtc_state);
}
1973

1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
static inline struct intel_crtc_state *
intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
				     struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;

	crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);

	if (crtc_state)
		return to_intel_crtc_state(crtc_state);
	else
		return NULL;
}

1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

1999 2000 2001
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
2002 2003

/* intel_atomic_plane.c */
2004
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
2005 2006 2007 2008
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2009 2010 2011
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
					struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *old_plane_state,
2012
					struct intel_plane_state *intel_state);
2013

2014 2015
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
2016
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
2017 2018
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
2019

2020 2021
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
2022
void lspcon_resume(struct intel_lspcon *lspcon);
2023
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2024 2025 2026

/* intel_pipe_crc.c */
int intel_pipe_crc_create(struct drm_minor *minor);
T
Tomeu Vizoso 已提交
2027 2028 2029 2030 2031 2032
#ifdef CONFIG_DEBUG_FS
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
			      size_t *values_cnt);
#else
#define intel_crtc_set_crc_source NULL
#endif
2033
extern const struct file_operations i915_display_crc_ctl_fops;
J
Jesse Barnes 已提交
2034
#endif /* __INTEL_DRV_H__ */