intel_drv.h 80.6 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <linux/stackdepot.h>
33
#include <drm/i915_drm.h>
34
#include "i915_drv.h"
35 36
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
37
#include <drm/drm_encoder.h>
38
#include <drm/drm_fb_helper.h>
39
#include <drm/drm_dp_dual_mode_helper.h>
40
#include <drm/drm_dp_mst_helper.h>
41
#include <drm/drm_rect.h>
42
#include <drm/drm_atomic.h>
43
#include <media/cec-notifier.h>
44

45 46
struct drm_printer;

D
Daniel Vetter 已提交
47
/**
48
 * __wait_for - magic wait macro
D
Daniel Vetter 已提交
49
 *
50 51 52 53
 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
 * important that we check the condition again after having timed out, since the
 * timeout could be due to preemption or similar and we've never had a chance to
 * check the condition before the timeout.
D
Daniel Vetter 已提交
54
 */
55
#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
M
Mika Kuoppala 已提交
56
	const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
57
	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
58
	int ret__;							\
59
	might_sleep();							\
60
	for (;;) {							\
M
Mika Kuoppala 已提交
61
		const bool expired__ = ktime_after(ktime_get_raw(), end__); \
62
		OP;							\
63 64
		/* Guarantee COND check prior to timeout */		\
		barrier();						\
65 66 67 68 69 70
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
71 72
			break;						\
		}							\
73 74 75
		usleep_range(wait__, wait__ * 2);			\
		if (wait__ < (Wmax))					\
			wait__ <<= 1;					\
76 77 78 79
	}								\
	ret__;								\
})

80 81 82
#define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
						   (Wmax))
#define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
T
Tvrtko Ursulin 已提交
83

84 85
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
86
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
87
#else
88
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
89 90
#endif

91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
105 106
		/* Guarantee COND check prior to timeout */ \
		barrier(); \
107 108 109 110 111 112
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
113 114 115
			break; \
		} \
		cpu_relax(); \
116 117 118 119 120 121 122 123
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
124
	} \
125 126 127 128 129 130 131 132
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
133
		ret__ = _wait_for((COND), (US), 10, 10); \
134 135
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
136 137 138
	ret__; \
})

139 140 141 142 143 144 145 146
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
147

148 149
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
150

151 152 153 154
#define KBps(x) (1000 * (x))
#define MBps(x) KBps(1000 * (x))
#define GBps(x) ((u64)1000 * MBps((x)))

J
Jesse Barnes 已提交
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
170 171 172 173 174 175 176 177
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
178
	INTEL_OUTPUT_DP = 7,
179 180
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
181
	INTEL_OUTPUT_DDI = 10,
182 183
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
184 185 186 187 188 189

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

190 191
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
192

J
Jesse Barnes 已提交
193 194
struct intel_framebuffer {
	struct drm_framebuffer base;
195
	struct intel_rotation_info rot_info;
196 197 198 199 200 201 202 203 204 205

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
206 207
};

208 209
struct intel_fbdev {
	struct drm_fb_helper helper;
210
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
211
	struct i915_vma *vma;
212
	unsigned long vma_flags;
213
	async_cookie_t cookie;
214
	int preferred_bpp;
215
};
J
Jesse Barnes 已提交
216

217
struct intel_encoder {
218
	struct drm_encoder base;
219

220
	enum intel_output_type type;
221
	enum port port;
222
	unsigned int cloneable;
223 224
	bool (*hotplug)(struct intel_encoder *encoder,
			struct intel_connector *connector);
225 226 227
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
228 229 230
	int (*compute_config)(struct intel_encoder *,
			      struct intel_crtc_state *,
			      struct drm_connector_state *);
231
	void (*pre_pll_enable)(struct intel_encoder *,
232 233
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
234
	void (*pre_enable)(struct intel_encoder *,
235 236
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
237
	void (*enable)(struct intel_encoder *,
238 239
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
240
	void (*disable)(struct intel_encoder *,
241 242
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
243
	void (*post_disable)(struct intel_encoder *,
244 245
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
246
	void (*post_pll_disable)(struct intel_encoder *,
247 248
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
249 250 251
	void (*update_pipe)(struct intel_encoder *,
			    const struct intel_crtc_state *,
			    const struct drm_connector_state *);
252 253 254 255
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
256
	/* Reconstructs the equivalent mode flags for the current hardware
257
	 * state. This must be called _after_ display->get_pipe_config has
258 259
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
260
	void (*get_config)(struct intel_encoder *,
261
			   struct intel_crtc_state *pipe_config);
262 263
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
264 265
	u64 (*get_power_domains)(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state);
266 267 268 269 270 271
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
272
	int crtc_mask;
273
	enum hpd_pin hpd_pin;
274
	enum intel_display_power_domain power_domain;
275 276
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
277 278
};

279
struct intel_panel {
280
	struct drm_display_mode *fixed_mode;
281
	struct drm_display_mode *downclock_mode;
282 283 284

	/* backlight */
	struct {
285
		bool present;
286
		u32 level;
287
		u32 min;
288
		u32 max;
289
		bool enabled;
290 291
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
292
		bool alternate_pwm_increment;	/* lpt+ */
293 294

		/* PWM chip */
295 296
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
297 298
		struct pwm_device *pwm;

299
		struct backlight_device *device;
300

301 302
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
303 304
		u32 (*get)(struct intel_connector *connector);
		void (*set)(const struct drm_connector_state *conn_state, u32 level);
305 306 307
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
308
		u32 (*hz_to_pwm)(struct intel_connector *connector, u32 hz);
309 310
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
311 312
};

313 314
struct intel_digital_port;

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
/*
 * This structure serves as a translation layer between the generic HDCP code
 * and the bus-specific code. What that means is that HDCP over HDMI differs
 * from HDCP over DP, so to account for these differences, we need to
 * communicate with the receiver through this shim.
 *
 * For completeness, the 2 buses differ in the following ways:
 *	- DP AUX vs. DDC
 *		HDCP registers on the receiver are set via DP AUX for DP, and
 *		they are set via DDC for HDMI.
 *	- Receiver register offsets
 *		The offsets of the registers are different for DP vs. HDMI
 *	- Receiver register masks/offsets
 *		For instance, the ready bit for the KSV fifo is in a different
 *		place on DP vs HDMI
 *	- Receiver register names
 *		Seriously. In the DP spec, the 16-bit register containing
 *		downstream information is called BINFO, on HDMI it's called
 *		BSTATUS. To confuse matters further, DP has a BSTATUS register
 *		with a completely different definition.
 *	- KSV FIFO
 *		On HDMI, the ksv fifo is read all at once, whereas on DP it must
 *		be read 3 keys at a time
 *	- Aksv output
 *		Since Aksv is hidden in hardware, there's different procedures
 *		to send it over DP AUX vs DDC
 */
struct intel_hdcp_shim {
	/* Outputs the transmitter's An and Aksv values to the receiver. */
	int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);

	/* Reads the receiver's key selection vector */
	int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);

	/*
	 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
	 * definitions are the same in the respective specs, but the names are
	 * different. Call it BSTATUS since that's the name the HDMI spec
	 * uses and it was there first.
	 */
	int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
			    u8 *bstatus);

	/* Determines whether a repeater is present downstream */
	int (*repeater_present)(struct intel_digital_port *intel_dig_port,
				bool *repeater_present);

	/* Reads the receiver's Ri' value */
	int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);

	/* Determines if the receiver's KSV FIFO is ready for consumption */
	int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
			      bool *ksv_ready);

	/* Reads the ksv fifo for num_downstream devices */
	int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
			     int num_downstream, u8 *ksv_fifo);

	/* Reads a 32-bit part of V' from the receiver */
	int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
				 int i, u32 *part);

	/* Enables HDCP signalling on the port */
	int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
				 bool enable);

	/* Ensures the link is still protected */
	bool (*check_link)(struct intel_digital_port *intel_dig_port);
383 384 385 386

	/* Detects panel's hdcp capability. This is optional for HDMI. */
	int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
			    bool *hdcp_capable);
387 388
};

389 390 391 392 393 394 395 396 397
struct intel_hdcp {
	const struct intel_hdcp_shim *shim;
	/* Mutex for hdcp state of the connector */
	struct mutex mutex;
	u64 value;
	struct delayed_work check_work;
	struct work_struct prop_work;
};

398 399
struct intel_connector {
	struct drm_connector base;
400 401 402
	/*
	 * The fixed encoder this connector is connected to.
	 */
403
	struct intel_encoder *encoder;
404

405 406 407
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

408 409 410
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
411 412 413

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
414 415 416

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
417
	struct edid *detect_edid;
418 419 420 421

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
422 423 424 425

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
426 427 428

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
429

430
	struct intel_hdcp hdcp;
431 432
};

433 434 435 436 437 438 439 440 441
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

442
struct dpll {
443 444 445 446 447 448 449 450 451
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
452
};
453

454 455 456
struct intel_atomic_state {
	struct drm_atomic_state base;

457 458 459 460 461 462 463 464 465 466 467 468 469 470
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
471

472 473
	bool dpll_set, modeset;

474 475 476 477 478 479 480 481 482 483
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

484
	unsigned int active_crtcs;
485 486
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
487 488
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
489

490
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
491 492 493 494 495 496

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
497

C
Chris Wilson 已提交
498 499
	bool rps_interactive;

500
	/* Gen9+ only */
501
	struct skl_ddb_values wm_results;
502 503

	struct i915_sw_fence commit_ready;
504 505

	struct llist_node freed;
506 507
};

508
struct intel_plane_state {
509
	struct drm_plane_state base;
510
	struct i915_ggtt_view view;
511
	struct i915_vma *vma;
512 513
	unsigned long flags;
#define PLANE_HAS_FENCE BIT(0)
514

515 516
	struct {
		u32 offset;
517 518 519 520 521 522
		/*
		 * Plane stride in:
		 * bytes for 0/180 degree rotation
		 * pixels for 90/270 degree rotation
		 */
		u32 stride;
523
		int x, y;
524
	} color_plane[2];
525

526 527 528
	/* plane control register */
	u32 ctl;

529 530 531
	/* plane color control register */
	u32 color_ctl;

532 533 534 535 536 537 538 539
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
540
	 *     update_scaler_plane.
541 542 543 544 545 546 547
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
548
	 *     update_scaler_plane.
549 550
	 */
	int scaler_id;
551

552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
	/*
	 * linked_plane:
	 *
	 * ICL planar formats require 2 planes that are updated as pairs.
	 * This member is used to make sure the other plane is also updated
	 * when required, and for update_slave() to find the correct
	 * plane_state to pass as argument.
	 */
	struct intel_plane *linked_plane;

	/*
	 * slave:
	 * If set don't update use the linked plane's state for updating
	 * this plane during atomic commit with the update_slave() callback.
	 *
	 * It's also used by the watermark code to ignore wm calculations on
	 * this plane. They're calculated by the linked plane's wm code.
	 */
	u32 slave;

572
	struct drm_intel_sprite_colorkey ckey;
573 574
};

575
struct intel_initial_plane_config {
576
	struct intel_framebuffer *fb;
577
	unsigned int tiling;
578 579
	int size;
	u32 base;
580
	u8 rotation;
581 582
};

583 584 585
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
586
#define SKL_MAX_SRC_H 4096
587 588 589
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
590
#define SKL_MAX_DST_H 4096
591 592 593 594
#define ICL_MAX_SRC_W 5120
#define ICL_MAX_SRC_H 4096
#define ICL_MAX_DST_W 5120
#define ICL_MAX_DST_H 4096
595 596
#define SKL_MIN_YUV_420_SRC_W 16
#define SKL_MIN_YUV_420_SRC_H 16
597 598 599

struct intel_scaler {
	int in_use;
600
	u32 mode;
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

631 632
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1
633 634
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
635

636 637
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
638
	u32 linetime;
639 640 641 642 643 644
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
645
struct skl_plane_wm {
646
	struct skl_wm_level wm[8];
647
	struct skl_wm_level uv_wm[8];
648
	struct skl_wm_level trans_wm;
649
	bool is_planar;
L
Lyude 已提交
650 651 652 653
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
654
	u32 linetime;
655 656
};

657 658 659 660 661 662 663 664
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
665 666
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
667
	u8 num_levels;
668 669 670
	bool cxsr;
};

671 672 673 674
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
713
			struct skl_ddb_entry ddb;
714 715
			struct skl_ddb_entry plane_ddb_y[I915_MAX_PLANES];
			struct skl_ddb_entry plane_ddb_uv[I915_MAX_PLANES];
716
		} skl;
717 718

		struct {
719
			/* "raw" watermarks (not inverted) */
720
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
721 722
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
723 724
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
725 726
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
727
		} vlv;
728 729 730 731 732 733 734 735 736

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
737 738 739 740 741 742 743 744 745 746 747
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

748 749 750
enum intel_output_format {
	INTEL_OUTPUT_FORMAT_INVALID,
	INTEL_OUTPUT_FORMAT_RGB,
751
	INTEL_OUTPUT_FORMAT_YCBCR420,
752
	INTEL_OUTPUT_FORMAT_YCBCR444,
753 754
};

755
struct intel_crtc_state {
756 757
	struct drm_crtc_state base;

758 759 760 761 762 763 764 765
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
766
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
767 768
	unsigned long quirks;

769
	unsigned fb_bits; /* framebuffers to flip */
770 771
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
772
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
773
	bool fb_changed; /* fb on any of the planes is changed */
774
	bool fifo_changed; /* FIFO split is changed */
775

776 777 778 779 780
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

781 782 783 784 785 786
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

787 788 789
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
790

791 792 793
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

794
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
795 796
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
797 798
	enum transcoder cpu_transcoder;

799 800 801 802 803 804
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

805 806 807 808 809
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

810 811 812
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

813 814 815 816
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

817 818 819 820
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
821
	bool dither;
822

823 824 825 826 827 828 829 830
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

831 832 833
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

834 835 836 837
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

838 839 840 841 842 843 844
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

845 846
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
847
	struct dpll dpll;
848

849 850
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
851

852 853 854
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

855 856 857 858 859
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

860
	int pipe_bpp;
861
	struct intel_link_m_n dp_m_n;
862

863 864
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
865
	bool has_drrs;
866

867 868 869
	bool has_psr;
	bool has_psr2;

870 871
	/*
	 * Frequence the dpll for the port should run at. Differs from the
872 873
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
874
	 */
875 876
	int port_clock;

877 878
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
879

880
	u8 lane_count;
881

882 883 884 885
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
886
	u8 lane_lat_optim_mask;
887

888 889 890
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

891
	/* Panel fitter controls for gen2-gen4 + VLV */
892 893 894
	struct {
		u32 control;
		u32 pgm_ratios;
895
		u32 lvds_border_bits;
896 897 898 899 900 901
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
902
		bool enabled;
903
		bool force_thru;
904
	} pch_pfit;
905

906
	/* FDI configuration, only valid if has_pch_encoder is set. */
907
	int fdi_lanes;
908
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
909 910

	bool ips_enabled;
911
	bool ips_force_disable;
912

913 914
	bool enable_fbc;

915
	bool double_wide;
916 917

	int pbn;
918 919

	struct intel_crtc_scaler_state scaler_state;
920 921 922

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
923 924 925

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
926

927
	struct intel_crtc_wm_state wm;
928 929

	/* Gamma mode programmed on the pipe */
930
	u32 gamma_mode;
931 932 933

	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
934
	u8 nv12_planes;
S
Shashank Sharma 已提交
935

936 937 938
	/* bitmask of planes that will be updated during the commit */
	u8 update_planes;

S
Shashank Sharma 已提交
939 940 941 942 943
	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
944

945 946
	/* Output format RGB/YCBCR etc */
	enum intel_output_format output_format;
947 948 949

	/* Output down scaling is done in LSPCON device */
	bool lspcon_downsampling;
950 951 952 953 954 955 956 957 958

	/* Display Stream compression state */
	struct {
		bool compression_enable;
		bool dsc_split;
		u16 compressed_bpp;
		u8 slice_count;
	} dsc_params;
	struct drm_dsc_config dp_dsc_cfg;
959 960 961

	/* Forward Error correction State */
	bool fec_enable;
962 963
};

J
Jesse Barnes 已提交
964 965
struct intel_crtc {
	struct drm_crtc base;
966
	enum pipe pipe;
967 968 969 970 971 972
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
973
	u8 plane_ids_mask;
974
	unsigned long long enabled_power_domains;
975
	struct intel_overlay *overlay;
976

977
	struct intel_crtc_state *config;
978

979 980
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
981

982 983 984
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
985 986 987 988

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
989 990
		union {
			struct intel_pipe_wm ilk;
991
			struct vlv_wm_state vlv;
992
			struct g4x_wm_state g4x;
993
		} active;
994
	} wm;
995

996
	int scanline_offset;
997

998 999 1000 1001 1002 1003
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
1004

1005 1006
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
1007 1008
};

1009 1010
struct intel_plane {
	struct drm_plane base;
1011
	enum i9xx_plane_id i9xx_plane;
1012
	enum plane_id id;
1013
	enum pipe pipe;
1014
	bool has_fbc;
1015
	bool has_ccs;
1016
	u32 frontbuffer_bit;
1017

1018 1019 1020 1021
	struct {
		u32 base, cntl, size;
	} cursor;

1022 1023 1024
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
1025
	 * the intel_plane_state structure and accessed via plane_state.
1026 1027
	 */

1028 1029 1030
	unsigned int (*max_stride)(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1031
	void (*update_plane)(struct intel_plane *plane,
1032 1033
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1034 1035 1036
	void (*update_slave)(struct intel_plane *plane,
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1037
	void (*disable_plane)(struct intel_plane *plane,
1038
			      const struct intel_crtc_state *crtc_state);
1039
	bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
1040 1041
	int (*check_plane)(struct intel_crtc_state *crtc_state,
			   struct intel_plane_state *plane_state);
1042 1043
};

1044
struct intel_watermark_params {
1045 1046 1047 1048 1049
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
1050 1051 1052
};

struct cxsr_latency {
1053 1054
	bool is_desktop : 1;
	bool is_ddr3 : 1;
1055 1056 1057 1058 1059 1060
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
1061 1062
};

1063
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
1064
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
1065
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
1066
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
1067
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
1068
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
1069
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
1070
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
1071
#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
J
Jesse Barnes 已提交
1072

1073
struct intel_hdmi {
1074
	i915_reg_t hdmi_reg;
1075
	int ddc_bus;
1076 1077 1078 1079
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
1080 1081
	bool has_hdmi_sink;
	bool has_audio;
1082
	struct intel_connector *attached_connector;
1083
	struct cec_notifier *cec_notifier;
1084 1085
};

1086
struct intel_dp_mst_encoder;
1087
#define DP_MAX_DOWNSTREAM_PORTS		0x10
1088

1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

1109 1110
struct intel_dp_compliance_data {
	unsigned long edid;
1111 1112 1113
	u8 video_pattern;
	u16 hdisplay, vdisplay;
	u8 bpc;
1114 1115 1116 1117 1118 1119
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
1120 1121
	int test_link_rate;
	u8 test_lane_count;
1122 1123
};

1124
struct intel_dp {
1125
	i915_reg_t output_reg;
1126
	u32 DP;
1127
	int link_rate;
1128 1129
	u8 lane_count;
	u8 sink_count;
1130
	bool link_mst;
1131
	bool link_trained;
1132
	bool has_audio;
1133
	bool reset_link_params;
1134 1135 1136 1137
	u8 dpcd[DP_RECEIVER_CAP_SIZE];
	u8 psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
	u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
	u8 edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1138
	u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE];
1139
	u8 fec_capable;
1140 1141 1142
	/* source rates */
	int num_source_rates;
	const int *source_rates;
1143 1144
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
1145
	int sink_rates[DP_MAX_SUPPORTED_RATES];
1146
	bool use_rate_select;
1147 1148 1149
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1150 1151 1152 1153
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
1154
	/* sink or branch descriptor */
1155
	struct drm_dp_desc desc;
1156
	struct drm_dp_aux aux;
1157
	u8 train_set[4];
1158 1159 1160 1161 1162 1163 1164
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1165 1166
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1167
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
1168

1169 1170
	struct notifier_block edp_notifier;

1171 1172 1173 1174 1175
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1176 1177 1178 1179 1180 1181
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1182 1183 1184 1185 1186
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1187
	struct edp_power_seq pps_delays;
1188

1189 1190
	bool can_mst; /* this port supports mst */
	bool is_mst;
1191
	int active_mst_links;
1192
	/* connector directly attached - won't be use for modeset in mst world */
1193
	struct intel_connector *attached_connector;
1194

1195 1196 1197 1198
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1199
	u32 (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1200 1201 1202 1203
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
1204 1205
	u32 (*get_aux_send_ctl)(struct intel_dp *dp, int send_bytes,
				u32 aux_clock_divider);
1206

1207 1208 1209
	i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
	i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);

1210 1211 1212
	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1213
	/* Displayport compliance testing */
1214
	struct intel_dp_compliance compliance;
1215 1216 1217

	/* Display stream compression testing */
	bool force_dsc_en;
1218 1219
};

1220 1221 1222 1223 1224
enum lspcon_vendor {
	LSPCON_VENDOR_MCA,
	LSPCON_VENDOR_PARADE
};

1225 1226 1227
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
1228
	enum lspcon_vendor vendor;
1229 1230
};

1231 1232
struct intel_digital_port {
	struct intel_encoder base;
1233
	u32 saved_port_bits;
1234 1235
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1236
	struct intel_lspcon lspcon;
1237
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1238
	bool release_cl2_override;
1239
	u8 max_lanes;
1240 1241
	/* Used for DP and ICL+ TypeC/DP and TypeC/HDMI ports. */
	enum aux_ch aux_ch;
1242
	enum intel_display_power_domain ddi_io_power_domain;
1243
	bool tc_legacy_port:1;
1244
	enum tc_port_type tc_type;
1245

1246
	void (*write_infoframe)(struct intel_encoder *encoder,
1247
				const struct intel_crtc_state *crtc_state,
1248
				unsigned int type,
1249
				const void *frame, ssize_t len);
1250
	void (*set_infoframes)(struct intel_encoder *encoder,
1251 1252 1253
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
1254
	bool (*infoframe_enabled)(struct intel_encoder *encoder,
1255
				  const struct intel_crtc_state *pipe_config);
1256 1257
};

1258 1259 1260 1261
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1262
	struct intel_connector *connector;
1263 1264
};

1265
static inline enum dpio_channel
1266 1267
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1268
	switch (dport->base.port) {
1269
	case PORT_B:
1270
	case PORT_D:
1271
		return DPIO_CH0;
1272
	case PORT_C:
1273
		return DPIO_CH1;
1274 1275 1276 1277 1278
	default:
		BUG();
	}
}

1279 1280 1281
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1282
	switch (dport->base.port) {
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1307
static inline struct intel_crtc *
1308
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1309 1310 1311 1312
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1313
static inline struct intel_crtc *
1314
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1315 1316 1317 1318
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

P
Paulo Zanoni 已提交
1319
struct intel_load_detect_pipe {
1320
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1321
};
J
Jesse Barnes 已提交
1322

P
Paulo Zanoni 已提交
1323 1324
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1325 1326 1327 1328
{
	return to_intel_connector(connector)->encoder;
}

1329
static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder)
1330
{
1331
	switch (encoder->type) {
1332
	case INTEL_OUTPUT_DDI:
1333 1334 1335
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
		return true;
	default:
		return false;
	}
}

static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	if (intel_encoder_is_dig_port(intel_encoder))
1348 1349
		return container_of(encoder, struct intel_digital_port,
				    base.base);
1350
	else
1351
		return NULL;
1352 1353
}

1354 1355 1356 1357 1358 1359
static inline struct intel_digital_port *
conn_to_dig_port(struct intel_connector *connector)
{
	return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base);
}

1360 1361 1362 1363 1364 1365
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1366 1367 1368
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1369 1370
}

1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
static inline bool intel_encoder_is_dp(struct intel_encoder *encoder)
{
	switch (encoder->type) {
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
		return true;
	case INTEL_OUTPUT_DDI:
		/* Skip pure HDMI/DVI DDI encoders */
		return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg);
	default:
		return false;
	}
}

1385 1386 1387 1388 1389 1390
static inline struct intel_lspcon *
enc_to_intel_lspcon(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->lspcon;
}

1391 1392 1393 1394 1395 1396
static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1397 1398 1399 1400 1401 1402
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1403 1404 1405 1406 1407 1408
static inline struct drm_i915_private *
dp_to_i915(struct intel_dp *intel_dp)
{
	return to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
}

1409 1410 1411 1412
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1413 1414
}

1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
static inline struct intel_plane_state *
intel_atomic_get_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	struct drm_plane_state *ret =
		drm_atomic_get_plane_state(&state->base, &plane->base);

	if (IS_ERR(ret))
		return ERR_CAST(ret);

	return to_intel_plane_state(ret);
}

static inline struct intel_plane_state *
intel_atomic_get_old_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_old_plane_state(&state->base,
								   &plane->base));
}

1436 1437 1438 1439 1440 1441 1442 1443
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1444 1445 1446 1447 1448 1449 1450 1451
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1452 1453 1454 1455 1456 1457 1458 1459
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1460
/* intel_fifo_underrun.c */
1461
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1462
					   enum pipe pipe, bool enable);
1463
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1464
					   enum pipe pch_transcoder,
1465
					   bool enable);
1466 1467 1468
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1469
					 enum pipe pch_transcoder);
1470 1471
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1472 1473

/* i915_irq.c */
1474 1475
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask);
1476 1477
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1478
void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1479
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1480 1481
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1482 1483 1484 1485

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
1486
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1487 1488
}

1489 1490
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1491 1492 1493 1494 1495 1496
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1497
	return dev_priv->runtime_pm.irqs_enabled;
1498 1499
}

1500
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1501
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1502
				     u8 pipe_mask);
1503
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1504
				     u8 pipe_mask);
1505 1506 1507
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1508 1509

/* intel_crt.c */
1510 1511
bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
			    i915_reg_t adpa_reg, enum pipe *pipe);
1512
void intel_crt_init(struct drm_i915_private *dev_priv);
1513
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1514 1515

/* intel_ddi.c */
1516
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1517 1518
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state);
1519 1520
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1521
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1522
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1523
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1524
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state);
1525 1526 1527
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1528
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1529 1530
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1531
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1532

1533 1534
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1535 1536
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state);
1537
u32 bxt_signal_levels(struct intel_dp *intel_dp);
1538
u32 ddi_signal_levels(struct intel_dp *intel_dp);
1539
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1540 1541
u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder,
				 u8 voltage_swing);
S
Sean Paul 已提交
1542 1543
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable);
1544
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder);
1545 1546
int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
			enum intel_dpll_id pll_id);
1547

1548
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1549
				   int color_plane, unsigned int height);
1550

1551
/* intel_audio.c */
1552
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1553 1554 1555
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1556 1557 1558
void intel_audio_codec_disable(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state);
I
Imre Deak 已提交
1559 1560
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1561 1562
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1563

1564
/* intel_cdclk.c */
1565
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1566 1567
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1568 1569
void cnl_init_cdclk(struct drm_i915_private *dev_priv);
void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1570 1571
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1572 1573
void icl_init_cdclk(struct drm_i915_private *dev_priv);
void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
1574 1575 1576 1577
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1578
bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1579
			       const struct intel_cdclk_state *b);
1580 1581
bool intel_cdclk_changed(const struct intel_cdclk_state *a,
			 const struct intel_cdclk_state *b);
1582 1583
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1584 1585
void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
			    const char *context);
1586

1587
/* intel_display.c */
1588 1589
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1590
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1591
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1592 1593
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1594 1595
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1596 1597
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1598
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1599
unsigned int intel_fb_xy_to_linear(int x, int y,
1600 1601
				   const struct intel_plane_state *state,
				   int plane);
1602
void intel_add_fb_offsets(int *x, int *y,
1603
			  const struct intel_plane_state *state, int plane);
1604
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1605
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1606 1607
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1608
int intel_display_suspend(struct drm_device *dev);
1609
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1610
void intel_encoder_destroy(struct drm_encoder *encoder);
1611 1612
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);
1613
bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port);
P
Paulo Zanoni 已提交
1614 1615 1616
bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
			      enum port port);
1617 1618
int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
				      struct drm_file *file_priv);
1619 1620
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1621 1622 1623 1624 1625 1626
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1627 1628 1629 1630
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1631
		((1 << INTEL_OUTPUT_DP) |
1632 1633 1634
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1635
static inline void
1636
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1637
{
1638
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1639
}
1640
static inline void
1641
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1642
{
1643
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1644 1645

	if (crtc->active)
1646
		intel_wait_for_vblank(dev_priv, pipe);
1647
}
1648 1649 1650

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1651
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1652
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1653 1654
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1655
int intel_get_load_detect_pipe(struct drm_connector *connector,
1656
			       const struct drm_display_mode *mode,
1657 1658
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1659
void intel_release_load_detect_pipe(struct drm_connector *connector,
1660 1661
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1662
struct i915_vma *
1663
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1664
			   const struct i915_ggtt_view *view,
1665
			   bool uses_fence,
1666 1667
			   unsigned long *out_flags);
void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
1668
struct drm_framebuffer *
1669 1670
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1671
int intel_prepare_plane_fb(struct drm_plane *plane,
1672
			   struct drm_plane_state *new_state);
1673
void intel_cleanup_plane_fb(struct drm_plane *plane,
1674
			    struct drm_plane_state *old_state);
1675 1676 1677
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
1678
				    u64 *val);
1679 1680 1681
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
1682
				    u64 val);
1683 1684 1685
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1686
				    struct drm_plane_state *plane_state);
1687

1688 1689 1690
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1691
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1692
		     const struct dpll *dpll);
1693
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1694
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1695

1696
/* modesetting asserts */
1697 1698
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1699 1700 1701 1702
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1703 1704 1705
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1706 1707 1708 1709
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1710
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1711 1712
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1713 1714
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1715 1716
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1717
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1718 1719
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1720
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1721
unsigned int skl_cdclk_get_vco(unsigned int freq);
1722
void skl_enable_dc6(struct drm_i915_private *dev_priv);
1723
void intel_dp_get_m_n(struct intel_crtc *crtc,
1724
		      struct intel_crtc_state *pipe_config);
1725 1726
void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
		      enum link_m_n_set m_n);
1727
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1728
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1729 1730
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1731

1732
bool intel_crtc_active(struct intel_crtc *crtc);
1733
bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1734 1735
void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1736
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1737 1738
enum intel_display_power_domain
intel_aux_power_domain(struct intel_digital_port *dig_port);
1739
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1740
				 struct intel_crtc_state *pipe_config);
1741 1742
void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
1743

1744
u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center);
1745
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1746 1747
int skl_max_scale(const struct intel_crtc_state *crtc_state,
		  u32 pixel_format);
1748

1749 1750 1751 1752
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1753

1754 1755
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1756 1757
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1758
u32 glk_color_ctl(const struct intel_plane_state *plane_state);
1759 1760
u32 skl_plane_stride(const struct intel_plane_state *plane_state,
		     int plane);
1761
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1762
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1763
int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
1764 1765 1766
unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1767

1768
/* intel_connector.c */
1769 1770 1771 1772 1773 1774 1775 1776 1777
int intel_connector_init(struct intel_connector *connector);
struct intel_connector *intel_connector_alloc(void);
void intel_connector_free(struct intel_connector *connector);
void intel_connector_destroy(struct drm_connector *connector);
int intel_connector_register(struct drm_connector *connector);
void intel_connector_unregister(struct drm_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
bool intel_connector_get_hw_state(struct intel_connector *connector);
1778
enum pipe intel_connector_get_pipe(struct intel_connector *connector);
1779 1780 1781 1782 1783 1784 1785
int intel_connector_update_modes(struct drm_connector *connector,
				 struct edid *edid);
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
void intel_attach_aspect_ratio_property(struct drm_connector *connector);

1786
/* intel_csr.c */
1787
void intel_csr_ucode_init(struct drm_i915_private *);
1788
void intel_csr_load_program(struct drm_i915_private *);
1789
void intel_csr_ucode_fini(struct drm_i915_private *);
1790 1791
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1792

P
Paulo Zanoni 已提交
1793
/* intel_dp.c */
1794 1795 1796
bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe);
1797 1798
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1799 1800
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1801
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1802
			      int link_rate, u8 lane_count,
1803
			      bool link_mst);
1804
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1805
					    int link_rate, u8 lane_count);
1806 1807
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1808 1809
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx);
1810
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1811 1812 1813
void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state,
					   bool enable);
1814 1815
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1816
void intel_dp_encoder_flush_work(struct drm_encoder *encoder);
1817 1818 1819
int intel_dp_compute_config(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state);
1820
bool intel_dp_is_edp(struct intel_dp *intel_dp);
1821
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1822 1823
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1824 1825 1826
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state);
void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1827
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1828 1829
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1830 1831
void intel_dp_mst_suspend(struct drm_i915_private *dev_priv);
void intel_dp_mst_resume(struct drm_i915_private *dev_priv);
1832
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1833
int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1834
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1835
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1836
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
1837
u32 intel_dp_pack_aux(const u8 *src, int src_bytes);
1838
void intel_plane_destroy(struct drm_plane *plane);
1839
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1840
			   const struct intel_crtc_state *crtc_state);
1841
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1842
			    const struct intel_crtc_state *crtc_state);
1843 1844 1845 1846
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1847

1848 1849
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1850
				       u8 dp_train_pat);
1851 1852 1853
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1854
u8
1855
intel_dp_voltage_max(struct intel_dp *intel_dp);
1856 1857
u8
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, u8 voltage_swing);
1858
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1859
			   u8 *link_bw, u8 *rate_select);
1860
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1861
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp);
1862
bool
1863 1864 1865 1866 1867
intel_dp_get_link_status(struct intel_dp *intel_dp, u8 link_status[DP_LINK_STATUS_SIZE]);
u16 intel_dp_dsc_get_output_bpp(int link_clock, u8 lane_count,
				int mode_clock, int mode_hdisplay);
u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp, int mode_clock,
				int mode_hdisplay);
1868

1869 1870 1871
/* intel_vdsc.c */
int intel_dp_compute_dsc_params(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config);
1872 1873
enum intel_display_power_domain
intel_dsc_power_domain(const struct intel_crtc_state *crtc_state);
1874

1875 1876 1877 1878 1879
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1880
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1881 1882
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1883
bool intel_digital_port_connected(struct intel_encoder *encoder);
1884 1885
void icl_tc_phy_disconnect(struct drm_i915_private *dev_priv,
			   struct intel_digital_port *dig_port);
1886

1887 1888 1889
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1890 1891 1892
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1893
/* vlv_dsi.c */
1894
void vlv_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1895

1896 1897 1898
/* icl_dsi.c */
void icl_dsi_init(struct drm_i915_private *dev_priv);

1899 1900
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1901 1902

/* intel_dvo.c */
1903
void intel_dvo_init(struct drm_i915_private *dev_priv);
1904 1905
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
1906 1907
bool intel_encoder_hotplug(struct intel_encoder *encoder,
			   struct intel_connector *connector);
P
Paulo Zanoni 已提交
1908

1909
/* legacy fbdev emulation in intel_fbdev.c */
1910
#ifdef CONFIG_DRM_FBDEV_EMULATION
1911
extern int intel_fbdev_init(struct drm_device *dev);
1912
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1913 1914
extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
1915
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1916 1917
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1918 1919 1920 1921 1922
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1923

1924
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1925 1926 1927
{
}

1928 1929 1930 1931 1932
static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
{
}

static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
1933 1934 1935
{
}

1936
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1937 1938 1939
{
}

1940 1941 1942 1943
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1944
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1945 1946 1947
{
}
#endif
P
Paulo Zanoni 已提交
1948

1949
/* intel_fbc.c */
1950
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1951
			   struct intel_atomic_state *state);
1952
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1953 1954 1955
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1956
void intel_fbc_post_update(struct intel_crtc *crtc);
1957
void intel_fbc_init(struct drm_i915_private *dev_priv);
1958
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1959 1960 1961
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1962 1963
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1964 1965 1966 1967
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1968
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1969
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1970
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1971
int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv);
1972

P
Paulo Zanoni 已提交
1973
/* intel_hdmi.c */
1974 1975
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1976 1977 1978
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1979 1980 1981
int intel_hdmi_compute_config(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state);
1982
bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
S
Shashank Sharma 已提交
1983 1984 1985
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
1986
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
1987
void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1988 1989

/* intel_lvds.c */
1990 1991
bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t lvds_reg, enum pipe *pipe);
1992
void intel_lvds_init(struct drm_i915_private *dev_priv);
1993
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1994
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1995 1996

/* intel_overlay.c */
1997 1998
void intel_overlay_setup(struct drm_i915_private *dev_priv);
void intel_overlay_cleanup(struct drm_i915_private *dev_priv);
1999
int intel_overlay_switch_off(struct intel_overlay *overlay);
2000 2001 2002 2003
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
2004
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
2005 2006 2007


/* intel_panel.c */
2008
int intel_panel_init(struct intel_panel *panel,
2009 2010
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
2011 2012 2013 2014
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
2015
			     struct intel_crtc_state *pipe_config,
2016 2017
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
2018
			      struct intel_crtc_state *pipe_config,
2019
			      int fitting_mode);
2020
void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
2021
				    u32 level, u32 max);
2022 2023
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
2024 2025
void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
2026 2027 2028
void intel_panel_update_backlight(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
2029
void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
2030
extern struct drm_display_mode *intel_find_panel_downclock(
2031
				struct drm_i915_private *dev_priv,
2032 2033
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
2034 2035

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
2036
int intel_backlight_device_register(struct intel_connector *connector);
2037 2038
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
2039
static inline int intel_backlight_device_register(struct intel_connector *connector)
2040 2041 2042
{
	return 0;
}
2043 2044 2045 2046
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
2047

2048 2049 2050 2051 2052 2053 2054 2055 2056
/* intel_hdcp.c */
void intel_hdcp_atomic_check(struct drm_connector *connector,
			     struct drm_connector_state *old_state,
			     struct drm_connector_state *new_state);
int intel_hdcp_init(struct intel_connector *connector,
		    const struct intel_hdcp_shim *hdcp_shim);
int intel_hdcp_enable(struct intel_connector *connector);
int intel_hdcp_disable(struct intel_connector *connector);
int intel_hdcp_check_link(struct intel_connector *connector);
2057
bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
2058
bool intel_hdcp_capable(struct intel_connector *connector);
P
Paulo Zanoni 已提交
2059

R
Rodrigo Vivi 已提交
2060
/* intel_psr.c */
2061
#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
2062
void intel_psr_init_dpcd(struct intel_dp *intel_dp);
2063 2064 2065 2066
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state);
void intel_psr_disable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *old_crtc_state);
2067 2068 2069
int intel_psr_set_debugfs_mode(struct drm_i915_private *dev_priv,
			       struct drm_modeset_acquire_ctx *ctx,
			       u64 value);
2070
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
2071 2072
			  unsigned frontbuffer_bits,
			  enum fb_op_origin origin);
2073
void intel_psr_flush(struct drm_i915_private *dev_priv,
2074 2075
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
2076
void intel_psr_init(struct drm_i915_private *dev_priv);
2077 2078
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state);
2079
void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug);
2080
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir);
2081
void intel_psr_short_pulse(struct intel_dp *intel_dp);
2082 2083
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value);
2084
bool intel_psr_enabled(struct intel_dp *intel_dp);
R
Rodrigo Vivi 已提交
2085

2086
/* intel_quirks.c */
2087
void intel_init_quirks(struct drm_i915_private *dev_priv);
2088

2089
/* intel_runtime_pm.c */
2090
void intel_runtime_pm_init_early(struct drm_i915_private *dev_priv);
2091
int intel_power_domains_init(struct drm_i915_private *);
2092
void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
2093
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
2094
void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv);
2095 2096
void icl_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void icl_display_core_uninit(struct drm_i915_private *dev_priv);
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
void intel_power_domains_enable(struct drm_i915_private *dev_priv);
void intel_power_domains_disable(struct drm_i915_private *dev_priv);

enum i915_drm_suspend_mode {
	I915_DRM_SUSPEND_IDLE,
	I915_DRM_SUSPEND_MEM,
	I915_DRM_SUSPEND_HIBERNATE,
};

void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
				 enum i915_drm_suspend_mode);
void intel_power_domains_resume(struct drm_i915_private *dev_priv);
2109 2110
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
2111
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
2112
void intel_runtime_pm_disable(struct drm_i915_private *dev_priv);
2113
void intel_runtime_pm_cleanup(struct drm_i915_private *dev_priv);
2114 2115
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
2116

2117 2118 2119 2120
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
2121
intel_wakeref_t intel_display_power_get(struct drm_i915_private *dev_priv,
2122
					enum intel_display_power_domain domain);
2123 2124 2125 2126 2127 2128
intel_wakeref_t
intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
				   enum intel_display_power_domain domain);
void intel_display_power_put_unchecked(struct drm_i915_private *dev_priv,
				       enum intel_display_power_domain domain);
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
2129
void intel_display_power_put(struct drm_i915_private *dev_priv,
2130 2131 2132 2133 2134 2135
			     enum intel_display_power_domain domain,
			     intel_wakeref_t wakeref);
#else
#define intel_display_power_put(i915, domain, wakeref) \
	intel_display_power_put_unchecked(i915, domain)
#endif
2136 2137
void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
			    u8 req_slices);
2138 2139

static inline void
2140
assert_rpm_device_not_suspended(struct drm_i915_private *i915)
2141
{
2142
	WARN_ONCE(i915->runtime_pm.suspended,
2143 2144 2145 2146
		  "Device suspended during HW access\n");
}

static inline void
2147
assert_rpm_wakelock_held(struct drm_i915_private *i915)
2148
{
2149 2150
	assert_rpm_device_not_suspended(i915);
	WARN_ONCE(!atomic_read(&i915->runtime_pm.wakeref_count),
2151
		  "RPM wakelock ref not held during HW access");
2152 2153
}

2154 2155
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
2156
 * @i915: i915 device instance
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
2173
disable_rpm_wakeref_asserts(struct drm_i915_private *i915)
2174
{
2175
	atomic_inc(&i915->runtime_pm.wakeref_count);
2176 2177 2178 2179
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
2180
 * @i915: i915 device instance
2181 2182 2183 2184 2185 2186 2187 2188 2189
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
2190
enable_rpm_wakeref_asserts(struct drm_i915_private *i915)
2191
{
2192
	atomic_dec(&i915->runtime_pm.wakeref_count);
2193 2194
}

2195 2196 2197 2198
intel_wakeref_t intel_runtime_pm_get(struct drm_i915_private *i915);
intel_wakeref_t intel_runtime_pm_get_if_in_use(struct drm_i915_private *i915);
intel_wakeref_t intel_runtime_pm_get_noresume(struct drm_i915_private *i915);

2199 2200 2201 2202 2203 2204 2205 2206
#define with_intel_runtime_pm(i915, wf) \
	for ((wf) = intel_runtime_pm_get(i915); (wf); \
	     intel_runtime_pm_put((i915), (wf)), (wf) = 0)

#define with_intel_runtime_pm_if_in_use(i915, wf) \
	for ((wf) = intel_runtime_pm_get_if_in_use(i915); (wf); \
	     intel_runtime_pm_put((i915), (wf)), (wf) = 0)

2207 2208 2209 2210 2211 2212
void intel_runtime_pm_put_unchecked(struct drm_i915_private *i915);
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
void intel_runtime_pm_put(struct drm_i915_private *i915, intel_wakeref_t wref);
#else
#define intel_runtime_pm_put(i915, wref) intel_runtime_pm_put_unchecked(i915)
#endif
2213 2214 2215 2216 2217 2218 2219 2220 2221 2222

#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
				    struct drm_printer *p);
#else
static inline void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
						  struct drm_printer *p)
{
}
#endif
2223

2224 2225
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
2226 2227
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
2228 2229


P
Paulo Zanoni 已提交
2230
/* intel_pm.c */
2231
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
2232
void intel_suspend_hw(struct drm_i915_private *dev_priv);
2233
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
2234
void intel_update_watermarks(struct intel_crtc *crtc);
2235
void intel_init_pm(struct drm_i915_private *dev_priv);
2236
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
2237
void intel_pm_setup(struct drm_i915_private *dev_priv);
2238 2239
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
2240
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
2241 2242
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
2243 2244
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
2245
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
2246 2247
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
2248
void gen6_rps_idle(struct drm_i915_private *dev_priv);
2249
void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
2250 2251 2252 2253
void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv);
void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv);
void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv);
void skl_wm_get_hw_state(struct drm_i915_private *dev_priv);
2254 2255 2256
void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
			       struct skl_ddb_entry *ddb_y,
			       struct skl_ddb_entry *ddb_uv);
2257 2258
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
2259
void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
2260
			      struct skl_pipe_wm *out);
2261
void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
2262
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
2263 2264 2265
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
2266 2267
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
2268 2269 2270
bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
				 const struct skl_ddb_entry entries[],
				 int num_entries, int ignore_idx);
2271 2272 2273 2274
void skl_write_plane_wm(struct intel_plane *plane,
			const struct intel_crtc_state *crtc_state);
void skl_write_cursor_wm(struct intel_plane *plane,
			 const struct intel_crtc_state *crtc_state);
2275
bool ilk_disable_lp_wm(struct drm_device *dev);
2276 2277
int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
				  struct intel_crtc_state *cstate);
2278 2279
void intel_init_ipc(struct drm_i915_private *dev_priv);
void intel_enable_ipc(struct drm_i915_private *dev_priv);
2280

P
Paulo Zanoni 已提交
2281
/* intel_sdvo.c */
2282 2283
bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t sdvo_reg, enum pipe *pipe);
2284
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
2285
		     i915_reg_t reg, enum port port);
2286

R
Rodrigo Vivi 已提交
2287

P
Paulo Zanoni 已提交
2288
/* intel_sprite.c */
2289 2290
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
2291
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
2292
					      enum pipe pipe, int plane);
2293 2294
int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
2295 2296
void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
2297
int intel_plane_check_stride(const struct intel_plane_state *plane_state);
2298
int intel_plane_check_src_coordinates(struct intel_plane_state *plane_state);
2299
int chv_plane_check_rotation(const struct intel_plane_state *plane_state);
2300 2301 2302
struct intel_plane *
skl_universal_plane_create(struct drm_i915_private *dev_priv,
			   enum pipe pipe, enum plane_id plane_id);
P
Paulo Zanoni 已提交
2303

2304 2305 2306 2307 2308 2309 2310 2311 2312
static inline bool icl_is_nv12_y_plane(enum plane_id id)
{
	/* Don't need to do a gen check, these planes are only available on gen11 */
	if (id == PLANE_SPRITE4 || id == PLANE_SPRITE5)
		return true;

	return false;
}

2313 2314 2315 2316 2317 2318 2319 2320
static inline bool icl_is_hdr_plane(struct intel_plane *plane)
{
	if (INTEL_GEN(to_i915(plane->base.dev)) < 11)
		return false;

	return plane->id < PLANE_SPRITE2;
}

P
Paulo Zanoni 已提交
2321
/* intel_tv.c */
2322
void intel_tv_init(struct drm_i915_private *dev_priv);
2323

2324
/* intel_atomic.c */
2325 2326 2327
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
2328
						u64 *val);
2329 2330 2331
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
2332
						u64 val);
2333 2334 2335 2336 2337
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

2338 2339 2340
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
2341 2342 2343
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

2344 2345 2346 2347 2348 2349 2350
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
2351
		return ERR_CAST(crtc_state);
2352 2353 2354

	return to_intel_crtc_state(crtc_state);
}
2355

2356 2357 2358
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
2359 2360

/* intel_atomic_plane.c */
2361 2362
struct intel_plane *intel_plane_alloc(void);
void intel_plane_free(struct intel_plane *plane);
2363 2364 2365 2366
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2367 2368 2369 2370
void skl_update_planes_on_crtc(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
void i9xx_update_planes_on_crtc(struct intel_atomic_state *state,
				struct intel_crtc *crtc);
2371 2372 2373
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
					struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *old_plane_state,
2374
					struct intel_plane_state *intel_state);
2375

2376
/* intel_color.c */
2377 2378 2379 2380
void intel_color_init(struct intel_crtc *crtc);
int intel_color_check(struct intel_crtc_state *crtc_state);
void intel_color_set_csc(struct intel_crtc_state *crtc_state);
void intel_color_load_luts(struct intel_crtc_state *crtc_state);
2381

2382 2383
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
2384
void lspcon_resume(struct intel_lspcon *lspcon);
2385
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2386 2387 2388 2389
void lspcon_write_infoframe(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    unsigned int type,
			    const void *buf, ssize_t len);
2390 2391 2392 2393 2394 2395
void lspcon_set_infoframes(struct intel_encoder *encoder,
			   bool enable,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state);
bool lspcon_infoframe_enabled(struct intel_encoder *encoder,
			      const struct intel_crtc_state *pipe_config);
2396 2397
void lspcon_ycbcr420_config(struct drm_connector *connector,
			    struct intel_crtc_state *crtc_state);
2398 2399

/* intel_pipe_crc.c */
T
Tomeu Vizoso 已提交
2400
#ifdef CONFIG_DEBUG_FS
2401
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name);
2402 2403
int intel_crtc_verify_crc_source(struct drm_crtc *crtc,
				 const char *source_name, size_t *values_cnt);
2404 2405
const char *const *intel_crtc_get_crc_sources(struct drm_crtc *crtc,
					      size_t *count);
2406 2407
void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
T
Tomeu Vizoso 已提交
2408 2409
#else
#define intel_crtc_set_crc_source NULL
2410
#define intel_crtc_verify_crc_source NULL
2411
#define intel_crtc_get_crc_sources NULL
2412 2413 2414 2415 2416 2417 2418
static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
{
}

static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
{
}
T
Tomeu Vizoso 已提交
2419
#endif
J
Jesse Barnes 已提交
2420
#endif /* __INTEL_DRV_H__ */