intel_drv.h 81.1 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <linux/stackdepot.h>
33
#include <drm/i915_drm.h>
34
#include "i915_drv.h"
35 36
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
37
#include <drm/drm_encoder.h>
38
#include <drm/drm_fb_helper.h>
39
#include <drm/drm_dp_dual_mode_helper.h>
40
#include <drm/drm_dp_mst_helper.h>
41
#include <drm/drm_rect.h>
42
#include <drm/drm_atomic.h>
43
#include <media/cec-notifier.h>
44

45 46
struct drm_printer;

D
Daniel Vetter 已提交
47
/**
48
 * __wait_for - magic wait macro
D
Daniel Vetter 已提交
49
 *
50 51 52 53
 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
 * important that we check the condition again after having timed out, since the
 * timeout could be due to preemption or similar and we've never had a chance to
 * check the condition before the timeout.
D
Daniel Vetter 已提交
54
 */
55
#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
M
Mika Kuoppala 已提交
56
	const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
57
	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
58
	int ret__;							\
59
	might_sleep();							\
60
	for (;;) {							\
M
Mika Kuoppala 已提交
61
		const bool expired__ = ktime_after(ktime_get_raw(), end__); \
62
		OP;							\
63 64
		/* Guarantee COND check prior to timeout */		\
		barrier();						\
65 66 67 68 69 70
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
71 72
			break;						\
		}							\
73 74 75
		usleep_range(wait__, wait__ * 2);			\
		if (wait__ < (Wmax))					\
			wait__ <<= 1;					\
76 77 78 79
	}								\
	ret__;								\
})

80 81 82
#define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
						   (Wmax))
#define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
T
Tvrtko Ursulin 已提交
83

84 85
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
86
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
87
#else
88
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
89 90
#endif

91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
105 106
		/* Guarantee COND check prior to timeout */ \
		barrier(); \
107 108 109 110 111 112
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
113 114 115
			break; \
		} \
		cpu_relax(); \
116 117 118 119 120 121 122 123
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
124
	} \
125 126 127 128 129 130 131 132
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
133
		ret__ = _wait_for((COND), (US), 10, 10); \
134 135
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
136 137 138
	ret__; \
})

139 140 141 142 143 144 145 146
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
147

148 149
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
150

151 152 153 154
#define KBps(x) (1000 * (x))
#define MBps(x) KBps(1000 * (x))
#define GBps(x) ((u64)1000 * MBps((x)))

J
Jesse Barnes 已提交
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
170 171 172 173 174 175 176 177
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
178
	INTEL_OUTPUT_DP = 7,
179 180
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
181
	INTEL_OUTPUT_DDI = 10,
182 183
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
184 185 186 187 188 189

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

190 191
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
192

J
Jesse Barnes 已提交
193 194
struct intel_framebuffer {
	struct drm_framebuffer base;
195
	struct intel_rotation_info rot_info;
196 197 198 199 200 201 202 203 204 205

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
206 207
};

208 209
struct intel_fbdev {
	struct drm_fb_helper helper;
210
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
211
	struct i915_vma *vma;
212
	unsigned long vma_flags;
213
	async_cookie_t cookie;
214
	int preferred_bpp;
215 216 217 218 219 220 221 222 223 224

	/* Whether or not fbdev hpd processing is temporarily suspended */
	bool hpd_suspended : 1;
	/* Set when a hotplug was received while HPD processing was
	 * suspended
	 */
	bool hpd_waiting : 1;

	/* Protects hpd_suspended */
	struct mutex hpd_lock;
225
};
J
Jesse Barnes 已提交
226

227
struct intel_encoder {
228
	struct drm_encoder base;
229

230
	enum intel_output_type type;
231
	enum port port;
232
	unsigned int cloneable;
233 234
	bool (*hotplug)(struct intel_encoder *encoder,
			struct intel_connector *connector);
235 236 237
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
238 239 240
	int (*compute_config)(struct intel_encoder *,
			      struct intel_crtc_state *,
			      struct drm_connector_state *);
241
	void (*pre_pll_enable)(struct intel_encoder *,
242 243
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
244
	void (*pre_enable)(struct intel_encoder *,
245 246
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
247
	void (*enable)(struct intel_encoder *,
248 249
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
250
	void (*disable)(struct intel_encoder *,
251 252
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
253
	void (*post_disable)(struct intel_encoder *,
254 255
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
256
	void (*post_pll_disable)(struct intel_encoder *,
257 258
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
259 260 261
	void (*update_pipe)(struct intel_encoder *,
			    const struct intel_crtc_state *,
			    const struct drm_connector_state *);
262 263 264 265
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
266
	/* Reconstructs the equivalent mode flags for the current hardware
267
	 * state. This must be called _after_ display->get_pipe_config has
268 269
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
270
	void (*get_config)(struct intel_encoder *,
271
			   struct intel_crtc_state *pipe_config);
272 273
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
274 275
	u64 (*get_power_domains)(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state);
276 277 278 279 280 281
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
282
	int crtc_mask;
283
	enum hpd_pin hpd_pin;
284
	enum intel_display_power_domain power_domain;
285 286
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
287 288
};

289
struct intel_panel {
290
	struct drm_display_mode *fixed_mode;
291
	struct drm_display_mode *downclock_mode;
292 293 294

	/* backlight */
	struct {
295
		bool present;
296
		u32 level;
297
		u32 min;
298
		u32 max;
299
		bool enabled;
300 301
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
302
		bool alternate_pwm_increment;	/* lpt+ */
303 304

		/* PWM chip */
305 306
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
307 308
		struct pwm_device *pwm;

309
		struct backlight_device *device;
310

311 312
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
313 314
		u32 (*get)(struct intel_connector *connector);
		void (*set)(const struct drm_connector_state *conn_state, u32 level);
315 316 317
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
318
		u32 (*hz_to_pwm)(struct intel_connector *connector, u32 hz);
319 320
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
321 322
};

323 324
struct intel_digital_port;

325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
/*
 * This structure serves as a translation layer between the generic HDCP code
 * and the bus-specific code. What that means is that HDCP over HDMI differs
 * from HDCP over DP, so to account for these differences, we need to
 * communicate with the receiver through this shim.
 *
 * For completeness, the 2 buses differ in the following ways:
 *	- DP AUX vs. DDC
 *		HDCP registers on the receiver are set via DP AUX for DP, and
 *		they are set via DDC for HDMI.
 *	- Receiver register offsets
 *		The offsets of the registers are different for DP vs. HDMI
 *	- Receiver register masks/offsets
 *		For instance, the ready bit for the KSV fifo is in a different
 *		place on DP vs HDMI
 *	- Receiver register names
 *		Seriously. In the DP spec, the 16-bit register containing
 *		downstream information is called BINFO, on HDMI it's called
 *		BSTATUS. To confuse matters further, DP has a BSTATUS register
 *		with a completely different definition.
 *	- KSV FIFO
 *		On HDMI, the ksv fifo is read all at once, whereas on DP it must
 *		be read 3 keys at a time
 *	- Aksv output
 *		Since Aksv is hidden in hardware, there's different procedures
 *		to send it over DP AUX vs DDC
 */
struct intel_hdcp_shim {
	/* Outputs the transmitter's An and Aksv values to the receiver. */
	int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);

	/* Reads the receiver's key selection vector */
	int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);

	/*
	 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
	 * definitions are the same in the respective specs, but the names are
	 * different. Call it BSTATUS since that's the name the HDMI spec
	 * uses and it was there first.
	 */
	int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
			    u8 *bstatus);

	/* Determines whether a repeater is present downstream */
	int (*repeater_present)(struct intel_digital_port *intel_dig_port,
				bool *repeater_present);

	/* Reads the receiver's Ri' value */
	int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);

	/* Determines if the receiver's KSV FIFO is ready for consumption */
	int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
			      bool *ksv_ready);

	/* Reads the ksv fifo for num_downstream devices */
	int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
			     int num_downstream, u8 *ksv_fifo);

	/* Reads a 32-bit part of V' from the receiver */
	int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
				 int i, u32 *part);

	/* Enables HDCP signalling on the port */
	int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
				 bool enable);

	/* Ensures the link is still protected */
	bool (*check_link)(struct intel_digital_port *intel_dig_port);
393 394 395 396

	/* Detects panel's hdcp capability. This is optional for HDMI. */
	int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
			    bool *hdcp_capable);
397 398
};

399 400 401 402 403 404 405 406 407
struct intel_hdcp {
	const struct intel_hdcp_shim *shim;
	/* Mutex for hdcp state of the connector */
	struct mutex mutex;
	u64 value;
	struct delayed_work check_work;
	struct work_struct prop_work;
};

408 409
struct intel_connector {
	struct drm_connector base;
410 411 412
	/*
	 * The fixed encoder this connector is connected to.
	 */
413
	struct intel_encoder *encoder;
414

415 416 417
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

418 419 420
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
421 422 423

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
424 425 426

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
427
	struct edid *detect_edid;
428 429 430 431

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
432 433 434 435

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
436 437 438

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
439

440
	struct intel_hdcp hdcp;
441 442
};

443 444 445 446 447 448 449 450 451
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

452
struct dpll {
453 454 455 456 457 458 459 460 461
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
462
};
463

464 465 466
struct intel_atomic_state {
	struct drm_atomic_state base;

467 468 469 470 471 472 473 474 475 476 477 478 479 480
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
481

482 483
	bool dpll_set, modeset;

484 485 486 487 488 489 490 491 492 493
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

494
	unsigned int active_crtcs;
495 496
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
497 498
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
499

500
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
501 502 503 504 505 506

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
507

C
Chris Wilson 已提交
508 509
	bool rps_interactive;

510
	/* Gen9+ only */
511
	struct skl_ddb_values wm_results;
512 513

	struct i915_sw_fence commit_ready;
514 515

	struct llist_node freed;
516 517
};

518
struct intel_plane_state {
519
	struct drm_plane_state base;
520
	struct i915_ggtt_view view;
521
	struct i915_vma *vma;
522 523
	unsigned long flags;
#define PLANE_HAS_FENCE BIT(0)
524

525 526
	struct {
		u32 offset;
527 528 529 530 531 532
		/*
		 * Plane stride in:
		 * bytes for 0/180 degree rotation
		 * pixels for 90/270 degree rotation
		 */
		u32 stride;
533
		int x, y;
534
	} color_plane[2];
535

536 537 538
	/* plane control register */
	u32 ctl;

539 540 541
	/* plane color control register */
	u32 color_ctl;

542 543 544 545 546 547 548 549
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
550
	 *     update_scaler_plane.
551 552 553 554 555 556 557
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
558
	 *     update_scaler_plane.
559 560
	 */
	int scaler_id;
561

562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581
	/*
	 * linked_plane:
	 *
	 * ICL planar formats require 2 planes that are updated as pairs.
	 * This member is used to make sure the other plane is also updated
	 * when required, and for update_slave() to find the correct
	 * plane_state to pass as argument.
	 */
	struct intel_plane *linked_plane;

	/*
	 * slave:
	 * If set don't update use the linked plane's state for updating
	 * this plane during atomic commit with the update_slave() callback.
	 *
	 * It's also used by the watermark code to ignore wm calculations on
	 * this plane. They're calculated by the linked plane's wm code.
	 */
	u32 slave;

582
	struct drm_intel_sprite_colorkey ckey;
583 584
};

585
struct intel_initial_plane_config {
586
	struct intel_framebuffer *fb;
587
	unsigned int tiling;
588 589
	int size;
	u32 base;
590
	u8 rotation;
591 592
};

593 594 595
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
596
#define SKL_MAX_SRC_H 4096
597 598 599
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
600
#define SKL_MAX_DST_H 4096
601 602 603 604
#define ICL_MAX_SRC_W 5120
#define ICL_MAX_SRC_H 4096
#define ICL_MAX_DST_W 5120
#define ICL_MAX_DST_H 4096
605 606
#define SKL_MIN_YUV_420_SRC_W 16
#define SKL_MIN_YUV_420_SRC_H 16
607 608 609

struct intel_scaler {
	int in_use;
610
	u32 mode;
611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

641
/* drm_mode->private_flags */
642
#define I915_MODE_FLAG_INHERITED (1<<0)
643 644
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
645 646
/* Flag to use the scanline counter instead of the pixel counter */
#define I915_MODE_FLAG_USE_SCANLINE_COUNTER (1<<2)
647

648 649
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
650
	u32 linetime;
651 652 653 654 655 656
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
657
struct skl_plane_wm {
658
	struct skl_wm_level wm[8];
659
	struct skl_wm_level uv_wm[8];
660
	struct skl_wm_level trans_wm;
661
	bool is_planar;
L
Lyude 已提交
662 663 664 665
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
666
	u32 linetime;
667 668
};

669 670 671 672 673 674 675 676
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
677 678
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
679
	u8 num_levels;
680 681 682
	bool cxsr;
};

683 684 685 686
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
725
			struct skl_ddb_entry ddb;
726 727
			struct skl_ddb_entry plane_ddb_y[I915_MAX_PLANES];
			struct skl_ddb_entry plane_ddb_uv[I915_MAX_PLANES];
728
		} skl;
729 730

		struct {
731
			/* "raw" watermarks (not inverted) */
732
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
733 734
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
735 736
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
737 738
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
739
		} vlv;
740 741 742 743 744 745 746 747 748

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
749 750 751 752 753 754 755 756 757 758 759
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

760 761 762
enum intel_output_format {
	INTEL_OUTPUT_FORMAT_INVALID,
	INTEL_OUTPUT_FORMAT_RGB,
763
	INTEL_OUTPUT_FORMAT_YCBCR420,
764
	INTEL_OUTPUT_FORMAT_YCBCR444,
765 766
};

767
struct intel_crtc_state {
768 769
	struct drm_crtc_state base;

770 771 772 773 774 775 776 777
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
778
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
779 780
	unsigned long quirks;

781
	unsigned fb_bits; /* framebuffers to flip */
782 783
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
784
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
785
	bool fb_changed; /* fb on any of the planes is changed */
786
	bool fifo_changed; /* FIFO split is changed */
787

788 789 790 791 792
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

793 794 795 796 797 798
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

799 800 801
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
802

803 804 805
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

806
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
807 808
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
809 810
	enum transcoder cpu_transcoder;

811 812 813 814 815 816
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

817 818 819 820 821
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

822 823 824
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

825 826 827 828
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

829 830 831 832
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
833
	bool dither;
834

835 836 837 838 839 840 841 842
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

843 844 845
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

846 847 848 849
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

850 851 852 853 854 855 856
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

857 858
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
859
	struct dpll dpll;
860

861 862
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
863

864 865 866
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

867 868 869 870 871
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

872
	int pipe_bpp;
873
	struct intel_link_m_n dp_m_n;
874

875 876
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
877
	bool has_drrs;
878

879 880 881
	bool has_psr;
	bool has_psr2;

882 883
	/*
	 * Frequence the dpll for the port should run at. Differs from the
884 885
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
886
	 */
887 888
	int port_clock;

889 890
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
891

892
	u8 lane_count;
893

894 895 896 897
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
898
	u8 lane_lat_optim_mask;
899

900 901 902
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

903
	/* Panel fitter controls for gen2-gen4 + VLV */
904 905 906
	struct {
		u32 control;
		u32 pgm_ratios;
907
		u32 lvds_border_bits;
908 909 910 911 912 913
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
914
		bool enabled;
915
		bool force_thru;
916
	} pch_pfit;
917

918
	/* FDI configuration, only valid if has_pch_encoder is set. */
919
	int fdi_lanes;
920
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
921 922

	bool ips_enabled;
923
	bool ips_force_disable;
924

925 926
	bool enable_fbc;

927
	bool double_wide;
928 929

	int pbn;
930 931

	struct intel_crtc_scaler_state scaler_state;
932 933 934

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
935 936 937

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
938

939
	struct intel_crtc_wm_state wm;
940 941

	/* Gamma mode programmed on the pipe */
942
	u32 gamma_mode;
943 944 945

	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
946
	u8 nv12_planes;
S
Shashank Sharma 已提交
947

948 949 950
	/* bitmask of planes that will be updated during the commit */
	u8 update_planes;

S
Shashank Sharma 已提交
951 952 953 954 955
	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
956

957 958
	/* Output format RGB/YCBCR etc */
	enum intel_output_format output_format;
959 960 961

	/* Output down scaling is done in LSPCON device */
	bool lspcon_downsampling;
962 963 964 965 966 967 968 969 970

	/* Display Stream compression state */
	struct {
		bool compression_enable;
		bool dsc_split;
		u16 compressed_bpp;
		u8 slice_count;
	} dsc_params;
	struct drm_dsc_config dp_dsc_cfg;
971 972 973

	/* Forward Error correction State */
	bool fec_enable;
974 975
};

J
Jesse Barnes 已提交
976 977
struct intel_crtc {
	struct drm_crtc base;
978
	enum pipe pipe;
979 980 981 982 983 984
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
985
	u8 plane_ids_mask;
986
	unsigned long long enabled_power_domains;
987
	struct intel_overlay *overlay;
988

989
	struct intel_crtc_state *config;
990

991 992
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
993

994 995 996
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
997 998 999 1000

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
1001 1002
		union {
			struct intel_pipe_wm ilk;
1003
			struct vlv_wm_state vlv;
1004
			struct g4x_wm_state g4x;
1005
		} active;
1006
	} wm;
1007

1008
	int scanline_offset;
1009

1010 1011 1012 1013 1014 1015
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
1016

1017 1018
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
1019 1020
};

1021 1022
struct intel_plane {
	struct drm_plane base;
1023
	enum i9xx_plane_id i9xx_plane;
1024
	enum plane_id id;
1025
	enum pipe pipe;
1026
	bool has_fbc;
1027
	bool has_ccs;
1028
	u32 frontbuffer_bit;
1029

1030 1031 1032 1033
	struct {
		u32 base, cntl, size;
	} cursor;

1034 1035 1036
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
1037
	 * the intel_plane_state structure and accessed via plane_state.
1038 1039
	 */

1040 1041 1042
	unsigned int (*max_stride)(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1043
	void (*update_plane)(struct intel_plane *plane,
1044 1045
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1046 1047 1048
	void (*update_slave)(struct intel_plane *plane,
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1049
	void (*disable_plane)(struct intel_plane *plane,
1050
			      const struct intel_crtc_state *crtc_state);
1051
	bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
1052 1053
	int (*check_plane)(struct intel_crtc_state *crtc_state,
			   struct intel_plane_state *plane_state);
1054 1055
};

1056
struct intel_watermark_params {
1057 1058 1059 1060 1061
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
1062 1063 1064
};

struct cxsr_latency {
1065 1066
	bool is_desktop : 1;
	bool is_ddr3 : 1;
1067 1068 1069 1070 1071 1072
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
1073 1074
};

1075
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
1076
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
1077
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
1078
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
1079
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
1080
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
1081
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
1082
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
1083
#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
J
Jesse Barnes 已提交
1084

1085
struct intel_hdmi {
1086
	i915_reg_t hdmi_reg;
1087
	int ddc_bus;
1088 1089 1090 1091
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
1092 1093
	bool has_hdmi_sink;
	bool has_audio;
1094
	struct intel_connector *attached_connector;
1095
	struct cec_notifier *cec_notifier;
1096 1097
};

1098
struct intel_dp_mst_encoder;
1099
#define DP_MAX_DOWNSTREAM_PORTS		0x10
1100

1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

1121 1122
struct intel_dp_compliance_data {
	unsigned long edid;
1123 1124 1125
	u8 video_pattern;
	u16 hdisplay, vdisplay;
	u8 bpc;
1126 1127 1128 1129 1130 1131
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
1132 1133
	int test_link_rate;
	u8 test_lane_count;
1134 1135
};

1136
struct intel_dp {
1137
	i915_reg_t output_reg;
1138
	u32 DP;
1139
	int link_rate;
1140 1141
	u8 lane_count;
	u8 sink_count;
1142
	bool link_mst;
1143
	bool link_trained;
1144
	bool has_audio;
1145
	bool reset_link_params;
1146 1147 1148 1149
	u8 dpcd[DP_RECEIVER_CAP_SIZE];
	u8 psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
	u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
	u8 edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1150
	u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE];
1151
	u8 fec_capable;
1152 1153 1154
	/* source rates */
	int num_source_rates;
	const int *source_rates;
1155 1156
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
1157
	int sink_rates[DP_MAX_SUPPORTED_RATES];
1158
	bool use_rate_select;
1159 1160 1161
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1162 1163 1164 1165
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
1166
	/* sink or branch descriptor */
1167
	struct drm_dp_desc desc;
1168
	struct drm_dp_aux aux;
1169
	u8 train_set[4];
1170 1171 1172 1173 1174 1175 1176
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1177 1178
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1179
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
1180

1181 1182
	struct notifier_block edp_notifier;

1183 1184 1185 1186 1187
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1188 1189 1190 1191 1192 1193
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1194 1195 1196 1197 1198
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1199
	struct edp_power_seq pps_delays;
1200

1201 1202
	bool can_mst; /* this port supports mst */
	bool is_mst;
1203
	int active_mst_links;
1204
	/* connector directly attached - won't be use for modeset in mst world */
1205
	struct intel_connector *attached_connector;
1206

1207 1208 1209 1210
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1211
	u32 (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1212 1213 1214 1215
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
1216 1217
	u32 (*get_aux_send_ctl)(struct intel_dp *dp, int send_bytes,
				u32 aux_clock_divider);
1218

1219 1220 1221
	i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
	i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);

1222 1223 1224
	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1225
	/* Displayport compliance testing */
1226
	struct intel_dp_compliance compliance;
1227 1228 1229

	/* Display stream compression testing */
	bool force_dsc_en;
1230 1231
};

1232 1233 1234 1235 1236
enum lspcon_vendor {
	LSPCON_VENDOR_MCA,
	LSPCON_VENDOR_PARADE
};

1237 1238 1239
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
1240
	enum lspcon_vendor vendor;
1241 1242
};

1243 1244
struct intel_digital_port {
	struct intel_encoder base;
1245
	u32 saved_port_bits;
1246 1247
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1248
	struct intel_lspcon lspcon;
1249
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1250
	bool release_cl2_override;
1251
	u8 max_lanes;
1252 1253
	/* Used for DP and ICL+ TypeC/DP and TypeC/HDMI ports. */
	enum aux_ch aux_ch;
1254
	enum intel_display_power_domain ddi_io_power_domain;
1255
	bool tc_legacy_port:1;
1256
	enum tc_port_type tc_type;
1257

1258
	void (*write_infoframe)(struct intel_encoder *encoder,
1259
				const struct intel_crtc_state *crtc_state,
1260
				unsigned int type,
1261
				const void *frame, ssize_t len);
1262
	void (*set_infoframes)(struct intel_encoder *encoder,
1263 1264 1265
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
1266
	bool (*infoframe_enabled)(struct intel_encoder *encoder,
1267
				  const struct intel_crtc_state *pipe_config);
1268 1269
};

1270 1271 1272 1273
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1274
	struct intel_connector *connector;
1275 1276
};

1277
static inline enum dpio_channel
1278 1279
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1280
	switch (dport->base.port) {
1281
	case PORT_B:
1282
	case PORT_D:
1283
		return DPIO_CH0;
1284
	case PORT_C:
1285
		return DPIO_CH1;
1286 1287 1288 1289 1290
	default:
		BUG();
	}
}

1291 1292 1293
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1294
	switch (dport->base.port) {
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1319
static inline struct intel_crtc *
1320
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1321 1322 1323 1324
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1325
static inline struct intel_crtc *
1326
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1327 1328 1329 1330
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

P
Paulo Zanoni 已提交
1331
struct intel_load_detect_pipe {
1332
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1333
};
J
Jesse Barnes 已提交
1334

P
Paulo Zanoni 已提交
1335 1336
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1337 1338 1339 1340
{
	return to_intel_connector(connector)->encoder;
}

1341
static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder)
1342
{
1343
	switch (encoder->type) {
1344
	case INTEL_OUTPUT_DDI:
1345 1346 1347
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
		return true;
	default:
		return false;
	}
}

static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	if (intel_encoder_is_dig_port(intel_encoder))
1360 1361
		return container_of(encoder, struct intel_digital_port,
				    base.base);
1362
	else
1363
		return NULL;
1364 1365
}

1366 1367 1368 1369 1370 1371
static inline struct intel_digital_port *
conn_to_dig_port(struct intel_connector *connector)
{
	return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base);
}

1372 1373 1374 1375 1376 1377
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1378 1379 1380
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1381 1382
}

1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
static inline bool intel_encoder_is_dp(struct intel_encoder *encoder)
{
	switch (encoder->type) {
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
		return true;
	case INTEL_OUTPUT_DDI:
		/* Skip pure HDMI/DVI DDI encoders */
		return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg);
	default:
		return false;
	}
}

1397 1398 1399 1400 1401 1402
static inline struct intel_lspcon *
enc_to_intel_lspcon(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->lspcon;
}

1403 1404 1405 1406 1407 1408
static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1409 1410 1411 1412 1413 1414
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1415 1416 1417 1418 1419 1420
static inline struct drm_i915_private *
dp_to_i915(struct intel_dp *intel_dp)
{
	return to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
}

1421 1422 1423 1424
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1425 1426
}

1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
static inline struct intel_plane_state *
intel_atomic_get_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	struct drm_plane_state *ret =
		drm_atomic_get_plane_state(&state->base, &plane->base);

	if (IS_ERR(ret))
		return ERR_CAST(ret);

	return to_intel_plane_state(ret);
}

static inline struct intel_plane_state *
intel_atomic_get_old_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_old_plane_state(&state->base,
								   &plane->base));
}

1448 1449 1450 1451 1452 1453 1454 1455
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1456 1457 1458 1459 1460 1461 1462 1463
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1464 1465 1466 1467 1468 1469 1470 1471
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1472
/* intel_fifo_underrun.c */
1473
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1474
					   enum pipe pipe, bool enable);
1475
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1476
					   enum pipe pch_transcoder,
1477
					   bool enable);
1478 1479 1480
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1481
					 enum pipe pch_transcoder);
1482 1483
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1484 1485

/* i915_irq.c */
1486 1487
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask);
1488 1489
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1490
void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1491
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1492 1493
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1494 1495 1496 1497

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
1498
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1499 1500
}

1501 1502
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1503 1504 1505 1506 1507 1508
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1509
	return dev_priv->runtime_pm.irqs_enabled;
1510 1511
}

1512
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1513
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1514
				     u8 pipe_mask);
1515
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1516
				     u8 pipe_mask);
1517 1518 1519
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1520 1521

/* intel_crt.c */
1522 1523
bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
			    i915_reg_t adpa_reg, enum pipe *pipe);
1524
void intel_crt_init(struct drm_i915_private *dev_priv);
1525
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1526 1527

/* intel_ddi.c */
1528
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1529 1530
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state);
1531 1532
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1533
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1534
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1535
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1536
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state);
1537 1538 1539
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1540
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1541 1542
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1543
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1544

1545 1546
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1547 1548
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state);
1549
u32 bxt_signal_levels(struct intel_dp *intel_dp);
1550
u32 ddi_signal_levels(struct intel_dp *intel_dp);
1551
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1552 1553
u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder,
				 u8 voltage_swing);
S
Sean Paul 已提交
1554 1555
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable);
1556
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder);
1557 1558
int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
			enum intel_dpll_id pll_id);
1559

1560
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1561
				   int color_plane, unsigned int height);
1562

1563
/* intel_audio.c */
1564
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1565 1566 1567
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1568 1569 1570
void intel_audio_codec_disable(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state);
I
Imre Deak 已提交
1571 1572
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1573 1574
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1575

1576
/* intel_cdclk.c */
1577
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1578 1579
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1580 1581
void cnl_init_cdclk(struct drm_i915_private *dev_priv);
void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1582 1583
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1584 1585
void icl_init_cdclk(struct drm_i915_private *dev_priv);
void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
1586 1587 1588 1589
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1590
bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1591
			       const struct intel_cdclk_state *b);
1592 1593
bool intel_cdclk_changed(const struct intel_cdclk_state *a,
			 const struct intel_cdclk_state *b);
1594 1595
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1596 1597
void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
			    const char *context);
1598

1599
/* intel_display.c */
1600 1601
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1602
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1603
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1604 1605
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1606 1607
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1608 1609
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1610
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1611
unsigned int intel_fb_xy_to_linear(int x, int y,
1612 1613
				   const struct intel_plane_state *state,
				   int plane);
1614
void intel_add_fb_offsets(int *x, int *y,
1615
			  const struct intel_plane_state *state, int plane);
1616
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1617
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1618 1619
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1620
int intel_display_suspend(struct drm_device *dev);
1621
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1622
void intel_encoder_destroy(struct drm_encoder *encoder);
1623 1624
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);
1625
bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port);
P
Paulo Zanoni 已提交
1626 1627 1628
bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
			      enum port port);
1629 1630
int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
				      struct drm_file *file_priv);
1631 1632
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1633 1634 1635 1636 1637 1638
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1639 1640 1641 1642
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1643
		((1 << INTEL_OUTPUT_DP) |
1644 1645 1646
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1647
static inline void
1648
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1649
{
1650
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1651
}
1652
static inline void
1653
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1654
{
1655
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1656 1657

	if (crtc->active)
1658
		intel_wait_for_vblank(dev_priv, pipe);
1659
}
1660 1661 1662

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1663
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1664
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1665 1666
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1667
int intel_get_load_detect_pipe(struct drm_connector *connector,
1668
			       const struct drm_display_mode *mode,
1669 1670
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1671
void intel_release_load_detect_pipe(struct drm_connector *connector,
1672 1673
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1674
struct i915_vma *
1675
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1676
			   const struct i915_ggtt_view *view,
1677
			   bool uses_fence,
1678 1679
			   unsigned long *out_flags);
void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
1680
struct drm_framebuffer *
1681 1682
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1683
int intel_prepare_plane_fb(struct drm_plane *plane,
1684
			   struct drm_plane_state *new_state);
1685
void intel_cleanup_plane_fb(struct drm_plane *plane,
1686
			    struct drm_plane_state *old_state);
1687 1688 1689
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
1690
				    u64 *val);
1691 1692 1693
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
1694
				    u64 val);
1695 1696 1697
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1698
				    struct drm_plane_state *plane_state);
1699

1700 1701 1702
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1703
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1704
		     const struct dpll *dpll);
1705
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1706
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1707

1708
/* modesetting asserts */
1709 1710
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1711 1712 1713 1714
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1715 1716 1717
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1718 1719 1720 1721
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1722
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1723 1724
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1725 1726
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1727 1728
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1729
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1730 1731
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1732
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1733
unsigned int skl_cdclk_get_vco(unsigned int freq);
1734
void skl_enable_dc6(struct drm_i915_private *dev_priv);
1735
void intel_dp_get_m_n(struct intel_crtc *crtc,
1736
		      struct intel_crtc_state *pipe_config);
1737 1738
void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
		      enum link_m_n_set m_n);
1739
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1740
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1741 1742
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1743

1744
bool intel_crtc_active(struct intel_crtc *crtc);
1745
bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1746 1747
void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1748
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1749 1750
enum intel_display_power_domain
intel_aux_power_domain(struct intel_digital_port *dig_port);
1751
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1752
				 struct intel_crtc_state *pipe_config);
1753 1754
void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
1755

1756
u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center);
1757
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1758 1759
int skl_max_scale(const struct intel_crtc_state *crtc_state,
		  u32 pixel_format);
1760

1761 1762 1763 1764
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1765

1766 1767
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1768
u32 glk_plane_color_ctl_crtc(const struct intel_crtc_state *crtc_state);
1769 1770
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1771
u32 skl_plane_ctl_crtc(const struct intel_crtc_state *crtc_state);
1772 1773
u32 skl_plane_stride(const struct intel_plane_state *plane_state,
		     int plane);
1774
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1775
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1776
int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
1777 1778 1779
unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1780

1781
/* intel_connector.c */
1782 1783 1784 1785 1786 1787 1788 1789 1790
int intel_connector_init(struct intel_connector *connector);
struct intel_connector *intel_connector_alloc(void);
void intel_connector_free(struct intel_connector *connector);
void intel_connector_destroy(struct drm_connector *connector);
int intel_connector_register(struct drm_connector *connector);
void intel_connector_unregister(struct drm_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
bool intel_connector_get_hw_state(struct intel_connector *connector);
1791
enum pipe intel_connector_get_pipe(struct intel_connector *connector);
1792 1793 1794 1795 1796 1797 1798
int intel_connector_update_modes(struct drm_connector *connector,
				 struct edid *edid);
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
void intel_attach_aspect_ratio_property(struct drm_connector *connector);

1799
/* intel_csr.c */
1800
void intel_csr_ucode_init(struct drm_i915_private *);
1801
void intel_csr_load_program(struct drm_i915_private *);
1802
void intel_csr_ucode_fini(struct drm_i915_private *);
1803 1804
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1805

P
Paulo Zanoni 已提交
1806
/* intel_dp.c */
1807 1808 1809
bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe);
1810 1811
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1812 1813
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1814
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1815
			      int link_rate, u8 lane_count,
1816
			      bool link_mst);
1817
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1818
					    int link_rate, u8 lane_count);
1819 1820
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1821 1822
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx);
1823
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1824 1825 1826
void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state,
					   bool enable);
1827 1828
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1829
void intel_dp_encoder_flush_work(struct drm_encoder *encoder);
1830 1831 1832
int intel_dp_compute_config(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state);
1833
bool intel_dp_is_edp(struct intel_dp *intel_dp);
1834
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1835 1836
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1837 1838 1839
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state);
void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1840
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1841 1842
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1843 1844
void intel_dp_mst_suspend(struct drm_i915_private *dev_priv);
void intel_dp_mst_resume(struct drm_i915_private *dev_priv);
1845
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1846
int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1847
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1848
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1849
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
1850
u32 intel_dp_pack_aux(const u8 *src, int src_bytes);
1851
void intel_plane_destroy(struct drm_plane *plane);
1852
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1853
			   const struct intel_crtc_state *crtc_state);
1854
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1855
			    const struct intel_crtc_state *crtc_state);
1856 1857 1858 1859
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1860

1861 1862
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1863
				       u8 dp_train_pat);
1864 1865 1866
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1867
u8
1868
intel_dp_voltage_max(struct intel_dp *intel_dp);
1869 1870
u8
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, u8 voltage_swing);
1871
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1872
			   u8 *link_bw, u8 *rate_select);
1873
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1874
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp);
1875
bool
1876 1877 1878 1879 1880
intel_dp_get_link_status(struct intel_dp *intel_dp, u8 link_status[DP_LINK_STATUS_SIZE]);
u16 intel_dp_dsc_get_output_bpp(int link_clock, u8 lane_count,
				int mode_clock, int mode_hdisplay);
u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp, int mode_clock,
				int mode_hdisplay);
1881

1882 1883 1884
/* intel_vdsc.c */
int intel_dp_compute_dsc_params(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config);
1885 1886
enum intel_display_power_domain
intel_dsc_power_domain(const struct intel_crtc_state *crtc_state);
1887

1888 1889 1890 1891 1892
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1893
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1894 1895
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1896
bool intel_digital_port_connected(struct intel_encoder *encoder);
1897 1898
void icl_tc_phy_disconnect(struct drm_i915_private *dev_priv,
			   struct intel_digital_port *dig_port);
1899

1900 1901 1902
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1903 1904 1905
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1906
/* vlv_dsi.c */
1907
void vlv_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1908

1909 1910 1911
/* icl_dsi.c */
void icl_dsi_init(struct drm_i915_private *dev_priv);

1912 1913
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1914 1915

/* intel_dvo.c */
1916
void intel_dvo_init(struct drm_i915_private *dev_priv);
1917 1918
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
1919 1920
bool intel_encoder_hotplug(struct intel_encoder *encoder,
			   struct intel_connector *connector);
P
Paulo Zanoni 已提交
1921

1922
/* legacy fbdev emulation in intel_fbdev.c */
1923
#ifdef CONFIG_DRM_FBDEV_EMULATION
1924
extern int intel_fbdev_init(struct drm_device *dev);
1925
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1926 1927
extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
1928
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1929 1930
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1931 1932 1933 1934 1935
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1936

1937
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1938 1939 1940
{
}

1941 1942 1943 1944 1945
static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
{
}

static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
1946 1947 1948
{
}

1949
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1950 1951 1952
{
}

1953 1954 1955 1956
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1957
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1958 1959 1960
{
}
#endif
P
Paulo Zanoni 已提交
1961

1962
/* intel_fbc.c */
1963
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1964
			   struct intel_atomic_state *state);
1965
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1966 1967 1968
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1969
void intel_fbc_post_update(struct intel_crtc *crtc);
1970
void intel_fbc_init(struct drm_i915_private *dev_priv);
1971
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1972 1973 1974
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1975 1976
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1977 1978 1979 1980
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1981
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1982
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1983
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1984
int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv);
1985

P
Paulo Zanoni 已提交
1986
/* intel_hdmi.c */
1987 1988
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1989 1990 1991
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1992 1993 1994
int intel_hdmi_compute_config(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state);
1995
bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
S
Shashank Sharma 已提交
1996 1997 1998
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
1999
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
2000
void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
2001 2002

/* intel_lvds.c */
2003 2004
bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t lvds_reg, enum pipe *pipe);
2005
void intel_lvds_init(struct drm_i915_private *dev_priv);
2006
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
2007
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
2008 2009

/* intel_overlay.c */
2010 2011
void intel_overlay_setup(struct drm_i915_private *dev_priv);
void intel_overlay_cleanup(struct drm_i915_private *dev_priv);
2012
int intel_overlay_switch_off(struct intel_overlay *overlay);
2013 2014 2015 2016
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
2017
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
2018 2019 2020


/* intel_panel.c */
2021
int intel_panel_init(struct intel_panel *panel,
2022 2023
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
2024 2025 2026 2027
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
2028
			     struct intel_crtc_state *pipe_config,
2029 2030
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
2031
			      struct intel_crtc_state *pipe_config,
2032
			      int fitting_mode);
2033
void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
2034
				    u32 level, u32 max);
2035 2036
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
2037 2038
void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
2039 2040 2041
void intel_panel_update_backlight(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
2042
void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
2043
extern struct drm_display_mode *intel_find_panel_downclock(
2044
				struct drm_i915_private *dev_priv,
2045 2046
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
2047 2048

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
2049
int intel_backlight_device_register(struct intel_connector *connector);
2050 2051
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
2052
static inline int intel_backlight_device_register(struct intel_connector *connector)
2053 2054 2055
{
	return 0;
}
2056 2057 2058 2059
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
2060

2061 2062 2063 2064 2065 2066 2067 2068 2069
/* intel_hdcp.c */
void intel_hdcp_atomic_check(struct drm_connector *connector,
			     struct drm_connector_state *old_state,
			     struct drm_connector_state *new_state);
int intel_hdcp_init(struct intel_connector *connector,
		    const struct intel_hdcp_shim *hdcp_shim);
int intel_hdcp_enable(struct intel_connector *connector);
int intel_hdcp_disable(struct intel_connector *connector);
int intel_hdcp_check_link(struct intel_connector *connector);
2070
bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
2071
bool intel_hdcp_capable(struct intel_connector *connector);
P
Paulo Zanoni 已提交
2072

R
Rodrigo Vivi 已提交
2073
/* intel_psr.c */
2074
#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
2075
void intel_psr_init_dpcd(struct intel_dp *intel_dp);
2076 2077 2078 2079
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state);
void intel_psr_disable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *old_crtc_state);
2080 2081 2082
int intel_psr_set_debugfs_mode(struct drm_i915_private *dev_priv,
			       struct drm_modeset_acquire_ctx *ctx,
			       u64 value);
2083
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
2084 2085
			  unsigned frontbuffer_bits,
			  enum fb_op_origin origin);
2086
void intel_psr_flush(struct drm_i915_private *dev_priv,
2087 2088
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
2089
void intel_psr_init(struct drm_i915_private *dev_priv);
2090 2091
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state);
2092
void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug);
2093
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir);
2094
void intel_psr_short_pulse(struct intel_dp *intel_dp);
2095 2096
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value);
2097
bool intel_psr_enabled(struct intel_dp *intel_dp);
R
Rodrigo Vivi 已提交
2098

2099
/* intel_quirks.c */
2100
void intel_init_quirks(struct drm_i915_private *dev_priv);
2101

2102
/* intel_runtime_pm.c */
2103
void intel_runtime_pm_init_early(struct drm_i915_private *dev_priv);
2104
int intel_power_domains_init(struct drm_i915_private *);
2105
void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
2106
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
2107
void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv);
2108 2109
void icl_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void icl_display_core_uninit(struct drm_i915_private *dev_priv);
2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
void intel_power_domains_enable(struct drm_i915_private *dev_priv);
void intel_power_domains_disable(struct drm_i915_private *dev_priv);

enum i915_drm_suspend_mode {
	I915_DRM_SUSPEND_IDLE,
	I915_DRM_SUSPEND_MEM,
	I915_DRM_SUSPEND_HIBERNATE,
};

void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
				 enum i915_drm_suspend_mode);
void intel_power_domains_resume(struct drm_i915_private *dev_priv);
2122 2123
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
2124
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
2125
void intel_runtime_pm_disable(struct drm_i915_private *dev_priv);
2126
void intel_runtime_pm_cleanup(struct drm_i915_private *dev_priv);
2127 2128
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
2129

2130 2131 2132 2133
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
2134
intel_wakeref_t intel_display_power_get(struct drm_i915_private *dev_priv,
2135
					enum intel_display_power_domain domain);
2136 2137 2138 2139 2140 2141
intel_wakeref_t
intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
				   enum intel_display_power_domain domain);
void intel_display_power_put_unchecked(struct drm_i915_private *dev_priv,
				       enum intel_display_power_domain domain);
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
2142
void intel_display_power_put(struct drm_i915_private *dev_priv,
2143 2144 2145 2146 2147 2148
			     enum intel_display_power_domain domain,
			     intel_wakeref_t wakeref);
#else
#define intel_display_power_put(i915, domain, wakeref) \
	intel_display_power_put_unchecked(i915, domain)
#endif
2149 2150
void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
			    u8 req_slices);
2151 2152

static inline void
2153
assert_rpm_device_not_suspended(struct drm_i915_private *i915)
2154
{
2155
	WARN_ONCE(i915->runtime_pm.suspended,
2156 2157 2158 2159
		  "Device suspended during HW access\n");
}

static inline void
2160
assert_rpm_wakelock_held(struct drm_i915_private *i915)
2161
{
2162 2163
	assert_rpm_device_not_suspended(i915);
	WARN_ONCE(!atomic_read(&i915->runtime_pm.wakeref_count),
2164
		  "RPM wakelock ref not held during HW access");
2165 2166
}

2167 2168
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
2169
 * @i915: i915 device instance
2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
2186
disable_rpm_wakeref_asserts(struct drm_i915_private *i915)
2187
{
2188
	atomic_inc(&i915->runtime_pm.wakeref_count);
2189 2190 2191 2192
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
2193
 * @i915: i915 device instance
2194 2195 2196 2197 2198 2199 2200 2201 2202
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
2203
enable_rpm_wakeref_asserts(struct drm_i915_private *i915)
2204
{
2205
	atomic_dec(&i915->runtime_pm.wakeref_count);
2206 2207
}

2208 2209 2210 2211
intel_wakeref_t intel_runtime_pm_get(struct drm_i915_private *i915);
intel_wakeref_t intel_runtime_pm_get_if_in_use(struct drm_i915_private *i915);
intel_wakeref_t intel_runtime_pm_get_noresume(struct drm_i915_private *i915);

2212 2213 2214 2215 2216 2217 2218 2219
#define with_intel_runtime_pm(i915, wf) \
	for ((wf) = intel_runtime_pm_get(i915); (wf); \
	     intel_runtime_pm_put((i915), (wf)), (wf) = 0)

#define with_intel_runtime_pm_if_in_use(i915, wf) \
	for ((wf) = intel_runtime_pm_get_if_in_use(i915); (wf); \
	     intel_runtime_pm_put((i915), (wf)), (wf) = 0)

2220 2221 2222 2223 2224 2225
void intel_runtime_pm_put_unchecked(struct drm_i915_private *i915);
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
void intel_runtime_pm_put(struct drm_i915_private *i915, intel_wakeref_t wref);
#else
#define intel_runtime_pm_put(i915, wref) intel_runtime_pm_put_unchecked(i915)
#endif
2226 2227 2228 2229 2230 2231 2232 2233 2234 2235

#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
				    struct drm_printer *p);
#else
static inline void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
						  struct drm_printer *p)
{
}
#endif
2236

2237 2238
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
2239 2240
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
2241 2242


P
Paulo Zanoni 已提交
2243
/* intel_pm.c */
2244
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
2245
void intel_suspend_hw(struct drm_i915_private *dev_priv);
2246
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
2247
void intel_update_watermarks(struct intel_crtc *crtc);
2248
void intel_init_pm(struct drm_i915_private *dev_priv);
2249
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
2250
void intel_pm_setup(struct drm_i915_private *dev_priv);
2251 2252
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
2253
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
2254 2255
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
2256 2257
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
2258
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
2259 2260
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
2261
void gen6_rps_idle(struct drm_i915_private *dev_priv);
2262
void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
2263 2264 2265 2266
void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv);
void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv);
void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv);
void skl_wm_get_hw_state(struct drm_i915_private *dev_priv);
2267 2268 2269
void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
			       struct skl_ddb_entry *ddb_y,
			       struct skl_ddb_entry *ddb_uv);
2270 2271
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
2272
void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
2273
			      struct skl_pipe_wm *out);
2274
void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
2275
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
2276 2277 2278
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
2279 2280
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
2281 2282 2283
bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
				 const struct skl_ddb_entry entries[],
				 int num_entries, int ignore_idx);
2284 2285 2286 2287
void skl_write_plane_wm(struct intel_plane *plane,
			const struct intel_crtc_state *crtc_state);
void skl_write_cursor_wm(struct intel_plane *plane,
			 const struct intel_crtc_state *crtc_state);
2288
bool ilk_disable_lp_wm(struct drm_device *dev);
2289 2290
int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
				  struct intel_crtc_state *cstate);
2291 2292
void intel_init_ipc(struct drm_i915_private *dev_priv);
void intel_enable_ipc(struct drm_i915_private *dev_priv);
2293

P
Paulo Zanoni 已提交
2294
/* intel_sdvo.c */
2295 2296
bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t sdvo_reg, enum pipe *pipe);
2297
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
2298
		     i915_reg_t reg, enum port port);
2299

R
Rodrigo Vivi 已提交
2300

P
Paulo Zanoni 已提交
2301
/* intel_sprite.c */
2302 2303
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
2304
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
2305
					      enum pipe pipe, int plane);
2306 2307
int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
2308 2309
void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
2310
int intel_plane_check_stride(const struct intel_plane_state *plane_state);
2311
int intel_plane_check_src_coordinates(struct intel_plane_state *plane_state);
2312
int chv_plane_check_rotation(const struct intel_plane_state *plane_state);
2313 2314 2315
struct intel_plane *
skl_universal_plane_create(struct drm_i915_private *dev_priv,
			   enum pipe pipe, enum plane_id plane_id);
P
Paulo Zanoni 已提交
2316

2317 2318 2319 2320 2321 2322 2323 2324 2325
static inline bool icl_is_nv12_y_plane(enum plane_id id)
{
	/* Don't need to do a gen check, these planes are only available on gen11 */
	if (id == PLANE_SPRITE4 || id == PLANE_SPRITE5)
		return true;

	return false;
}

2326 2327 2328 2329 2330 2331 2332 2333
static inline bool icl_is_hdr_plane(struct intel_plane *plane)
{
	if (INTEL_GEN(to_i915(plane->base.dev)) < 11)
		return false;

	return plane->id < PLANE_SPRITE2;
}

P
Paulo Zanoni 已提交
2334
/* intel_tv.c */
2335
void intel_tv_init(struct drm_i915_private *dev_priv);
2336

2337
/* intel_atomic.c */
2338 2339 2340
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
2341
						u64 *val);
2342 2343 2344
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
2345
						u64 val);
2346 2347 2348 2349 2350
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

2351 2352 2353
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
2354 2355 2356
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

2357 2358 2359 2360 2361 2362 2363
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
2364
		return ERR_CAST(crtc_state);
2365 2366 2367

	return to_intel_crtc_state(crtc_state);
}
2368

2369 2370 2371
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
2372 2373

/* intel_atomic_plane.c */
2374 2375
struct intel_plane *intel_plane_alloc(void);
void intel_plane_free(struct intel_plane *plane);
2376 2377 2378 2379
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2380 2381 2382 2383
void skl_update_planes_on_crtc(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
void i9xx_update_planes_on_crtc(struct intel_atomic_state *state,
				struct intel_crtc *crtc);
2384 2385 2386
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
					struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *old_plane_state,
2387
					struct intel_plane_state *intel_state);
2388

2389
/* intel_color.c */
2390 2391
void intel_color_init(struct intel_crtc *crtc);
int intel_color_check(struct intel_crtc_state *crtc_state);
2392 2393
void intel_color_set_csc(const struct intel_crtc_state *crtc_state);
void intel_color_load_luts(const struct intel_crtc_state *crtc_state);
2394

2395 2396
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
2397
void lspcon_resume(struct intel_lspcon *lspcon);
2398
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2399 2400 2401 2402
void lspcon_write_infoframe(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    unsigned int type,
			    const void *buf, ssize_t len);
2403 2404 2405 2406 2407 2408
void lspcon_set_infoframes(struct intel_encoder *encoder,
			   bool enable,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state);
bool lspcon_infoframe_enabled(struct intel_encoder *encoder,
			      const struct intel_crtc_state *pipe_config);
2409 2410
void lspcon_ycbcr420_config(struct drm_connector *connector,
			    struct intel_crtc_state *crtc_state);
2411 2412

/* intel_pipe_crc.c */
T
Tomeu Vizoso 已提交
2413
#ifdef CONFIG_DEBUG_FS
2414
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name);
2415 2416
int intel_crtc_verify_crc_source(struct drm_crtc *crtc,
				 const char *source_name, size_t *values_cnt);
2417 2418
const char *const *intel_crtc_get_crc_sources(struct drm_crtc *crtc,
					      size_t *count);
2419 2420
void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
T
Tomeu Vizoso 已提交
2421 2422
#else
#define intel_crtc_set_crc_source NULL
2423
#define intel_crtc_verify_crc_source NULL
2424
#define intel_crtc_get_crc_sources NULL
2425 2426 2427 2428 2429 2430 2431
static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
{
}

static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
{
}
T
Tomeu Vizoso 已提交
2432
#endif
J
Jesse Barnes 已提交
2433
#endif /* __INTEL_DRV_H__ */