intel_drv.h 78.2 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <drm/i915_drm.h>
33
#include "i915_drv.h"
34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
36
#include <drm/drm_encoder.h>
37
#include <drm/drm_fb_helper.h>
38
#include <drm/drm_dp_dual_mode_helper.h>
39
#include <drm/drm_dp_mst_helper.h>
40
#include <drm/drm_rect.h>
41
#include <drm/drm_atomic.h>
42
#include <media/cec-notifier.h>
43

D
Daniel Vetter 已提交
44
/**
45
 * __wait_for - magic wait macro
D
Daniel Vetter 已提交
46
 *
47 48 49 50
 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
 * important that we check the condition again after having timed out, since the
 * timeout could be due to preemption or similar and we've never had a chance to
 * check the condition before the timeout.
D
Daniel Vetter 已提交
51
 */
52
#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
M
Mika Kuoppala 已提交
53
	const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
54
	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
55
	int ret__;							\
56
	might_sleep();							\
57
	for (;;) {							\
M
Mika Kuoppala 已提交
58
		const bool expired__ = ktime_after(ktime_get_raw(), end__); \
59
		OP;							\
60 61
		/* Guarantee COND check prior to timeout */		\
		barrier();						\
62 63 64 65 66 67
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
68 69
			break;						\
		}							\
70 71 72
		usleep_range(wait__, wait__ * 2);			\
		if (wait__ < (Wmax))					\
			wait__ <<= 1;					\
73 74 75 76
	}								\
	ret__;								\
})

77 78 79
#define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
						   (Wmax))
#define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
T
Tvrtko Ursulin 已提交
80

81 82
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
83
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
84
#else
85
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
86 87
#endif

88 89 90 91 92 93 94 95 96 97 98 99 100 101
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
102 103
		/* Guarantee COND check prior to timeout */ \
		barrier(); \
104 105 106 107 108 109
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
110 111 112
			break; \
		} \
		cpu_relax(); \
113 114 115 116 117 118 119 120
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
121
	} \
122 123 124 125 126 127 128 129
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
130
		ret__ = _wait_for((COND), (US), 10, 10); \
131 132
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
133 134 135
	ret__; \
})

136 137 138 139 140 141 142 143
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
144

145 146
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
147

148 149 150 151
#define KBps(x) (1000 * (x))
#define MBps(x) KBps(1000 * (x))
#define GBps(x) ((u64)1000 * MBps((x)))

J
Jesse Barnes 已提交
152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
167 168 169 170 171 172 173 174
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
175
	INTEL_OUTPUT_DP = 7,
176 177
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
178
	INTEL_OUTPUT_DDI = 10,
179 180
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
181 182 183 184 185 186

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

187 188
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
189

J
Jesse Barnes 已提交
190 191
struct intel_framebuffer {
	struct drm_framebuffer base;
192
	struct intel_rotation_info rot_info;
193 194 195 196 197 198 199 200 201 202

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
203 204
};

205 206
struct intel_fbdev {
	struct drm_fb_helper helper;
207
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
208
	struct i915_vma *vma;
209
	unsigned long vma_flags;
210
	async_cookie_t cookie;
211
	int preferred_bpp;
212
};
J
Jesse Barnes 已提交
213

214
struct intel_encoder {
215
	struct drm_encoder base;
216

217
	enum intel_output_type type;
218
	enum port port;
219
	unsigned int cloneable;
220 221
	bool (*hotplug)(struct intel_encoder *encoder,
			struct intel_connector *connector);
222 223 224
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
225
	bool (*compute_config)(struct intel_encoder *,
226 227
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
228
	void (*pre_pll_enable)(struct intel_encoder *,
229 230
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
231
	void (*pre_enable)(struct intel_encoder *,
232 233
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
234
	void (*enable)(struct intel_encoder *,
235 236
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
237
	void (*disable)(struct intel_encoder *,
238 239
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
240
	void (*post_disable)(struct intel_encoder *,
241 242
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
243
	void (*post_pll_disable)(struct intel_encoder *,
244 245
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
246 247 248 249
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
250
	/* Reconstructs the equivalent mode flags for the current hardware
251
	 * state. This must be called _after_ display->get_pipe_config has
252 253
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
254
	void (*get_config)(struct intel_encoder *,
255
			   struct intel_crtc_state *pipe_config);
256 257
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
258 259
	u64 (*get_power_domains)(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state);
260 261 262 263 264 265
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
266
	int crtc_mask;
267
	enum hpd_pin hpd_pin;
268
	enum intel_display_power_domain power_domain;
269 270
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
271 272
};

273
struct intel_panel {
274
	struct drm_display_mode *fixed_mode;
275
	struct drm_display_mode *downclock_mode;
276 277 278

	/* backlight */
	struct {
279
		bool present;
280
		u32 level;
281
		u32 min;
282
		u32 max;
283
		bool enabled;
284 285
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
286
		bool alternate_pwm_increment;	/* lpt+ */
287 288

		/* PWM chip */
289 290
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
291 292
		struct pwm_device *pwm;

293
		struct backlight_device *device;
294

295 296 297
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
298 299 300 301
		void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
302 303 304 305
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
306 307
};

308 309
struct intel_digital_port;

310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
/*
 * This structure serves as a translation layer between the generic HDCP code
 * and the bus-specific code. What that means is that HDCP over HDMI differs
 * from HDCP over DP, so to account for these differences, we need to
 * communicate with the receiver through this shim.
 *
 * For completeness, the 2 buses differ in the following ways:
 *	- DP AUX vs. DDC
 *		HDCP registers on the receiver are set via DP AUX for DP, and
 *		they are set via DDC for HDMI.
 *	- Receiver register offsets
 *		The offsets of the registers are different for DP vs. HDMI
 *	- Receiver register masks/offsets
 *		For instance, the ready bit for the KSV fifo is in a different
 *		place on DP vs HDMI
 *	- Receiver register names
 *		Seriously. In the DP spec, the 16-bit register containing
 *		downstream information is called BINFO, on HDMI it's called
 *		BSTATUS. To confuse matters further, DP has a BSTATUS register
 *		with a completely different definition.
 *	- KSV FIFO
 *		On HDMI, the ksv fifo is read all at once, whereas on DP it must
 *		be read 3 keys at a time
 *	- Aksv output
 *		Since Aksv is hidden in hardware, there's different procedures
 *		to send it over DP AUX vs DDC
 */
struct intel_hdcp_shim {
	/* Outputs the transmitter's An and Aksv values to the receiver. */
	int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);

	/* Reads the receiver's key selection vector */
	int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);

	/*
	 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
	 * definitions are the same in the respective specs, but the names are
	 * different. Call it BSTATUS since that's the name the HDMI spec
	 * uses and it was there first.
	 */
	int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
			    u8 *bstatus);

	/* Determines whether a repeater is present downstream */
	int (*repeater_present)(struct intel_digital_port *intel_dig_port,
				bool *repeater_present);

	/* Reads the receiver's Ri' value */
	int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);

	/* Determines if the receiver's KSV FIFO is ready for consumption */
	int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
			      bool *ksv_ready);

	/* Reads the ksv fifo for num_downstream devices */
	int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
			     int num_downstream, u8 *ksv_fifo);

	/* Reads a 32-bit part of V' from the receiver */
	int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
				 int i, u32 *part);

	/* Enables HDCP signalling on the port */
	int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
				 bool enable);

	/* Ensures the link is still protected */
	bool (*check_link)(struct intel_digital_port *intel_dig_port);
378 379 380 381

	/* Detects panel's hdcp capability. This is optional for HDMI. */
	int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
			    bool *hdcp_capable);
382 383
};

384 385 386 387 388 389 390 391 392
struct intel_hdcp {
	const struct intel_hdcp_shim *shim;
	/* Mutex for hdcp state of the connector */
	struct mutex mutex;
	u64 value;
	struct delayed_work check_work;
	struct work_struct prop_work;
};

393 394
struct intel_connector {
	struct drm_connector base;
395 396 397
	/*
	 * The fixed encoder this connector is connected to.
	 */
398
	struct intel_encoder *encoder;
399

400 401 402
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

403 404 405
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
406 407 408

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
409 410 411

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
412
	struct edid *detect_edid;
413 414 415 416

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
417 418 419 420

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
421 422 423

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
424

425
	struct intel_hdcp hdcp;
426 427
};

428 429 430 431 432 433 434 435 436
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

437
struct dpll {
438 439 440 441 442 443 444 445 446
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
447
};
448

449 450 451
struct intel_atomic_state {
	struct drm_atomic_state base;

452 453 454 455 456 457 458 459 460 461 462 463 464 465
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
466

467 468
	bool dpll_set, modeset;

469 470 471 472 473 474 475 476 477 478
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

479
	unsigned int active_crtcs;
480 481
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
482 483
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
484

485
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
486 487 488 489 490 491

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
492

C
Chris Wilson 已提交
493 494
	bool rps_interactive;

495
	/* Gen9+ only */
496
	struct skl_ddb_values wm_results;
497 498

	struct i915_sw_fence commit_ready;
499 500

	struct llist_node freed;
501 502
};

503
struct intel_plane_state {
504
	struct drm_plane_state base;
505
	struct i915_ggtt_view view;
506
	struct i915_vma *vma;
507 508
	unsigned long flags;
#define PLANE_HAS_FENCE BIT(0)
509

510 511
	struct {
		u32 offset;
512 513 514 515 516 517
		/*
		 * Plane stride in:
		 * bytes for 0/180 degree rotation
		 * pixels for 90/270 degree rotation
		 */
		u32 stride;
518
		int x, y;
519
	} color_plane[2];
520

521 522 523
	/* plane control register */
	u32 ctl;

524 525 526
	/* plane color control register */
	u32 color_ctl;

527 528 529 530 531 532 533 534
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
535
	 *     update_scaler_plane.
536 537 538 539 540 541 542
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
543
	 *     update_scaler_plane.
544 545
	 */
	int scaler_id;
546

547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
	/*
	 * linked_plane:
	 *
	 * ICL planar formats require 2 planes that are updated as pairs.
	 * This member is used to make sure the other plane is also updated
	 * when required, and for update_slave() to find the correct
	 * plane_state to pass as argument.
	 */
	struct intel_plane *linked_plane;

	/*
	 * slave:
	 * If set don't update use the linked plane's state for updating
	 * this plane during atomic commit with the update_slave() callback.
	 *
	 * It's also used by the watermark code to ignore wm calculations on
	 * this plane. They're calculated by the linked plane's wm code.
	 */
	u32 slave;

567
	struct drm_intel_sprite_colorkey ckey;
568 569
};

570
struct intel_initial_plane_config {
571
	struct intel_framebuffer *fb;
572
	unsigned int tiling;
573 574 575 576
	int size;
	u32 base;
};

577 578 579
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
580
#define SKL_MAX_SRC_H 4096
581 582 583
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
584
#define SKL_MAX_DST_H 4096
585 586 587 588
#define ICL_MAX_SRC_W 5120
#define ICL_MAX_SRC_H 4096
#define ICL_MAX_DST_W 5120
#define ICL_MAX_DST_H 4096
589 590
#define SKL_MIN_YUV_420_SRC_W 16
#define SKL_MIN_YUV_420_SRC_H 16
591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

625 626
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1
627 628
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
629

630 631 632 633 634 635 636 637 638
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
639
struct skl_plane_wm {
640
	struct skl_wm_level wm[8];
641
	struct skl_wm_level uv_wm[8];
642
	struct skl_wm_level trans_wm;
643
	bool is_planar;
L
Lyude 已提交
644 645 646 647
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
648 649 650
	uint32_t linetime;
};

651 652 653 654 655 656 657 658
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
659 660
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
661 662 663 664
	uint8_t num_levels;
	bool cxsr;
};

665 666 667 668
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
707
			struct skl_ddb_entry ddb;
708
		} skl;
709 710

		struct {
711
			/* "raw" watermarks (not inverted) */
712
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
713 714
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
715 716
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
717 718
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
719
		} vlv;
720 721 722 723 724 725 726 727 728

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
729 730 731 732 733 734 735 736 737 738 739
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

740 741 742
enum intel_output_format {
	INTEL_OUTPUT_FORMAT_INVALID,
	INTEL_OUTPUT_FORMAT_RGB,
743
	INTEL_OUTPUT_FORMAT_YCBCR420,
744
	INTEL_OUTPUT_FORMAT_YCBCR444,
745 746
};

747
struct intel_crtc_state {
748 749
	struct drm_crtc_state base;

750 751 752 753 754 755 756 757
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
758
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
759 760
	unsigned long quirks;

761
	unsigned fb_bits; /* framebuffers to flip */
762 763
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
764
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
765
	bool fb_changed; /* fb on any of the planes is changed */
766
	bool fifo_changed; /* FIFO split is changed */
767

768 769 770 771 772
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

773 774 775 776 777 778
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

779 780 781
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
782

783 784 785
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

786
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
787 788
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
789 790
	enum transcoder cpu_transcoder;

791 792 793 794 795 796
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

797 798 799 800 801
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

802 803 804
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

805 806 807 808
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

809 810 811 812
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
813
	bool dither;
814

815 816 817 818 819 820 821 822
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

823 824 825
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

826 827 828 829
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

830 831 832 833 834 835 836
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

837 838
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
839
	struct dpll dpll;
840

841 842
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
843

844 845 846
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

847 848 849 850 851
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

852
	int pipe_bpp;
853
	struct intel_link_m_n dp_m_n;
854

855 856
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
857
	bool has_drrs;
858

859 860 861
	bool has_psr;
	bool has_psr2;

862 863
	/*
	 * Frequence the dpll for the port should run at. Differs from the
864 865
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
866
	 */
867 868
	int port_clock;

869 870
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
871

872 873
	uint8_t lane_count;

874 875 876 877 878 879
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

880 881 882
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

883
	/* Panel fitter controls for gen2-gen4 + VLV */
884 885 886
	struct {
		u32 control;
		u32 pgm_ratios;
887
		u32 lvds_border_bits;
888 889 890 891 892 893
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
894
		bool enabled;
895
		bool force_thru;
896
	} pch_pfit;
897

898
	/* FDI configuration, only valid if has_pch_encoder is set. */
899
	int fdi_lanes;
900
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
901 902

	bool ips_enabled;
903
	bool ips_force_disable;
904

905 906
	bool enable_fbc;

907
	bool double_wide;
908 909

	int pbn;
910 911

	struct intel_crtc_scaler_state scaler_state;
912 913 914

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
915 916 917

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
918

919
	struct intel_crtc_wm_state wm;
920 921 922

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
923 924 925

	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
926
	u8 nv12_planes;
S
Shashank Sharma 已提交
927 928 929 930 931 932

	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
933

934 935
	/* Output format RGB/YCBCR etc */
	enum intel_output_format output_format;
936 937 938

	/* Output down scaling is done in LSPCON device */
	bool lspcon_downsampling;
939 940
};

J
Jesse Barnes 已提交
941 942
struct intel_crtc {
	struct drm_crtc base;
943
	enum pipe pipe;
944 945 946 947 948 949
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
950
	u8 plane_ids_mask;
951
	unsigned long long enabled_power_domains;
952
	struct intel_overlay *overlay;
953

954
	struct intel_crtc_state *config;
955

956 957
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
958

959 960 961
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
962 963 964 965

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
966 967
		union {
			struct intel_pipe_wm ilk;
968
			struct vlv_wm_state vlv;
969
			struct g4x_wm_state g4x;
970
		} active;
971
	} wm;
972

973
	int scanline_offset;
974

975 976 977 978 979 980
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
981

982 983
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
984 985
};

986 987
struct intel_plane {
	struct drm_plane base;
988
	enum i9xx_plane_id i9xx_plane;
989
	enum plane_id id;
990
	enum pipe pipe;
991
	bool has_fbc;
992
	bool has_ccs;
993
	uint32_t frontbuffer_bit;
994

995 996 997 998
	struct {
		u32 base, cntl, size;
	} cursor;

999 1000 1001
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
1002
	 * the intel_plane_state structure and accessed via plane_state.
1003 1004
	 */

1005 1006 1007
	unsigned int (*max_stride)(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1008
	void (*update_plane)(struct intel_plane *plane,
1009 1010
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1011 1012 1013
	void (*update_slave)(struct intel_plane *plane,
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1014 1015
	void (*disable_plane)(struct intel_plane *plane,
			      struct intel_crtc *crtc);
1016
	bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
1017 1018
	int (*check_plane)(struct intel_crtc_state *crtc_state,
			   struct intel_plane_state *plane_state);
1019 1020
};

1021
struct intel_watermark_params {
1022 1023 1024 1025 1026
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
1027 1028 1029
};

struct cxsr_latency {
1030 1031
	bool is_desktop : 1;
	bool is_ddr3 : 1;
1032 1033 1034 1035 1036 1037
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
1038 1039
};

1040
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
1041
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
1042
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
1043
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
1044
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
1045
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
1046
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
1047
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
1048
#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
J
Jesse Barnes 已提交
1049

1050
struct intel_hdmi {
1051
	i915_reg_t hdmi_reg;
1052
	int ddc_bus;
1053 1054 1055 1056
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
1057 1058
	bool has_hdmi_sink;
	bool has_audio;
1059
	bool rgb_quant_range_selectable;
1060
	struct intel_connector *attached_connector;
1061
	struct cec_notifier *cec_notifier;
1062 1063
};

1064
struct intel_dp_mst_encoder;
1065
#define DP_MAX_DOWNSTREAM_PORTS		0x10
1066

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

1087 1088
struct intel_dp_compliance_data {
	unsigned long edid;
1089 1090 1091
	uint8_t video_pattern;
	uint16_t hdisplay, vdisplay;
	uint8_t bpc;
1092 1093 1094 1095 1096 1097
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
1098 1099
	int test_link_rate;
	u8 test_lane_count;
1100 1101
};

1102
struct intel_dp {
1103
	i915_reg_t output_reg;
1104
	uint32_t DP;
1105 1106
	int link_rate;
	uint8_t lane_count;
1107
	uint8_t sink_count;
1108
	bool link_mst;
1109
	bool link_trained;
1110
	bool has_audio;
1111
	bool reset_link_params;
1112
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
1113
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
1114
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
1115
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1116
	u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE];
1117
	u8 fec_capable;
1118 1119 1120
	/* source rates */
	int num_source_rates;
	const int *source_rates;
1121 1122
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
1123
	int sink_rates[DP_MAX_SUPPORTED_RATES];
1124
	bool use_rate_select;
1125 1126 1127
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1128 1129 1130 1131
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
1132
	/* sink or branch descriptor */
1133
	struct drm_dp_desc desc;
1134
	struct drm_dp_aux aux;
1135 1136 1137 1138 1139 1140 1141 1142
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1143 1144
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1145
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
1146

1147 1148
	struct notifier_block edp_notifier;

1149 1150 1151 1152 1153
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1154 1155 1156 1157 1158 1159
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1160 1161 1162 1163 1164
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1165
	struct edp_power_seq pps_delays;
1166

1167 1168
	bool can_mst; /* this port supports mst */
	bool is_mst;
1169
	int active_mst_links;
1170
	/* connector directly attached - won't be use for modeset in mst world */
1171
	struct intel_connector *attached_connector;
1172

1173 1174 1175 1176
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1177
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1178 1179 1180 1181 1182 1183 1184
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     int send_bytes,
				     uint32_t aux_clock_divider);
1185

1186 1187 1188
	i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
	i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);

1189 1190 1191
	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1192
	/* Displayport compliance testing */
1193
	struct intel_dp_compliance compliance;
1194 1195
};

1196 1197 1198 1199 1200
enum lspcon_vendor {
	LSPCON_VENDOR_MCA,
	LSPCON_VENDOR_PARADE
};

1201 1202 1203
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
1204
	enum lspcon_vendor vendor;
1205 1206
};

1207 1208
struct intel_digital_port {
	struct intel_encoder base;
1209
	u32 saved_port_bits;
1210 1211
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1212
	struct intel_lspcon lspcon;
1213
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1214
	bool release_cl2_override;
1215
	uint8_t max_lanes;
1216 1217
	/* Used for DP and ICL+ TypeC/DP and TypeC/HDMI ports. */
	enum aux_ch aux_ch;
1218
	enum intel_display_power_domain ddi_io_power_domain;
1219
	enum tc_port_type tc_type;
1220

1221
	void (*write_infoframe)(struct intel_encoder *encoder,
1222
				const struct intel_crtc_state *crtc_state,
1223
				unsigned int type,
1224
				const void *frame, ssize_t len);
1225
	void (*set_infoframes)(struct intel_encoder *encoder,
1226 1227 1228
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
1229
	bool (*infoframe_enabled)(struct intel_encoder *encoder,
1230
				  const struct intel_crtc_state *pipe_config);
1231 1232
};

1233 1234 1235 1236
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1237
	struct intel_connector *connector;
1238 1239
};

1240
static inline enum dpio_channel
1241 1242
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1243
	switch (dport->base.port) {
1244
	case PORT_B:
1245
	case PORT_D:
1246
		return DPIO_CH0;
1247
	case PORT_C:
1248
		return DPIO_CH1;
1249 1250 1251 1252 1253
	default:
		BUG();
	}
}

1254 1255 1256
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1257
	switch (dport->base.port) {
1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1282
static inline struct intel_crtc *
1283
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1284 1285 1286 1287
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1288
static inline struct intel_crtc *
1289
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1290 1291 1292 1293
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

P
Paulo Zanoni 已提交
1294
struct intel_load_detect_pipe {
1295
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1296
};
J
Jesse Barnes 已提交
1297

P
Paulo Zanoni 已提交
1298 1299
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1300 1301 1302 1303
{
	return to_intel_connector(connector)->encoder;
}

1304
static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder)
1305
{
1306
	switch (encoder->type) {
1307
	case INTEL_OUTPUT_DDI:
1308 1309 1310
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
		return true;
	default:
		return false;
	}
}

static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	if (intel_encoder_is_dig_port(intel_encoder))
1323 1324
		return container_of(encoder, struct intel_digital_port,
				    base.base);
1325
	else
1326
		return NULL;
1327 1328
}

1329 1330 1331 1332 1333 1334
static inline struct intel_digital_port *
conn_to_dig_port(struct intel_connector *connector)
{
	return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base);
}

1335 1336 1337 1338 1339 1340
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1341 1342 1343
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1344 1345
}

1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
static inline bool intel_encoder_is_dp(struct intel_encoder *encoder)
{
	switch (encoder->type) {
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
		return true;
	case INTEL_OUTPUT_DDI:
		/* Skip pure HDMI/DVI DDI encoders */
		return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg);
	default:
		return false;
	}
}

1360 1361 1362 1363 1364 1365
static inline struct intel_lspcon *
enc_to_intel_lspcon(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->lspcon;
}

1366 1367 1368 1369 1370 1371
static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1372 1373 1374 1375 1376 1377
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1378 1379 1380 1381 1382 1383
static inline struct drm_i915_private *
dp_to_i915(struct intel_dp *intel_dp)
{
	return to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
}

1384 1385 1386 1387
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1388 1389
}

1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
static inline struct intel_plane_state *
intel_atomic_get_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	struct drm_plane_state *ret =
		drm_atomic_get_plane_state(&state->base, &plane->base);

	if (IS_ERR(ret))
		return ERR_CAST(ret);

	return to_intel_plane_state(ret);
}

static inline struct intel_plane_state *
intel_atomic_get_old_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_old_plane_state(&state->base,
								   &plane->base));
}

1411 1412 1413 1414 1415 1416 1417 1418
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1419 1420 1421 1422 1423 1424 1425 1426
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1427 1428 1429 1430 1431 1432 1433 1434
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1435
/* intel_fifo_underrun.c */
1436
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1437
					   enum pipe pipe, bool enable);
1438
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1439
					   enum pipe pch_transcoder,
1440
					   bool enable);
1441 1442 1443
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1444
					 enum pipe pch_transcoder);
1445 1446
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1447 1448

/* i915_irq.c */
1449 1450
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1451 1452
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1453
void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1454
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1455 1456
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1457 1458 1459 1460

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
1461
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1462 1463
}

1464 1465
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1466 1467 1468 1469 1470 1471
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1472
	return dev_priv->runtime_pm.irqs_enabled;
1473 1474
}

1475
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1476
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1477
				     u8 pipe_mask);
1478
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1479
				     u8 pipe_mask);
1480 1481 1482
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1483 1484

/* intel_crt.c */
1485 1486
bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
			    i915_reg_t adpa_reg, enum pipe *pipe);
1487
void intel_crt_init(struct drm_i915_private *dev_priv);
1488
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1489 1490

/* intel_ddi.c */
1491
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1492 1493
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state);
1494 1495
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1496
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1497
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1498
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1499
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state);
1500 1501 1502
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1503
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1504 1505
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1506
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1507

1508 1509
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1510 1511
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state);
1512
u32 bxt_signal_levels(struct intel_dp *intel_dp);
1513
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1514
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1515 1516
u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder,
				 u8 voltage_swing);
S
Sean Paul 已提交
1517 1518
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable);
1519 1520 1521 1522 1523 1524
void icl_map_plls_to_ports(struct drm_crtc *crtc,
			   struct intel_crtc_state *crtc_state,
			   struct drm_atomic_state *old_state);
void icl_unmap_plls_to_ports(struct drm_crtc *crtc,
			     struct intel_crtc_state *crtc_state,
			     struct drm_atomic_state *old_state);
1525
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder);
1526

1527
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1528
				   int color_plane, unsigned int height);
1529

1530
/* intel_audio.c */
1531
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1532 1533 1534
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1535 1536 1537
void intel_audio_codec_disable(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state);
I
Imre Deak 已提交
1538 1539
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1540 1541
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1542

1543
/* intel_cdclk.c */
1544
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1545 1546
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1547 1548
void cnl_init_cdclk(struct drm_i915_private *dev_priv);
void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1549 1550
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1551 1552
void icl_init_cdclk(struct drm_i915_private *dev_priv);
void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
1553 1554 1555 1556
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1557
bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1558
			       const struct intel_cdclk_state *b);
1559 1560
bool intel_cdclk_changed(const struct intel_cdclk_state *a,
			 const struct intel_cdclk_state *b);
1561 1562
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1563 1564
void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
			    const char *context);
1565

1566
/* intel_display.c */
1567 1568
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1569
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1570
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1571 1572
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1573 1574
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1575 1576
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1577
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1578
unsigned int intel_fb_xy_to_linear(int x, int y,
1579 1580
				   const struct intel_plane_state *state,
				   int plane);
1581
void intel_add_fb_offsets(int *x, int *y,
1582
			  const struct intel_plane_state *state, int plane);
1583
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1584
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1585 1586
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1587
int intel_display_suspend(struct drm_device *dev);
1588
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1589
void intel_encoder_destroy(struct drm_encoder *encoder);
1590 1591
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);
1592
bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port);
P
Paulo Zanoni 已提交
1593 1594 1595
bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
			      enum port port);
1596 1597
int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
				      struct drm_file *file_priv);
1598 1599
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1600 1601 1602 1603 1604 1605
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1606 1607 1608 1609
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1610
		((1 << INTEL_OUTPUT_DP) |
1611 1612 1613
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1614
static inline void
1615
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1616
{
1617
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1618
}
1619
static inline void
1620
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1621
{
1622
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1623 1624

	if (crtc->active)
1625
		intel_wait_for_vblank(dev_priv, pipe);
1626
}
1627 1628 1629

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1630
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1631
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1632 1633
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1634
int intel_get_load_detect_pipe(struct drm_connector *connector,
1635
			       const struct drm_display_mode *mode,
1636 1637
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1638
void intel_release_load_detect_pipe(struct drm_connector *connector,
1639 1640
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1641
struct i915_vma *
1642
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1643
			   const struct i915_ggtt_view *view,
1644
			   bool uses_fence,
1645 1646
			   unsigned long *out_flags);
void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
1647
struct drm_framebuffer *
1648 1649
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1650
int intel_prepare_plane_fb(struct drm_plane *plane,
1651
			   struct drm_plane_state *new_state);
1652
void intel_cleanup_plane_fb(struct drm_plane *plane,
1653
			    struct drm_plane_state *old_state);
1654 1655 1656 1657 1658 1659 1660 1661
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1662 1663 1664
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1665
				    struct drm_plane_state *plane_state);
1666

1667 1668 1669
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1670
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1671
		     const struct dpll *dpll);
1672
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1673
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1674

1675
/* modesetting asserts */
1676 1677
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1678 1679 1680 1681
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1682 1683 1684
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1685 1686 1687 1688
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1689
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1690 1691
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1692 1693
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1694 1695
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1696
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1697 1698
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1699
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1700
unsigned int skl_cdclk_get_vco(unsigned int freq);
1701
void skl_enable_dc6(struct drm_i915_private *dev_priv);
1702
void intel_dp_get_m_n(struct intel_crtc *crtc,
1703
		      struct intel_crtc_state *pipe_config);
1704 1705
void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
		      enum link_m_n_set m_n);
1706
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1707
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1708 1709
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1710

1711
bool intel_crtc_active(struct intel_crtc *crtc);
1712
bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1713 1714
void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1715
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1716 1717
enum intel_display_power_domain
intel_aux_power_domain(struct intel_digital_port *dig_port);
1718
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1719
				 struct intel_crtc_state *pipe_config);
1720 1721
void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
1722

1723
u16 skl_scaler_calc_phase(int sub, bool chroma_center);
1724
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1725 1726
int skl_max_scale(const struct intel_crtc_state *crtc_state,
		  u32 pixel_format);
1727

1728 1729 1730 1731
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1732

1733 1734
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1735 1736
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1737
u32 glk_color_ctl(const struct intel_plane_state *plane_state);
1738 1739
u32 skl_plane_stride(const struct intel_plane_state *plane_state,
		     int plane);
1740
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1741
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1742
int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
1743 1744 1745
unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1746

1747
/* intel_connector.c */
1748 1749 1750 1751 1752 1753 1754 1755 1756
int intel_connector_init(struct intel_connector *connector);
struct intel_connector *intel_connector_alloc(void);
void intel_connector_free(struct intel_connector *connector);
void intel_connector_destroy(struct drm_connector *connector);
int intel_connector_register(struct drm_connector *connector);
void intel_connector_unregister(struct drm_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
bool intel_connector_get_hw_state(struct intel_connector *connector);
1757
enum pipe intel_connector_get_pipe(struct intel_connector *connector);
1758 1759 1760 1761 1762 1763 1764
int intel_connector_update_modes(struct drm_connector *connector,
				 struct edid *edid);
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
void intel_attach_aspect_ratio_property(struct drm_connector *connector);

1765
/* intel_csr.c */
1766
void intel_csr_ucode_init(struct drm_i915_private *);
1767
void intel_csr_load_program(struct drm_i915_private *);
1768
void intel_csr_ucode_fini(struct drm_i915_private *);
1769 1770
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1771

P
Paulo Zanoni 已提交
1772
/* intel_dp.c */
1773 1774 1775
bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe);
1776 1777
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1778 1779
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1780
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1781 1782
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1783 1784
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count);
1785 1786
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1787 1788
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx);
1789
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1790 1791
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1792 1793
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
bool intel_dp_compute_config(struct intel_encoder *encoder,
1794 1795
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1796
bool intel_dp_is_edp(struct intel_dp *intel_dp);
1797
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1798 1799
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1800 1801 1802
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state);
void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1803
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1804 1805
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1806 1807
void intel_dp_mst_suspend(struct drm_i915_private *dev_priv);
void intel_dp_mst_resume(struct drm_i915_private *dev_priv);
1808
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1809
int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1810
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1811
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1812
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1813
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1814
void intel_plane_destroy(struct drm_plane *plane);
1815
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1816
			   const struct intel_crtc_state *crtc_state);
1817
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1818
			    const struct intel_crtc_state *crtc_state);
1819 1820 1821 1822
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1823

1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1836
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1837
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp);
1838 1839
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1840 1841 1842 1843
uint16_t intel_dp_dsc_get_output_bpp(int link_clock, uint8_t lane_count,
				     int mode_clock, int mode_hdisplay);
uint8_t intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp, int mode_clock,
				     int mode_hdisplay);
1844

1845 1846 1847 1848 1849
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1850
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1851 1852
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1853
bool intel_digital_port_connected(struct intel_encoder *encoder);
1854

1855 1856 1857
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1858 1859 1860
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1861
/* vlv_dsi.c */
1862
void vlv_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1863

1864 1865 1866
/* icl_dsi.c */
void icl_dsi_init(struct drm_i915_private *dev_priv);

1867 1868
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1869 1870

/* intel_dvo.c */
1871
void intel_dvo_init(struct drm_i915_private *dev_priv);
1872 1873
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
1874 1875
bool intel_encoder_hotplug(struct intel_encoder *encoder,
			   struct intel_connector *connector);
P
Paulo Zanoni 已提交
1876

1877
/* legacy fbdev emulation in intel_fbdev.c */
1878
#ifdef CONFIG_DRM_FBDEV_EMULATION
1879
extern int intel_fbdev_init(struct drm_device *dev);
1880
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1881 1882
extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
1883
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1884 1885
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1886 1887 1888 1889 1890
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1891

1892
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1893 1894 1895
{
}

1896 1897 1898 1899 1900
static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
{
}

static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
1901 1902 1903
{
}

1904
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1905 1906 1907
{
}

1908 1909 1910 1911
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1912
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1913 1914 1915
{
}
#endif
P
Paulo Zanoni 已提交
1916

1917
/* intel_fbc.c */
1918
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1919
			   struct intel_atomic_state *state);
1920
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1921 1922 1923
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1924
void intel_fbc_post_update(struct intel_crtc *crtc);
1925
void intel_fbc_init(struct drm_i915_private *dev_priv);
1926
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1927 1928 1929
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1930 1931
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1932 1933 1934 1935
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1936
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1937
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1938
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1939
int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv);
1940

P
Paulo Zanoni 已提交
1941
/* intel_hdmi.c */
1942 1943
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1944 1945 1946 1947
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1948 1949
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
1950
bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
S
Shashank Sharma 已提交
1951 1952 1953
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
1954
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
1955
void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1956 1957

/* intel_lvds.c */
1958 1959
bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t lvds_reg, enum pipe *pipe);
1960
void intel_lvds_init(struct drm_i915_private *dev_priv);
1961
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1962
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1963 1964

/* intel_overlay.c */
1965 1966
void intel_overlay_setup(struct drm_i915_private *dev_priv);
void intel_overlay_cleanup(struct drm_i915_private *dev_priv);
1967
int intel_overlay_switch_off(struct intel_overlay *overlay);
1968 1969 1970 1971
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1972
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1973 1974 1975


/* intel_panel.c */
1976
int intel_panel_init(struct intel_panel *panel,
1977 1978
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1979 1980 1981 1982
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1983
			     struct intel_crtc_state *pipe_config,
1984 1985
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1986
			      struct intel_crtc_state *pipe_config,
1987
			      int fitting_mode);
1988
void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
1989
				    u32 level, u32 max);
1990 1991
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1992 1993 1994
void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
1995
extern struct drm_display_mode *intel_find_panel_downclock(
1996
				struct drm_i915_private *dev_priv,
1997 1998
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1999 2000

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
2001
int intel_backlight_device_register(struct intel_connector *connector);
2002 2003
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
2004
static inline int intel_backlight_device_register(struct intel_connector *connector)
2005 2006 2007
{
	return 0;
}
2008 2009 2010 2011
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
2012

2013 2014 2015 2016 2017 2018 2019 2020 2021
/* intel_hdcp.c */
void intel_hdcp_atomic_check(struct drm_connector *connector,
			     struct drm_connector_state *old_state,
			     struct drm_connector_state *new_state);
int intel_hdcp_init(struct intel_connector *connector,
		    const struct intel_hdcp_shim *hdcp_shim);
int intel_hdcp_enable(struct intel_connector *connector);
int intel_hdcp_disable(struct intel_connector *connector);
int intel_hdcp_check_link(struct intel_connector *connector);
2022
bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
2023
bool intel_hdcp_capable(struct intel_connector *connector);
P
Paulo Zanoni 已提交
2024

R
Rodrigo Vivi 已提交
2025
/* intel_psr.c */
2026
#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
2027
void intel_psr_init_dpcd(struct intel_dp *intel_dp);
2028 2029 2030 2031
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state);
void intel_psr_disable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *old_crtc_state);
2032 2033 2034
int intel_psr_set_debugfs_mode(struct drm_i915_private *dev_priv,
			       struct drm_modeset_acquire_ctx *ctx,
			       u64 value);
2035
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
2036 2037
			  unsigned frontbuffer_bits,
			  enum fb_op_origin origin);
2038
void intel_psr_flush(struct drm_i915_private *dev_priv,
2039 2040
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
2041
void intel_psr_init(struct drm_i915_private *dev_priv);
2042 2043
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state);
2044
void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug);
2045
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir);
2046
void intel_psr_short_pulse(struct intel_dp *intel_dp);
2047 2048
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value);
R
Rodrigo Vivi 已提交
2049

2050
/* intel_quirks.c */
2051
void intel_init_quirks(struct drm_i915_private *dev_priv);
2052

2053 2054
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
2055
void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
2056
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
2057
void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv);
2058 2059
void icl_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void icl_display_core_uninit(struct drm_i915_private *dev_priv);
2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
void intel_power_domains_enable(struct drm_i915_private *dev_priv);
void intel_power_domains_disable(struct drm_i915_private *dev_priv);

enum i915_drm_suspend_mode {
	I915_DRM_SUSPEND_IDLE,
	I915_DRM_SUSPEND_MEM,
	I915_DRM_SUSPEND_HIBERNATE,
};

void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
				 enum i915_drm_suspend_mode);
void intel_power_domains_resume(struct drm_i915_private *dev_priv);
2072 2073
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
2074
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
2075
void intel_runtime_pm_disable(struct drm_i915_private *dev_priv);
2076 2077
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
2078

2079 2080 2081 2082
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
2083 2084
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
2085 2086
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
2087 2088
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
2089 2090
void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
			    u8 req_slices);
2091 2092 2093 2094

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
2095
	WARN_ONCE(dev_priv->runtime_pm.suspended,
2096 2097 2098 2099 2100 2101 2102
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
2103
	WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
2104
		  "RPM wakelock ref not held during HW access");
2105 2106
}

2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
2128
	atomic_inc(&dev_priv->runtime_pm.wakeref_count);
2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
2145
	atomic_dec(&dev_priv->runtime_pm.wakeref_count);
2146 2147
}

2148
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
2149
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
2150 2151 2152
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

2153 2154
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
2155 2156
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
2157 2158


P
Paulo Zanoni 已提交
2159
/* intel_pm.c */
2160
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
2161
void intel_suspend_hw(struct drm_i915_private *dev_priv);
2162
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
2163
void intel_update_watermarks(struct intel_crtc *crtc);
2164
void intel_init_pm(struct drm_i915_private *dev_priv);
2165
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
2166
void intel_pm_setup(struct drm_i915_private *dev_priv);
2167 2168
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
2169
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
2170 2171
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
2172 2173
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
2174
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
2175 2176
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
2177
void gen6_rps_idle(struct drm_i915_private *dev_priv);
2178
void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
2179
void g4x_wm_get_hw_state(struct drm_device *dev);
2180
void vlv_wm_get_hw_state(struct drm_device *dev);
2181
void ilk_wm_get_hw_state(struct drm_device *dev);
2182
void skl_wm_get_hw_state(struct drm_device *dev);
2183 2184
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
2185 2186
void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
			      struct skl_pipe_wm *out);
2187
void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
2188
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
2189 2190 2191
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
2192 2193
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
2194 2195 2196
bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
				 const struct skl_ddb_entry entries[],
				 int num_entries, int ignore_idx);
2197
bool ilk_disable_lp_wm(struct drm_device *dev);
2198 2199
int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
				  struct intel_crtc_state *cstate);
2200 2201
void intel_init_ipc(struct drm_i915_private *dev_priv);
void intel_enable_ipc(struct drm_i915_private *dev_priv);
2202

P
Paulo Zanoni 已提交
2203
/* intel_sdvo.c */
2204 2205
bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t sdvo_reg, enum pipe *pipe);
2206
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
2207
		     i915_reg_t reg, enum port port);
2208

R
Rodrigo Vivi 已提交
2209

P
Paulo Zanoni 已提交
2210
/* intel_sprite.c */
2211 2212
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
2213
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
2214
					      enum pipe pipe, int plane);
2215 2216
int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
2217 2218
void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
2219
int intel_plane_check_stride(const struct intel_plane_state *plane_state);
2220
int intel_plane_check_src_coordinates(struct intel_plane_state *plane_state);
2221
int chv_plane_check_rotation(const struct intel_plane_state *plane_state);
2222 2223
struct intel_plane *intel_plane_alloc(void);
void intel_plane_free(struct intel_plane *plane);
2224 2225 2226
struct intel_plane *
skl_universal_plane_create(struct drm_i915_private *dev_priv,
			   enum pipe pipe, enum plane_id plane_id);
P
Paulo Zanoni 已提交
2227

2228 2229 2230 2231 2232 2233 2234 2235 2236
static inline bool icl_is_nv12_y_plane(enum plane_id id)
{
	/* Don't need to do a gen check, these planes are only available on gen11 */
	if (id == PLANE_SPRITE4 || id == PLANE_SPRITE5)
		return true;

	return false;
}

2237 2238 2239 2240 2241 2242 2243 2244
static inline bool icl_is_hdr_plane(struct intel_plane *plane)
{
	if (INTEL_GEN(to_i915(plane->base.dev)) < 11)
		return false;

	return plane->id < PLANE_SPRITE2;
}

P
Paulo Zanoni 已提交
2245
/* intel_tv.c */
2246
void intel_tv_init(struct drm_i915_private *dev_priv);
2247

2248
/* intel_atomic.c */
2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t *val);
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t val);
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

2262 2263 2264
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
2265 2266 2267
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

2268 2269 2270 2271 2272 2273 2274
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
2275
		return ERR_CAST(crtc_state);
2276 2277 2278

	return to_intel_crtc_state(crtc_state);
}
2279

2280 2281 2282
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
2283 2284

/* intel_atomic_plane.c */
2285
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
2286 2287 2288 2289
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2290 2291 2292 2293
void intel_update_planes_on_crtc(struct intel_atomic_state *old_state,
				 struct intel_crtc *crtc,
				 struct intel_crtc_state *old_crtc_state,
				 struct intel_crtc_state *new_crtc_state);
2294 2295 2296
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
					struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *old_plane_state,
2297
					struct intel_plane_state *intel_state);
2298

2299 2300
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
2301
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
2302 2303
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
2304

2305 2306
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
2307
void lspcon_resume(struct intel_lspcon *lspcon);
2308
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2309 2310 2311 2312
void lspcon_write_infoframe(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    unsigned int type,
			    const void *buf, ssize_t len);
2313 2314 2315 2316 2317 2318
void lspcon_set_infoframes(struct intel_encoder *encoder,
			   bool enable,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state);
bool lspcon_infoframe_enabled(struct intel_encoder *encoder,
			      const struct intel_crtc_state *pipe_config);
2319 2320
void lspcon_ycbcr420_config(struct drm_connector *connector,
			    struct intel_crtc_state *crtc_state);
2321 2322

/* intel_pipe_crc.c */
T
Tomeu Vizoso 已提交
2323
#ifdef CONFIG_DEBUG_FS
2324
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name);
2325 2326
int intel_crtc_verify_crc_source(struct drm_crtc *crtc,
				 const char *source_name, size_t *values_cnt);
2327 2328
const char *const *intel_crtc_get_crc_sources(struct drm_crtc *crtc,
					      size_t *count);
2329 2330
void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
T
Tomeu Vizoso 已提交
2331 2332
#else
#define intel_crtc_set_crc_source NULL
2333
#define intel_crtc_verify_crc_source NULL
2334
#define intel_crtc_get_crc_sources NULL
2335 2336 2337 2338 2339 2340 2341
static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
{
}

static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
{
}
T
Tomeu Vizoso 已提交
2342
#endif
J
Jesse Barnes 已提交
2343
#endif /* __INTEL_DRV_H__ */