intel_drv.h 39.5 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_mst_helper.h>
37
#include <drm/drm_rect.h>
38

39 40 41
#define DIV_ROUND_CLOSEST_ULL(ll, d)	\
({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })

D
Daniel Vetter 已提交
42 43 44 45 46 47 48 49
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
 */
50
#define _wait_for(COND, MS, W) ({ \
D
Daniel Vetter 已提交
51
	unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;	\
52
	int ret__ = 0;							\
53
	while (!(COND)) {						\
54
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
55 56
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
57 58
			break;						\
		}							\
59 60 61 62 63
		if (W && drm_can_sleep())  {				\
			msleep(W);					\
		} else {						\
			cpu_relax();					\
		}							\
64 65 66 67
	}								\
	ret__;								\
})

68 69
#define wait_for(COND, MS) _wait_for(COND, MS, 1)
#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
70 71
#define wait_for_atomic_us(COND, US) _wait_for((COND), \
					       DIV_ROUND_UP((US), 1000), 0)
72

73 74
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
75

J
Jesse Barnes 已提交
76 77 78 79 80 81 82 83 84 85
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

86 87 88
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
89 90
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
91

J
Jesse Barnes 已提交
92 93 94 95 96
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
97 98 99 100 101 102 103 104 105 106 107 108 109 110
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
	INTEL_OUTPUT_DISPLAYPORT = 7,
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
111 112 113 114 115 116

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

117 118
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
119

J
Jesse Barnes 已提交
120 121
struct intel_framebuffer {
	struct drm_framebuffer base;
122
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
123 124
};

125 126
struct intel_fbdev {
	struct drm_fb_helper helper;
127
	struct intel_framebuffer *fb;
128 129
	struct list_head fbdev_list;
	struct drm_display_mode *our_mode;
130
	int preferred_bpp;
131
};
J
Jesse Barnes 已提交
132

133
struct intel_encoder {
134
	struct drm_encoder base;
135 136 137 138 139 140
	/*
	 * The new crtc this encoder will be driven from. Only differs from
	 * base->crtc while a modeset is in progress.
	 */
	struct intel_crtc *new_crtc;

141
	enum intel_output_type type;
142
	unsigned int cloneable;
143
	bool connectors_active;
144
	void (*hot_plug)(struct intel_encoder *);
145 146
	bool (*compute_config)(struct intel_encoder *,
			       struct intel_crtc_config *);
147
	void (*pre_pll_enable)(struct intel_encoder *);
148
	void (*pre_enable)(struct intel_encoder *);
149
	void (*enable)(struct intel_encoder *);
150
	void (*mode_set)(struct intel_encoder *intel_encoder);
151
	void (*disable)(struct intel_encoder *);
152
	void (*post_disable)(struct intel_encoder *);
153 154 155 156
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
157
	/* Reconstructs the equivalent mode flags for the current hardware
158
	 * state. This must be called _after_ display->get_pipe_config has
159 160
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
161 162
	void (*get_config)(struct intel_encoder *,
			   struct intel_crtc_config *pipe_config);
163 164 165 166 167 168
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
169
	int crtc_mask;
170
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
171 172
};

173
struct intel_panel {
174
	struct drm_display_mode *fixed_mode;
175
	struct drm_display_mode *downclock_mode;
176
	int fitting_mode;
177 178 179

	/* backlight */
	struct {
180
		bool present;
181
		u32 level;
182
		u32 min;
183
		u32 max;
184
		bool enabled;
185 186
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
187 188
		struct backlight_device *device;
	} backlight;
189 190

	void (*backlight_power)(struct intel_connector *, bool enable);
191 192
};

193 194
struct intel_connector {
	struct drm_connector base;
195 196 197
	/*
	 * The fixed encoder this connector is connected to.
	 */
198
	struct intel_encoder *encoder;
199 200 201 202 203 204 205

	/*
	 * The new encoder this connector will be driven. Only differs from
	 * encoder while a modeset is in progress.
	 */
	struct intel_encoder *new_encoder;

206 207 208
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
209

210 211 212 213 214 215 216 217
	/*
	 * Removes all interfaces through which the connector is accessible
	 * - like sysfs, debugfs entries -, so that no new operations can be
	 * started on the connector. Also makes sure all currently pending
	 * operations finish before returing.
	 */
	void (*unregister)(struct intel_connector *);

218 219
	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
220 221 222

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
223
	struct edid *detect_edid;
224 225 226 227

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
228 229 230 231

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
232 233
};

234 235 236 237 238 239 240 241 242 243 244 245
typedef struct dpll {
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
} intel_clock_t;

246 247 248 249 250 251 252 253 254 255 256
struct intel_plane_state {
	struct drm_crtc *crtc;
	struct drm_framebuffer *fb;
	struct drm_rect src;
	struct drm_rect dst;
	struct drm_rect clip;
	struct drm_rect orig_src;
	struct drm_rect orig_dst;
	bool visible;
};

257 258 259 260 261 262
struct intel_plane_config {
	bool tiled;
	int size;
	u32 base;
};

263
struct intel_crtc_config {
264 265 266 267 268 269 270 271
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
272 273
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
#define PIPE_CONFIG_QUIRK_INHERITED_MODE	(1<<1) /* mode inherited from firmware */
274 275
	unsigned long quirks;

276 277 278 279 280
	/* User requested mode, only valid as a starting point to
	 * compute adjusted_mode, except in the case of (S)DVO where
	 * it's also for the output timings of the (S)DVO chip.
	 * adjusted_mode will then correspond to the S(DVO) chip's
	 * preferred input timings. */
281
	struct drm_display_mode requested_mode;
282
	/* Actual pipe timings ie. what we program into the pipe timing
283
	 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
284
	struct drm_display_mode adjusted_mode;
285 286 287 288 289 290

	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

291 292 293
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
294

295 296 297
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

298 299 300 301
	/* CPU Transcoder for the pipe. Currently this can only differ from the
	 * pipe on Haswell (where we have a special eDP transcoder). */
	enum transcoder cpu_transcoder;

302 303 304 305 306 307
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

308 309 310
	/* DP has a bunch of special case unfortunately, so mark the pipe
	 * accordingly. */
	bool has_dp_encoder;
311

312 313 314
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

315 316 317 318
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

319 320 321 322
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
323
	bool dither;
324 325 326 327

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

328 329 330 331
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

332 333 334 335 336 337 338
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

339 340
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
341
	struct dpll dpll;
342

343 344 345
	/* Selected dpll when shared or DPLL_ID_PRIVATE. */
	enum intel_dpll_id shared_dpll;

346 347 348 349
	/*
	 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
	 * - enum skl_dpll on SKL
	 */
350 351
	uint32_t ddi_pll_sel;

352 353 354
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

355
	int pipe_bpp;
356
	struct intel_link_m_n dp_m_n;
357

358 359
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
360
	bool has_drrs;
361

362 363
	/*
	 * Frequence the dpll for the port should run at. Differs from the
364 365
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
366
	 */
367 368
	int port_clock;

369 370
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
371 372

	/* Panel fitter controls for gen2-gen4 + VLV */
373 374 375
	struct {
		u32 control;
		u32 pgm_ratios;
376
		u32 lvds_border_bits;
377 378 379 380 381 382
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
383
		bool enabled;
384
		bool force_thru;
385
	} pch_pfit;
386

387
	/* FDI configuration, only valid if has_pch_encoder is set. */
388
	int fdi_lanes;
389
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
390 391

	bool ips_enabled;
392 393

	bool double_wide;
394 395 396

	bool dp_encoder_is_mst;
	int pbn;
397 398
};

399 400 401 402
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
403 404 405
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
406 407
};

408 409
struct intel_mmio_flip {
	u32 seqno;
410
	struct intel_engine_cs *ring;
411
	struct work_struct work;
412 413
};

414 415 416 417 418 419
struct skl_pipe_wm {
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
	uint32_t linetime;
};

J
Jesse Barnes 已提交
420 421
struct intel_crtc {
	struct drm_crtc base;
422 423
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
424
	u8 lut_r[256], lut_g[256], lut_b[256];
425 426 427 428 429 430
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
431
	unsigned long enabled_power_domains;
432
	bool primary_enabled; /* is the primary plane (partially) visible? */
433
	bool lowfreq_avail;
434
	struct intel_overlay *overlay;
435
	struct intel_unpin_work *unpin_work;
436

437 438
	atomic_t unpin_work_count;

439 440 441 442 443
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
	unsigned long dspaddr_offset;

444
	struct drm_i915_gem_object *cursor_bo;
445 446
	uint32_t cursor_addr;
	int16_t cursor_width, cursor_height;
447
	uint32_t cursor_cntl;
448
	uint32_t cursor_size;
449
	uint32_t cursor_base;
450

451
	struct intel_plane_config plane_config;
452
	struct intel_crtc_config config;
453
	struct intel_crtc_config *new_config;
454
	bool new_enabled;
455

456 457
	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;
458 459 460 461

	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
462 463 464 465 466

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
		struct intel_pipe_wm active;
467 468
		/* SKL wm values currently in use */
		struct skl_pipe_wm skl_active;
469
	} wm;
470

471
	int scanline_offset;
472
	struct intel_mmio_flip mmio_flip;
J
Jesse Barnes 已提交
473 474
};

475 476
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
477
	uint32_t vert_pixels;
478 479 480 481 482
	uint8_t bytes_per_pixel;
	bool enabled;
	bool scaled;
};

483 484
struct intel_plane {
	struct drm_plane base;
485
	int plane;
486 487
	enum pipe pipe;
	struct drm_i915_gem_object *obj;
488
	bool can_scale;
489
	int max_downscale;
490 491 492 493
	int crtc_x, crtc_y;
	unsigned int crtc_w, crtc_h;
	uint32_t src_x, src_y;
	uint32_t src_w, src_h;
494
	unsigned int rotation;
495 496 497 498 499 500

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
501
	struct intel_plane_wm_parameters wm;
502

503
	void (*update_plane)(struct drm_plane *plane,
504
			     struct drm_crtc *crtc,
505 506 507 508 509 510
			     struct drm_framebuffer *fb,
			     struct drm_i915_gem_object *obj,
			     int crtc_x, int crtc_y,
			     unsigned int crtc_w, unsigned int crtc_h,
			     uint32_t x, uint32_t y,
			     uint32_t src_w, uint32_t src_h);
511 512
	void (*disable_plane)(struct drm_plane *plane,
			      struct drm_crtc *crtc);
513 514 515 516
	int (*update_colorkey)(struct drm_plane *plane,
			       struct drm_intel_sprite_colorkey *key);
	void (*get_colorkey)(struct drm_plane *plane,
			     struct drm_intel_sprite_colorkey *key);
517 518
};

519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

J
Jesse Barnes 已提交
538
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
539
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
540
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
541
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
542
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
543
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
544

545
struct intel_hdmi {
546
	u32 hdmi_reg;
547 548
	int ddc_bus;
	uint32_t color_range;
549
	bool color_range_auto;
550 551 552
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
553
	bool rgb_quant_range_selectable;
554
	enum hdmi_picture_aspect aspect_ratio;
555
	void (*write_infoframe)(struct drm_encoder *encoder,
556
				enum hdmi_infoframe_type type,
557
				const void *frame, ssize_t len);
558
	void (*set_infoframes)(struct drm_encoder *encoder,
559
			       bool enable,
560
			       struct drm_display_mode *adjusted_mode);
561
	bool (*infoframe_enabled)(struct drm_encoder *encoder);
562 563
};

564
struct intel_dp_mst_encoder;
565
#define DP_MAX_DOWNSTREAM_PORTS		0x10
566

567 568 569 570 571 572 573 574 575 576 577
/**
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum edp_drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

578 579
struct intel_dp {
	uint32_t output_reg;
580
	uint32_t aux_ch_ctl_reg;
581 582 583 584
	uint32_t DP;
	bool has_audio;
	enum hdmi_force_audio force_audio;
	uint32_t color_range;
585
	bool color_range_auto;
586 587 588
	uint8_t link_bw;
	uint8_t lane_count;
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
589
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
590
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
591
	struct drm_dp_aux aux;
592 593 594 595 596 597 598 599
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
600 601 602
	unsigned long last_power_cycle;
	unsigned long last_power_on;
	unsigned long last_backlight_off;
D
Dave Airlie 已提交
603

604 605
	struct notifier_block edp_notifier;

606 607 608 609 610
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
611
	struct edp_power_seq pps_delays;
612

613
	bool use_tps3;
614 615 616 617
	bool can_mst; /* this port supports mst */
	bool is_mst;
	int active_mst_links;
	/* connector directly attached - won't be use for modeset in mst world */
618
	struct intel_connector *attached_connector;
619

620 621 622 623
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

624
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
625 626 627 628 629 630 631 632
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
633 634 635
	struct {
		enum drrs_support_type type;
		enum edp_drrs_refresh_rate_type refresh_rate_type;
636
		struct mutex mutex;
637 638
	} drrs_state;

639 640
};

641 642
struct intel_digital_port {
	struct intel_encoder base;
643
	enum port port;
644
	u32 saved_port_bits;
645 646
	struct intel_dp dp;
	struct intel_hdmi hdmi;
647
	bool (*hpd_pulse)(struct intel_digital_port *, bool);
648 649
};

650 651 652 653 654 655 656
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
	void *port; /* store this opaque as its illegal to dereference it */
};

657 658 659 660 661
static inline int
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
662
	case PORT_D:
663
		return DPIO_CH0;
664
	case PORT_C:
665
		return DPIO_CH1;
666 667 668 669 670
	default:
		BUG();
	}
}

671 672 673 674 675 676 677 678 679 680 681 682 683 684
static inline int
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

685 686 687 688 689 690 691
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

692 693 694 695 696 697 698
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->plane_to_crtc_mapping[plane];
}

699 700
struct intel_unpin_work {
	struct work_struct work;
701
	struct drm_crtc *crtc;
702 703
	struct drm_i915_gem_object *old_fb_obj;
	struct drm_i915_gem_object *pending_flip_obj;
704
	struct drm_pending_vblank_event *event;
705 706 707 708
	atomic_t pending;
#define INTEL_FLIP_INACTIVE	0
#define INTEL_FLIP_PENDING	1
#define INTEL_FLIP_COMPLETE	2
709 710
	u32 flip_count;
	u32 gtt_offset;
711 712 713 714
	struct intel_engine_cs *flip_queued_ring;
	u32 flip_queued_seqno;
	int flip_queued_vblank;
	int flip_ready_vblank;
715 716 717
	bool enable_stall_check;
};

718
struct intel_set_config {
719 720
	struct drm_encoder **save_connector_encoders;
	struct drm_crtc **save_encoder_crtcs;
721
	bool *save_crtc_enabled;
722 723 724

	bool fb_changed;
	bool mode_changed;
725 726
};

P
Paulo Zanoni 已提交
727 728 729 730 731
struct intel_load_detect_pipe {
	struct drm_framebuffer *release_fb;
	bool load_detect_temp;
	int dpms_mode;
};
J
Jesse Barnes 已提交
732

P
Paulo Zanoni 已提交
733 734
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
735 736 737 738
{
	return to_intel_connector(connector)->encoder;
}

739 740 741 742
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
743 744
}

745 746 747 748 749 750
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

751 752 753
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
754 755 756 757 758 759 760 761 762 763 764 765
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
766 767
}

768 769 770 771 772 773 774 775
/*
 * Returns the number of planes for this pipe, ie the number of sprites + 1
 * (primary plane). This doesn't count the cursor plane then.
 */
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
{
	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
}
P
Paulo Zanoni 已提交
776

777
/* intel_fifo_underrun.c */
778
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
779
					   enum pipe pipe, bool enable);
780
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
781 782
					   enum transcoder pch_transcoder,
					   bool enable);
783 784 785 786
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
787
void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
788 789

/* i915_irq.c */
790 791 792 793
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
I
Imre Deak 已提交
794
void gen6_reset_rps_interrupts(struct drm_device *dev);
795 796
void gen6_enable_rps_interrupts(struct drm_device *dev);
void gen6_disable_rps_interrupts(struct drm_device *dev);
797 798
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
799 800 801 802 803 804
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
805
	return dev_priv->pm.irqs_enabled;
806 807
}

808
int intel_get_crtc_scanline(struct intel_crtc *crtc);
809
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
810 811

/* intel_crt.c */
812
void intel_crt_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
813 814 815


/* intel_ddi.c */
816 817 818 819 820 821 822 823 824 825 826 827
void intel_prepare_ddi(struct drm_device *dev);
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
void intel_ddi_pll_init(struct drm_device *dev);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
828
bool intel_ddi_pll_select(struct intel_crtc *crtc);
829 830 831 832 833 834
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_fdi_disable(struct drm_crtc *crtc);
void intel_ddi_get_config(struct intel_encoder *encoder,
			  struct intel_crtc_config *pipe_config);
P
Paulo Zanoni 已提交
835

836
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
837 838 839
void intel_ddi_clock_get(struct intel_encoder *encoder,
			 struct intel_crtc_config *pipe_config);
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
P
Paulo Zanoni 已提交
840

841
/* intel_frontbuffer.c */
842 843 844 845 846 847 848 849 850
void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
			     struct intel_engine_cs *ring);
void intel_frontbuffer_flip_prepare(struct drm_device *dev,
				    unsigned frontbuffer_bits);
void intel_frontbuffer_flip_complete(struct drm_device *dev,
				     unsigned frontbuffer_bits);
void intel_frontbuffer_flush(struct drm_device *dev,
			     unsigned frontbuffer_bits);
/**
851
 * intel_frontbuffer_flip - synchronous frontbuffer flip
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * This function gets called after scheduling a flip on @obj. This is for
 * synchronous plane updates which will happen on the next vblank and which will
 * not get delayed by pending gpu rendering.
 *
 * Can be called without any locks held.
 */
static inline
void intel_frontbuffer_flip(struct drm_device *dev,
			    unsigned frontbuffer_bits)
{
	intel_frontbuffer_flush(dev, frontbuffer_bits);
}

void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
869 870


871 872
/* intel_audio.c */
void intel_init_audio(struct drm_device *dev);
873 874
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
875

876 877 878 879 880
/* intel_display.c */
const char *intel_output_name(int output);
bool intel_has_pending_fb_unpin(struct drm_device *dev);
int intel_pch_rawclk(struct drm_device *dev);
void intel_mark_busy(struct drm_device *dev);
881 882
void intel_mark_idle(struct drm_device *dev);
void intel_crtc_restore_mode(struct drm_crtc *crtc);
883
void intel_crtc_control(struct drm_crtc *crtc, bool enable);
884 885 886 887 888
void intel_crtc_update_dpms(struct drm_crtc *crtc);
void intel_encoder_destroy(struct drm_encoder *encoder);
void intel_connector_dpms(struct drm_connector *, int mode);
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_modeset_check_state(struct drm_device *dev);
889 890
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port);
891 892 893 894 895
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
896
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
897 898
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
899 900
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
901
bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
902 903 904 905 906
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
907
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
908 909
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
			 struct intel_digital_port *dport);
910 911
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
912 913
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
914
void intel_release_load_detect_pipe(struct drm_connector *connector,
915
				    struct intel_load_detect_pipe *old);
916 917
int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
			       struct drm_framebuffer *fb,
918
			       struct intel_engine_cs *pipelined);
919
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
920 921
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
922 923 924 925 926
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
void intel_prepare_page_flip(struct drm_device *dev, int plane);
void intel_finish_page_flip(struct drm_device *dev, int pipe);
void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
927
void intel_check_page_flip(struct drm_device *dev, int pipe);
928 929

/* shared dpll functions */
P
Paulo Zanoni 已提交
930
struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
931 932 933 934 935
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state);
#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
936 937 938
struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
void intel_put_shared_dpll(struct intel_crtc *crtc);

939 940 941 942
void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		      const struct dpll *dpll);
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);

943
/* modesetting asserts */
944 945
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
946 947 948 949 950 951 952 953
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
954
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
955 956
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
957 958 959 960
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int bpp,
					     unsigned int pitch);
961 962
void intel_prepare_reset(struct drm_device *dev);
void intel_finish_reset(struct drm_device *dev);
963 964
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
965 966
void intel_dp_get_m_n(struct intel_crtc *crtc,
		      struct intel_crtc_config *pipe_config);
967
void intel_dp_set_m_n(struct intel_crtc *crtc);
968 969
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
void
P
Paulo Zanoni 已提交
970 971
ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
				int dotclock);
972
bool intel_crtc_active(struct drm_crtc *crtc);
973 974
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
975 976
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
977 978
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
				 struct intel_crtc_config *pipe_config);
979
int intel_format_to_fourcc(int format);
980
void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
981
void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
982

P
Paulo Zanoni 已提交
983
/* intel_dp.c */
984 985 986 987 988 989 990 991 992
void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_complete_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
void intel_dp_check_link_status(struct intel_dp *intel_dp);
993
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
994 995
bool intel_dp_compute_config(struct intel_encoder *encoder,
			     struct intel_crtc_config *pipe_config);
996
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
997 998
bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
			bool long_hpd);
999 1000
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1001
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1002 1003
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1004
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
1005 1006 1007 1008 1009
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
int intel_dp_max_link_bw(struct intel_dp *intel_dp);
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1010
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1011 1012 1013
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes);

1014 1015 1016
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1017
/* intel_dsi.c */
1018
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1019 1020 1021


/* intel_dvo.c */
1022
void intel_dvo_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1023 1024


1025
/* legacy fbdev emulation in intel_fbdev.c */
1026 1027
#ifdef CONFIG_DRM_I915_FBDEV
extern int intel_fbdev_init(struct drm_device *dev);
1028
extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
1029
extern void intel_fbdev_fini(struct drm_device *dev);
1030
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1031 1032
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1033 1034 1035 1036 1037
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1038

1039
static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
1040 1041 1042 1043 1044 1045 1046
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1047
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1048 1049 1050
{
}

1051
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1052 1053 1054
{
}
#endif
P
Paulo Zanoni 已提交
1055 1056

/* intel_hdmi.c */
1057 1058 1059 1060 1061 1062
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
			       struct intel_crtc_config *pipe_config);
P
Paulo Zanoni 已提交
1063 1064 1065


/* intel_lvds.c */
1066 1067
void intel_lvds_init(struct drm_device *dev);
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1068 1069 1070 1071


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1072
				 struct edid *edid);
P
Paulo Zanoni 已提交
1073
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1074 1075
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1076 1077 1078


/* intel_overlay.c */
1079 1080 1081 1082 1083 1084 1085
void intel_setup_overlay(struct drm_device *dev);
void intel_cleanup_overlay(struct drm_device *dev);
int intel_overlay_switch_off(struct intel_overlay *overlay);
int intel_overlay_put_image(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int intel_overlay_attrs(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
P
Paulo Zanoni 已提交
1086 1087 1088


/* intel_panel.c */
1089
int intel_panel_init(struct intel_panel *panel,
1090 1091
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1092 1093 1094 1095 1096 1097 1098 1099 1100
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
			     struct intel_crtc_config *pipe_config,
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
			      struct intel_crtc_config *pipe_config,
			      int fitting_mode);
1101 1102
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1103
int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1104 1105
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1106
void intel_panel_destroy_backlight(struct drm_connector *connector);
1107
void intel_panel_init_backlight_funcs(struct drm_device *dev);
1108
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1109 1110 1111 1112
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1113 1114 1115
void intel_backlight_register(struct drm_device *dev);
void intel_backlight_unregister(struct drm_device *dev);

P
Paulo Zanoni 已提交
1116

R
Rodrigo Vivi 已提交
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
/* intel_psr.c */
bool intel_psr_is_enabled(struct drm_device *dev);
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
void intel_psr_invalidate(struct drm_device *dev,
			      unsigned frontbuffer_bits);
void intel_psr_flush(struct drm_device *dev,
			 unsigned frontbuffer_bits);
void intel_psr_init(struct drm_device *dev);

1127 1128
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1129
void intel_power_domains_fini(struct drm_i915_private *);
1130
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1131
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1132

1133 1134 1135 1136
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1147 1148
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

P
Paulo Zanoni 已提交
1149
/* intel_pm.c */
1150 1151
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1152
int ilk_wm_max_level(const struct drm_device *dev);
1153 1154 1155
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_update_sprite_watermarks(struct drm_plane *plane,
				    struct drm_crtc *crtc,
1156 1157 1158
				    uint32_t sprite_width,
				    uint32_t sprite_height,
				    int pixel_size,
1159 1160
				    bool enabled, bool scaled);
void intel_init_pm(struct drm_device *dev);
D
Daniel Vetter 已提交
1161
void intel_pm_setup(struct drm_device *dev);
1162 1163 1164 1165
bool intel_fbc_enabled(struct drm_device *dev);
void intel_update_fbc(struct drm_device *dev);
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1166 1167
void intel_init_gt_powersave(struct drm_device *dev);
void intel_cleanup_gt_powersave(struct drm_device *dev);
1168 1169
void intel_enable_gt_powersave(struct drm_device *dev);
void intel_disable_gt_powersave(struct drm_device *dev);
1170
void intel_suspend_gt_powersave(struct drm_device *dev);
1171
void intel_reset_gt_powersave(struct drm_device *dev);
1172
void ironlake_teardown_rc6(struct drm_device *dev);
1173
void gen6_update_ring_freq(struct drm_device *dev);
D
Daniel Vetter 已提交
1174 1175
void gen6_rps_idle(struct drm_i915_private *dev_priv);
void gen6_rps_boost(struct drm_i915_private *dev_priv);
1176
void ilk_wm_get_hw_state(struct drm_device *dev);
1177
void skl_wm_get_hw_state(struct drm_device *dev);
1178 1179
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1180

1181

P
Paulo Zanoni 已提交
1182
/* intel_sdvo.c */
1183
bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1184

R
Rodrigo Vivi 已提交
1185

P
Paulo Zanoni 已提交
1186
/* intel_sprite.c */
1187
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1188
void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1189
			       enum plane plane);
1190 1191 1192
int intel_plane_set_property(struct drm_plane *plane,
			     struct drm_property *prop,
			     uint64_t val);
1193
int intel_plane_restore(struct drm_plane *plane);
1194 1195 1196 1197 1198
void intel_plane_disable(struct drm_plane *plane);
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1199 1200 1201
bool intel_pipe_update_start(struct intel_crtc *crtc,
			     uint32_t *start_vbl_count);
void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
P
Paulo Zanoni 已提交
1202 1203

/* intel_tv.c */
1204
void intel_tv_init(struct drm_device *dev);
1205

J
Jesse Barnes 已提交
1206
#endif /* __INTEL_DRV_H__ */