intel_drv.h 81.2 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <linux/stackdepot.h>
33
#include <drm/i915_drm.h>
34
#include "i915_drv.h"
35
#include <drm/drm_crtc.h>
36
#include <drm/drm_encoder.h>
37
#include <drm/drm_fb_helper.h>
38
#include <drm/drm_dp_dual_mode_helper.h>
39
#include <drm/drm_dp_mst_helper.h>
40
#include <drm/drm_probe_helper.h>
41
#include <drm/drm_rect.h>
42
#include <drm/drm_vblank.h>
43
#include <drm/drm_atomic.h>
44
#include <media/cec-notifier.h>
45

46 47
struct drm_printer;

D
Daniel Vetter 已提交
48
/**
49
 * __wait_for - magic wait macro
D
Daniel Vetter 已提交
50
 *
51 52 53 54
 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
 * important that we check the condition again after having timed out, since the
 * timeout could be due to preemption or similar and we've never had a chance to
 * check the condition before the timeout.
D
Daniel Vetter 已提交
55
 */
56
#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
M
Mika Kuoppala 已提交
57
	const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
58
	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
59
	int ret__;							\
60
	might_sleep();							\
61
	for (;;) {							\
M
Mika Kuoppala 已提交
62
		const bool expired__ = ktime_after(ktime_get_raw(), end__); \
63
		OP;							\
64 65
		/* Guarantee COND check prior to timeout */		\
		barrier();						\
66 67 68 69 70 71
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
72 73
			break;						\
		}							\
74 75 76
		usleep_range(wait__, wait__ * 2);			\
		if (wait__ < (Wmax))					\
			wait__ <<= 1;					\
77 78 79 80
	}								\
	ret__;								\
})

81 82 83
#define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
						   (Wmax))
#define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
T
Tvrtko Ursulin 已提交
84

85 86
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
87
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
88
#else
89
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
90 91
#endif

92 93 94 95 96 97 98 99 100 101 102 103 104 105
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
106 107
		/* Guarantee COND check prior to timeout */ \
		barrier(); \
108 109 110 111 112 113
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
114 115 116
			break; \
		} \
		cpu_relax(); \
117 118 119 120 121 122 123 124
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
125
	} \
126 127 128 129 130 131 132 133
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
134
		ret__ = _wait_for((COND), (US), 10, 10); \
135 136
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
137 138 139
	ret__; \
})

140 141 142 143 144 145 146 147
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
148

149 150
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
151

152 153 154 155
#define KBps(x) (1000 * (x))
#define MBps(x) KBps(1000 * (x))
#define GBps(x) ((u64)1000 * MBps((x)))

J
Jesse Barnes 已提交
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
171 172 173 174 175 176 177 178
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
179
	INTEL_OUTPUT_DP = 7,
180 181
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
182
	INTEL_OUTPUT_DDI = 10,
183 184
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
185 186 187 188 189 190

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

191 192
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
193

J
Jesse Barnes 已提交
194 195
struct intel_framebuffer {
	struct drm_framebuffer base;
196
	struct intel_rotation_info rot_info;
197 198 199 200 201 202 203 204 205 206

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
207 208
};

209 210
struct intel_fbdev {
	struct drm_fb_helper helper;
211
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
212
	struct i915_vma *vma;
213
	unsigned long vma_flags;
214
	async_cookie_t cookie;
215
	int preferred_bpp;
216 217 218 219 220 221 222 223 224 225

	/* Whether or not fbdev hpd processing is temporarily suspended */
	bool hpd_suspended : 1;
	/* Set when a hotplug was received while HPD processing was
	 * suspended
	 */
	bool hpd_waiting : 1;

	/* Protects hpd_suspended */
	struct mutex hpd_lock;
226
};
J
Jesse Barnes 已提交
227

228
struct intel_encoder {
229
	struct drm_encoder base;
230

231
	enum intel_output_type type;
232
	enum port port;
233
	unsigned int cloneable;
234 235
	bool (*hotplug)(struct intel_encoder *encoder,
			struct intel_connector *connector);
236 237 238
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
239 240 241
	int (*compute_config)(struct intel_encoder *,
			      struct intel_crtc_state *,
			      struct drm_connector_state *);
242
	void (*pre_pll_enable)(struct intel_encoder *,
243 244
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
245
	void (*pre_enable)(struct intel_encoder *,
246 247
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
248
	void (*enable)(struct intel_encoder *,
249 250
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
251
	void (*disable)(struct intel_encoder *,
252 253
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
254
	void (*post_disable)(struct intel_encoder *,
255 256
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
257
	void (*post_pll_disable)(struct intel_encoder *,
258 259
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
260 261 262
	void (*update_pipe)(struct intel_encoder *,
			    const struct intel_crtc_state *,
			    const struct drm_connector_state *);
263 264 265 266
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
267
	/* Reconstructs the equivalent mode flags for the current hardware
268
	 * state. This must be called _after_ display->get_pipe_config has
269 270
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
271
	void (*get_config)(struct intel_encoder *,
272
			   struct intel_crtc_state *pipe_config);
273 274
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
275 276
	u64 (*get_power_domains)(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state);
277 278 279 280 281 282
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
283
	int crtc_mask;
284
	enum hpd_pin hpd_pin;
285
	enum intel_display_power_domain power_domain;
286 287
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
288 289
};

290
struct intel_panel {
291
	struct drm_display_mode *fixed_mode;
292
	struct drm_display_mode *downclock_mode;
293 294 295

	/* backlight */
	struct {
296
		bool present;
297
		u32 level;
298
		u32 min;
299
		u32 max;
300
		bool enabled;
301 302
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
303
		bool alternate_pwm_increment;	/* lpt+ */
304 305

		/* PWM chip */
306 307
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
308 309
		struct pwm_device *pwm;

310
		struct backlight_device *device;
311

312 313
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
314 315
		u32 (*get)(struct intel_connector *connector);
		void (*set)(const struct drm_connector_state *conn_state, u32 level);
316 317 318
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
319
		u32 (*hz_to_pwm)(struct intel_connector *connector, u32 hz);
320 321
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
322 323
};

324 325
struct intel_digital_port;

326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
/*
 * This structure serves as a translation layer between the generic HDCP code
 * and the bus-specific code. What that means is that HDCP over HDMI differs
 * from HDCP over DP, so to account for these differences, we need to
 * communicate with the receiver through this shim.
 *
 * For completeness, the 2 buses differ in the following ways:
 *	- DP AUX vs. DDC
 *		HDCP registers on the receiver are set via DP AUX for DP, and
 *		they are set via DDC for HDMI.
 *	- Receiver register offsets
 *		The offsets of the registers are different for DP vs. HDMI
 *	- Receiver register masks/offsets
 *		For instance, the ready bit for the KSV fifo is in a different
 *		place on DP vs HDMI
 *	- Receiver register names
 *		Seriously. In the DP spec, the 16-bit register containing
 *		downstream information is called BINFO, on HDMI it's called
 *		BSTATUS. To confuse matters further, DP has a BSTATUS register
 *		with a completely different definition.
 *	- KSV FIFO
 *		On HDMI, the ksv fifo is read all at once, whereas on DP it must
 *		be read 3 keys at a time
 *	- Aksv output
 *		Since Aksv is hidden in hardware, there's different procedures
 *		to send it over DP AUX vs DDC
 */
struct intel_hdcp_shim {
	/* Outputs the transmitter's An and Aksv values to the receiver. */
	int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);

	/* Reads the receiver's key selection vector */
	int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);

	/*
	 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
	 * definitions are the same in the respective specs, but the names are
	 * different. Call it BSTATUS since that's the name the HDMI spec
	 * uses and it was there first.
	 */
	int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
			    u8 *bstatus);

	/* Determines whether a repeater is present downstream */
	int (*repeater_present)(struct intel_digital_port *intel_dig_port,
				bool *repeater_present);

	/* Reads the receiver's Ri' value */
	int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);

	/* Determines if the receiver's KSV FIFO is ready for consumption */
	int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
			      bool *ksv_ready);

	/* Reads the ksv fifo for num_downstream devices */
	int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
			     int num_downstream, u8 *ksv_fifo);

	/* Reads a 32-bit part of V' from the receiver */
	int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
				 int i, u32 *part);

	/* Enables HDCP signalling on the port */
	int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
				 bool enable);

	/* Ensures the link is still protected */
	bool (*check_link)(struct intel_digital_port *intel_dig_port);
394 395 396 397

	/* Detects panel's hdcp capability. This is optional for HDMI. */
	int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
			    bool *hdcp_capable);
398 399
};

400 401 402 403 404 405 406 407 408
struct intel_hdcp {
	const struct intel_hdcp_shim *shim;
	/* Mutex for hdcp state of the connector */
	struct mutex mutex;
	u64 value;
	struct delayed_work check_work;
	struct work_struct prop_work;
};

409 410
struct intel_connector {
	struct drm_connector base;
411 412 413
	/*
	 * The fixed encoder this connector is connected to.
	 */
414
	struct intel_encoder *encoder;
415

416 417 418
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

419 420 421
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
422 423 424

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
425 426 427

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
428
	struct edid *detect_edid;
429 430 431 432

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
433 434 435 436

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
437 438 439

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
440

441
	struct intel_hdcp hdcp;
442 443
};

444 445 446 447 448 449 450 451 452
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

453
struct dpll {
454 455 456 457 458 459 460 461 462
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
463
};
464

465 466 467
struct intel_atomic_state {
	struct drm_atomic_state base;

468 469 470 471 472 473 474 475 476 477 478 479 480 481
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
482

483 484
	bool dpll_set, modeset;

485 486 487 488 489 490 491 492 493 494
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

495
	unsigned int active_crtcs;
496 497
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
498 499
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
500

501
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
502 503 504 505 506 507

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
508

C
Chris Wilson 已提交
509 510
	bool rps_interactive;

511
	/* Gen9+ only */
512
	struct skl_ddb_values wm_results;
513 514

	struct i915_sw_fence commit_ready;
515 516

	struct llist_node freed;
517 518
};

519
struct intel_plane_state {
520
	struct drm_plane_state base;
521
	struct i915_ggtt_view view;
522
	struct i915_vma *vma;
523 524
	unsigned long flags;
#define PLANE_HAS_FENCE BIT(0)
525

526 527
	struct {
		u32 offset;
528 529 530 531 532 533
		/*
		 * Plane stride in:
		 * bytes for 0/180 degree rotation
		 * pixels for 90/270 degree rotation
		 */
		u32 stride;
534
		int x, y;
535
	} color_plane[2];
536

537 538 539
	/* plane control register */
	u32 ctl;

540 541 542
	/* plane color control register */
	u32 color_ctl;

543 544 545 546 547 548 549 550
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
551
	 *     update_scaler_plane.
552 553 554 555 556 557 558
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
559
	 *     update_scaler_plane.
560 561
	 */
	int scaler_id;
562

563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
	/*
	 * linked_plane:
	 *
	 * ICL planar formats require 2 planes that are updated as pairs.
	 * This member is used to make sure the other plane is also updated
	 * when required, and for update_slave() to find the correct
	 * plane_state to pass as argument.
	 */
	struct intel_plane *linked_plane;

	/*
	 * slave:
	 * If set don't update use the linked plane's state for updating
	 * this plane during atomic commit with the update_slave() callback.
	 *
	 * It's also used by the watermark code to ignore wm calculations on
	 * this plane. They're calculated by the linked plane's wm code.
	 */
	u32 slave;

583
	struct drm_intel_sprite_colorkey ckey;
584 585
};

586
struct intel_initial_plane_config {
587
	struct intel_framebuffer *fb;
588
	unsigned int tiling;
589 590
	int size;
	u32 base;
591
	u8 rotation;
592 593
};

594 595 596
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
597
#define SKL_MAX_SRC_H 4096
598 599 600
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
601
#define SKL_MAX_DST_H 4096
602 603 604 605
#define ICL_MAX_SRC_W 5120
#define ICL_MAX_SRC_H 4096
#define ICL_MAX_DST_W 5120
#define ICL_MAX_DST_H 4096
606 607
#define SKL_MIN_YUV_420_SRC_W 16
#define SKL_MIN_YUV_420_SRC_H 16
608 609 610

struct intel_scaler {
	int in_use;
611
	u32 mode;
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

642
/* drm_mode->private_flags */
643
#define I915_MODE_FLAG_INHERITED (1<<0)
644 645
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
646 647
/* Flag to use the scanline counter instead of the pixel counter */
#define I915_MODE_FLAG_USE_SCANLINE_COUNTER (1<<2)
648

649 650
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
651
	u32 linetime;
652 653 654 655 656 657
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
658
struct skl_plane_wm {
659
	struct skl_wm_level wm[8];
660
	struct skl_wm_level uv_wm[8];
661
	struct skl_wm_level trans_wm;
662
	bool is_planar;
L
Lyude 已提交
663 664 665 666
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
667
	u32 linetime;
668 669
};

670 671 672 673 674 675 676 677
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
678 679
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
680
	u8 num_levels;
681 682 683
	bool cxsr;
};

684 685 686 687
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
726
			struct skl_ddb_entry ddb;
727 728
			struct skl_ddb_entry plane_ddb_y[I915_MAX_PLANES];
			struct skl_ddb_entry plane_ddb_uv[I915_MAX_PLANES];
729
		} skl;
730 731

		struct {
732
			/* "raw" watermarks (not inverted) */
733
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
734 735
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
736 737
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
738 739
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
740
		} vlv;
741 742 743 744 745 746 747 748 749

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
750 751 752 753 754 755 756 757 758 759 760
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

761 762 763
enum intel_output_format {
	INTEL_OUTPUT_FORMAT_INVALID,
	INTEL_OUTPUT_FORMAT_RGB,
764
	INTEL_OUTPUT_FORMAT_YCBCR420,
765
	INTEL_OUTPUT_FORMAT_YCBCR444,
766 767
};

768
struct intel_crtc_state {
769 770
	struct drm_crtc_state base;

771 772 773 774 775 776 777 778
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
779
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
780 781
	unsigned long quirks;

782
	unsigned fb_bits; /* framebuffers to flip */
783 784
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
785
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
786
	bool fb_changed; /* fb on any of the planes is changed */
787
	bool fifo_changed; /* FIFO split is changed */
788

789 790 791 792 793
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

794 795 796 797 798 799
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

800 801 802
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
803

804 805 806
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

807
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
808 809
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
810 811
	enum transcoder cpu_transcoder;

812 813 814 815 816 817
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

818 819 820 821 822
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

823 824 825
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

826 827 828 829
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

830 831 832 833
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
834
	bool dither;
835

836 837 838 839 840 841 842 843
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

844 845 846
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

847 848 849 850
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

851 852 853 854 855 856 857
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

858 859
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
860
	struct dpll dpll;
861

862 863
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
864

865 866 867
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

868 869 870 871 872
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

873
	int pipe_bpp;
874
	struct intel_link_m_n dp_m_n;
875

876 877
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
878
	bool has_drrs;
879

880 881 882
	bool has_psr;
	bool has_psr2;

883 884
	/*
	 * Frequence the dpll for the port should run at. Differs from the
885 886
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
887
	 */
888 889
	int port_clock;

890 891
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
892

893
	u8 lane_count;
894

895 896 897 898
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
899
	u8 lane_lat_optim_mask;
900

901 902 903
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

904
	/* Panel fitter controls for gen2-gen4 + VLV */
905 906 907
	struct {
		u32 control;
		u32 pgm_ratios;
908
		u32 lvds_border_bits;
909 910 911 912 913 914
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
915
		bool enabled;
916
		bool force_thru;
917
	} pch_pfit;
918

919
	/* FDI configuration, only valid if has_pch_encoder is set. */
920
	int fdi_lanes;
921
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
922 923

	bool ips_enabled;
924
	bool ips_force_disable;
925

926 927
	bool enable_fbc;

928
	bool double_wide;
929 930

	int pbn;
931 932

	struct intel_crtc_scaler_state scaler_state;
933 934 935

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
936 937 938

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
939

940
	struct intel_crtc_wm_state wm;
941 942

	/* Gamma mode programmed on the pipe */
943
	u32 gamma_mode;
944 945 946

	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
947
	u8 nv12_planes;
S
Shashank Sharma 已提交
948

949 950 951
	/* bitmask of planes that will be updated during the commit */
	u8 update_planes;

S
Shashank Sharma 已提交
952 953 954 955 956
	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
957

958 959
	/* Output format RGB/YCBCR etc */
	enum intel_output_format output_format;
960 961 962

	/* Output down scaling is done in LSPCON device */
	bool lspcon_downsampling;
963 964 965 966 967 968 969 970 971

	/* Display Stream compression state */
	struct {
		bool compression_enable;
		bool dsc_split;
		u16 compressed_bpp;
		u8 slice_count;
	} dsc_params;
	struct drm_dsc_config dp_dsc_cfg;
972 973 974

	/* Forward Error correction State */
	bool fec_enable;
975 976
};

J
Jesse Barnes 已提交
977 978
struct intel_crtc {
	struct drm_crtc base;
979
	enum pipe pipe;
980 981 982 983 984 985
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
986
	u8 plane_ids_mask;
987
	unsigned long long enabled_power_domains;
988
	struct intel_overlay *overlay;
989

990
	struct intel_crtc_state *config;
991

992 993
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
994

995 996 997
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
998 999 1000 1001

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
1002 1003
		union {
			struct intel_pipe_wm ilk;
1004
			struct vlv_wm_state vlv;
1005
			struct g4x_wm_state g4x;
1006
		} active;
1007
	} wm;
1008

1009
	int scanline_offset;
1010

1011 1012 1013 1014 1015 1016
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
1017

1018 1019
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
1020 1021
};

1022 1023
struct intel_plane {
	struct drm_plane base;
1024
	enum i9xx_plane_id i9xx_plane;
1025
	enum plane_id id;
1026
	enum pipe pipe;
1027
	bool has_fbc;
1028
	bool has_ccs;
1029
	u32 frontbuffer_bit;
1030

1031 1032 1033 1034
	struct {
		u32 base, cntl, size;
	} cursor;

1035 1036 1037
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
1038
	 * the intel_plane_state structure and accessed via plane_state.
1039 1040
	 */

1041 1042 1043
	unsigned int (*max_stride)(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1044
	void (*update_plane)(struct intel_plane *plane,
1045 1046
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1047 1048 1049
	void (*update_slave)(struct intel_plane *plane,
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1050
	void (*disable_plane)(struct intel_plane *plane,
1051
			      const struct intel_crtc_state *crtc_state);
1052
	bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
1053 1054
	int (*check_plane)(struct intel_crtc_state *crtc_state,
			   struct intel_plane_state *plane_state);
1055 1056
};

1057
struct intel_watermark_params {
1058 1059 1060 1061 1062
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
1063 1064 1065
};

struct cxsr_latency {
1066 1067
	bool is_desktop : 1;
	bool is_ddr3 : 1;
1068 1069 1070 1071 1072 1073
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
1074 1075
};

1076
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
1077
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
1078
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
1079
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
1080
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
1081
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
1082
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
1083
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
1084
#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
J
Jesse Barnes 已提交
1085

1086
struct intel_hdmi {
1087
	i915_reg_t hdmi_reg;
1088
	int ddc_bus;
1089 1090 1091 1092
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
1093 1094
	bool has_hdmi_sink;
	bool has_audio;
1095
	struct intel_connector *attached_connector;
1096
	struct cec_notifier *cec_notifier;
1097 1098
};

1099
struct intel_dp_mst_encoder;
1100
#define DP_MAX_DOWNSTREAM_PORTS		0x10
1101

1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

1122 1123
struct intel_dp_compliance_data {
	unsigned long edid;
1124 1125 1126
	u8 video_pattern;
	u16 hdisplay, vdisplay;
	u8 bpc;
1127 1128 1129 1130 1131 1132
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
1133 1134
	int test_link_rate;
	u8 test_lane_count;
1135 1136
};

1137
struct intel_dp {
1138
	i915_reg_t output_reg;
1139
	u32 DP;
1140
	int link_rate;
1141 1142
	u8 lane_count;
	u8 sink_count;
1143
	bool link_mst;
1144
	bool link_trained;
1145
	bool has_audio;
1146
	bool reset_link_params;
1147 1148 1149 1150
	u8 dpcd[DP_RECEIVER_CAP_SIZE];
	u8 psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
	u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
	u8 edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1151
	u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE];
1152
	u8 fec_capable;
1153 1154 1155
	/* source rates */
	int num_source_rates;
	const int *source_rates;
1156 1157
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
1158
	int sink_rates[DP_MAX_SUPPORTED_RATES];
1159
	bool use_rate_select;
1160 1161 1162
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1163 1164 1165 1166
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
1167
	/* sink or branch descriptor */
1168
	struct drm_dp_desc desc;
1169
	struct drm_dp_aux aux;
1170
	u8 train_set[4];
1171 1172 1173 1174 1175 1176 1177
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1178 1179
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1180
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
1181

1182 1183
	struct notifier_block edp_notifier;

1184 1185 1186 1187 1188
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1189 1190 1191 1192 1193 1194
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1195 1196 1197 1198 1199
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1200
	struct edp_power_seq pps_delays;
1201

1202 1203
	bool can_mst; /* this port supports mst */
	bool is_mst;
1204
	int active_mst_links;
1205
	/* connector directly attached - won't be use for modeset in mst world */
1206
	struct intel_connector *attached_connector;
1207

1208 1209 1210 1211
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1212
	u32 (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1213 1214 1215 1216
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
1217 1218
	u32 (*get_aux_send_ctl)(struct intel_dp *dp, int send_bytes,
				u32 aux_clock_divider);
1219

1220 1221 1222
	i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
	i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);

1223 1224 1225
	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1226
	/* Displayport compliance testing */
1227
	struct intel_dp_compliance compliance;
1228 1229 1230

	/* Display stream compression testing */
	bool force_dsc_en;
1231 1232
};

1233 1234 1235 1236 1237
enum lspcon_vendor {
	LSPCON_VENDOR_MCA,
	LSPCON_VENDOR_PARADE
};

1238 1239 1240
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
1241
	enum lspcon_vendor vendor;
1242 1243
};

1244 1245
struct intel_digital_port {
	struct intel_encoder base;
1246
	u32 saved_port_bits;
1247 1248
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1249
	struct intel_lspcon lspcon;
1250
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1251
	bool release_cl2_override;
1252
	u8 max_lanes;
1253 1254
	/* Used for DP and ICL+ TypeC/DP and TypeC/HDMI ports. */
	enum aux_ch aux_ch;
1255
	enum intel_display_power_domain ddi_io_power_domain;
1256
	bool tc_legacy_port:1;
1257
	enum tc_port_type tc_type;
1258

1259
	void (*write_infoframe)(struct intel_encoder *encoder,
1260
				const struct intel_crtc_state *crtc_state,
1261
				unsigned int type,
1262
				const void *frame, ssize_t len);
1263
	void (*set_infoframes)(struct intel_encoder *encoder,
1264 1265 1266
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
1267
	bool (*infoframe_enabled)(struct intel_encoder *encoder,
1268
				  const struct intel_crtc_state *pipe_config);
1269 1270
};

1271 1272 1273 1274
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1275
	struct intel_connector *connector;
1276 1277
};

1278
static inline enum dpio_channel
1279 1280
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1281
	switch (dport->base.port) {
1282
	case PORT_B:
1283
	case PORT_D:
1284
		return DPIO_CH0;
1285
	case PORT_C:
1286
		return DPIO_CH1;
1287 1288 1289 1290 1291
	default:
		BUG();
	}
}

1292 1293 1294
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1295
	switch (dport->base.port) {
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1320
static inline struct intel_crtc *
1321
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1322 1323 1324 1325
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1326
static inline struct intel_crtc *
1327
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1328 1329 1330 1331
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

P
Paulo Zanoni 已提交
1332
struct intel_load_detect_pipe {
1333
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1334
};
J
Jesse Barnes 已提交
1335

P
Paulo Zanoni 已提交
1336 1337
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1338 1339 1340 1341
{
	return to_intel_connector(connector)->encoder;
}

1342
static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder)
1343
{
1344
	switch (encoder->type) {
1345
	case INTEL_OUTPUT_DDI:
1346 1347 1348
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
		return true;
	default:
		return false;
	}
}

static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	if (intel_encoder_is_dig_port(intel_encoder))
1361 1362
		return container_of(encoder, struct intel_digital_port,
				    base.base);
1363
	else
1364
		return NULL;
1365 1366
}

1367 1368 1369 1370 1371 1372
static inline struct intel_digital_port *
conn_to_dig_port(struct intel_connector *connector)
{
	return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base);
}

1373 1374 1375 1376 1377 1378
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1379 1380 1381
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1382 1383
}

1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
static inline bool intel_encoder_is_dp(struct intel_encoder *encoder)
{
	switch (encoder->type) {
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
		return true;
	case INTEL_OUTPUT_DDI:
		/* Skip pure HDMI/DVI DDI encoders */
		return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg);
	default:
		return false;
	}
}

1398 1399 1400 1401 1402 1403
static inline struct intel_lspcon *
enc_to_intel_lspcon(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->lspcon;
}

1404 1405 1406 1407 1408 1409
static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1410 1411 1412 1413 1414 1415
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1416 1417 1418 1419 1420 1421
static inline struct drm_i915_private *
dp_to_i915(struct intel_dp *intel_dp)
{
	return to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
}

1422 1423 1424 1425
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1426 1427
}

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
static inline struct intel_plane_state *
intel_atomic_get_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	struct drm_plane_state *ret =
		drm_atomic_get_plane_state(&state->base, &plane->base);

	if (IS_ERR(ret))
		return ERR_CAST(ret);

	return to_intel_plane_state(ret);
}

static inline struct intel_plane_state *
intel_atomic_get_old_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_old_plane_state(&state->base,
								   &plane->base));
}

1449 1450 1451 1452 1453 1454 1455 1456
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1457 1458 1459 1460 1461 1462 1463 1464
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1465 1466 1467 1468 1469 1470 1471 1472
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1473
/* intel_fifo_underrun.c */
1474
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1475
					   enum pipe pipe, bool enable);
1476
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1477
					   enum pipe pch_transcoder,
1478
					   bool enable);
1479 1480 1481
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1482
					 enum pipe pch_transcoder);
1483 1484
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1485 1486

/* i915_irq.c */
1487 1488
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask);
1489 1490
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1491
void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1492
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1493 1494
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1495 1496 1497 1498

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
1499
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1500 1501
}

1502 1503
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1504 1505 1506 1507 1508 1509
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1510
	return dev_priv->runtime_pm.irqs_enabled;
1511 1512
}

1513
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1514
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1515
				     u8 pipe_mask);
1516
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1517
				     u8 pipe_mask);
1518 1519 1520
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1521 1522

/* intel_crt.c */
1523 1524
bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
			    i915_reg_t adpa_reg, enum pipe *pipe);
1525
void intel_crt_init(struct drm_i915_private *dev_priv);
1526
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1527 1528

/* intel_ddi.c */
1529
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1530 1531
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state);
1532 1533
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1534
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1535
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1536
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1537
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state);
1538 1539 1540
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1541
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1542 1543
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1544
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1545

1546 1547
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1548 1549
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state);
1550
u32 bxt_signal_levels(struct intel_dp *intel_dp);
1551
u32 ddi_signal_levels(struct intel_dp *intel_dp);
1552
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1553 1554
u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder,
				 u8 voltage_swing);
S
Sean Paul 已提交
1555 1556
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable);
1557
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder);
1558 1559
int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
			enum intel_dpll_id pll_id);
1560

1561
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1562
				   int color_plane, unsigned int height);
1563

1564
/* intel_audio.c */
1565
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1566 1567 1568
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1569 1570 1571
void intel_audio_codec_disable(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state);
I
Imre Deak 已提交
1572 1573
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1574 1575
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1576

1577
/* intel_cdclk.c */
1578
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1579 1580
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1581 1582
void cnl_init_cdclk(struct drm_i915_private *dev_priv);
void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1583 1584
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1585 1586
void icl_init_cdclk(struct drm_i915_private *dev_priv);
void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
1587 1588 1589 1590
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1591
bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1592
			       const struct intel_cdclk_state *b);
1593 1594
bool intel_cdclk_changed(const struct intel_cdclk_state *a,
			 const struct intel_cdclk_state *b);
1595 1596
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1597 1598
void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
			    const char *context);
1599

1600
/* intel_display.c */
1601 1602
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1603
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1604
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1605 1606
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1607 1608
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1609 1610
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1611
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1612
unsigned int intel_fb_xy_to_linear(int x, int y,
1613 1614
				   const struct intel_plane_state *state,
				   int plane);
1615
void intel_add_fb_offsets(int *x, int *y,
1616
			  const struct intel_plane_state *state, int plane);
1617
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1618
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1619 1620
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1621
int intel_display_suspend(struct drm_device *dev);
1622
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1623
void intel_encoder_destroy(struct drm_encoder *encoder);
1624 1625
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);
1626
bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port);
P
Paulo Zanoni 已提交
1627 1628 1629
bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
			      enum port port);
1630 1631
int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
				      struct drm_file *file_priv);
1632 1633
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1634 1635 1636 1637 1638 1639
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1640 1641 1642 1643
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1644
		((1 << INTEL_OUTPUT_DP) |
1645 1646 1647
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1648
static inline void
1649
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1650
{
1651
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1652
}
1653
static inline void
1654
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1655
{
1656
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1657 1658

	if (crtc->active)
1659
		intel_wait_for_vblank(dev_priv, pipe);
1660
}
1661 1662 1663

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1664
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1665
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1666 1667
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1668
int intel_get_load_detect_pipe(struct drm_connector *connector,
1669
			       const struct drm_display_mode *mode,
1670 1671
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1672
void intel_release_load_detect_pipe(struct drm_connector *connector,
1673 1674
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1675
struct i915_vma *
1676
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1677
			   const struct i915_ggtt_view *view,
1678
			   bool uses_fence,
1679 1680
			   unsigned long *out_flags);
void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
1681
struct drm_framebuffer *
1682 1683
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1684
int intel_prepare_plane_fb(struct drm_plane *plane,
1685
			   struct drm_plane_state *new_state);
1686
void intel_cleanup_plane_fb(struct drm_plane *plane,
1687
			    struct drm_plane_state *old_state);
1688 1689 1690
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
1691
				    u64 *val);
1692 1693 1694
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
1695
				    u64 val);
1696 1697 1698
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1699
				    struct drm_plane_state *plane_state);
1700

1701 1702 1703
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1704
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1705
		     const struct dpll *dpll);
1706
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1707
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1708

1709
/* modesetting asserts */
1710 1711
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1712 1713 1714 1715
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1716 1717 1718
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1719 1720 1721 1722
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1723
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1724 1725
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1726 1727
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1728 1729
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1730
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1731 1732
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1733
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1734
unsigned int skl_cdclk_get_vco(unsigned int freq);
1735
void skl_enable_dc6(struct drm_i915_private *dev_priv);
1736
void intel_dp_get_m_n(struct intel_crtc *crtc,
1737
		      struct intel_crtc_state *pipe_config);
1738 1739
void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
		      enum link_m_n_set m_n);
1740
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1741
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1742 1743
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1744

1745
bool intel_crtc_active(struct intel_crtc *crtc);
1746
bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1747 1748
void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1749
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1750 1751
enum intel_display_power_domain
intel_aux_power_domain(struct intel_digital_port *dig_port);
1752
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1753
				 struct intel_crtc_state *pipe_config);
1754 1755
void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
1756

1757
u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center);
1758
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1759 1760
int skl_max_scale(const struct intel_crtc_state *crtc_state,
		  u32 pixel_format);
1761

1762 1763 1764 1765
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1766

1767 1768
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1769
u32 glk_plane_color_ctl_crtc(const struct intel_crtc_state *crtc_state);
1770 1771
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1772
u32 skl_plane_ctl_crtc(const struct intel_crtc_state *crtc_state);
1773 1774
u32 skl_plane_stride(const struct intel_plane_state *plane_state,
		     int plane);
1775
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1776
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1777
int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
1778 1779 1780
unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1781

1782
/* intel_connector.c */
1783 1784 1785 1786 1787 1788 1789 1790 1791
int intel_connector_init(struct intel_connector *connector);
struct intel_connector *intel_connector_alloc(void);
void intel_connector_free(struct intel_connector *connector);
void intel_connector_destroy(struct drm_connector *connector);
int intel_connector_register(struct drm_connector *connector);
void intel_connector_unregister(struct drm_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
bool intel_connector_get_hw_state(struct intel_connector *connector);
1792
enum pipe intel_connector_get_pipe(struct intel_connector *connector);
1793 1794 1795 1796 1797 1798 1799
int intel_connector_update_modes(struct drm_connector *connector,
				 struct edid *edid);
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
void intel_attach_aspect_ratio_property(struct drm_connector *connector);

1800
/* intel_csr.c */
1801
void intel_csr_ucode_init(struct drm_i915_private *);
1802
void intel_csr_load_program(struct drm_i915_private *);
1803
void intel_csr_ucode_fini(struct drm_i915_private *);
1804 1805
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1806

P
Paulo Zanoni 已提交
1807
/* intel_dp.c */
1808 1809 1810
bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe);
1811 1812
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1813 1814
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1815
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1816
			      int link_rate, u8 lane_count,
1817
			      bool link_mst);
1818
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1819
					    int link_rate, u8 lane_count);
1820 1821
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1822 1823
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx);
1824
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1825 1826 1827
void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state,
					   bool enable);
1828 1829
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1830
void intel_dp_encoder_flush_work(struct drm_encoder *encoder);
1831 1832 1833
int intel_dp_compute_config(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state);
1834
bool intel_dp_is_edp(struct intel_dp *intel_dp);
1835
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1836 1837
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1838 1839 1840
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state);
void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1841
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1842 1843
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1844 1845
void intel_dp_mst_suspend(struct drm_i915_private *dev_priv);
void intel_dp_mst_resume(struct drm_i915_private *dev_priv);
1846
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1847
int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1848
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1849
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1850
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
1851
u32 intel_dp_pack_aux(const u8 *src, int src_bytes);
1852
void intel_plane_destroy(struct drm_plane *plane);
1853
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1854
			   const struct intel_crtc_state *crtc_state);
1855
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1856
			    const struct intel_crtc_state *crtc_state);
1857 1858 1859 1860
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1861

1862 1863
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1864
				       u8 dp_train_pat);
1865 1866 1867
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1868
u8
1869
intel_dp_voltage_max(struct intel_dp *intel_dp);
1870 1871
u8
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, u8 voltage_swing);
1872
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1873
			   u8 *link_bw, u8 *rate_select);
1874
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1875
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp);
1876
bool
1877 1878 1879 1880 1881
intel_dp_get_link_status(struct intel_dp *intel_dp, u8 link_status[DP_LINK_STATUS_SIZE]);
u16 intel_dp_dsc_get_output_bpp(int link_clock, u8 lane_count,
				int mode_clock, int mode_hdisplay);
u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp, int mode_clock,
				int mode_hdisplay);
1882

1883 1884 1885
/* intel_vdsc.c */
int intel_dp_compute_dsc_params(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config);
1886 1887
enum intel_display_power_domain
intel_dsc_power_domain(const struct intel_crtc_state *crtc_state);
1888

1889 1890 1891 1892 1893
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1894
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1895 1896
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1897
bool intel_digital_port_connected(struct intel_encoder *encoder);
1898 1899
void icl_tc_phy_disconnect(struct drm_i915_private *dev_priv,
			   struct intel_digital_port *dig_port);
1900

1901 1902 1903
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1904 1905 1906
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1907
/* vlv_dsi.c */
1908
void vlv_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1909

1910 1911 1912
/* icl_dsi.c */
void icl_dsi_init(struct drm_i915_private *dev_priv);

1913 1914
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1915 1916

/* intel_dvo.c */
1917
void intel_dvo_init(struct drm_i915_private *dev_priv);
1918 1919
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
1920 1921
bool intel_encoder_hotplug(struct intel_encoder *encoder,
			   struct intel_connector *connector);
P
Paulo Zanoni 已提交
1922

1923
/* legacy fbdev emulation in intel_fbdev.c */
1924
#ifdef CONFIG_DRM_FBDEV_EMULATION
1925
extern int intel_fbdev_init(struct drm_device *dev);
1926
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1927 1928
extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
1929
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1930 1931
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1932 1933 1934 1935 1936
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1937

1938
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1939 1940 1941
{
}

1942 1943 1944 1945 1946
static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
{
}

static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
1947 1948 1949
{
}

1950
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1951 1952 1953
{
}

1954 1955 1956 1957
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1958
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1959 1960 1961
{
}
#endif
P
Paulo Zanoni 已提交
1962

1963
/* intel_fbc.c */
1964
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1965
			   struct intel_atomic_state *state);
1966
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1967 1968 1969
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1970
void intel_fbc_post_update(struct intel_crtc *crtc);
1971
void intel_fbc_init(struct drm_i915_private *dev_priv);
1972
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1973 1974 1975
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1976 1977
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1978 1979 1980 1981
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1982
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1983
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1984
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1985
int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv);
1986

P
Paulo Zanoni 已提交
1987
/* intel_hdmi.c */
1988 1989
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1990 1991 1992
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1993 1994 1995
int intel_hdmi_compute_config(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state);
1996
bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
S
Shashank Sharma 已提交
1997 1998 1999
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
2000
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
2001
void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
2002 2003

/* intel_lvds.c */
2004 2005
bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t lvds_reg, enum pipe *pipe);
2006
void intel_lvds_init(struct drm_i915_private *dev_priv);
2007
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
2008
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
2009 2010

/* intel_overlay.c */
2011 2012
void intel_overlay_setup(struct drm_i915_private *dev_priv);
void intel_overlay_cleanup(struct drm_i915_private *dev_priv);
2013
int intel_overlay_switch_off(struct intel_overlay *overlay);
2014 2015 2016 2017
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
2018
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
2019 2020 2021


/* intel_panel.c */
2022
int intel_panel_init(struct intel_panel *panel,
2023 2024
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
2025 2026 2027 2028
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
2029
			     struct intel_crtc_state *pipe_config,
2030 2031
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
2032
			      struct intel_crtc_state *pipe_config,
2033
			      int fitting_mode);
2034
void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
2035
				    u32 level, u32 max);
2036 2037
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
2038 2039
void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
2040 2041 2042
void intel_panel_update_backlight(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
2043
void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
2044
extern struct drm_display_mode *intel_find_panel_downclock(
2045
				struct drm_i915_private *dev_priv,
2046 2047
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
2048 2049

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
2050
int intel_backlight_device_register(struct intel_connector *connector);
2051 2052
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
2053
static inline int intel_backlight_device_register(struct intel_connector *connector)
2054 2055 2056
{
	return 0;
}
2057 2058 2059 2060
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
2061

2062 2063 2064 2065 2066 2067 2068 2069 2070
/* intel_hdcp.c */
void intel_hdcp_atomic_check(struct drm_connector *connector,
			     struct drm_connector_state *old_state,
			     struct drm_connector_state *new_state);
int intel_hdcp_init(struct intel_connector *connector,
		    const struct intel_hdcp_shim *hdcp_shim);
int intel_hdcp_enable(struct intel_connector *connector);
int intel_hdcp_disable(struct intel_connector *connector);
int intel_hdcp_check_link(struct intel_connector *connector);
2071
bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
2072
bool intel_hdcp_capable(struct intel_connector *connector);
P
Paulo Zanoni 已提交
2073

R
Rodrigo Vivi 已提交
2074
/* intel_psr.c */
2075
#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
2076
void intel_psr_init_dpcd(struct intel_dp *intel_dp);
2077 2078 2079 2080
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state);
void intel_psr_disable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *old_crtc_state);
2081 2082 2083
int intel_psr_set_debugfs_mode(struct drm_i915_private *dev_priv,
			       struct drm_modeset_acquire_ctx *ctx,
			       u64 value);
2084
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
2085 2086
			  unsigned frontbuffer_bits,
			  enum fb_op_origin origin);
2087
void intel_psr_flush(struct drm_i915_private *dev_priv,
2088 2089
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
2090
void intel_psr_init(struct drm_i915_private *dev_priv);
2091 2092
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state);
2093
void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug);
2094
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir);
2095
void intel_psr_short_pulse(struct intel_dp *intel_dp);
2096 2097
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value);
2098
bool intel_psr_enabled(struct intel_dp *intel_dp);
R
Rodrigo Vivi 已提交
2099

2100
/* intel_quirks.c */
2101
void intel_init_quirks(struct drm_i915_private *dev_priv);
2102

2103
/* intel_runtime_pm.c */
2104
void intel_runtime_pm_init_early(struct drm_i915_private *dev_priv);
2105
int intel_power_domains_init(struct drm_i915_private *);
2106
void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
2107
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
2108
void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv);
2109 2110
void icl_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void icl_display_core_uninit(struct drm_i915_private *dev_priv);
2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
void intel_power_domains_enable(struct drm_i915_private *dev_priv);
void intel_power_domains_disable(struct drm_i915_private *dev_priv);

enum i915_drm_suspend_mode {
	I915_DRM_SUSPEND_IDLE,
	I915_DRM_SUSPEND_MEM,
	I915_DRM_SUSPEND_HIBERNATE,
};

void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
				 enum i915_drm_suspend_mode);
void intel_power_domains_resume(struct drm_i915_private *dev_priv);
2123 2124
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
2125
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
2126
void intel_runtime_pm_disable(struct drm_i915_private *dev_priv);
2127
void intel_runtime_pm_cleanup(struct drm_i915_private *dev_priv);
2128 2129
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
2130

2131 2132 2133 2134
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
2135
intel_wakeref_t intel_display_power_get(struct drm_i915_private *dev_priv,
2136
					enum intel_display_power_domain domain);
2137 2138 2139 2140 2141 2142
intel_wakeref_t
intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
				   enum intel_display_power_domain domain);
void intel_display_power_put_unchecked(struct drm_i915_private *dev_priv,
				       enum intel_display_power_domain domain);
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
2143
void intel_display_power_put(struct drm_i915_private *dev_priv,
2144 2145 2146 2147 2148 2149
			     enum intel_display_power_domain domain,
			     intel_wakeref_t wakeref);
#else
#define intel_display_power_put(i915, domain, wakeref) \
	intel_display_power_put_unchecked(i915, domain)
#endif
2150 2151
void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
			    u8 req_slices);
2152 2153

static inline void
2154
assert_rpm_device_not_suspended(struct drm_i915_private *i915)
2155
{
2156
	WARN_ONCE(i915->runtime_pm.suspended,
2157 2158 2159 2160
		  "Device suspended during HW access\n");
}

static inline void
2161
assert_rpm_wakelock_held(struct drm_i915_private *i915)
2162
{
2163 2164
	assert_rpm_device_not_suspended(i915);
	WARN_ONCE(!atomic_read(&i915->runtime_pm.wakeref_count),
2165
		  "RPM wakelock ref not held during HW access");
2166 2167
}

2168 2169
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
2170
 * @i915: i915 device instance
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
2187
disable_rpm_wakeref_asserts(struct drm_i915_private *i915)
2188
{
2189
	atomic_inc(&i915->runtime_pm.wakeref_count);
2190 2191 2192 2193
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
2194
 * @i915: i915 device instance
2195 2196 2197 2198 2199 2200 2201 2202 2203
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
2204
enable_rpm_wakeref_asserts(struct drm_i915_private *i915)
2205
{
2206
	atomic_dec(&i915->runtime_pm.wakeref_count);
2207 2208
}

2209 2210 2211 2212
intel_wakeref_t intel_runtime_pm_get(struct drm_i915_private *i915);
intel_wakeref_t intel_runtime_pm_get_if_in_use(struct drm_i915_private *i915);
intel_wakeref_t intel_runtime_pm_get_noresume(struct drm_i915_private *i915);

2213 2214 2215 2216 2217 2218 2219 2220
#define with_intel_runtime_pm(i915, wf) \
	for ((wf) = intel_runtime_pm_get(i915); (wf); \
	     intel_runtime_pm_put((i915), (wf)), (wf) = 0)

#define with_intel_runtime_pm_if_in_use(i915, wf) \
	for ((wf) = intel_runtime_pm_get_if_in_use(i915); (wf); \
	     intel_runtime_pm_put((i915), (wf)), (wf) = 0)

2221 2222 2223 2224 2225 2226
void intel_runtime_pm_put_unchecked(struct drm_i915_private *i915);
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
void intel_runtime_pm_put(struct drm_i915_private *i915, intel_wakeref_t wref);
#else
#define intel_runtime_pm_put(i915, wref) intel_runtime_pm_put_unchecked(i915)
#endif
2227 2228 2229 2230 2231 2232 2233 2234 2235 2236

#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
				    struct drm_printer *p);
#else
static inline void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
						  struct drm_printer *p)
{
}
#endif
2237

2238 2239
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
2240 2241
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
2242 2243


P
Paulo Zanoni 已提交
2244
/* intel_pm.c */
2245
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
2246
void intel_suspend_hw(struct drm_i915_private *dev_priv);
2247
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
2248
void intel_update_watermarks(struct intel_crtc *crtc);
2249
void intel_init_pm(struct drm_i915_private *dev_priv);
2250
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
2251
void intel_pm_setup(struct drm_i915_private *dev_priv);
2252 2253
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
2254
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
2255 2256
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
2257 2258
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
2259
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
2260 2261
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
2262
void gen6_rps_idle(struct drm_i915_private *dev_priv);
2263
void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
2264 2265 2266 2267
void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv);
void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv);
void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv);
void skl_wm_get_hw_state(struct drm_i915_private *dev_priv);
2268 2269 2270
void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
			       struct skl_ddb_entry *ddb_y,
			       struct skl_ddb_entry *ddb_uv);
2271 2272
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
2273
void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
2274
			      struct skl_pipe_wm *out);
2275
void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
2276
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
2277 2278 2279
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
2280 2281
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
2282 2283 2284
bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
				 const struct skl_ddb_entry entries[],
				 int num_entries, int ignore_idx);
2285 2286 2287 2288
void skl_write_plane_wm(struct intel_plane *plane,
			const struct intel_crtc_state *crtc_state);
void skl_write_cursor_wm(struct intel_plane *plane,
			 const struct intel_crtc_state *crtc_state);
2289
bool ilk_disable_lp_wm(struct drm_device *dev);
2290 2291
int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
				  struct intel_crtc_state *cstate);
2292 2293
void intel_init_ipc(struct drm_i915_private *dev_priv);
void intel_enable_ipc(struct drm_i915_private *dev_priv);
2294

P
Paulo Zanoni 已提交
2295
/* intel_sdvo.c */
2296 2297
bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t sdvo_reg, enum pipe *pipe);
2298
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
2299
		     i915_reg_t reg, enum port port);
2300

R
Rodrigo Vivi 已提交
2301

P
Paulo Zanoni 已提交
2302
/* intel_sprite.c */
2303
bool is_planar_yuv_format(u32 pixelformat);
2304 2305
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
2306
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
2307
					      enum pipe pipe, int plane);
2308 2309
int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
2310 2311
void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
2312
int intel_plane_check_stride(const struct intel_plane_state *plane_state);
2313
int intel_plane_check_src_coordinates(struct intel_plane_state *plane_state);
2314
int chv_plane_check_rotation(const struct intel_plane_state *plane_state);
2315 2316 2317
struct intel_plane *
skl_universal_plane_create(struct drm_i915_private *dev_priv,
			   enum pipe pipe, enum plane_id plane_id);
P
Paulo Zanoni 已提交
2318

2319 2320 2321 2322 2323 2324 2325 2326 2327
static inline bool icl_is_nv12_y_plane(enum plane_id id)
{
	/* Don't need to do a gen check, these planes are only available on gen11 */
	if (id == PLANE_SPRITE4 || id == PLANE_SPRITE5)
		return true;

	return false;
}

2328 2329 2330 2331 2332 2333 2334 2335
static inline bool icl_is_hdr_plane(struct intel_plane *plane)
{
	if (INTEL_GEN(to_i915(plane->base.dev)) < 11)
		return false;

	return plane->id < PLANE_SPRITE2;
}

P
Paulo Zanoni 已提交
2336
/* intel_tv.c */
2337
void intel_tv_init(struct drm_i915_private *dev_priv);
2338

2339
/* intel_atomic.c */
2340 2341 2342
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
2343
						u64 *val);
2344 2345 2346
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
2347
						u64 val);
2348 2349 2350 2351 2352
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

2353 2354 2355
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
2356 2357 2358
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

2359 2360 2361 2362 2363 2364 2365
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
2366
		return ERR_CAST(crtc_state);
2367 2368 2369

	return to_intel_crtc_state(crtc_state);
}
2370

2371 2372 2373
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
2374 2375

/* intel_atomic_plane.c */
2376 2377
struct intel_plane *intel_plane_alloc(void);
void intel_plane_free(struct intel_plane *plane);
2378 2379 2380 2381
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2382 2383 2384 2385
void skl_update_planes_on_crtc(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
void i9xx_update_planes_on_crtc(struct intel_atomic_state *state,
				struct intel_crtc *crtc);
2386 2387 2388
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
					struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *old_plane_state,
2389
					struct intel_plane_state *intel_state);
2390

2391
/* intel_color.c */
2392 2393
void intel_color_init(struct intel_crtc *crtc);
int intel_color_check(struct intel_crtc_state *crtc_state);
2394
void intel_color_commit(const struct intel_crtc_state *crtc_state);
2395
void intel_color_load_luts(const struct intel_crtc_state *crtc_state);
2396

2397 2398
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
2399
void lspcon_resume(struct intel_lspcon *lspcon);
2400
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2401 2402 2403 2404
void lspcon_write_infoframe(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    unsigned int type,
			    const void *buf, ssize_t len);
2405 2406 2407 2408 2409 2410
void lspcon_set_infoframes(struct intel_encoder *encoder,
			   bool enable,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state);
bool lspcon_infoframe_enabled(struct intel_encoder *encoder,
			      const struct intel_crtc_state *pipe_config);
2411 2412
void lspcon_ycbcr420_config(struct drm_connector *connector,
			    struct intel_crtc_state *crtc_state);
2413 2414

/* intel_pipe_crc.c */
T
Tomeu Vizoso 已提交
2415
#ifdef CONFIG_DEBUG_FS
2416
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name);
2417 2418
int intel_crtc_verify_crc_source(struct drm_crtc *crtc,
				 const char *source_name, size_t *values_cnt);
2419 2420
const char *const *intel_crtc_get_crc_sources(struct drm_crtc *crtc,
					      size_t *count);
2421 2422
void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
T
Tomeu Vizoso 已提交
2423 2424
#else
#define intel_crtc_set_crc_source NULL
2425
#define intel_crtc_verify_crc_source NULL
2426
#define intel_crtc_get_crc_sources NULL
2427 2428 2429 2430 2431 2432 2433
static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
{
}

static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
{
}
T
Tomeu Vizoso 已提交
2434
#endif
J
Jesse Barnes 已提交
2435
#endif /* __INTEL_DRV_H__ */