intel_drv.h 63.3 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
35
#include <drm/drm_encoder.h>
36
#include <drm/drm_fb_helper.h>
37
#include <drm/drm_dp_dual_mode_helper.h>
38
#include <drm/drm_dp_mst_helper.h>
39
#include <drm/drm_rect.h>
40
#include <drm/drm_atomic.h>
41

D
Daniel Vetter 已提交
42 43 44 45 46 47 48
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
49 50 51 52
 *
 * TODO: When modesetting has fully transitioned to atomic, the below
 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
 * added.
D
Daniel Vetter 已提交
53
 */
T
Tvrtko Ursulin 已提交
54 55
#define _wait_for(COND, US, W) ({ \
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
56 57 58 59 60 61 62 63 64
	int ret__;							\
	for (;;) {							\
		bool expired__ = time_after(jiffies, timeout__);	\
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
65 66
			break;						\
		}							\
67
		if ((W) && drm_can_sleep()) {				\
T
Tvrtko Ursulin 已提交
68
			usleep_range((W), (W)*2);			\
69 70 71
		} else {						\
			cpu_relax();					\
		}							\
72 73 74 75
	}								\
	ret__;								\
})

T
Tvrtko Ursulin 已提交
76 77
#define wait_for(COND, MS)	  	_wait_for((COND), (MS) * 1000, 1000)

78 79
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
80
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
81
#else
82
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
83 84
#endif

85 86 87 88 89
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
90
	BUILD_BUG_ON((US) > 50000); \
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
106 107 108
			break; \
		} \
		cpu_relax(); \
109 110 111 112 113 114 115 116
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
117
	} \
118 119 120 121 122 123 124 125 126 127 128
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
		ret__ = _wait_for((COND), (US), 10); \
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
129 130 131
	ret__; \
})

132 133
#define wait_for_atomic(COND, MS)	_wait_for_atomic((COND), (MS) * 1000, 1)
#define wait_for_atomic_us(COND, US)	_wait_for_atomic((COND), (US), 1)
134

135 136
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
137

J
Jesse Barnes 已提交
138 139 140 141 142 143 144 145 146 147
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

148 149 150
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
151 152
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
153

J
Jesse Barnes 已提交
154 155 156 157 158
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
159 160 161 162 163 164 165 166
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
167
	INTEL_OUTPUT_DP = 7,
168 169 170 171 172
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
173 174 175 176 177 178

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

179 180
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
181

J
Jesse Barnes 已提交
182 183
struct intel_framebuffer {
	struct drm_framebuffer base;
184
	struct drm_i915_gem_object *obj;
185
	struct intel_rotation_info rot_info;
186 187 188 189 190 191 192 193 194 195

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
196 197
};

198 199
struct intel_fbdev {
	struct drm_fb_helper helper;
200
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
201
	struct i915_vma *vma;
202
	async_cookie_t cookie;
203
	int preferred_bpp;
204
};
J
Jesse Barnes 已提交
205

206
struct intel_encoder {
207
	struct drm_encoder base;
208

209
	enum intel_output_type type;
210
	enum port port;
211
	unsigned int cloneable;
212
	void (*hot_plug)(struct intel_encoder *);
213
	bool (*compute_config)(struct intel_encoder *,
214 215
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
	void (*pre_pll_enable)(struct intel_encoder *,
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
	void (*pre_enable)(struct intel_encoder *,
			   struct intel_crtc_state *,
			   struct drm_connector_state *);
	void (*enable)(struct intel_encoder *,
		       struct intel_crtc_state *,
		       struct drm_connector_state *);
	void (*disable)(struct intel_encoder *,
			struct intel_crtc_state *,
			struct drm_connector_state *);
	void (*post_disable)(struct intel_encoder *,
			     struct intel_crtc_state *,
			     struct drm_connector_state *);
	void (*post_pll_disable)(struct intel_encoder *,
				 struct intel_crtc_state *,
				 struct drm_connector_state *);
234 235 236 237
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
238
	/* Reconstructs the equivalent mode flags for the current hardware
239
	 * state. This must be called _after_ display->get_pipe_config has
240 241
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
242
	void (*get_config)(struct intel_encoder *,
243
			   struct intel_crtc_state *pipe_config);
244 245 246 247 248 249
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
250
	int crtc_mask;
251
	enum hpd_pin hpd_pin;
252 253
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
254 255
};

256
struct intel_panel {
257
	struct drm_display_mode *fixed_mode;
258
	struct drm_display_mode *downclock_mode;
259
	int fitting_mode;
260 261 262

	/* backlight */
	struct {
263
		bool present;
264
		u32 level;
265
		u32 min;
266
		u32 max;
267
		bool enabled;
268 269
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
270
		bool alternate_pwm_increment;	/* lpt+ */
271 272

		/* PWM chip */
273 274
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
275 276
		struct pwm_device *pwm;

277
		struct backlight_device *device;
278

279 280 281 282 283 284 285 286 287 288
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
		void (*set)(struct intel_connector *connector, uint32_t level);
		void (*disable)(struct intel_connector *connector);
		void (*enable)(struct intel_connector *connector);
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
289 290
};

291 292
struct intel_connector {
	struct drm_connector base;
293 294 295
	/*
	 * The fixed encoder this connector is connected to.
	 */
296
	struct intel_encoder *encoder;
297

298 299 300
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

301 302 303
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
304 305 306

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
307 308 309

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
310
	struct edid *detect_edid;
311 312 313 314

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
315 316 317 318

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
319 320
};

321
struct dpll {
322 323 324 325 326 327 328 329 330
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
331
};
332

333 334 335
struct intel_atomic_state {
	struct drm_atomic_state base;

336 337 338 339 340 341 342 343 344 345 346 347 348 349
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
350

351 352
	bool dpll_set, modeset;

353 354 355 356 357 358 359 360 361 362
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

363 364 365
	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

366
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
367 368 369 370 371 372

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
373 374

	/* Gen9+ only */
375
	struct skl_wm_values wm_results;
376 377

	struct i915_sw_fence commit_ready;
378 379

	struct llist_node freed;
380 381
};

382
struct intel_plane_state {
383
	struct drm_plane_state base;
384
	struct drm_rect clip;
385
	struct i915_vma *vma;
386

387 388 389 390
	struct {
		u32 offset;
		int x, y;
	} main;
391 392 393 394
	struct {
		u32 offset;
		int x, y;
	} aux;
395

396 397 398 399 400 401 402 403
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
404
	 *     update_scaler_plane.
405 406 407 408 409 410 411
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
412
	 *     update_scaler_plane.
413 414
	 */
	int scaler_id;
415 416

	struct drm_intel_sprite_colorkey ckey;
417 418
};

419
struct intel_initial_plane_config {
420
	struct intel_framebuffer *fb;
421
	unsigned int tiling;
422 423 424 425
	int size;
	u32 base;
};

426 427 428
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
429
#define SKL_MAX_SRC_H 4096
430 431 432
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
433
#define SKL_MAX_DST_H 4096
434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

468 469 470
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

471 472
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
473
	struct intel_wm_level raw_wm[5];
474 475 476 477 478 479 480
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
481
struct skl_plane_wm {
482 483
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
L
Lyude 已提交
484 485 486 487
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
488 489 490
	uint32_t linetime;
};

491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
513
			struct skl_ddb_entry ddb;
514 515 516 517 518 519 520 521 522 523 524 525
		} skl;
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

526
struct intel_crtc_state {
527 528
	struct drm_crtc_state base;

529 530 531 532 533 534 535 536
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
537
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
538 539
	unsigned long quirks;

540
	unsigned fb_bits; /* framebuffers to flip */
541 542
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
543
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
544
	bool fb_changed; /* fb on any of the planes is changed */
545

546 547 548 549 550
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

551 552 553 554 555 556
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

557 558 559
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
560

561 562 563
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

564
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
565 566
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
567 568
	enum transcoder cpu_transcoder;

569 570 571 572 573 574
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

575 576 577 578 579
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

580 581 582
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

583 584 585 586
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

587 588 589 590
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
591
	bool dither;
592

593 594 595 596 597 598 599 600
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

601 602 603
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

604 605 606 607
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

608 609 610 611 612 613 614
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

615 616
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
617
	struct dpll dpll;
618

619 620
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
621

622 623 624
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

625 626 627 628 629
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

630
	int pipe_bpp;
631
	struct intel_link_m_n dp_m_n;
632

633 634
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
635
	bool has_drrs;
636

637 638
	/*
	 * Frequence the dpll for the port should run at. Differs from the
639 640
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
641
	 */
642 643
	int port_clock;

644 645
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
646

647 648
	uint8_t lane_count;

649 650 651 652 653 654
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

655
	/* Panel fitter controls for gen2-gen4 + VLV */
656 657 658
	struct {
		u32 control;
		u32 pgm_ratios;
659
		u32 lvds_border_bits;
660 661 662 663 664 665
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
666
		bool enabled;
667
		bool force_thru;
668
	} pch_pfit;
669

670
	/* FDI configuration, only valid if has_pch_encoder is set. */
671
	int fdi_lanes;
672
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
673 674

	bool ips_enabled;
675

676 677
	bool enable_fbc;

678
	bool double_wide;
679 680

	int pbn;
681 682

	struct intel_crtc_scaler_state scaler_state;
683 684 685

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
686 687 688

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
689

690
	struct intel_crtc_wm_state wm;
691 692 693

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
694 695
};

696 697 698 699 700 701 702 703 704
struct vlv_wm_state {
	struct vlv_pipe_wm wm[3];
	struct vlv_sr_wm sr[3];
	uint8_t num_active_planes;
	uint8_t num_levels;
	uint8_t level;
	bool cxsr;
};

J
Jesse Barnes 已提交
705 706
struct intel_crtc {
	struct drm_crtc base;
707 708
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
709
	u8 lut_r[256], lut_g[256], lut_b[256];
710 711 712 713 714 715
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
716
	bool lowfreq_avail;
717
	u8 plane_ids_mask;
718
	unsigned long long enabled_power_domains;
719
	struct intel_overlay *overlay;
720
	struct intel_flip_work *flip_work;
721

722 723
	atomic_t unpin_work_count;

724 725 726
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
727
	u32 dspaddr_offset;
728 729
	int adjusted_x;
	int adjusted_y;
730

731
	uint32_t cursor_addr;
732
	uint32_t cursor_cntl;
733
	uint32_t cursor_size;
734
	uint32_t cursor_base;
735

736
	struct intel_crtc_state *config;
737

738 739
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
740

741 742 743
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
744 745 746 747

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
748 749 750
		union {
			struct intel_pipe_wm ilk;
		} active;
751

752 753
		/* allow CxSR on this pipe */
		bool cxsr_allowed;
754
	} wm;
755

756
	int scanline_offset;
757

758 759 760 761 762 763
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
764

765 766
	/* scalers available on this crtc */
	int num_scalers;
767 768

	struct vlv_wm_state wm_state;
J
Jesse Barnes 已提交
769 770
};

771 772
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
773
	uint32_t vert_pixels;
774 775 776 777 778 779 780
	/*
	 *   For packed pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel
	 *   For planar pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
	 */
781
	uint8_t bytes_per_pixel;
782
	uint8_t y_bytes_per_pixel;
783 784
	bool enabled;
	bool scaled;
785
	u64 tiling;
786
	unsigned int rotation;
787
	uint16_t fifo_size;
788 789
};

790 791
struct intel_plane {
	struct drm_plane base;
792 793
	u8 plane;
	enum plane_id id;
794
	enum pipe pipe;
795
	bool can_scale;
796
	int max_downscale;
797
	uint32_t frontbuffer_bit;
798 799 800 801 802 803

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
804
	struct intel_plane_wm_parameters wm;
805

806 807 808
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
809
	 * the intel_plane_state structure and accessed via plane_state.
810 811
	 */

812
	void (*update_plane)(struct drm_plane *plane,
813 814
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
815
	void (*disable_plane)(struct drm_plane *plane,
816
			      struct drm_crtc *crtc);
817
	int (*check_plane)(struct drm_plane *plane,
818
			   struct intel_crtc_state *crtc_state,
819
			   struct intel_plane_state *state);
820 821
};

822
struct intel_watermark_params {
823 824 825 826 827
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
828 829 830
};

struct cxsr_latency {
831 832
	bool is_desktop : 1;
	bool is_ddr3 : 1;
833 834 835 836 837 838
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
839 840
};

841
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
842
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
843
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
844
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
845
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
846
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
847
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
848
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
849
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
850

851
struct intel_hdmi {
852
	i915_reg_t hdmi_reg;
853
	int ddc_bus;
854 855 856 857
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
858
	bool limited_color_range;
859
	bool color_range_auto;
860 861 862
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
863
	bool rgb_quant_range_selectable;
864
	enum hdmi_picture_aspect aspect_ratio;
865
	struct intel_connector *attached_connector;
866
	void (*write_infoframe)(struct drm_encoder *encoder,
867
				const struct intel_crtc_state *crtc_state,
868
				enum hdmi_infoframe_type type,
869
				const void *frame, ssize_t len);
870
	void (*set_infoframes)(struct drm_encoder *encoder,
871
			       bool enable,
872 873
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
874 875
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
876 877
};

878
struct intel_dp_mst_encoder;
879
#define DP_MAX_DOWNSTREAM_PORTS		0x10
880

881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

901 902 903 904 905 906 907 908
struct intel_dp_desc {
	u8 oui[3];
	u8 device_id[6];
	u8 hw_rev;
	u8 sw_major_rev;
	u8 sw_minor_rev;
} __packed;

909 910
struct intel_dp_compliance_data {
	unsigned long edid;
911 912 913
	uint8_t video_pattern;
	uint16_t hdisplay, vdisplay;
	uint8_t bpc;
914 915 916 917 918 919
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
920 921
	int test_link_rate;
	u8 test_lane_count;
922 923
};

924
struct intel_dp {
925 926 927
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
928
	uint32_t DP;
929 930
	int link_rate;
	uint8_t lane_count;
931
	uint8_t sink_count;
932
	bool link_mst;
933
	bool has_audio;
934
	bool detect_done;
935
	bool channel_eq_status;
936
	bool reset_link_params;
937
	enum hdmi_force_audio force_audio;
938
	bool limited_color_range;
939
	bool color_range_auto;
940
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
941
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
942
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
943
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
944 945 946
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
947 948 949 950
	/* Max lane count for the sink as per DPCD registers */
	uint8_t max_sink_lane_count;
	/* Max link BW for the sink as per DPCD registers */
	int max_sink_link_bw;
951 952
	/* sink or branch descriptor */
	struct intel_dp_desc desc;
953
	struct drm_dp_aux aux;
954 955 956 957 958 959 960 961
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
962 963
	unsigned long last_power_on;
	unsigned long last_backlight_off;
964
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
965

966 967
	struct notifier_block edp_notifier;

968 969 970 971 972
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
973 974 975 976 977 978
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
979 980 981 982 983
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
984
	struct edp_power_seq pps_delays;
985

986 987
	bool can_mst; /* this port supports mst */
	bool is_mst;
988
	int active_mst_links;
989
	/* connector directly attached - won't be use for modeset in mst world */
990
	struct intel_connector *attached_connector;
991

992 993 994 995
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

996
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
997 998 999 1000 1001 1002 1003 1004
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
1005 1006 1007 1008

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1009
	/* Displayport compliance testing */
1010
	struct intel_dp_compliance compliance;
1011 1012
};

1013 1014 1015 1016 1017
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
};

1018 1019
struct intel_digital_port {
	struct intel_encoder base;
1020
	enum port port;
1021
	u32 saved_port_bits;
1022 1023
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1024
	struct intel_lspcon lspcon;
1025
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1026
	bool release_cl2_override;
1027
	uint8_t max_lanes;
1028 1029
};

1030 1031 1032 1033
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1034
	struct intel_connector *connector;
1035 1036
};

1037
static inline enum dpio_channel
1038 1039 1040 1041
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
1042
	case PORT_D:
1043
		return DPIO_CH0;
1044
	case PORT_C:
1045
		return DPIO_CH1;
1046 1047 1048 1049 1050
	default:
		BUG();
	}
}

1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1079
static inline struct intel_crtc *
1080
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1081 1082 1083 1084
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1085
static inline struct intel_crtc *
1086
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
1087 1088 1089 1090
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

1091 1092 1093 1094
struct intel_flip_work {
	struct work_struct unpin_work;
	struct work_struct mmio_work;

1095
	struct drm_crtc *crtc;
1096
	struct i915_vma *old_vma;
1097 1098
	struct drm_framebuffer *old_fb;
	struct drm_i915_gem_object *pending_flip_obj;
1099
	struct drm_pending_vblank_event *event;
1100
	atomic_t pending;
1101 1102 1103
	u32 flip_count;
	u32 gtt_offset;
	struct drm_i915_gem_request *flip_queued_req;
1104
	u32 flip_queued_vblank;
1105 1106
	u32 flip_ready_vblank;
	unsigned int rotation;
1107 1108
};

P
Paulo Zanoni 已提交
1109
struct intel_load_detect_pipe {
1110
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1111
};
J
Jesse Barnes 已提交
1112

P
Paulo Zanoni 已提交
1113 1114
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1115 1116 1117 1118
{
	return to_intel_connector(connector)->encoder;
}

1119 1120 1121 1122
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
1123 1124
}

1125 1126 1127 1128 1129 1130
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1131 1132 1133
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1134 1135 1136 1137 1138 1139 1140 1141
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1142 1143 1144 1145 1146 1147
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1148 1149 1150 1151
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1152 1153
}

1154
/* intel_fifo_underrun.c */
1155
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1156
					   enum pipe pipe, bool enable);
1157
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1158 1159
					   enum transcoder pch_transcoder,
					   bool enable);
1160 1161 1162 1163
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
1164 1165
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1166 1167

/* i915_irq.c */
1168 1169
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1170 1171 1172
void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1173 1174
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1175
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1176 1177
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1178
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
1179 1180
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1181 1182 1183 1184 1185 1186
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1187
	return dev_priv->pm.irqs_enabled;
1188 1189
}

1190
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1191 1192
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1193 1194
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1195 1196 1197
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1198 1199

/* intel_crt.c */
1200
void intel_crt_init(struct drm_i915_private *dev_priv);
1201
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1202 1203

/* intel_ddi.c */
1204
void intel_ddi_clk_select(struct intel_encoder *encoder,
1205
			  struct intel_shared_dpll *pll);
1206 1207 1208
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state);
1209
void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
1210
void hsw_fdi_link_train(struct drm_crtc *crtc);
1211
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1212 1213 1214 1215 1216 1217 1218
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
1219 1220
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
1221
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
1222
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1223
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1224 1225
bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				 struct intel_crtc *intel_crtc);
1226
void intel_ddi_get_config(struct intel_encoder *encoder,
1227
			  struct intel_crtc_state *pipe_config);
1228 1229
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
P
Paulo Zanoni 已提交
1230

1231
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1232
void intel_ddi_clock_get(struct intel_encoder *encoder,
1233
			 struct intel_crtc_state *pipe_config);
1234
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1235
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1236
unsigned int intel_fb_align_height(struct drm_i915_private *dev_priv,
1237 1238 1239
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
1240 1241
u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
			      uint64_t fb_modifier, uint32_t pixel_format);
1242

1243
/* intel_audio.c */
1244
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1245 1246 1247
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1248
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1249 1250
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1251

1252 1253 1254 1255 1256
/* intel_cdclk.c */
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1257 1258
bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
			       const struct intel_cdclk_state *b);
1259 1260
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1261

1262
/* intel_display.c */
1263
enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1264
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1265
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1266 1267
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1268 1269
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1270 1271
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1272
extern const struct drm_plane_funcs intel_plane_funcs;
1273
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1274
unsigned int intel_fb_xy_to_linear(int x, int y,
1275 1276
				   const struct intel_plane_state *state,
				   int plane);
1277
void intel_add_fb_offsets(int *x, int *y,
1278
			  const struct intel_plane_state *state, int plane);
1279
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1280
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1281 1282
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1283
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1284
int intel_display_suspend(struct drm_device *dev);
1285
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1286
void intel_encoder_destroy(struct drm_encoder *encoder);
1287 1288
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1289 1290 1291 1292 1293
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1294
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1295 1296
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1297 1298
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1299 1300 1301 1302 1303 1304
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1305 1306 1307 1308
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1309
		((1 << INTEL_OUTPUT_DP) |
1310 1311 1312
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1313
static inline void
1314
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1315
{
1316
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1317
}
1318
static inline void
1319
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1320
{
1321
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1322 1323

	if (crtc->active)
1324
		intel_wait_for_vblank(dev_priv, pipe);
1325
}
1326 1327 1328

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1329
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1330
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1331 1332
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1333 1334
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1335 1336
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1337
void intel_release_load_detect_pipe(struct drm_connector *connector,
1338 1339
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1340 1341
struct i915_vma *
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1342
void intel_unpin_fb_vma(struct i915_vma *vma);
1343
struct drm_framebuffer *
1344 1345
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1346
void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
1347
void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
1348
void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
1349
int intel_prepare_plane_fb(struct drm_plane *plane,
1350
			   struct drm_plane_state *new_state);
1351
void intel_cleanup_plane_fb(struct drm_plane *plane,
1352
			    struct drm_plane_state *old_state);
1353 1354 1355 1356 1357 1358 1359 1360
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1361 1362
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1363

1364 1365
unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
			       uint64_t fb_modifier, unsigned int cpp);
1366

1367 1368 1369
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1370
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1371
		     const struct dpll *dpll);
1372
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1373
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1374

1375
/* modesetting asserts */
1376 1377
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1378 1379 1380 1381
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1382 1383 1384
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1385 1386 1387 1388
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1389
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1390 1391
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1392
u32 intel_compute_tile_offset(int *x, int *y,
1393
			      const struct intel_plane_state *state, int plane);
1394 1395
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1396 1397
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1398 1399
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1400
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1401 1402
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1403
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1404 1405
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1406
unsigned int skl_cdclk_get_vco(unsigned int freq);
1407 1408
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1409
void intel_dp_get_m_n(struct intel_crtc *crtc,
1410
		      struct intel_crtc_state *pipe_config);
1411
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1412
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1413
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1414 1415
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1416

1417
bool intel_crtc_active(struct intel_crtc *crtc);
1418 1419
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1420 1421
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1422 1423
enum intel_display_power_domain
intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1424
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1425
				 struct intel_crtc_state *pipe_config);
1426

1427
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1428
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1429

1430 1431 1432 1433
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1434

1435 1436 1437
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1438 1439
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1440
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1441

1442
/* intel_csr.c */
1443
void intel_csr_ucode_init(struct drm_i915_private *);
1444
void intel_csr_load_program(struct drm_i915_private *);
1445
void intel_csr_ucode_fini(struct drm_i915_private *);
1446 1447
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1448

P
Paulo Zanoni 已提交
1449
/* intel_dp.c */
1450 1451
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1452 1453
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1454
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1455 1456
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1457 1458
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count);
1459 1460 1461
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1462 1463
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1464
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1465
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1466
bool intel_dp_compute_config(struct intel_encoder *encoder,
1467 1468
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1469
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
1470 1471
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1472 1473
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1474
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1475 1476
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1477 1478 1479
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1480
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1481
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1482
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1483
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1484
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1485
void intel_plane_destroy(struct drm_plane *plane);
1486 1487 1488 1489
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
1490 1491 1492 1493
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1494

1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1507
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1508 1509 1510
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1511 1512 1513 1514 1515
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1516
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1517 1518
bool __intel_dp_read_desc(struct intel_dp *intel_dp,
			  struct intel_dp_desc *desc);
1519
bool intel_dp_read_desc(struct intel_dp *intel_dp);
1520 1521
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1522 1523
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port);
1524

1525 1526 1527
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1528 1529 1530
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1531
/* intel_dsi.c */
1532
void intel_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1533

1534 1535
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1536 1537

/* intel_dvo.c */
1538
void intel_dvo_init(struct drm_i915_private *dev_priv);
1539 1540
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1541 1542


1543
/* legacy fbdev emulation in intel_fbdev.c */
1544
#ifdef CONFIG_DRM_FBDEV_EMULATION
1545
extern int intel_fbdev_init(struct drm_device *dev);
1546
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1547
extern void intel_fbdev_fini(struct drm_device *dev);
1548
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1549 1550
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1551 1552 1553 1554 1555
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1556

1557
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1558 1559 1560 1561 1562 1563 1564
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1565
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1566 1567 1568
{
}

1569 1570 1571 1572
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1573
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1574 1575 1576
{
}
#endif
P
Paulo Zanoni 已提交
1577

1578
/* intel_fbc.c */
1579 1580
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state);
1581
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1582 1583 1584
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1585
void intel_fbc_post_update(struct intel_crtc *crtc);
1586
void intel_fbc_init(struct drm_i915_private *dev_priv);
1587
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1588 1589 1590
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1591 1592
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1593 1594 1595 1596
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1597
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1598
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1599
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1600

P
Paulo Zanoni 已提交
1601
/* intel_hdmi.c */
1602 1603
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1604 1605 1606 1607
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1608 1609
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
1610
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
P
Paulo Zanoni 已提交
1611 1612 1613


/* intel_lvds.c */
1614
void intel_lvds_init(struct drm_i915_private *dev_priv);
1615
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1616
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1617 1618 1619 1620


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1621
				 struct edid *edid);
P
Paulo Zanoni 已提交
1622
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1623 1624
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1625
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1626 1627 1628


/* intel_overlay.c */
1629 1630
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1631
int intel_overlay_switch_off(struct intel_overlay *overlay);
1632 1633 1634 1635
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1636
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1637 1638 1639


/* intel_panel.c */
1640
int intel_panel_init(struct intel_panel *panel,
1641 1642
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1643 1644 1645 1646
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1647
			     struct intel_crtc_state *pipe_config,
1648 1649
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1650
			      struct intel_crtc_state *pipe_config,
1651
			      int fitting_mode);
1652 1653
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1654 1655
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1656 1657
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1658
void intel_panel_destroy_backlight(struct drm_connector *connector);
1659
enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
1660
extern struct drm_display_mode *intel_find_panel_downclock(
1661
				struct drm_i915_private *dev_priv,
1662 1663
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1664 1665

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1666
int intel_backlight_device_register(struct intel_connector *connector);
1667 1668
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1669 1670 1671 1672
static int intel_backlight_device_register(struct intel_connector *connector)
{
	return 0;
}
1673 1674 1675 1676
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1677

P
Paulo Zanoni 已提交
1678

R
Rodrigo Vivi 已提交
1679 1680 1681
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
1682
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1683
			  unsigned frontbuffer_bits);
1684
void intel_psr_flush(struct drm_i915_private *dev_priv,
1685 1686
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
1687
void intel_psr_init(struct drm_i915_private *dev_priv);
1688
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1689
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1690

1691 1692
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1693
void intel_power_domains_fini(struct drm_i915_private *);
1694 1695
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1696
void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
1697 1698
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1699
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1700 1701
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1702

1703 1704 1705 1706
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1707 1708
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1709 1710
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1711 1712
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
	WARN_ONCE(dev_priv->pm.suspended,
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1725 1726 1727 1728
	/* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
	 * too much noise. */
	if (!atomic_read(&dev_priv->pm.wakeref_count))
		DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
1729 1730
}

1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_inc(&dev_priv->pm.wakeref_count);
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_dec(&dev_priv->pm.wakeref_count);
}

1772
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1773
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1774 1775 1776
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1777 1778
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1779 1780
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1781 1782
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1783 1784


P
Paulo Zanoni 已提交
1785
/* intel_pm.c */
1786
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
1787
void intel_suspend_hw(struct drm_i915_private *dev_priv);
1788
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
1789
void intel_update_watermarks(struct intel_crtc *crtc);
1790
void intel_init_pm(struct drm_i915_private *dev_priv);
1791
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
1792
void intel_pm_setup(struct drm_i915_private *dev_priv);
1793 1794
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1795
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1796 1797
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1798
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1799
void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1800
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1801
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1802 1803
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1804
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1805
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1806 1807
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1808
void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
1809
void vlv_wm_get_hw_state(struct drm_device *dev);
1810
void ilk_wm_get_hw_state(struct drm_device *dev);
1811
void skl_wm_get_hw_state(struct drm_device *dev);
1812 1813
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1814 1815
void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
			      struct skl_pipe_wm *out);
1816 1817 1818
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
1819 1820
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
1821 1822 1823
bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
				 const struct skl_ddb_entry *ddb,
				 int ignore);
1824
bool ilk_disable_lp_wm(struct drm_device *dev);
1825 1826 1827 1828 1829
int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
static inline int intel_enable_rc6(void)
{
	return i915.enable_rc6;
}
1830

P
Paulo Zanoni 已提交
1831
/* intel_sdvo.c */
1832
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
1833
		     i915_reg_t reg, enum port port);
1834

R
Rodrigo Vivi 已提交
1835

P
Paulo Zanoni 已提交
1836
/* intel_sprite.c */
1837 1838
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
1839
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1840
					      enum pipe pipe, int plane);
1841 1842
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1843
void intel_pipe_update_start(struct intel_crtc *crtc);
1844
void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
P
Paulo Zanoni 已提交
1845 1846

/* intel_tv.c */
1847
void intel_tv_init(struct drm_i915_private *dev_priv);
1848

1849
/* intel_atomic.c */
1850 1851 1852 1853
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1854 1855 1856
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1857 1858 1859
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

1860 1861 1862 1863 1864 1865 1866
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1867
		return ERR_CAST(crtc_state);
1868 1869 1870

	return to_intel_crtc_state(crtc_state);
}
1871

1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
static inline struct intel_crtc_state *
intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
				     struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;

	crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);

	if (crtc_state)
		return to_intel_crtc_state(crtc_state);
	else
		return NULL;
}

1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

1897 1898 1899
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1900 1901

/* intel_atomic_plane.c */
1902
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1903 1904 1905 1906
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1907 1908
int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
					struct intel_plane_state *intel_state);
1909

1910 1911
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
1912
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
1913 1914
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
1915

1916 1917
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
1918
void lspcon_resume(struct intel_lspcon *lspcon);
1919
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
1920 1921 1922 1923

/* intel_pipe_crc.c */
int intel_pipe_crc_create(struct drm_minor *minor);
void intel_pipe_crc_cleanup(struct drm_minor *minor);
T
Tomeu Vizoso 已提交
1924 1925 1926 1927 1928 1929
#ifdef CONFIG_DEBUG_FS
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
			      size_t *values_cnt);
#else
#define intel_crtc_set_crc_source NULL
#endif
1930
extern const struct file_operations i915_display_crc_ctl_fops;
J
Jesse Barnes 已提交
1931
#endif /* __INTEL_DRV_H__ */