amdgpu_smu.c 60.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */

23 24
#define SWSMU_CODE_LAYER_L1

25
#include <linux/firmware.h>
26
#include <linux/pci.h>
27

28 29
#include "amdgpu.h"
#include "amdgpu_smu.h"
30
#include "smu_internal.h"
31
#include "atom.h"
32 33
#include "arcturus_ppt.h"
#include "navi10_ppt.h"
34
#include "sienna_cichlid_ppt.h"
35
#include "renoir_ppt.h"
36
#include "amd_pcie.h"
37

38 39 40 41 42 43 44 45 46 47
/*
 * DO NOT use these for err/warn/info/debug messages.
 * Use dev_err, dev_warn, dev_info and dev_dbg instead.
 * They are more MGPU friendly.
 */
#undef pr_err
#undef pr_warn
#undef pr_info
#undef pr_debug

48 49 50 51
size_t smu_sys_get_pp_feature_mask(struct smu_context *smu, char *buf)
{
	size_t size = 0;

52 53
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
54

55 56
	mutex_lock(&smu->mutex);

57
	size = smu_get_pp_feature_mask(smu, buf);
58

59 60
	mutex_unlock(&smu->mutex);

61 62 63 64 65 66
	return size;
}

int smu_sys_set_pp_feature_mask(struct smu_context *smu, uint64_t new_mask)
{
	int ret = 0;
67

68 69
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
70

71 72
	mutex_lock(&smu->mutex);

73
	ret = smu_set_pp_feature_mask(smu, new_mask);
74

75 76
	mutex_unlock(&smu->mutex);

77 78 79
	return ret;
}

80 81 82 83 84 85 86 87 88 89 90 91 92
int smu_get_status_gfxoff(struct amdgpu_device *adev, uint32_t *value)
{
	int ret = 0;
	struct smu_context *smu = &adev->smu;

	if (is_support_sw_smu(adev) && smu->ppt_funcs->get_gfx_off_status)
		*value = smu_get_gfx_off_status(smu);
	else
		ret = -EINVAL;

	return ret;
}

93 94 95 96
int smu_set_soft_freq_range(struct smu_context *smu,
			    enum smu_clk_type clk_type,
			    uint32_t min,
			    uint32_t max)
97
{
98
	int ret = 0;
99

100 101 102 103 104 105 106 107 108
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_soft_freq_limited_range)
		ret = smu->ppt_funcs->set_soft_freq_limited_range(smu,
								  clk_type,
								  min,
								  max);

	mutex_unlock(&smu->mutex);
109

110 111 112
	return ret;
}

113 114 115 116
int smu_get_dpm_freq_range(struct smu_context *smu,
			   enum smu_clk_type clk_type,
			   uint32_t *min,
			   uint32_t *max)
117
{
118
	int ret = 0;
119 120 121 122

	if (!min && !max)
		return -EINVAL;

123
	mutex_lock(&smu->mutex);
124

125 126 127 128 129 130 131
	if (smu->ppt_funcs->get_dpm_ultimate_freq)
		ret = smu->ppt_funcs->get_dpm_ultimate_freq(smu,
							    clk_type,
							    min,
							    max);

	mutex_unlock(&smu->mutex);
132

133 134 135
	return ret;
}

136 137
static int smu_dpm_set_vcn_enable_locked(struct smu_context *smu,
					 bool enable)
138 139 140 141 142 143 144 145 146
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int ret = 0;

	if (!smu->ppt_funcs->dpm_set_vcn_enable)
		return 0;

	if (atomic_read(&power_gate->vcn_gated) ^ enable)
147
		return 0;
148 149 150 151 152

	ret = smu->ppt_funcs->dpm_set_vcn_enable(smu, enable);
	if (!ret)
		atomic_set(&power_gate->vcn_gated, !enable);

153 154 155 156 157 158 159 160 161 162 163 164 165 166
	return ret;
}

static int smu_dpm_set_vcn_enable(struct smu_context *smu,
				  bool enable)
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int ret = 0;

	mutex_lock(&power_gate->vcn_gate_lock);

	ret = smu_dpm_set_vcn_enable_locked(smu, enable);

167 168 169 170 171
	mutex_unlock(&power_gate->vcn_gate_lock);

	return ret;
}

172 173
static int smu_dpm_set_jpeg_enable_locked(struct smu_context *smu,
					  bool enable)
174 175 176 177 178 179 180 181 182
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int ret = 0;

	if (!smu->ppt_funcs->dpm_set_jpeg_enable)
		return 0;

	if (atomic_read(&power_gate->jpeg_gated) ^ enable)
183
		return 0;
184 185 186 187 188

	ret = smu->ppt_funcs->dpm_set_jpeg_enable(smu, enable);
	if (!ret)
		atomic_set(&power_gate->jpeg_gated, !enable);

189 190 191 192 193 194 195 196 197 198 199 200 201 202
	return ret;
}

static int smu_dpm_set_jpeg_enable(struct smu_context *smu,
				   bool enable)
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int ret = 0;

	mutex_lock(&power_gate->jpeg_gate_lock);

	ret = smu_dpm_set_jpeg_enable_locked(smu, enable);

203 204 205 206 207
	mutex_unlock(&power_gate->jpeg_gate_lock);

	return ret;
}

208 209 210 211 212 213 214 215 216 217 218 219 220 221
/**
 * smu_dpm_set_power_gate - power gate/ungate the specific IP block
 *
 * @smu:        smu_context pointer
 * @block_type: the IP block to power gate/ungate
 * @gate:       to power gate if true, ungate otherwise
 *
 * This API uses no smu->mutex lock protection due to:
 * 1. It is either called by other IP block(gfx/sdma/vcn/uvd/vce).
 *    This is guarded to be race condition free by the caller.
 * 2. Or get called on user setting request of power_dpm_force_performance_level.
 *    Under this case, the smu->mutex lock protection is already enforced on
 *    the parent API smu_force_performance_level of the call path.
 */
222 223 224 225 226
int smu_dpm_set_power_gate(struct smu_context *smu, uint32_t block_type,
			   bool gate)
{
	int ret = 0;

227 228
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
229

230
	switch (block_type) {
231 232 233 234
	/*
	 * Some legacy code of amdgpu_vcn.c and vcn_v2*.c still uses
	 * AMD_IP_BLOCK_TYPE_UVD for VCN. So, here both of them are kept.
	 */
235
	case AMD_IP_BLOCK_TYPE_UVD:
236 237
	case AMD_IP_BLOCK_TYPE_VCN:
		ret = smu_dpm_set_vcn_enable(smu, !gate);
238
		if (ret)
239
			dev_err(smu->adev->dev, "Failed to power %s VCN!\n",
240
				gate ? "gate" : "ungate");
241
		break;
242 243
	case AMD_IP_BLOCK_TYPE_GFX:
		ret = smu_gfx_off_control(smu, gate);
244 245 246
		if (ret)
			dev_err(smu->adev->dev, "Failed to %s gfxoff!\n",
				gate ? "enable" : "disable");
247
		break;
248 249
	case AMD_IP_BLOCK_TYPE_SDMA:
		ret = smu_powergate_sdma(smu, gate);
250 251 252
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s SDMA!\n",
				gate ? "gate" : "ungate");
253
		break;
L
Leo Liu 已提交
254
	case AMD_IP_BLOCK_TYPE_JPEG:
255
		ret = smu_dpm_set_jpeg_enable(smu, !gate);
256 257 258
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s JPEG!\n",
				gate ? "gate" : "ungate");
L
Leo Liu 已提交
259
		break;
260
	default:
261 262
		dev_err(smu->adev->dev, "Unsupported block type!\n");
		return -EINVAL;
263 264
	}

265
	return ret;
266 267
}

268 269 270 271 272 273 274 275
int smu_get_power_num_states(struct smu_context *smu,
			     struct pp_states_info *state_info)
{
	if (!state_info)
		return -EINVAL;

	/* not support power state */
	memset(state_info, 0, sizeof(struct pp_states_info));
276 277
	state_info->nums = 1;
	state_info->states[0] = POWER_STATE_TYPE_DEFAULT;
278 279 280 281

	return 0;
}

282 283
bool is_support_sw_smu(struct amdgpu_device *adev)
{
284 285
	if (adev->asic_type >= CHIP_ARCTURUS)
		return true;
286

287
	return false;
288 289
}

290 291 292
int smu_sys_get_pp_table(struct smu_context *smu, void **table)
{
	struct smu_table_context *smu_table = &smu->smu_table;
293
	uint32_t powerplay_table_size;
294

295 296
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
297

298 299 300
	if (!smu_table->power_play_table && !smu_table->hardcode_pptable)
		return -EINVAL;

301 302
	mutex_lock(&smu->mutex);

303 304 305 306 307
	if (smu_table->hardcode_pptable)
		*table = smu_table->hardcode_pptable;
	else
		*table = smu_table->power_play_table;

308 309 310 311 312
	powerplay_table_size = smu_table->power_play_table_size;

	mutex_unlock(&smu->mutex);

	return powerplay_table_size;
313 314 315 316 317 318 319 320
}

int smu_sys_set_pp_table(struct smu_context *smu,  void *buf, size_t size)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	ATOM_COMMON_TABLE_HEADER *header = (ATOM_COMMON_TABLE_HEADER *)buf;
	int ret = 0;

321 322
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
323

324
	if (header->usStructureSize != size) {
325
		dev_err(smu->adev->dev, "pp table size not matched !\n");
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
		return -EIO;
	}

	mutex_lock(&smu->mutex);
	if (!smu_table->hardcode_pptable)
		smu_table->hardcode_pptable = kzalloc(size, GFP_KERNEL);
	if (!smu_table->hardcode_pptable) {
		ret = -ENOMEM;
		goto failed;
	}

	memcpy(smu_table->hardcode_pptable, buf, size);
	smu_table->power_play_table = smu_table->hardcode_pptable;
	smu_table->power_play_table_size = size;

341 342 343 344 345 346
	/*
	 * Special hw_fini action(for Navi1x, the DPMs disablement will be
	 * skipped) may be needed for custom pptable uploading.
	 */
	smu->uploading_custom_pp_table = true;

347 348
	ret = smu_reset(smu);
	if (ret)
349
		dev_info(smu->adev->dev, "smu reset failed, ret = %d\n", ret);
350

351 352
	smu->uploading_custom_pp_table = false;

353 354 355 356 357
failed:
	mutex_unlock(&smu->mutex);
	return ret;
}

E
Evan Quan 已提交
358
static int smu_get_driver_allowed_feature_mask(struct smu_context *smu)
359 360 361
{
	struct smu_feature *feature = &smu->smu_feature;
	int ret = 0;
362
	uint32_t allowed_feature_mask[SMU_FEATURE_MAX/32];
363

364
	mutex_lock(&feature->mutex);
365
	bitmap_zero(feature->allowed, SMU_FEATURE_MAX);
366
	mutex_unlock(&feature->mutex);
367

368
	ret = smu_get_allowed_feature_mask(smu, allowed_feature_mask,
369 370 371 372
					     SMU_FEATURE_MAX/32);
	if (ret)
		return ret;

373
	mutex_lock(&feature->mutex);
374 375
	bitmap_or(feature->allowed, feature->allowed,
		      (unsigned long *)allowed_feature_mask,
376
		      feature->feature_num);
377
	mutex_unlock(&feature->mutex);
378 379 380

	return ret;
}
381

382 383
static int smu_set_funcs(struct amdgpu_device *adev)
{
384 385
	struct smu_context *smu = &adev->smu;

386 387 388
	if (adev->pm.pp_feature & PP_OVERDRIVE_MASK)
		smu->od_enabled = true;

389
	switch (adev->asic_type) {
390
	case CHIP_NAVI10:
391
	case CHIP_NAVI14:
392
	case CHIP_NAVI12:
393 394
		navi10_set_ppt_funcs(smu);
		break;
395
	case CHIP_ARCTURUS:
396
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
397
		arcturus_set_ppt_funcs(smu);
398 399
		/* OD is not supported on Arcturus */
		smu->od_enabled =false;
400
		break;
401
	case CHIP_SIENNA_CICHLID:
402
	case CHIP_NAVY_FLOUNDER:
403 404
		sienna_cichlid_set_ppt_funcs(smu);
		break;
405
	case CHIP_RENOIR:
406
		renoir_set_ppt_funcs(smu);
407
		break;
408 409 410 411
	default:
		return -EINVAL;
	}

412 413 414 415 416 417 418 419 420
	return 0;
}

static int smu_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

	smu->adev = adev;
421
	smu->pm_enabled = !!amdgpu_dpm;
422
	smu->is_apu = false;
423 424
	mutex_init(&smu->mutex);

425
	return smu_set_funcs(adev);
426 427
}

428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
static int smu_set_default_dpm_table(struct smu_context *smu)
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int vcn_gate, jpeg_gate;
	int ret = 0;

	if (!smu->ppt_funcs->set_default_dpm_table)
		return 0;

	mutex_lock(&power_gate->vcn_gate_lock);
	mutex_lock(&power_gate->jpeg_gate_lock);

	vcn_gate = atomic_read(&power_gate->vcn_gated);
	jpeg_gate = atomic_read(&power_gate->jpeg_gated);

	ret = smu_dpm_set_vcn_enable_locked(smu, true);
	if (ret)
		goto err0_out;

	ret = smu_dpm_set_jpeg_enable_locked(smu, true);
	if (ret)
		goto err1_out;

	ret = smu->ppt_funcs->set_default_dpm_table(smu);
	if (ret)
		dev_err(smu->adev->dev,
			"Failed to setup default dpm clock tables!\n");

	smu_dpm_set_jpeg_enable_locked(smu, !jpeg_gate);
err1_out:
	smu_dpm_set_vcn_enable_locked(smu, !vcn_gate);
err0_out:
	mutex_unlock(&power_gate->jpeg_gate_lock);
	mutex_unlock(&power_gate->vcn_gate_lock);

	return ret;
}

467 468 469 470
static int smu_late_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
471
	int ret = 0;
472 473 474

	if (!smu->pm_enabled)
		return 0;
H
Huang Rui 已提交
475

476
	ret = smu_set_default_od_settings(smu);
477 478
	if (ret) {
		dev_err(adev->dev, "Failed to setup default OD settings!\n");
479
		return ret;
480
	}
481 482 483 484 485 486

	/*
	 * Set initialized values (get from vbios) to dpm tables context such as
	 * gfxclk, memclk, dcefclk, and etc. And enable the DPM feature for each
	 * type of clks.
	 */
487
	ret = smu_set_default_dpm_table(smu);
488 489
	if (ret) {
		dev_err(adev->dev, "Failed to setup default dpm clock tables!\n");
490
		return ret;
491
	}
492 493

	ret = smu_populate_umd_state_clk(smu);
494 495
	if (ret) {
		dev_err(adev->dev, "Failed to populate UMD state clocks!\n");
496
		return ret;
497
	}
498

499
	ret = smu_get_asic_power_limits(smu);
500
	if (ret) {
501
		dev_err(adev->dev, "Failed to get asic power limits!\n");
502
		return ret;
503
	}
504

505 506
	smu_get_unique_id(smu);

507 508
	smu_handle_task(&adev->smu,
			smu->smu_dpm.dpm_level,
509 510
			AMD_PP_TASK_COMPLETE_INIT,
			false);
511 512 513 514

	return 0;
}

515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
static int smu_init_fb_allocations(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);
	uint32_t max_table_size = 0;
	int ret, i;

	/* VRAM allocation for tool table */
	if (tables[SMU_TABLE_PMSTATUSLOG].size) {
		ret = amdgpu_bo_create_kernel(adev,
					      tables[SMU_TABLE_PMSTATUSLOG].size,
					      tables[SMU_TABLE_PMSTATUSLOG].align,
					      tables[SMU_TABLE_PMSTATUSLOG].domain,
					      &tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
		if (ret) {
534
			dev_err(adev->dev, "VRAM allocation for tool table failed!\n");
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
			return ret;
		}
	}

	/* VRAM allocation for driver table */
	for (i = 0; i < SMU_TABLE_COUNT; i++) {
		if (tables[i].size == 0)
			continue;

		if (i == SMU_TABLE_PMSTATUSLOG)
			continue;

		if (max_table_size < tables[i].size)
			max_table_size = tables[i].size;
	}

	driver_table->size = max_table_size;
	driver_table->align = PAGE_SIZE;
	driver_table->domain = AMDGPU_GEM_DOMAIN_VRAM;

	ret = amdgpu_bo_create_kernel(adev,
				      driver_table->size,
				      driver_table->align,
				      driver_table->domain,
				      &driver_table->bo,
				      &driver_table->mc_address,
				      &driver_table->cpu_addr);
	if (ret) {
563
		dev_err(adev->dev, "VRAM allocation for driver table failed!\n");
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
		if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
			amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
	}

	return ret;
}

static int smu_fini_fb_allocations(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);

	if (!tables)
		return 0;

	if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
		amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
				      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
				      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);

	amdgpu_bo_free_kernel(&driver_table->bo,
			      &driver_table->mc_address,
			      &driver_table->cpu_addr);

	return 0;
}

/**
 * smu_alloc_memory_pool - allocate memory pool in the system memory
 *
 * @smu: amdgpu_device pointer
 *
 * This memory pool will be used for SMC use and msg SetSystemVirtualDramAddr
 * and DramLogSetDramAddr can notify it changed.
 *
 * Returns 0 on success, error on failure.
 */
static int smu_alloc_memory_pool(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;
	uint64_t pool_size = smu->pool_size;
	int ret = 0;

	if (pool_size == SMU_MEMORY_POOL_SIZE_ZERO)
		return ret;

	memory_pool->size = pool_size;
	memory_pool->align = PAGE_SIZE;
	memory_pool->domain = AMDGPU_GEM_DOMAIN_GTT;

	switch (pool_size) {
	case SMU_MEMORY_POOL_SIZE_256_MB:
	case SMU_MEMORY_POOL_SIZE_512_MB:
	case SMU_MEMORY_POOL_SIZE_1_GB:
	case SMU_MEMORY_POOL_SIZE_2_GB:
		ret = amdgpu_bo_create_kernel(adev,
					      memory_pool->size,
					      memory_pool->align,
					      memory_pool->domain,
					      &memory_pool->bo,
					      &memory_pool->mc_address,
					      &memory_pool->cpu_addr);
631 632
		if (ret)
			dev_err(adev->dev, "VRAM allocation for dramlog failed!\n");
633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
		break;
	default:
		break;
	}

	return ret;
}

static int smu_free_memory_pool(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;

	if (memory_pool->size == SMU_MEMORY_POOL_SIZE_ZERO)
		return 0;

	amdgpu_bo_free_kernel(&memory_pool->bo,
			      &memory_pool->mc_address,
			      &memory_pool->cpu_addr);

	memset(memory_pool, 0, sizeof(struct smu_table));

	return 0;
}

658 659 660 661
static int smu_smc_table_sw_init(struct smu_context *smu)
{
	int ret;

662 663 664 665 666 667
	/**
	 * Create smu_table structure, and init smc tables such as
	 * TABLE_PPTABLE, TABLE_WATERMARKS, TABLE_SMU_METRICS, and etc.
	 */
	ret = smu_init_smc_tables(smu);
	if (ret) {
668
		dev_err(smu->adev->dev, "Failed to init smc tables!\n");
669 670 671
		return ret;
	}

672 673 674 675 676 677
	/**
	 * Create smu_power_context structure, and allocate smu_dpm_context and
	 * context size to fill the smu_power_context data.
	 */
	ret = smu_init_power(smu);
	if (ret) {
678
		dev_err(smu->adev->dev, "Failed to init smu_init_power!\n");
679 680 681
		return ret;
	}

682 683 684 685 686 687 688 689 690 691 692
	/*
	 * allocate vram bos to store smc table contents.
	 */
	ret = smu_init_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_alloc_memory_pool(smu);
	if (ret)
		return ret;

693 694 695 696
	ret = smu_i2c_init(smu, &smu->adev->pm.smu_i2c);
	if (ret)
		return ret;

697 698 699
	return 0;
}

700 701 702 703
static int smu_smc_table_sw_fini(struct smu_context *smu)
{
	int ret;

704 705
	smu_i2c_fini(smu, &smu->adev->pm.smu_i2c);

706 707 708 709 710 711 712 713 714 715
	ret = smu_free_memory_pool(smu);
	if (ret)
		return ret;

	ret = smu_fini_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_fini_power(smu);
	if (ret) {
716
		dev_err(smu->adev->dev, "Failed to init smu_fini_power!\n");
717 718 719
		return ret;
	}

720 721
	ret = smu_fini_smc_tables(smu);
	if (ret) {
722
		dev_err(smu->adev->dev, "Failed to smu_fini_smc_tables!\n");
723 724 725 726 727 728
		return ret;
	}

	return 0;
}

729 730 731 732 733 734 735 736
static void smu_throttling_logging_work_fn(struct work_struct *work)
{
	struct smu_context *smu = container_of(work, struct smu_context,
					       throttling_logging_work);

	smu_log_thermal_throttling(smu);
}

737 738 739 740 741 742
static int smu_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
	int ret;

743
	smu->pool_size = adev->pm.smu_prv_buffer_size;
744
	smu->smu_feature.feature_num = SMU_FEATURE_MAX;
745
	mutex_init(&smu->smu_feature.mutex);
746 747 748
	bitmap_zero(smu->smu_feature.supported, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.enabled, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.allowed, SMU_FEATURE_MAX);
749 750 751 752 753

	mutex_init(&smu->smu_baco.mutex);
	smu->smu_baco.state = SMU_BACO_STATE_EXIT;
	smu->smu_baco.platform_support = false;

754
	mutex_init(&smu->sensor_lock);
755
	mutex_init(&smu->metrics_lock);
756
	mutex_init(&smu->message_lock);
757

758
	INIT_WORK(&smu->throttling_logging_work, smu_throttling_logging_work_fn);
759
	smu->watermarks_bitmap = 0;
760 761 762
	smu->power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->default_power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;

763 764 765 766 767
	atomic_set(&smu->smu_power.power_gate.vcn_gated, 1);
	atomic_set(&smu->smu_power.power_gate.jpeg_gated, 1);
	mutex_init(&smu->smu_power.power_gate.vcn_gate_lock);
	mutex_init(&smu->smu_power.power_gate.jpeg_gate_lock);

768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783
	smu->workload_mask = 1 << smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT];
	smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT] = 0;
	smu->workload_prority[PP_SMC_POWER_PROFILE_FULLSCREEN3D] = 1;
	smu->workload_prority[PP_SMC_POWER_PROFILE_POWERSAVING] = 2;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VIDEO] = 3;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VR] = 4;
	smu->workload_prority[PP_SMC_POWER_PROFILE_COMPUTE] = 5;
	smu->workload_prority[PP_SMC_POWER_PROFILE_CUSTOM] = 6;

	smu->workload_setting[0] = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->workload_setting[1] = PP_SMC_POWER_PROFILE_FULLSCREEN3D;
	smu->workload_setting[2] = PP_SMC_POWER_PROFILE_POWERSAVING;
	smu->workload_setting[3] = PP_SMC_POWER_PROFILE_VIDEO;
	smu->workload_setting[4] = PP_SMC_POWER_PROFILE_VR;
	smu->workload_setting[5] = PP_SMC_POWER_PROFILE_COMPUTE;
	smu->workload_setting[6] = PP_SMC_POWER_PROFILE_CUSTOM;
784
	smu->display_config = &adev->pm.pm_display_cfg;
785

786 787
	smu->smu_dpm.dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
	smu->smu_dpm.requested_dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
788 789
	ret = smu_init_microcode(smu);
	if (ret) {
790
		dev_err(adev->dev, "Failed to load smu firmware!\n");
791 792 793
		return ret;
	}

794 795
	ret = smu_smc_table_sw_init(smu);
	if (ret) {
796
		dev_err(adev->dev, "Failed to sw init smc table!\n");
797 798 799
		return ret;
	}

800 801
	ret = smu_register_irq_handler(smu);
	if (ret) {
802
		dev_err(adev->dev, "Failed to register smc irq handler!\n");
803 804 805
		return ret;
	}

806 807 808 809 810 811
	return 0;
}

static int smu_sw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
812 813
	struct smu_context *smu = &adev->smu;
	int ret;
814

815 816
	ret = smu_smc_table_sw_fini(smu);
	if (ret) {
817
		dev_err(adev->dev, "Failed to sw fini smc table!\n");
818 819 820
		return ret;
	}

821 822
	smu_fini_microcode(smu);

823 824
	return 0;
}
825

826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
static int smu_get_thermal_temperature_range(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_temperature_range *range =
				&smu->thermal_range;
	int ret = 0;

	if (!smu->ppt_funcs->get_thermal_temperature_range)
		return 0;

	ret = smu->ppt_funcs->get_thermal_temperature_range(smu, range);
	if (ret)
		return ret;

	adev->pm.dpm.thermal.min_temp = range->min;
	adev->pm.dpm.thermal.max_temp = range->max;
	adev->pm.dpm.thermal.max_edge_emergency_temp = range->edge_emergency_max;
	adev->pm.dpm.thermal.min_hotspot_temp = range->hotspot_min;
	adev->pm.dpm.thermal.max_hotspot_crit_temp = range->hotspot_crit_max;
	adev->pm.dpm.thermal.max_hotspot_emergency_temp = range->hotspot_emergency_max;
	adev->pm.dpm.thermal.min_mem_temp = range->mem_min;
	adev->pm.dpm.thermal.max_mem_crit_temp = range->mem_crit_max;
	adev->pm.dpm.thermal.max_mem_emergency_temp = range->mem_emergency_max;

	return ret;
}

E
Evan Quan 已提交
853
static int smu_smc_hw_setup(struct smu_context *smu)
854
{
855
	struct amdgpu_device *adev = smu->adev;
856
	uint32_t pcie_gen = 0, pcie_width = 0;
857 858
	int ret;

859
	if (adev->in_suspend && smu_is_dpm_running(smu)) {
860
		dev_info(adev->dev, "dpm has been enabled\n");
861 862 863
		return 0;
	}

864
	ret = smu_init_display_count(smu, 0);
865 866
	if (ret) {
		dev_info(adev->dev, "Failed to pre-set display count as 0!\n");
867
		return ret;
868
	}
869

870
	ret = smu_set_driver_table_location(smu);
871 872
	if (ret) {
		dev_err(adev->dev, "Failed to SetDriverDramAddr!\n");
873
		return ret;
874
	}
875

876 877 878 879
	/*
	 * Set PMSTATUSLOG table bo address with SetToolsDramAddr MSG for tools.
	 */
	ret = smu_set_tool_table_location(smu);
880 881
	if (ret) {
		dev_err(adev->dev, "Failed to SetToolsDramAddr!\n");
882
		return ret;
883
	}
884 885 886 887 888 889

	/*
	 * Use msg SetSystemVirtualDramAddr and DramLogSetDramAddr can notify
	 * pool location.
	 */
	ret = smu_notify_memory_pool_location(smu);
890 891
	if (ret) {
		dev_err(adev->dev, "Failed to SetDramLogDramAddr!\n");
892
		return ret;
893
	}
894

895
	/* smu_dump_pptable(smu); */
896 897 898 899 900
	/*
	 * Copy pptable bo in the vram to smc with SMU MSGs such as
	 * SetDriverDramAddr and TransferTableDram2Smu.
	 */
	ret = smu_write_pptable(smu);
901 902
	if (ret) {
		dev_err(adev->dev, "Failed to transfer pptable to SMC!\n");
903
		return ret;
904
	}
905

906 907 908 909
	/* issue Run*Btc msg */
	ret = smu_run_btc(smu);
	if (ret)
		return ret;
910

911
	ret = smu_feature_set_allowed_mask(smu);
912 913
	if (ret) {
		dev_err(adev->dev, "Failed to set driver allowed features mask!\n");
914
		return ret;
915
	}
916

917
	ret = smu_system_features_control(smu, true);
918 919
	if (ret) {
		dev_err(adev->dev, "Failed to enable requested dpm features!\n");
920
		return ret;
921
	}
922

923
	if (!smu_is_dpm_running(smu))
924
		dev_info(adev->dev, "dpm has been disabled\n");
925

926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953
	if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4)
		pcie_gen = 3;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)
		pcie_gen = 2;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2)
		pcie_gen = 1;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1)
		pcie_gen = 0;

	/* Bit 31:16: LCLK DPM level. 0 is DPM0, and 1 is DPM1
	 * Bit 15:8:  PCIE GEN, 0 to 3 corresponds to GEN1 to GEN4
	 * Bit 7:0:   PCIE lane width, 1 to 7 corresponds is x1 to x32
	 */
	if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X16)
		pcie_width = 6;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X12)
		pcie_width = 5;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X8)
		pcie_width = 4;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X4)
		pcie_width = 3;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X2)
		pcie_width = 2;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X1)
		pcie_width = 1;
	ret = smu_update_pcie_parameters(smu, pcie_gen, pcie_width);
	if (ret) {
		dev_err(adev->dev, "Attempt to override pcie params failed!\n");
954
		return ret;
955
	}
956

957 958 959 960 961 962
	ret = smu_get_thermal_temperature_range(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to get thermal temperature ranges!\n");
		return ret;
	}

963
	ret = smu_enable_thermal_alert(smu);
964 965
	if (ret) {
		dev_err(adev->dev, "Failed to enable thermal alert!\n");
966
		return ret;
967
	}
968

969 970
	ret = smu_disable_umc_cdr_12gbps_workaround(smu);
	if (ret) {
971
		dev_err(adev->dev, "Workaround failed to disable UMC CDR feature on 12Gbps SKU!\n");
972
		return ret;
973
	}
974

975 976 977 978 979 980 981 982
	/*
	 * For Navi1X, manually switch it to AC mode as PMFW
	 * may boot it with DC mode.
	 */
	ret = smu_set_power_source(smu,
				   adev->pm.ac_power ? SMU_POWER_SOURCE_AC :
				   SMU_POWER_SOURCE_DC);
	if (ret) {
983
		dev_err(adev->dev, "Failed to switch to %s mode!\n", adev->pm.ac_power ? "AC" : "DC");
984
		return ret;
985 986
	}

987 988 989
	ret = smu_notify_display_change(smu);
	if (ret)
		return ret;
990

991 992 993 994
	/*
	 * Set min deep sleep dce fclk with bootup value from vbios via
	 * SetMinDeepSleepDcefclk MSG.
	 */
995 996
	ret = smu_set_min_dcef_deep_sleep(smu,
					  smu->smu_table.boot_values.dcefclk / 100);
997 998
	if (ret)
		return ret;
999

1000
	return ret;
1001 1002
}

1003
static int smu_start_smc_engine(struct smu_context *smu)
1004
{
1005 1006
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;
1007

1008 1009
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		if (adev->asic_type < CHIP_NAVI10) {
1010 1011
			if (smu->ppt_funcs->load_microcode) {
				ret = smu->ppt_funcs->load_microcode(smu);
1012 1013 1014
				if (ret)
					return ret;
			}
1015
		}
1016 1017
	}

1018 1019
	if (smu->ppt_funcs->check_fw_status) {
		ret = smu->ppt_funcs->check_fw_status(smu);
1020
		if (ret) {
1021
			dev_err(adev->dev, "SMC is not ready\n");
1022 1023
			return ret;
		}
1024
	}
1025

1026 1027 1028 1029 1030 1031 1032 1033
	/*
	 * Send msg GetDriverIfVersion to check if the return value is equal
	 * with DRIVER_IF_VERSION of smc header.
	 */
	ret = smu_check_fw_version(smu);
	if (ret)
		return ret;

1034 1035 1036 1037 1038 1039 1040 1041 1042
	return ret;
}

static int smu_hw_init(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1043 1044
	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) {
		smu->pm_enabled = false;
1045
		return 0;
1046
	}
1047

1048
	ret = smu_start_smc_engine(smu);
1049
	if (ret) {
1050
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
1051 1052 1053
		return ret;
	}

1054
	if (smu->is_apu) {
1055
		smu_powergate_sdma(&adev->smu, false);
1056
		smu_dpm_set_vcn_enable(smu, true);
1057
		smu_dpm_set_jpeg_enable(smu, true);
1058
		smu_set_gfx_cgpg(&adev->smu, true);
1059
	}
1060

1061 1062 1063
	if (!smu->pm_enabled)
		return 0;

1064 1065
	/* get boot_values from vbios to set revision, gfxclk, and etc. */
	ret = smu_get_vbios_bootup_values(smu);
1066 1067
	if (ret) {
		dev_err(adev->dev, "Failed to get VBIOS boot clock values!\n");
1068
		return ret;
1069
	}
1070 1071

	ret = smu_setup_pptable(smu);
1072 1073
	if (ret) {
		dev_err(adev->dev, "Failed to setup pptable!\n");
1074
		return ret;
1075
	}
1076

E
Evan Quan 已提交
1077
	ret = smu_get_driver_allowed_feature_mask(smu);
1078
	if (ret)
1079
		return ret;
1080

E
Evan Quan 已提交
1081
	ret = smu_smc_hw_setup(smu);
1082 1083 1084 1085
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1086

1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
	/*
	 * Move maximum sustainable clock retrieving here considering
	 * 1. It is not needed on resume(from S3).
	 * 2. DAL settings come between .hw_init and .late_init of SMU.
	 *    And DAL needs to know the maximum sustainable clocks. Thus
	 *    it cannot be put in .late_init().
	 */
	ret = smu_init_max_sustainable_clocks(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to init max sustainable clocks!\n");
		return ret;
	}

1100
	adev->pm.dpm_enabled = true;
1101

1102
	dev_info(adev->dev, "SMU is initialized successfully!\n");
1103 1104 1105 1106

	return 0;
}

1107
static int smu_disable_dpms(struct smu_context *smu)
1108
{
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;
	bool use_baco = !smu->is_apu &&
		((adev->in_gpu_reset &&
		  (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO)) ||
		 ((adev->in_runpm || adev->in_hibernate) && amdgpu_asic_supports_baco(adev)));

	/*
	 * For custom pptable uploading, skip the DPM features
	 * disable process on Navi1x ASICs.
	 *   - As the gfx related features are under control of
	 *     RLC on those ASICs. RLC reinitialization will be
	 *     needed to reenable them. That will cost much more
	 *     efforts.
	 *
	 *   - SMU firmware can handle the DPM reenablement
	 *     properly.
	 */
	if (smu->uploading_custom_pp_table &&
	    (adev->asic_type >= CHIP_NAVI10) &&
	    (adev->asic_type <= CHIP_NAVI12))
		return 0;

	/*
	 * For Sienna_Cichlid, PMFW will handle the features disablement properly
	 * on BACO in. Driver involvement is unnecessary.
	 */
	if ((adev->asic_type == CHIP_SIENNA_CICHLID) &&
	     use_baco)
		return 0;

	/*
1141 1142
	 * For gpu reset, runpm and hibernation through BACO,
	 * BACO feature has to be kept enabled.
1143
	 */
1144
	if (use_baco && smu_feature_is_enabled(smu, SMU_FEATURE_BACO_BIT)) {
1145 1146
		ret = smu_disable_all_features_with_exception(smu,
							      SMU_FEATURE_BACO_BIT);
1147
		if (ret)
1148
			dev_err(adev->dev, "Failed to disable smu features except BACO.\n");
1149 1150 1151
	} else {
		ret = smu_system_features_control(smu, false);
		if (ret)
1152
			dev_err(adev->dev, "Failed to disable smu features.\n");
1153 1154 1155 1156 1157 1158 1159
	}

	if (adev->asic_type >= CHIP_NAVI10 &&
	    adev->gfx.rlc.funcs->stop)
		adev->gfx.rlc.funcs->stop(adev);

	return ret;
1160 1161
}

1162 1163 1164 1165 1166
static int smu_smc_hw_cleanup(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

1167 1168
	cancel_work_sync(&smu->throttling_logging_work);

1169 1170
	ret = smu_disable_thermal_alert(smu);
	if (ret) {
1171
		dev_err(adev->dev, "Fail to disable thermal alert!\n");
1172 1173 1174 1175
		return ret;
	}

	ret = smu_disable_dpms(smu);
1176 1177
	if (ret) {
		dev_err(adev->dev, "Fail to disable dpm features!\n");
1178
		return ret;
1179
	}
1180 1181 1182 1183

	return 0;
}

1184 1185 1186 1187
static int smu_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
1188
	int ret = 0;
1189

1190 1191 1192
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1193
	if (smu->is_apu) {
1194
		smu_powergate_sdma(&adev->smu, true);
1195
		smu_dpm_set_vcn_enable(smu, false);
1196
		smu_dpm_set_jpeg_enable(smu, false);
1197
	}
1198

1199 1200 1201
	if (!smu->pm_enabled)
		return 0;

1202 1203
	adev->pm.dpm_enabled = false;

1204 1205
	ret = smu_smc_hw_cleanup(smu);
	if (ret)
1206
		return ret;
1207

1208 1209 1210
	return 0;
}

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
int smu_reset(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

	ret = smu_hw_fini(adev);
	if (ret)
		return ret;

	ret = smu_hw_init(adev);
	if (ret)
		return ret;

1224 1225
	ret = smu_late_init(adev);

1226 1227 1228
	return ret;
}

1229 1230 1231
static int smu_suspend(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1232
	struct smu_context *smu = &adev->smu;
1233
	int ret;
1234

1235 1236 1237
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1238 1239 1240
	if (!smu->pm_enabled)
		return 0;

1241 1242
	adev->pm.dpm_enabled = false;

1243
	ret = smu_smc_hw_cleanup(smu);
1244 1245
	if (ret)
		return ret;
1246

1247 1248
	smu->watermarks_bitmap &= ~(WATERMARKS_LOADED);

1249 1250
	if (smu->is_apu)
		smu_set_gfx_cgpg(&adev->smu, false);
1251

1252 1253 1254 1255 1256 1257 1258 1259 1260
	return 0;
}

static int smu_resume(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1261 1262 1263 1264 1265 1266
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

	if (!smu->pm_enabled)
		return 0;

1267
	dev_info(adev->dev, "SMU is resuming...\n");
1268

1269 1270
	ret = smu_start_smc_engine(smu);
	if (ret) {
1271 1272
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
		return ret;
1273 1274
	}

E
Evan Quan 已提交
1275
	ret = smu_smc_hw_setup(smu);
1276 1277 1278 1279
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1280

1281 1282 1283
	if (smu->is_apu)
		smu_set_gfx_cgpg(&adev->smu, true);

1284 1285
	smu->disable_uclk_switch = 0;

1286 1287
	adev->pm.dpm_enabled = true;

1288
	dev_info(adev->dev, "SMU is resumed successfully!\n");
1289

1290 1291 1292
	return 0;
}

1293 1294 1295 1296 1297 1298
int smu_display_configuration_change(struct smu_context *smu,
				     const struct amd_pp_display_configuration *display_config)
{
	int index = 0;
	int num_of_active_display = 0;

1299 1300
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1301 1302 1303 1304 1305 1306

	if (!display_config)
		return -EINVAL;

	mutex_lock(&smu->mutex);

1307 1308
	smu_set_min_dcef_deep_sleep(smu,
				    display_config->min_dcef_deep_sleep_set_clk / 100);
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326

	for (index = 0; index < display_config->num_path_including_non_display; index++) {
		if (display_config->displays[index].controller_id != 0)
			num_of_active_display++;
	}

	smu_set_active_display_count(smu, num_of_active_display);

	smu_store_cc6_data(smu, display_config->cpu_pstate_separation_time,
			   display_config->cpu_cc6_disable,
			   display_config->cpu_pstate_disable,
			   display_config->nb_pstate_switch_disable);

	mutex_unlock(&smu->mutex);

	return 0;
}

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
static int smu_get_clock_info(struct smu_context *smu,
			      struct smu_clock_info *clk_info,
			      enum smu_perf_level_designation designation)
{
	int ret;
	struct smu_performance_level level = {0};

	if (!clk_info)
		return -EINVAL;

	ret = smu_get_perf_level(smu, PERF_LEVEL_ACTIVITY, &level);
	if (ret)
		return -EINVAL;

	clk_info->min_mem_clk = level.memory_clock;
	clk_info->min_eng_clk = level.core_clock;
	clk_info->min_bus_bandwidth = level.non_local_mem_freq * level.non_local_mem_width;

	ret = smu_get_perf_level(smu, designation, &level);
	if (ret)
		return -EINVAL;

	clk_info->min_mem_clk = level.memory_clock;
	clk_info->min_eng_clk = level.core_clock;
	clk_info->min_bus_bandwidth = level.non_local_mem_freq * level.non_local_mem_width;

	return 0;
}

int smu_get_current_clocks(struct smu_context *smu,
			   struct amd_pp_clock_info *clocks)
{
	struct amd_pp_simple_clock_info simple_clocks = {0};
	struct smu_clock_info hw_clocks;
	int ret = 0;

1363 1364
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1365

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	mutex_lock(&smu->mutex);

	smu_get_dal_power_level(smu, &simple_clocks);

	if (smu->support_power_containment)
		ret = smu_get_clock_info(smu, &hw_clocks,
					 PERF_LEVEL_POWER_CONTAINMENT);
	else
		ret = smu_get_clock_info(smu, &hw_clocks, PERF_LEVEL_ACTIVITY);

	if (ret) {
1377
		dev_err(smu->adev->dev, "Error in smu_get_clock_info\n");
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
		goto failed;
	}

	clocks->min_engine_clock = hw_clocks.min_eng_clk;
	clocks->max_engine_clock = hw_clocks.max_eng_clk;
	clocks->min_memory_clock = hw_clocks.min_mem_clk;
	clocks->max_memory_clock = hw_clocks.max_mem_clk;
	clocks->min_bus_bandwidth = hw_clocks.min_bus_bandwidth;
	clocks->max_bus_bandwidth = hw_clocks.max_bus_bandwidth;
	clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk;
	clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk;

        if (simple_clocks.level == 0)
                clocks->max_clocks_state = PP_DAL_POWERLEVEL_7;
        else
                clocks->max_clocks_state = simple_clocks.level;

        if (!smu_get_current_shallow_sleep_clocks(smu, &hw_clocks)) {
                clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk;
                clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk;
        }

failed:
	mutex_unlock(&smu->mutex);
	return ret;
}

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
static int smu_set_clockgating_state(void *handle,
				     enum amd_clockgating_state state)
{
	return 0;
}

static int smu_set_powergating_state(void *handle,
				     enum amd_powergating_state state)
{
	return 0;
}

1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
static int smu_enable_umd_pstate(void *handle,
		      enum amd_dpm_forced_level *level)
{
	uint32_t profile_mode_mask = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;

	struct smu_context *smu = (struct smu_context*)(handle);
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1427

1428
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
		return -EINVAL;

	if (!(smu_dpm_ctx->dpm_level & profile_mode_mask)) {
		/* enter umd pstate, save current level, disable gfx cg*/
		if (*level & profile_mode_mask) {
			smu_dpm_ctx->saved_dpm_level = smu_dpm_ctx->dpm_level;
			smu_dpm_ctx->enable_umd_pstate = true;
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_UNGATE);
1439 1440 1441
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_UNGATE);
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
		}
	} else {
		/* exit umd pstate, restore level, enable gfx cg*/
		if (!(*level & profile_mode_mask)) {
			if (*level == AMD_DPM_FORCED_LEVEL_PROFILE_EXIT)
				*level = smu_dpm_ctx->saved_dpm_level;
			smu_dpm_ctx->enable_umd_pstate = false;
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_GATE);
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_GATE);
		}
	}

	return 0;
}

1461
static int smu_adjust_power_state_dynamic(struct smu_context *smu,
1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
				   enum amd_dpm_forced_level level,
				   bool skip_display_settings)
{
	int ret = 0;
	int index = 0;
	long workload;
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);

	if (!skip_display_settings) {
		ret = smu_display_config_changed(smu);
		if (ret) {
1473
			dev_err(smu->adev->dev, "Failed to change display config!");
1474 1475 1476 1477 1478 1479
			return ret;
		}
	}

	ret = smu_apply_clocks_adjust_rules(smu);
	if (ret) {
1480
		dev_err(smu->adev->dev, "Failed to apply clocks adjust rules!");
1481 1482 1483 1484
		return ret;
	}

	if (!skip_display_settings) {
A
Alex Deucher 已提交
1485
		ret = smu_notify_smc_display_config(smu);
1486
		if (ret) {
1487
			dev_err(smu->adev->dev, "Failed to notify smc display config!");
1488 1489 1490 1491 1492
			return ret;
		}
	}

	if (smu_dpm_ctx->dpm_level != level) {
1493 1494
		ret = smu_asic_set_performance_level(smu, level);
		if (ret) {
1495
			dev_err(smu->adev->dev, "Failed to set performance level!");
1496
			return ret;
1497
		}
1498 1499 1500

		/* update the saved copy */
		smu_dpm_ctx->dpm_level = level;
1501 1502 1503 1504 1505 1506 1507 1508
	}

	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];

		if (smu->power_profile_mode != workload)
1509
			smu_set_power_profile_mode(smu, &workload, 0, false);
1510 1511 1512 1513 1514 1515 1516
	}

	return ret;
}

int smu_handle_task(struct smu_context *smu,
		    enum amd_dpm_forced_level level,
1517 1518
		    enum amd_pp_task task_id,
		    bool lock_needed)
1519 1520 1521
{
	int ret = 0;

1522 1523
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1524

1525 1526 1527
	if (lock_needed)
		mutex_lock(&smu->mutex);

1528 1529 1530 1531
	switch (task_id) {
	case AMD_PP_TASK_DISPLAY_CONFIG_CHANGE:
		ret = smu_pre_display_config_changed(smu);
		if (ret)
1532
			goto out;
1533 1534
		ret = smu_set_cpu_power_state(smu);
		if (ret)
1535
			goto out;
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
		ret = smu_adjust_power_state_dynamic(smu, level, false);
		break;
	case AMD_PP_TASK_COMPLETE_INIT:
	case AMD_PP_TASK_READJUST_POWER_STATE:
		ret = smu_adjust_power_state_dynamic(smu, level, true);
		break;
	default:
		break;
	}

1546 1547 1548 1549
out:
	if (lock_needed)
		mutex_unlock(&smu->mutex);

1550 1551 1552
	return ret;
}

1553 1554 1555 1556 1557 1558 1559 1560
int smu_switch_power_profile(struct smu_context *smu,
			     enum PP_SMC_POWER_PROFILE type,
			     bool en)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	long workload;
	uint32_t index;

1561 1562
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581

	if (!(type < PP_SMC_POWER_PROFILE_CUSTOM))
		return -EINVAL;

	mutex_lock(&smu->mutex);

	if (!en) {
		smu->workload_mask &= ~(1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	} else {
		smu->workload_mask |= (1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	}

	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL)
1582
		smu_set_power_profile_mode(smu, &workload, 0, false);
1583 1584 1585 1586 1587 1588

	mutex_unlock(&smu->mutex);

	return 0;
}

1589 1590 1591
enum amd_dpm_forced_level smu_get_performance_level(struct smu_context *smu)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1592
	enum amd_dpm_forced_level level;
1593

1594 1595
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1596

1597
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1598 1599 1600
		return -EINVAL;

	mutex_lock(&(smu->mutex));
1601
	level = smu_dpm_ctx->dpm_level;
1602 1603
	mutex_unlock(&(smu->mutex));

1604
	return level;
1605 1606 1607 1608 1609
}

int smu_force_performance_level(struct smu_context *smu, enum amd_dpm_forced_level level)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1610
	int ret = 0;
1611

1612 1613
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1614

1615
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1616 1617
		return -EINVAL;

1618 1619
	mutex_lock(&smu->mutex);

1620
	ret = smu_enable_umd_pstate(smu, &level);
1621 1622
	if (ret) {
		mutex_unlock(&smu->mutex);
1623
		return ret;
1624
	}
1625

1626
	ret = smu_handle_task(smu, level,
1627 1628 1629 1630
			      AMD_PP_TASK_READJUST_POWER_STATE,
			      false);

	mutex_unlock(&smu->mutex);
1631 1632 1633 1634

	return ret;
}

1635 1636 1637 1638
int smu_set_display_count(struct smu_context *smu, uint32_t count)
{
	int ret = 0;

1639 1640
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1641

1642 1643 1644 1645 1646 1647 1648
	mutex_lock(&smu->mutex);
	ret = smu_init_display_count(smu, count);
	mutex_unlock(&smu->mutex);

	return ret;
}

1649 1650
int smu_force_clk_levels(struct smu_context *smu,
			 enum smu_clk_type clk_type,
1651
			 uint32_t mask)
1652 1653 1654 1655
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	int ret = 0;

1656 1657
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1658

1659
	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
1660
		dev_dbg(smu->adev->dev, "force clock level is for dpm manual mode only.\n");
1661 1662 1663
		return -EINVAL;
	}

1664
	mutex_lock(&smu->mutex);
1665

1666 1667 1668
	if (smu->ppt_funcs && smu->ppt_funcs->force_clk_levels)
		ret = smu->ppt_funcs->force_clk_levels(smu, clk_type, mask);

1669
	mutex_unlock(&smu->mutex);
1670

1671 1672 1673
	return ret;
}

1674 1675 1676 1677 1678 1679 1680
/*
 * On system suspending or resetting, the dpm_enabled
 * flag will be cleared. So that those SMU services which
 * are not supported will be gated.
 * However, the mp1 state setting should still be granted
 * even if the dpm_enabled cleared.
 */
1681 1682 1683 1684 1685 1686
int smu_set_mp1_state(struct smu_context *smu,
		      enum pp_mp1_state mp1_state)
{
	uint16_t msg;
	int ret;

1687 1688 1689
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

1690 1691
	mutex_lock(&smu->mutex);

1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
	switch (mp1_state) {
	case PP_MP1_STATE_SHUTDOWN:
		msg = SMU_MSG_PrepareMp1ForShutdown;
		break;
	case PP_MP1_STATE_UNLOAD:
		msg = SMU_MSG_PrepareMp1ForUnload;
		break;
	case PP_MP1_STATE_RESET:
		msg = SMU_MSG_PrepareMp1ForReset;
		break;
	case PP_MP1_STATE_NONE:
	default:
1704
		mutex_unlock(&smu->mutex);
1705 1706 1707
		return 0;
	}

1708
	ret = smu_send_smc_msg(smu, msg, NULL);
1709 1710 1711
	/* some asics may not support those messages */
	if (ret == -EINVAL)
		ret = 0;
1712
	if (ret)
1713
		dev_err(smu->adev->dev, "[PrepareMp1] Failed!\n");
1714

1715 1716
	mutex_unlock(&smu->mutex);

1717 1718 1719
	return ret;
}

1720 1721 1722 1723 1724
int smu_set_df_cstate(struct smu_context *smu,
		      enum pp_df_cstate state)
{
	int ret = 0;

1725 1726
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1727 1728 1729 1730

	if (!smu->ppt_funcs || !smu->ppt_funcs->set_df_cstate)
		return 0;

1731 1732
	mutex_lock(&smu->mutex);

1733 1734
	ret = smu->ppt_funcs->set_df_cstate(smu, state);
	if (ret)
1735
		dev_err(smu->adev->dev, "[SetDfCstate] failed!\n");
1736

1737 1738
	mutex_unlock(&smu->mutex);

1739 1740 1741
	return ret;
}

1742 1743 1744 1745
int smu_allow_xgmi_power_down(struct smu_context *smu, bool en)
{
	int ret = 0;

1746 1747
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1748 1749 1750 1751 1752 1753 1754 1755

	if (!smu->ppt_funcs || !smu->ppt_funcs->allow_xgmi_power_down)
		return 0;

	mutex_lock(&smu->mutex);

	ret = smu->ppt_funcs->allow_xgmi_power_down(smu, en);
	if (ret)
1756
		dev_err(smu->adev->dev, "[AllowXgmiPowerDown] failed!\n");
1757 1758 1759 1760 1761 1762

	mutex_unlock(&smu->mutex);

	return ret;
}

1763 1764
int smu_write_watermarks_table(struct smu_context *smu)
{
1765
	int ret = 0;
1766

1767 1768
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1769

1770 1771 1772 1773 1774 1775 1776
	mutex_lock(&smu->mutex);

	ret = smu_set_watermarks_table(smu, NULL);

	mutex_unlock(&smu->mutex);

	return ret;
1777 1778 1779 1780 1781
}

int smu_set_watermarks_for_clock_ranges(struct smu_context *smu,
		struct dm_pp_wm_sets_with_clock_ranges_soc15 *clock_ranges)
{
1782
	int ret = 0;
1783

1784 1785
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1786

1787 1788
	mutex_lock(&smu->mutex);

1789 1790 1791
	if (!smu->disable_watermark &&
			smu_feature_is_enabled(smu, SMU_FEATURE_DPM_DCEFCLK_BIT) &&
			smu_feature_is_enabled(smu, SMU_FEATURE_DPM_SOCCLK_BIT)) {
1792
		ret = smu_set_watermarks_table(smu, clock_ranges);
1793 1794 1795 1796 1797

		if (!(smu->watermarks_bitmap & WATERMARKS_EXIST)) {
			smu->watermarks_bitmap |= WATERMARKS_EXIST;
			smu->watermarks_bitmap &= ~WATERMARKS_LOADED;
		}
1798 1799
	}

1800 1801
	mutex_unlock(&smu->mutex);

1802
	return ret;
1803 1804
}

1805 1806 1807 1808
int smu_set_ac_dc(struct smu_context *smu)
{
	int ret = 0;

1809 1810
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1811

1812 1813 1814 1815 1816
	/* controlled by firmware */
	if (smu->dc_controlled_by_gpio)
		return 0;

	mutex_lock(&smu->mutex);
1817 1818 1819 1820
	ret = smu_set_power_source(smu,
				   smu->adev->pm.ac_power ? SMU_POWER_SOURCE_AC :
				   SMU_POWER_SOURCE_DC);
	if (ret)
1821
		dev_err(smu->adev->dev, "Failed to switch to %s mode!\n",
1822
		       smu->adev->pm.ac_power ? "AC" : "DC");
1823 1824 1825 1826 1827
	mutex_unlock(&smu->mutex);

	return ret;
}

1828 1829 1830
const struct amd_ip_funcs smu_ip_funcs = {
	.name = "smu",
	.early_init = smu_early_init,
1831
	.late_init = smu_late_init,
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
	.sw_init = smu_sw_init,
	.sw_fini = smu_sw_fini,
	.hw_init = smu_hw_init,
	.hw_fini = smu_hw_fini,
	.suspend = smu_suspend,
	.resume = smu_resume,
	.is_idle = NULL,
	.check_soft_reset = NULL,
	.wait_for_idle = NULL,
	.soft_reset = NULL,
	.set_clockgating_state = smu_set_clockgating_state,
	.set_powergating_state = smu_set_powergating_state,
1844
	.enable_umd_pstate = smu_enable_umd_pstate,
1845
};
1846 1847 1848 1849 1850 1851 1852 1853 1854

const struct amdgpu_ip_block_version smu_v11_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 11,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
1855 1856 1857 1858 1859 1860 1861 1862 1863

const struct amdgpu_ip_block_version smu_v12_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 12,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
1864 1865 1866 1867 1868

int smu_load_microcode(struct smu_context *smu)
{
	int ret = 0;

1869 1870
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1871

1872 1873
	mutex_lock(&smu->mutex);

1874 1875
	if (smu->ppt_funcs->load_microcode)
		ret = smu->ppt_funcs->load_microcode(smu);
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_check_fw_status(struct smu_context *smu)
{
	int ret = 0;

1886 1887
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1888

1889 1890
	mutex_lock(&smu->mutex);

1891 1892
	if (smu->ppt_funcs->check_fw_status)
		ret = smu->ppt_funcs->check_fw_status(smu);
1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_gfx_cgpg(struct smu_context *smu, bool enabled)
{
	int ret = 0;

	mutex_lock(&smu->mutex);

1905 1906
	if (smu->ppt_funcs->set_gfx_cgpg)
		ret = smu->ppt_funcs->set_gfx_cgpg(smu, enabled);
1907 1908 1909 1910 1911 1912 1913 1914 1915 1916

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_speed_rpm(struct smu_context *smu, uint32_t speed)
{
	int ret = 0;

1917 1918
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1919

1920 1921
	mutex_lock(&smu->mutex);

1922 1923
	if (smu->ppt_funcs->set_fan_speed_rpm)
		ret = smu->ppt_funcs->set_fan_speed_rpm(smu, speed);
1924 1925 1926 1927 1928 1929 1930 1931

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_power_limit(struct smu_context *smu,
			uint32_t *limit,
1932
			bool max_setting)
1933
{
1934 1935
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1936

1937
	mutex_lock(&smu->mutex);
1938

1939
	*limit = (max_setting ? smu->max_power_limit : smu->current_power_limit);
1940

1941
	mutex_unlock(&smu->mutex);
1942

1943
	return 0;
1944 1945 1946 1947 1948 1949
}

int smu_set_power_limit(struct smu_context *smu, uint32_t limit)
{
	int ret = 0;

1950 1951
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1952

1953 1954
	mutex_lock(&smu->mutex);

1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
	if (limit > smu->max_power_limit) {
		dev_err(smu->adev->dev,
			"New power limit (%d) is over the max allowed %d\n",
			limit, smu->max_power_limit);
		goto out;
	}

	if (!limit)
		limit = smu->current_power_limit;

1965 1966
	if (smu->ppt_funcs->set_power_limit)
		ret = smu->ppt_funcs->set_power_limit(smu, limit);
1967

1968
out:
1969 1970 1971 1972 1973 1974 1975 1976 1977
	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_print_clk_levels(struct smu_context *smu, enum smu_clk_type clk_type, char *buf)
{
	int ret = 0;

1978 1979
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1980

1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->print_clk_levels)
		ret = smu->ppt_funcs->print_clk_levels(smu, clk_type, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_od_percentage(struct smu_context *smu, enum smu_clk_type type)
{
	int ret = 0;

1995 1996
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1997

1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_od_percentage)
		ret = smu->ppt_funcs->get_od_percentage(smu, type);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_od_percentage(struct smu_context *smu, enum smu_clk_type type, uint32_t value)
{
	int ret = 0;

2012 2013
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2014

2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_od_percentage)
		ret = smu->ppt_funcs->set_od_percentage(smu, type, value);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_od_edit_dpm_table(struct smu_context *smu,
			  enum PP_OD_DPM_TABLE_COMMAND type,
			  long *input, uint32_t size)
{
	int ret = 0;

2031 2032
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2033

2034 2035
	mutex_lock(&smu->mutex);

2036
	if (smu->ppt_funcs->od_edit_dpm_table) {
2037
		ret = smu->ppt_funcs->od_edit_dpm_table(smu, type, input, size);
2038 2039 2040 2041 2042 2043
		if (!ret && (type == PP_OD_COMMIT_DPM_TABLE))
			ret = smu_handle_task(smu,
					      smu->smu_dpm.dpm_level,
					      AMD_PP_TASK_READJUST_POWER_STATE,
					      false);
	}
2044 2045 2046 2047 2048 2049 2050 2051 2052 2053

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_read_sensor(struct smu_context *smu,
		    enum amd_pp_sensors sensor,
		    void *data, uint32_t *size)
{
2054 2055
	struct smu_umd_pstate_table *pstate_table =
				&smu->pstate_table;
2056 2057
	int ret = 0;

2058 2059
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2060

2061 2062 2063
	if (!data || !size)
		return -EINVAL;

2064 2065
	mutex_lock(&smu->mutex);

2066 2067 2068 2069
	if (smu->ppt_funcs->read_sensor)
		if (!smu->ppt_funcs->read_sensor(smu, sensor, data, size))
			goto unlock;

2070 2071
	switch (sensor) {
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK:
2072
		*((uint32_t *)data) = pstate_table->gfxclk_pstate.standard * 100;
2073 2074 2075
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK:
2076
		*((uint32_t *)data) = pstate_table->uclk_pstate.standard * 100;
2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK:
		ret = smu_feature_get_enabled_mask(smu, (uint32_t *)data, 2);
		*size = 8;
		break;
	case AMDGPU_PP_SENSOR_UVD_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_UVD_BIT) ? 1 : 0;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_VCE_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_VCE_BIT) ? 1 : 0;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_VCN_POWER_STATE:
2092
		*(uint32_t *)data = atomic_read(&smu->smu_power.power_gate.vcn_gated) ? 0: 1;
2093 2094
		*size = 4;
		break;
2095 2096 2097 2098
	case AMDGPU_PP_SENSOR_MIN_FAN_RPM:
		*(uint32_t *)data = 0;
		*size = 4;
		break;
2099
	default:
2100 2101
		*size = 0;
		ret = -EOPNOTSUPP;
2102 2103
		break;
	}
2104

2105
unlock:
2106 2107 2108 2109 2110 2111 2112 2113 2114
	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_power_profile_mode(struct smu_context *smu, char *buf)
{
	int ret = 0;

2115 2116
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2117

2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_power_profile_mode)
		ret = smu->ppt_funcs->get_power_profile_mode(smu, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_power_profile_mode(struct smu_context *smu,
			       long *param,
			       uint32_t param_size,
			       bool lock_needed)
{
	int ret = 0;

2135 2136
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2137

2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154
	if (lock_needed)
		mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_power_profile_mode)
		ret = smu->ppt_funcs->set_power_profile_mode(smu, param, param_size);

	if (lock_needed)
		mutex_unlock(&smu->mutex);

	return ret;
}


int smu_get_fan_control_mode(struct smu_context *smu)
{
	int ret = 0;

2155 2156
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2157

2158 2159
	mutex_lock(&smu->mutex);

2160 2161
	if (smu->ppt_funcs->get_fan_control_mode)
		ret = smu->ppt_funcs->get_fan_control_mode(smu);
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_control_mode(struct smu_context *smu, int value)
{
	int ret = 0;

2172 2173
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2174

2175 2176
	mutex_lock(&smu->mutex);

2177 2178
	if (smu->ppt_funcs->set_fan_control_mode)
		ret = smu->ppt_funcs->set_fan_control_mode(smu, value);
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_fan_speed_percent(struct smu_context *smu, uint32_t *speed)
{
	int ret = 0;

2189 2190
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2191

2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_fan_speed_percent)
		ret = smu->ppt_funcs->get_fan_speed_percent(smu, speed);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_speed_percent(struct smu_context *smu, uint32_t speed)
{
	int ret = 0;

2206 2207
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2208

2209 2210
	mutex_lock(&smu->mutex);

2211 2212
	if (smu->ppt_funcs->set_fan_speed_percent)
		ret = smu->ppt_funcs->set_fan_speed_percent(smu, speed);
2213 2214 2215 2216 2217 2218 2219 2220 2221 2222

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_fan_speed_rpm(struct smu_context *smu, uint32_t *speed)
{
	int ret = 0;

2223 2224
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2225

2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_fan_speed_rpm)
		ret = smu->ppt_funcs->get_fan_speed_rpm(smu, speed);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_deep_sleep_dcefclk(struct smu_context *smu, int clk)
{
	int ret = 0;

2240 2241
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2242

2243 2244
	mutex_lock(&smu->mutex);

2245
	ret = smu_set_min_dcef_deep_sleep(smu, clk);
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_active_display_count(struct smu_context *smu, uint32_t count)
{
	int ret = 0;

2256 2257
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2258

2259 2260
	if (smu->ppt_funcs->set_active_display_count)
		ret = smu->ppt_funcs->set_active_display_count(smu, count);
2261 2262 2263 2264 2265 2266 2267 2268 2269 2270

	return ret;
}

int smu_get_clock_by_type(struct smu_context *smu,
			  enum amd_pp_clock_type type,
			  struct amd_pp_clocks *clocks)
{
	int ret = 0;

2271 2272
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2273

2274 2275
	mutex_lock(&smu->mutex);

2276 2277
	if (smu->ppt_funcs->get_clock_by_type)
		ret = smu->ppt_funcs->get_clock_by_type(smu, type, clocks);
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_max_high_clocks(struct smu_context *smu,
			    struct amd_pp_simple_clock_info *clocks)
{
	int ret = 0;

2289 2290
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2291

2292 2293
	mutex_lock(&smu->mutex);

2294 2295
	if (smu->ppt_funcs->get_max_high_clocks)
		ret = smu->ppt_funcs->get_max_high_clocks(smu, clocks);
2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_clock_by_type_with_latency(struct smu_context *smu,
				       enum smu_clk_type clk_type,
				       struct pp_clock_levels_with_latency *clocks)
{
	int ret = 0;

2308 2309
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2310

2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_clock_by_type_with_latency)
		ret = smu->ppt_funcs->get_clock_by_type_with_latency(smu, clk_type, clocks);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_clock_by_type_with_voltage(struct smu_context *smu,
				       enum amd_pp_clock_type type,
				       struct pp_clock_levels_with_voltage *clocks)
{
	int ret = 0;

2327 2328
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2329

2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_clock_by_type_with_voltage)
		ret = smu->ppt_funcs->get_clock_by_type_with_voltage(smu, type, clocks);

	mutex_unlock(&smu->mutex);

	return ret;
}


int smu_display_clock_voltage_request(struct smu_context *smu,
				      struct pp_display_clock_request *clock_req)
{
	int ret = 0;

2346 2347
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2348

2349 2350
	mutex_lock(&smu->mutex);

2351 2352
	if (smu->ppt_funcs->display_clock_voltage_request)
		ret = smu->ppt_funcs->display_clock_voltage_request(smu, clock_req);
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363

	mutex_unlock(&smu->mutex);

	return ret;
}


int smu_display_disable_memory_clock_switch(struct smu_context *smu, bool disable_memory_clock_switch)
{
	int ret = -EINVAL;

2364 2365
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2366

2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->display_disable_memory_clock_switch)
		ret = smu->ppt_funcs->display_disable_memory_clock_switch(smu, disable_memory_clock_switch);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_notify_smu_enable_pwe(struct smu_context *smu)
{
	int ret = 0;

2381 2382
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2383

2384 2385
	mutex_lock(&smu->mutex);

2386 2387
	if (smu->ppt_funcs->notify_smu_enable_pwe)
		ret = smu->ppt_funcs->notify_smu_enable_pwe(smu);
2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_xgmi_pstate(struct smu_context *smu,
			uint32_t pstate)
{
	int ret = 0;

2399 2400
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2401

2402 2403
	mutex_lock(&smu->mutex);

2404 2405
	if (smu->ppt_funcs->set_xgmi_pstate)
		ret = smu->ppt_funcs->set_xgmi_pstate(smu, pstate);
2406 2407 2408

	mutex_unlock(&smu->mutex);

2409 2410 2411
	if(ret)
		dev_err(smu->adev->dev, "Failed to set XGMI pstate!\n");

2412 2413 2414 2415 2416 2417 2418
	return ret;
}

int smu_set_azalia_d3_pme(struct smu_context *smu)
{
	int ret = 0;

2419 2420
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2421

2422 2423
	mutex_lock(&smu->mutex);

2424 2425
	if (smu->ppt_funcs->set_azalia_d3_pme)
		ret = smu->ppt_funcs->set_azalia_d3_pme(smu);
2426 2427 2428 2429 2430 2431

	mutex_unlock(&smu->mutex);

	return ret;
}

2432 2433 2434 2435 2436 2437 2438 2439
/*
 * On system suspending or resetting, the dpm_enabled
 * flag will be cleared. So that those SMU services which
 * are not supported will be gated.
 *
 * However, the baco/mode1 reset should still be granted
 * as they are still supported and necessary.
 */
2440 2441 2442 2443
bool smu_baco_is_support(struct smu_context *smu)
{
	bool ret = false;

2444 2445 2446
	if (!smu->pm_enabled)
		return false;

2447 2448
	mutex_lock(&smu->mutex);

2449
	if (smu->ppt_funcs && smu->ppt_funcs->baco_is_support)
2450
		ret = smu->ppt_funcs->baco_is_support(smu);
2451 2452 2453 2454 2455 2456 2457 2458

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_baco_get_state(struct smu_context *smu, enum smu_baco_state *state)
{
2459
	if (smu->ppt_funcs->baco_get_state)
2460 2461 2462
		return -EINVAL;

	mutex_lock(&smu->mutex);
2463
	*state = smu->ppt_funcs->baco_get_state(smu);
2464 2465 2466 2467 2468
	mutex_unlock(&smu->mutex);

	return 0;
}

2469
int smu_baco_enter(struct smu_context *smu)
2470 2471 2472
{
	int ret = 0;

2473 2474 2475
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2476 2477
	mutex_lock(&smu->mutex);

2478 2479 2480 2481 2482
	if (smu->ppt_funcs->baco_enter)
		ret = smu->ppt_funcs->baco_enter(smu);

	mutex_unlock(&smu->mutex);

2483 2484 2485
	if (ret)
		dev_err(smu->adev->dev, "Failed to enter BACO state!\n");

2486 2487 2488 2489 2490 2491 2492
	return ret;
}

int smu_baco_exit(struct smu_context *smu)
{
	int ret = 0;

2493 2494 2495
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2496 2497 2498 2499
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->baco_exit)
		ret = smu->ppt_funcs->baco_exit(smu);
2500 2501 2502

	mutex_unlock(&smu->mutex);

2503 2504 2505
	if (ret)
		dev_err(smu->adev->dev, "Failed to exit BACO state!\n");

2506 2507 2508
	return ret;
}

2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
bool smu_mode1_reset_is_support(struct smu_context *smu)
{
	bool ret = false;

	if (!smu->pm_enabled)
		return false;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs && smu->ppt_funcs->mode1_reset_is_support)
		ret = smu->ppt_funcs->mode1_reset_is_support(smu);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_mode1_reset(struct smu_context *smu)
{
	int ret = 0;

	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->mode1_reset)
		ret = smu->ppt_funcs->mode1_reset(smu);

	mutex_unlock(&smu->mutex);

	return ret;
}

2543 2544 2545 2546
int smu_mode2_reset(struct smu_context *smu)
{
	int ret = 0;

2547 2548 2549
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2550 2551
	mutex_lock(&smu->mutex);

2552 2553
	if (smu->ppt_funcs->mode2_reset)
		ret = smu->ppt_funcs->mode2_reset(smu);
2554 2555 2556

	mutex_unlock(&smu->mutex);

2557 2558 2559
	if (ret)
		dev_err(smu->adev->dev, "Mode2 reset failed!\n");

2560 2561 2562 2563 2564 2565 2566 2567
	return ret;
}

int smu_get_max_sustainable_clocks_by_dc(struct smu_context *smu,
					 struct pp_smu_nv_clock_table *max_clocks)
{
	int ret = 0;

2568 2569
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2570

2571 2572
	mutex_lock(&smu->mutex);

2573 2574
	if (smu->ppt_funcs->get_max_sustainable_clocks_by_dc)
		ret = smu->ppt_funcs->get_max_sustainable_clocks_by_dc(smu, max_clocks);
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_uclk_dpm_states(struct smu_context *smu,
			    unsigned int *clock_values_in_khz,
			    unsigned int *num_states)
{
	int ret = 0;

2587 2588
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2589

2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_uclk_dpm_states)
		ret = smu->ppt_funcs->get_uclk_dpm_states(smu, clock_values_in_khz, num_states);

	mutex_unlock(&smu->mutex);

	return ret;
}

enum amd_pm_state_type smu_get_current_power_state(struct smu_context *smu)
{
	enum amd_pm_state_type pm_state = POWER_STATE_TYPE_DEFAULT;
2603

2604 2605
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_current_power_state)
		pm_state = smu->ppt_funcs->get_current_power_state(smu);

	mutex_unlock(&smu->mutex);

	return pm_state;
}

int smu_get_dpm_clock_table(struct smu_context *smu,
			    struct dpm_clocks *clock_table)
{
	int ret = 0;

2622 2623
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2624

2625 2626 2627 2628 2629 2630 2631 2632 2633
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_dpm_clock_table)
		ret = smu->ppt_funcs->get_dpm_clock_table(smu, clock_table);

	mutex_unlock(&smu->mutex);

	return ret;
}