amdgpu_smu.c 64.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */

#include <linux/firmware.h>
24
#include <linux/pci.h>
25

26 27
#include "amdgpu.h"
#include "amdgpu_smu.h"
28
#include "smu_internal.h"
29
#include "smu_v11_0.h"
30
#include "smu_v12_0.h"
31
#include "atom.h"
32 33
#include "arcturus_ppt.h"
#include "navi10_ppt.h"
34
#include "sienna_cichlid_ppt.h"
35
#include "renoir_ppt.h"
36

37 38 39 40 41 42 43 44 45 46
/*
 * DO NOT use these for err/warn/info/debug messages.
 * Use dev_err, dev_warn, dev_info and dev_dbg instead.
 * They are more MGPU friendly.
 */
#undef pr_err
#undef pr_warn
#undef pr_info
#undef pr_debug

47 48 49 50 51 52 53 54
#undef __SMU_DUMMY_MAP
#define __SMU_DUMMY_MAP(type)	#type
static const char* __smu_message_names[] = {
	SMU_MESSAGE_TYPES
};

const char *smu_get_message_name(struct smu_context *smu, enum smu_message_type type)
{
55
	if (type < 0 || type >= SMU_MSG_MAX_COUNT)
56
		return "unknown smu message";
57 58 59
	return __smu_message_names[type];
}

60 61 62 63 64 65 66 67
#undef __SMU_DUMMY_MAP
#define __SMU_DUMMY_MAP(fea)	#fea
static const char* __smu_feature_names[] = {
	SMU_FEATURE_MASKS
};

const char *smu_get_feature_name(struct smu_context *smu, enum smu_feature_mask feature)
{
68
	if (feature < 0 || feature >= SMU_FEATURE_COUNT)
69
		return "unknown smu feature";
70 71 72
	return __smu_feature_names[feature];
}

73 74 75 76 77 78 79
size_t smu_sys_get_pp_feature_mask(struct smu_context *smu, char *buf)
{
	size_t size = 0;
	int ret = 0, i = 0;
	uint32_t feature_mask[2] = { 0 };
	int32_t feature_index = 0;
	uint32_t count = 0;
80 81
	uint32_t sort_feature[SMU_FEATURE_COUNT];
	uint64_t hw_feature_count = 0;
82

83 84
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
85

86 87
	mutex_lock(&smu->mutex);

88 89 90 91 92 93 94 95 96 97 98
	ret = smu_feature_get_enabled_mask(smu, feature_mask, 2);
	if (ret)
		goto failed;

	size =  sprintf(buf + size, "features high: 0x%08x low: 0x%08x\n",
			feature_mask[1], feature_mask[0]);

	for (i = 0; i < SMU_FEATURE_COUNT; i++) {
		feature_index = smu_feature_get_index(smu, i);
		if (feature_index < 0)
			continue;
99 100 101 102 103
		sort_feature[feature_index] = i;
		hw_feature_count++;
	}

	for (i = 0; i < hw_feature_count; i++) {
104 105
		size += sprintf(buf + size, "%02d. %-20s (%2d) : %s\n",
			       count++,
106 107 108
			       smu_get_feature_name(smu, sort_feature[i]),
			       i,
			       !!smu_feature_is_enabled(smu, sort_feature[i]) ?
109
			       "enabled" : "disabled");
110 111 112
	}

failed:
113 114
	mutex_unlock(&smu->mutex);

115 116 117
	return size;
}

118 119 120 121 122 123 124 125
static int smu_feature_update_enable_state(struct smu_context *smu,
					   uint64_t feature_mask,
					   bool enabled)
{
	struct smu_feature *feature = &smu->smu_feature;
	int ret = 0;

	if (enabled) {
126 127 128 129
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_EnableSmuFeaturesLow,
						  lower_32_bits(feature_mask),
						  NULL);
130 131
		if (ret)
			return ret;
132 133 134 135
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_EnableSmuFeaturesHigh,
						  upper_32_bits(feature_mask),
						  NULL);
136 137 138
		if (ret)
			return ret;
	} else {
139 140 141 142
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_DisableSmuFeaturesLow,
						  lower_32_bits(feature_mask),
						  NULL);
143 144
		if (ret)
			return ret;
145 146 147 148
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_DisableSmuFeaturesHigh,
						  upper_32_bits(feature_mask),
						  NULL);
149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
		if (ret)
			return ret;
	}

	mutex_lock(&feature->mutex);
	if (enabled)
		bitmap_or(feature->enabled, feature->enabled,
				(unsigned long *)(&feature_mask), SMU_FEATURE_MAX);
	else
		bitmap_andnot(feature->enabled, feature->enabled,
				(unsigned long *)(&feature_mask), SMU_FEATURE_MAX);
	mutex_unlock(&feature->mutex);

	return ret;
}

165 166 167 168 169 170 171
int smu_sys_set_pp_feature_mask(struct smu_context *smu, uint64_t new_mask)
{
	int ret = 0;
	uint32_t feature_mask[2] = { 0 };
	uint64_t feature_2_enabled = 0;
	uint64_t feature_2_disabled = 0;
	uint64_t feature_enables = 0;
172

173 174
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
175

176 177
	mutex_lock(&smu->mutex);

178 179
	ret = smu_feature_get_enabled_mask(smu, feature_mask, 2);
	if (ret)
180
		goto out;
181 182 183 184 185 186 187 188 189

	feature_enables = ((uint64_t)feature_mask[1] << 32 | (uint64_t)feature_mask[0]);

	feature_2_enabled  = ~feature_enables & new_mask;
	feature_2_disabled = feature_enables & ~new_mask;

	if (feature_2_enabled) {
		ret = smu_feature_update_enable_state(smu, feature_2_enabled, true);
		if (ret)
190
			goto out;
191 192 193 194
	}
	if (feature_2_disabled) {
		ret = smu_feature_update_enable_state(smu, feature_2_disabled, false);
		if (ret)
195
			goto out;
196 197
	}

198 199 200
out:
	mutex_unlock(&smu->mutex);

201 202 203
	return ret;
}

204 205 206 207 208 209 210
int smu_get_smc_version(struct smu_context *smu, uint32_t *if_version, uint32_t *smu_version)
{
	int ret = 0;

	if (!if_version && !smu_version)
		return -EINVAL;

211 212 213 214 215 216 217 218 219 220 221
	if (smu->smc_fw_if_version && smu->smc_fw_version)
	{
		if (if_version)
			*if_version = smu->smc_fw_if_version;

		if (smu_version)
			*smu_version = smu->smc_fw_version;

		return 0;
	}

222
	if (if_version) {
223
		ret = smu_send_smc_msg(smu, SMU_MSG_GetDriverIfVersion, if_version);
224 225
		if (ret)
			return ret;
226 227

		smu->smc_fw_if_version = *if_version;
228 229 230
	}

	if (smu_version) {
231
		ret = smu_send_smc_msg(smu, SMU_MSG_GetSmuVersion, smu_version);
232 233
		if (ret)
			return ret;
234 235

		smu->smc_fw_version = *smu_version;
236 237 238 239 240
	}

	return ret;
}

241
int smu_set_soft_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
242
			    uint32_t min, uint32_t max, bool lock_needed)
243
{
244
	int ret = 0;
245

246 247 248
	if (!smu_clk_dpm_is_enabled(smu, clk_type))
		return 0;

249 250
	if (lock_needed)
		mutex_lock(&smu->mutex);
251
	ret = smu_set_soft_freq_limited_range(smu, clk_type, min, max);
252 253 254
	if (lock_needed)
		mutex_unlock(&smu->mutex);

255 256 257
	return ret;
}

258 259 260 261 262 263 264 265 266
int smu_set_hard_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
			    uint32_t min, uint32_t max)
{
	int ret = 0, clk_id = 0;
	uint32_t param;

	if (min <= 0 && max <= 0)
		return -EINVAL;

267 268 269
	if (!smu_clk_dpm_is_enabled(smu, clk_type))
		return 0;

270 271 272 273 274 275 276
	clk_id = smu_clk_get_index(smu, clk_type);
	if (clk_id < 0)
		return clk_id;

	if (max > 0) {
		param = (uint32_t)((clk_id << 16) | (max & 0xffff));
		ret = smu_send_smc_msg_with_param(smu, SMU_MSG_SetHardMaxByFreq,
277
						  param, NULL);
278 279 280 281 282 283 284
		if (ret)
			return ret;
	}

	if (min > 0) {
		param = (uint32_t)((clk_id << 16) | (min & 0xffff));
		ret = smu_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinByFreq,
285
						  param, NULL);
286 287 288 289 290 291 292 293
		if (ret)
			return ret;
	}


	return ret;
}

294
int smu_get_dpm_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
295
			   uint32_t *min, uint32_t *max, bool lock_needed)
296
{
297
	uint32_t clock_limit;
298
	int ret = 0;
299 300 301 302

	if (!min && !max)
		return -EINVAL;

303 304 305
	if (lock_needed)
		mutex_lock(&smu->mutex);

306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	if (!smu_clk_dpm_is_enabled(smu, clk_type)) {
		switch (clk_type) {
		case SMU_MCLK:
		case SMU_UCLK:
			clock_limit = smu->smu_table.boot_values.uclk;
			break;
		case SMU_GFXCLK:
		case SMU_SCLK:
			clock_limit = smu->smu_table.boot_values.gfxclk;
			break;
		case SMU_SOCCLK:
			clock_limit = smu->smu_table.boot_values.socclk;
			break;
		default:
			clock_limit = 0;
			break;
		}

		/* clock in Mhz unit */
		if (min)
			*min = clock_limit / 100;
		if (max)
			*max = clock_limit / 100;
329 330 331 332 333 334
	} else {
		/*
		 * Todo: Use each asic(ASIC_ppt funcs) control the callbacks exposed to the
		 * core driver and then have helpers for stuff that is common(SMU_v11_x | SMU_v12_x funcs).
		 */
		ret = smu_get_dpm_ultimate_freq(smu, clk_type, min, max);
335
	}
336 337 338 339

	if (lock_needed)
		mutex_unlock(&smu->mutex);

340 341 342
	return ret;
}

343 344 345 346 347 348 349 350 351
int smu_get_dpm_freq_by_index(struct smu_context *smu, enum smu_clk_type clk_type,
			      uint16_t level, uint32_t *value)
{
	int ret = 0, clk_id = 0;
	uint32_t param;

	if (!value)
		return -EINVAL;

352 353 354
	if (!smu_clk_dpm_is_enabled(smu, clk_type))
		return 0;

355 356 357 358 359 360
	clk_id = smu_clk_get_index(smu, clk_type);
	if (clk_id < 0)
		return clk_id;

	param = (uint32_t)(((clk_id & 0xffff) << 16) | (level & 0xffff));

361
	ret = smu_send_smc_msg_with_param(smu, SMU_MSG_GetDpmFreqByIndex,
362
					  param, value);
363 364 365 366 367
	if (ret)
		return ret;

	/* BIT31:  0 - Fine grained DPM, 1 - Dicrete DPM
	 * now, we un-support it */
368
	*value = *value & 0x7fffffff;
369 370 371 372 373 374 375 376 377 378

	return ret;
}

int smu_get_dpm_level_count(struct smu_context *smu, enum smu_clk_type clk_type,
			    uint32_t *value)
{
	return smu_get_dpm_freq_by_index(smu, clk_type, 0xff, value);
}

379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
int smu_get_dpm_level_range(struct smu_context *smu, enum smu_clk_type clk_type,
			    uint32_t *min_value, uint32_t *max_value)
{
	int ret = 0;
	uint32_t level_count = 0;

	if (!min_value && !max_value)
		return -EINVAL;

	if (min_value) {
		/* by default, level 0 clock value as min value */
		ret = smu_get_dpm_freq_by_index(smu, clk_type, 0, min_value);
		if (ret)
			return ret;
	}

	if (max_value) {
		ret = smu_get_dpm_level_count(smu, clk_type, &level_count);
		if (ret)
			return ret;

		ret = smu_get_dpm_freq_by_index(smu, clk_type, level_count - 1, max_value);
		if (ret)
			return ret;
	}

	return ret;
}

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
bool smu_clk_dpm_is_enabled(struct smu_context *smu, enum smu_clk_type clk_type)
{
	enum smu_feature_mask feature_id = 0;

	switch (clk_type) {
	case SMU_MCLK:
	case SMU_UCLK:
		feature_id = SMU_FEATURE_DPM_UCLK_BIT;
		break;
	case SMU_GFXCLK:
	case SMU_SCLK:
		feature_id = SMU_FEATURE_DPM_GFXCLK_BIT;
		break;
	case SMU_SOCCLK:
		feature_id = SMU_FEATURE_DPM_SOCCLK_BIT;
		break;
	default:
		return true;
	}

	if(!smu_feature_is_enabled(smu, feature_id)) {
		return false;
	}

	return true;
}

435 436 437 438 439 440 441 442 443 444 445 446 447 448
/**
 * smu_dpm_set_power_gate - power gate/ungate the specific IP block
 *
 * @smu:        smu_context pointer
 * @block_type: the IP block to power gate/ungate
 * @gate:       to power gate if true, ungate otherwise
 *
 * This API uses no smu->mutex lock protection due to:
 * 1. It is either called by other IP block(gfx/sdma/vcn/uvd/vce).
 *    This is guarded to be race condition free by the caller.
 * 2. Or get called on user setting request of power_dpm_force_performance_level.
 *    Under this case, the smu->mutex lock protection is already enforced on
 *    the parent API smu_force_performance_level of the call path.
 */
449 450 451 452 453
int smu_dpm_set_power_gate(struct smu_context *smu, uint32_t block_type,
			   bool gate)
{
	int ret = 0;

454 455
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
456

457
	switch (block_type) {
458 459 460 461
	/*
	 * Some legacy code of amdgpu_vcn.c and vcn_v2*.c still uses
	 * AMD_IP_BLOCK_TYPE_UVD for VCN. So, here both of them are kept.
	 */
462
	case AMD_IP_BLOCK_TYPE_UVD:
463 464
	case AMD_IP_BLOCK_TYPE_VCN:
		ret = smu_dpm_set_vcn_enable(smu, !gate);
465
		if (ret)
466
			dev_err(smu->adev->dev, "Failed to power %s VCN!\n",
467
				gate ? "gate" : "ungate");
468
		break;
469 470
	case AMD_IP_BLOCK_TYPE_GFX:
		ret = smu_gfx_off_control(smu, gate);
471 472 473
		if (ret)
			dev_err(smu->adev->dev, "Failed to %s gfxoff!\n",
				gate ? "enable" : "disable");
474
		break;
475 476
	case AMD_IP_BLOCK_TYPE_SDMA:
		ret = smu_powergate_sdma(smu, gate);
477 478 479
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s SDMA!\n",
				gate ? "gate" : "ungate");
480
		break;
L
Leo Liu 已提交
481
	case AMD_IP_BLOCK_TYPE_JPEG:
482
		ret = smu_dpm_set_jpeg_enable(smu, !gate);
483 484 485
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s JPEG!\n",
				gate ? "gate" : "ungate");
L
Leo Liu 已提交
486
		break;
487
	default:
488 489
		dev_err(smu->adev->dev, "Unsupported block type!\n");
		return -EINVAL;
490 491
	}

492
	return ret;
493 494
}

495 496 497 498 499 500 501 502
int smu_get_power_num_states(struct smu_context *smu,
			     struct pp_states_info *state_info)
{
	if (!state_info)
		return -EINVAL;

	/* not support power state */
	memset(state_info, 0, sizeof(struct pp_states_info));
503 504
	state_info->nums = 1;
	state_info->states[0] = POWER_STATE_TYPE_DEFAULT;
505 506 507 508

	return 0;
}

509 510 511
int smu_common_read_sensor(struct smu_context *smu, enum amd_pp_sensors sensor,
			   void *data, uint32_t *size)
{
512 513
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
514 515
	int ret = 0;

516 517 518
	if(!data || !size)
		return -EINVAL;

519
	switch (sensor) {
520 521 522 523 524 525 526 527
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK:
		*((uint32_t *)data) = smu->pstate_sclk;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK:
		*((uint32_t *)data) = smu->pstate_mclk;
		*size = 4;
		break;
528 529 530 531
	case AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK:
		ret = smu_feature_get_enabled_mask(smu, (uint32_t *)data, 2);
		*size = 8;
		break;
532 533 534 535 536 537 538 539
	case AMDGPU_PP_SENSOR_UVD_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_UVD_BIT) ? 1 : 0;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_VCE_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_VCE_BIT) ? 1 : 0;
		*size = 4;
		break;
540
	case AMDGPU_PP_SENSOR_VCN_POWER_STATE:
541
		*(uint32_t *)data = power_gate->vcn_gated ? 0 : 1;
542 543
		*size = 4;
		break;
544 545 546 547 548 549 550 551 552 553 554
	default:
		ret = -EINVAL;
		break;
	}

	if (ret)
		*size = 0;

	return ret;
}

555
int smu_update_table(struct smu_context *smu, enum smu_table_id table_index, int argument,
556 557 558
		     void *table_data, bool drv2smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
559
	struct amdgpu_device *adev = smu->adev;
560
	struct smu_table *table = &smu_table->driver_table;
561
	int table_id = smu_table_get_index(smu, table_index);
562 563
	uint32_t table_size;
	int ret = 0;
564
	if (!table_data || table_id >= SMU_TABLE_COUNT || table_id < 0)
565 566
		return -EINVAL;

567
	table_size = smu_table->tables[table_index].size;
568

569
	if (drv2smu) {
570
		memcpy(table->cpu_addr, table_data, table_size);
571 572 573 574 575 576
		/*
		 * Flush hdp cache: to guard the content seen by
		 * GPU is consitent with CPU.
		 */
		amdgpu_asic_flush_hdp(adev, NULL);
	}
577 578 579 580

	ret = smu_send_smc_msg_with_param(smu, drv2smu ?
					  SMU_MSG_TransferTableDram2Smu :
					  SMU_MSG_TransferTableSmu2Dram,
581 582
					  table_id | ((argument & 0xFFFF) << 16),
					  NULL);
583 584 585
	if (ret)
		return ret;

586 587
	if (!drv2smu) {
		amdgpu_asic_flush_hdp(adev, NULL);
588
		memcpy(table_data, table->cpu_addr, table_size);
589
	}
590 591 592 593

	return ret;
}

594 595
bool is_support_sw_smu(struct amdgpu_device *adev)
{
596 597
	if (adev->asic_type >= CHIP_ARCTURUS)
		return true;
598

599
	return false;
600 601
}

602 603 604
int smu_sys_get_pp_table(struct smu_context *smu, void **table)
{
	struct smu_table_context *smu_table = &smu->smu_table;
605
	uint32_t powerplay_table_size;
606

607 608
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
609

610 611 612
	if (!smu_table->power_play_table && !smu_table->hardcode_pptable)
		return -EINVAL;

613 614
	mutex_lock(&smu->mutex);

615 616 617 618 619
	if (smu_table->hardcode_pptable)
		*table = smu_table->hardcode_pptable;
	else
		*table = smu_table->power_play_table;

620 621 622 623 624
	powerplay_table_size = smu_table->power_play_table_size;

	mutex_unlock(&smu->mutex);

	return powerplay_table_size;
625 626 627 628 629 630 631 632
}

int smu_sys_set_pp_table(struct smu_context *smu,  void *buf, size_t size)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	ATOM_COMMON_TABLE_HEADER *header = (ATOM_COMMON_TABLE_HEADER *)buf;
	int ret = 0;

633 634
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
635

636
	if (header->usStructureSize != size) {
637
		dev_err(smu->adev->dev, "pp table size not matched !\n");
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
		return -EIO;
	}

	mutex_lock(&smu->mutex);
	if (!smu_table->hardcode_pptable)
		smu_table->hardcode_pptable = kzalloc(size, GFP_KERNEL);
	if (!smu_table->hardcode_pptable) {
		ret = -ENOMEM;
		goto failed;
	}

	memcpy(smu_table->hardcode_pptable, buf, size);
	smu_table->power_play_table = smu_table->hardcode_pptable;
	smu_table->power_play_table_size = size;

653 654 655 656 657 658
	/*
	 * Special hw_fini action(for Navi1x, the DPMs disablement will be
	 * skipped) may be needed for custom pptable uploading.
	 */
	smu->uploading_custom_pp_table = true;

659 660
	ret = smu_reset(smu);
	if (ret)
661
		dev_info(smu->adev->dev, "smu reset failed, ret = %d\n", ret);
662

663 664
	smu->uploading_custom_pp_table = false;

665 666 667 668 669
failed:
	mutex_unlock(&smu->mutex);
	return ret;
}

E
Evan Quan 已提交
670
static int smu_get_driver_allowed_feature_mask(struct smu_context *smu)
671 672 673
{
	struct smu_feature *feature = &smu->smu_feature;
	int ret = 0;
674
	uint32_t allowed_feature_mask[SMU_FEATURE_MAX/32];
675

676
	mutex_lock(&feature->mutex);
677
	bitmap_zero(feature->allowed, SMU_FEATURE_MAX);
678
	mutex_unlock(&feature->mutex);
679

680
	ret = smu_get_allowed_feature_mask(smu, allowed_feature_mask,
681 682 683 684
					     SMU_FEATURE_MAX/32);
	if (ret)
		return ret;

685
	mutex_lock(&feature->mutex);
686 687
	bitmap_or(feature->allowed, feature->allowed,
		      (unsigned long *)allowed_feature_mask,
688
		      feature->feature_num);
689
	mutex_unlock(&feature->mutex);
690 691 692

	return ret;
}
693

694
int smu_feature_is_enabled(struct smu_context *smu, enum smu_feature_mask mask)
695 696
{
	struct smu_feature *feature = &smu->smu_feature;
697
	int feature_id;
698 699
	int ret = 0;

700
	if (smu->is_apu)
701
		return 1;
702
	feature_id = smu_feature_get_index(smu, mask);
703 704
	if (feature_id < 0)
		return 0;
705

706
	WARN_ON(feature_id > feature->feature_num);
707 708 709 710 711 712

	mutex_lock(&feature->mutex);
	ret = test_bit(feature_id, feature->enabled);
	mutex_unlock(&feature->mutex);

	return ret;
713 714
}

715 716
int smu_feature_set_enabled(struct smu_context *smu, enum smu_feature_mask mask,
			    bool enable)
717 718
{
	struct smu_feature *feature = &smu->smu_feature;
719
	int feature_id;
720

721
	feature_id = smu_feature_get_index(smu, mask);
722 723
	if (feature_id < 0)
		return -EINVAL;
724

725
	WARN_ON(feature_id > feature->feature_num);
726

727 728 729
	return smu_feature_update_enable_state(smu,
					       1ULL << feature_id,
					       enable);
730 731
}

732
int smu_feature_is_supported(struct smu_context *smu, enum smu_feature_mask mask)
733 734
{
	struct smu_feature *feature = &smu->smu_feature;
735
	int feature_id;
736 737
	int ret = 0;

738
	feature_id = smu_feature_get_index(smu, mask);
739 740
	if (feature_id < 0)
		return 0;
741

742
	WARN_ON(feature_id > feature->feature_num);
743 744 745 746 747 748

	mutex_lock(&feature->mutex);
	ret = test_bit(feature_id, feature->supported);
	mutex_unlock(&feature->mutex);

	return ret;
749 750
}

751 752
static int smu_set_funcs(struct amdgpu_device *adev)
{
753 754
	struct smu_context *smu = &adev->smu;

755 756 757
	if (adev->pm.pp_feature & PP_OVERDRIVE_MASK)
		smu->od_enabled = true;

758
	switch (adev->asic_type) {
759
	case CHIP_NAVI10:
760
	case CHIP_NAVI14:
761
	case CHIP_NAVI12:
762 763
		navi10_set_ppt_funcs(smu);
		break;
764
	case CHIP_ARCTURUS:
765
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
766
		arcturus_set_ppt_funcs(smu);
767 768
		/* OD is not supported on Arcturus */
		smu->od_enabled =false;
769
		break;
770 771 772
	case CHIP_SIENNA_CICHLID:
		sienna_cichlid_set_ppt_funcs(smu);
		break;
773
	case CHIP_RENOIR:
774
		renoir_set_ppt_funcs(smu);
775
		break;
776 777 778 779
	default:
		return -EINVAL;
	}

780 781 782 783 784 785 786 787 788
	return 0;
}

static int smu_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

	smu->adev = adev;
789
	smu->pm_enabled = !!amdgpu_dpm;
790
	smu->is_apu = false;
791 792
	mutex_init(&smu->mutex);

793
	return smu_set_funcs(adev);
794 795
}

796 797 798 799
static int smu_late_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
800
	int ret = 0;
801 802 803

	if (!smu->pm_enabled)
		return 0;
H
Huang Rui 已提交
804

805
	ret = smu_set_default_od_settings(smu);
806 807
	if (ret) {
		dev_err(adev->dev, "Failed to setup default OD settings!\n");
808
		return ret;
809
	}
810 811 812 813 814 815

	/*
	 * Set initialized values (get from vbios) to dpm tables context such as
	 * gfxclk, memclk, dcefclk, and etc. And enable the DPM feature for each
	 * type of clks.
	 */
816
	ret = smu_set_default_dpm_table(smu);
817 818
	if (ret) {
		dev_err(adev->dev, "Failed to setup default dpm clock tables!\n");
819
		return ret;
820
	}
821 822

	ret = smu_populate_umd_state_clk(smu);
823 824
	if (ret) {
		dev_err(adev->dev, "Failed to populate UMD state clocks!\n");
825
		return ret;
826
	}
827

828
	ret = smu_get_asic_power_limits(smu);
829
	if (ret) {
830
		dev_err(adev->dev, "Failed to get asic power limits!\n");
831
		return ret;
832
	}
833

834 835
	smu_get_unique_id(smu);

836 837
	smu_handle_task(&adev->smu,
			smu->smu_dpm.dpm_level,
838 839
			AMD_PP_TASK_COMPLETE_INIT,
			false);
840 841 842 843

	return 0;
}

844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
int smu_get_atom_data_table(struct smu_context *smu, uint32_t table,
			    uint16_t *size, uint8_t *frev, uint8_t *crev,
			    uint8_t **addr)
{
	struct amdgpu_device *adev = smu->adev;
	uint16_t data_start;

	if (!amdgpu_atom_parse_data_header(adev->mode_info.atom_context, table,
					   size, frev, crev, &data_start))
		return -EINVAL;

	*addr = (uint8_t *)adev->mode_info.atom_context->bios + data_start;

	return 0;
}

860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
static int smu_init_fb_allocations(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);
	uint32_t max_table_size = 0;
	int ret, i;

	/* VRAM allocation for tool table */
	if (tables[SMU_TABLE_PMSTATUSLOG].size) {
		ret = amdgpu_bo_create_kernel(adev,
					      tables[SMU_TABLE_PMSTATUSLOG].size,
					      tables[SMU_TABLE_PMSTATUSLOG].align,
					      tables[SMU_TABLE_PMSTATUSLOG].domain,
					      &tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
		if (ret) {
879
			dev_err(adev->dev, "VRAM allocation for tool table failed!\n");
880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
			return ret;
		}
	}

	/* VRAM allocation for driver table */
	for (i = 0; i < SMU_TABLE_COUNT; i++) {
		if (tables[i].size == 0)
			continue;

		if (i == SMU_TABLE_PMSTATUSLOG)
			continue;

		if (max_table_size < tables[i].size)
			max_table_size = tables[i].size;
	}

	driver_table->size = max_table_size;
	driver_table->align = PAGE_SIZE;
	driver_table->domain = AMDGPU_GEM_DOMAIN_VRAM;

	ret = amdgpu_bo_create_kernel(adev,
				      driver_table->size,
				      driver_table->align,
				      driver_table->domain,
				      &driver_table->bo,
				      &driver_table->mc_address,
				      &driver_table->cpu_addr);
	if (ret) {
908
		dev_err(adev->dev, "VRAM allocation for driver table failed!\n");
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975
		if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
			amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
	}

	return ret;
}

static int smu_fini_fb_allocations(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);

	if (!tables)
		return 0;

	if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
		amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
				      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
				      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);

	amdgpu_bo_free_kernel(&driver_table->bo,
			      &driver_table->mc_address,
			      &driver_table->cpu_addr);

	return 0;
}

/**
 * smu_alloc_memory_pool - allocate memory pool in the system memory
 *
 * @smu: amdgpu_device pointer
 *
 * This memory pool will be used for SMC use and msg SetSystemVirtualDramAddr
 * and DramLogSetDramAddr can notify it changed.
 *
 * Returns 0 on success, error on failure.
 */
static int smu_alloc_memory_pool(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;
	uint64_t pool_size = smu->pool_size;
	int ret = 0;

	if (pool_size == SMU_MEMORY_POOL_SIZE_ZERO)
		return ret;

	memory_pool->size = pool_size;
	memory_pool->align = PAGE_SIZE;
	memory_pool->domain = AMDGPU_GEM_DOMAIN_GTT;

	switch (pool_size) {
	case SMU_MEMORY_POOL_SIZE_256_MB:
	case SMU_MEMORY_POOL_SIZE_512_MB:
	case SMU_MEMORY_POOL_SIZE_1_GB:
	case SMU_MEMORY_POOL_SIZE_2_GB:
		ret = amdgpu_bo_create_kernel(adev,
					      memory_pool->size,
					      memory_pool->align,
					      memory_pool->domain,
					      &memory_pool->bo,
					      &memory_pool->mc_address,
					      &memory_pool->cpu_addr);
976 977
		if (ret)
			dev_err(adev->dev, "VRAM allocation for dramlog failed!\n");
978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
		break;
	default:
		break;
	}

	return ret;
}

static int smu_free_memory_pool(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;

	if (memory_pool->size == SMU_MEMORY_POOL_SIZE_ZERO)
		return 0;

	amdgpu_bo_free_kernel(&memory_pool->bo,
			      &memory_pool->mc_address,
			      &memory_pool->cpu_addr);

	memset(memory_pool, 0, sizeof(struct smu_table));

	return 0;
}

1003 1004 1005 1006
static int smu_smc_table_sw_init(struct smu_context *smu)
{
	int ret;

1007 1008 1009 1010 1011 1012
	/**
	 * Create smu_table structure, and init smc tables such as
	 * TABLE_PPTABLE, TABLE_WATERMARKS, TABLE_SMU_METRICS, and etc.
	 */
	ret = smu_init_smc_tables(smu);
	if (ret) {
1013
		dev_err(smu->adev->dev, "Failed to init smc tables!\n");
1014 1015 1016
		return ret;
	}

1017 1018 1019 1020 1021 1022
	/**
	 * Create smu_power_context structure, and allocate smu_dpm_context and
	 * context size to fill the smu_power_context data.
	 */
	ret = smu_init_power(smu);
	if (ret) {
1023
		dev_err(smu->adev->dev, "Failed to init smu_init_power!\n");
1024 1025 1026
		return ret;
	}

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
	/*
	 * allocate vram bos to store smc table contents.
	 */
	ret = smu_init_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_alloc_memory_pool(smu);
	if (ret)
		return ret;

1038 1039 1040
	return 0;
}

1041 1042 1043 1044
static int smu_smc_table_sw_fini(struct smu_context *smu)
{
	int ret;

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	ret = smu_free_memory_pool(smu);
	if (ret)
		return ret;

	ret = smu_fini_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_fini_power(smu);
	if (ret) {
1055
		dev_err(smu->adev->dev, "Failed to init smu_fini_power!\n");
1056 1057 1058
		return ret;
	}

1059 1060
	ret = smu_fini_smc_tables(smu);
	if (ret) {
1061
		dev_err(smu->adev->dev, "Failed to smu_fini_smc_tables!\n");
1062 1063 1064 1065 1066 1067
		return ret;
	}

	return 0;
}

1068 1069 1070 1071 1072 1073 1074 1075
static void smu_throttling_logging_work_fn(struct work_struct *work)
{
	struct smu_context *smu = container_of(work, struct smu_context,
					       throttling_logging_work);

	smu_log_thermal_throttling(smu);
}

1076 1077 1078 1079 1080 1081
static int smu_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
	int ret;

1082
	smu->pool_size = adev->pm.smu_prv_buffer_size;
1083
	smu->smu_feature.feature_num = SMU_FEATURE_MAX;
1084
	mutex_init(&smu->smu_feature.mutex);
1085 1086 1087
	bitmap_zero(smu->smu_feature.supported, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.enabled, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.allowed, SMU_FEATURE_MAX);
1088 1089 1090 1091 1092

	mutex_init(&smu->smu_baco.mutex);
	smu->smu_baco.state = SMU_BACO_STATE_EXIT;
	smu->smu_baco.platform_support = false;

1093
	mutex_init(&smu->sensor_lock);
1094
	mutex_init(&smu->metrics_lock);
1095
	mutex_init(&smu->message_lock);
1096

1097
	INIT_WORK(&smu->throttling_logging_work, smu_throttling_logging_work_fn);
1098
	smu->watermarks_bitmap = 0;
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
	smu->power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->default_power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;

	smu->workload_mask = 1 << smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT];
	smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT] = 0;
	smu->workload_prority[PP_SMC_POWER_PROFILE_FULLSCREEN3D] = 1;
	smu->workload_prority[PP_SMC_POWER_PROFILE_POWERSAVING] = 2;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VIDEO] = 3;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VR] = 4;
	smu->workload_prority[PP_SMC_POWER_PROFILE_COMPUTE] = 5;
	smu->workload_prority[PP_SMC_POWER_PROFILE_CUSTOM] = 6;

	smu->workload_setting[0] = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->workload_setting[1] = PP_SMC_POWER_PROFILE_FULLSCREEN3D;
	smu->workload_setting[2] = PP_SMC_POWER_PROFILE_POWERSAVING;
	smu->workload_setting[3] = PP_SMC_POWER_PROFILE_VIDEO;
	smu->workload_setting[4] = PP_SMC_POWER_PROFILE_VR;
	smu->workload_setting[5] = PP_SMC_POWER_PROFILE_COMPUTE;
	smu->workload_setting[6] = PP_SMC_POWER_PROFILE_CUSTOM;
1118
	smu->display_config = &adev->pm.pm_display_cfg;
1119

1120 1121
	smu->smu_dpm.dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
	smu->smu_dpm.requested_dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
1122 1123
	ret = smu_init_microcode(smu);
	if (ret) {
1124
		dev_err(adev->dev, "Failed to load smu firmware!\n");
1125 1126 1127
		return ret;
	}

1128 1129
	ret = smu_smc_table_sw_init(smu);
	if (ret) {
1130
		dev_err(adev->dev, "Failed to sw init smc table!\n");
1131 1132 1133
		return ret;
	}

1134 1135
	ret = smu_register_irq_handler(smu);
	if (ret) {
1136
		dev_err(adev->dev, "Failed to register smc irq handler!\n");
1137 1138 1139
		return ret;
	}

1140 1141 1142 1143 1144 1145
	return 0;
}

static int smu_sw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1146 1147
	struct smu_context *smu = &adev->smu;
	int ret;
1148

1149 1150
	ret = smu_smc_table_sw_fini(smu);
	if (ret) {
1151
		dev_err(adev->dev, "Failed to sw fini smc table!\n");
1152 1153 1154
		return ret;
	}

1155 1156
	smu_fini_microcode(smu);

1157 1158
	return 0;
}
1159

E
Evan Quan 已提交
1160
static int smu_smc_hw_setup(struct smu_context *smu)
1161
{
1162
	struct amdgpu_device *adev = smu->adev;
1163 1164
	int ret;

1165
	if (smu_is_dpm_running(smu) && adev->in_suspend) {
1166
		dev_info(adev->dev, "dpm has been enabled\n");
1167 1168 1169
		return 0;
	}

1170
	ret = smu_init_display_count(smu, 0);
1171 1172
	if (ret) {
		dev_info(adev->dev, "Failed to pre-set display count as 0!\n");
1173
		return ret;
1174
	}
1175

1176
	ret = smu_set_driver_table_location(smu);
1177 1178
	if (ret) {
		dev_err(adev->dev, "Failed to SetDriverDramAddr!\n");
1179
		return ret;
1180
	}
1181

1182 1183 1184 1185
	/*
	 * Set PMSTATUSLOG table bo address with SetToolsDramAddr MSG for tools.
	 */
	ret = smu_set_tool_table_location(smu);
1186 1187
	if (ret) {
		dev_err(adev->dev, "Failed to SetToolsDramAddr!\n");
1188
		return ret;
1189
	}
1190 1191 1192 1193 1194 1195

	/*
	 * Use msg SetSystemVirtualDramAddr and DramLogSetDramAddr can notify
	 * pool location.
	 */
	ret = smu_notify_memory_pool_location(smu);
1196 1197
	if (ret) {
		dev_err(adev->dev, "Failed to SetDramLogDramAddr!\n");
1198
		return ret;
1199
	}
1200

1201
	/* smu_dump_pptable(smu); */
1202 1203 1204 1205 1206
	/*
	 * Copy pptable bo in the vram to smc with SMU MSGs such as
	 * SetDriverDramAddr and TransferTableDram2Smu.
	 */
	ret = smu_write_pptable(smu);
1207 1208
	if (ret) {
		dev_err(adev->dev, "Failed to transfer pptable to SMC!\n");
1209
		return ret;
1210
	}
1211

1212 1213 1214 1215
	/* issue Run*Btc msg */
	ret = smu_run_btc(smu);
	if (ret)
		return ret;
1216

1217
	ret = smu_feature_set_allowed_mask(smu);
1218 1219
	if (ret) {
		dev_err(adev->dev, "Failed to set driver allowed features mask!\n");
1220
		return ret;
1221
	}
1222

1223
	ret = smu_system_features_control(smu, true);
1224 1225
	if (ret) {
		dev_err(adev->dev, "Failed to enable requested dpm features!\n");
1226
		return ret;
1227
	}
1228

1229
	if (!smu_is_dpm_running(smu))
1230
		dev_info(adev->dev, "dpm has been disabled\n");
1231 1232 1233 1234 1235 1236

	ret = smu_override_pcie_parameters(smu);
	if (ret)
		return ret;

	ret = smu_enable_thermal_alert(smu);
1237 1238
	if (ret) {
		dev_err(adev->dev, "Failed to enable thermal alert!\n");
1239
		return ret;
1240
	}
1241 1242 1243 1244 1245

	ret = smu_i2c_eeprom_init(smu, &adev->pm.smu_i2c);
	if (ret)
		return ret;

1246 1247
	ret = smu_disable_umc_cdr_12gbps_workaround(smu);
	if (ret) {
1248
		dev_err(adev->dev, "Workaround failed to disable UMC CDR feature on 12Gbps SKU!\n");
1249
		return ret;
1250
	}
1251

1252 1253 1254 1255 1256 1257 1258 1259
	/*
	 * For Navi1X, manually switch it to AC mode as PMFW
	 * may boot it with DC mode.
	 */
	ret = smu_set_power_source(smu,
				   adev->pm.ac_power ? SMU_POWER_SOURCE_AC :
				   SMU_POWER_SOURCE_DC);
	if (ret) {
1260
		dev_err(adev->dev, "Failed to switch to %s mode!\n", adev->pm.ac_power ? "AC" : "DC");
1261
		return ret;
1262 1263
	}

1264 1265 1266
	ret = smu_notify_display_change(smu);
	if (ret)
		return ret;
1267

1268 1269 1270 1271
	/*
	 * Set min deep sleep dce fclk with bootup value from vbios via
	 * SetMinDeepSleepDcefclk MSG.
	 */
1272 1273
	ret = smu_set_min_dcef_deep_sleep(smu,
					  smu->smu_table.boot_values.dcefclk / 100);
1274 1275
	if (ret)
		return ret;
1276

1277
	return ret;
1278 1279
}

1280
static int smu_start_smc_engine(struct smu_context *smu)
1281
{
1282 1283
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;
1284

1285 1286
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		if (adev->asic_type < CHIP_NAVI10) {
1287 1288
			if (smu->ppt_funcs->load_microcode) {
				ret = smu->ppt_funcs->load_microcode(smu);
1289 1290 1291
				if (ret)
					return ret;
			}
1292
		}
1293 1294
	}

1295 1296
	if (smu->ppt_funcs->check_fw_status) {
		ret = smu->ppt_funcs->check_fw_status(smu);
1297
		if (ret) {
1298
			dev_err(adev->dev, "SMC is not ready\n");
1299 1300
			return ret;
		}
1301
	}
1302

1303 1304 1305 1306 1307 1308 1309 1310
	/*
	 * Send msg GetDriverIfVersion to check if the return value is equal
	 * with DRIVER_IF_VERSION of smc header.
	 */
	ret = smu_check_fw_version(smu);
	if (ret)
		return ret;

1311 1312 1313 1314 1315 1316 1317 1318 1319
	return ret;
}

static int smu_hw_init(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1320 1321 1322
	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1323
	ret = smu_start_smc_engine(smu);
1324
	if (ret) {
1325
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
1326 1327 1328
		return ret;
	}

1329
	if (smu->is_apu) {
1330
		smu_powergate_sdma(&adev->smu, false);
1331
		smu_dpm_set_vcn_enable(smu, true);
1332
		smu_dpm_set_jpeg_enable(smu, true);
1333
		smu_set_gfx_cgpg(&adev->smu, true);
1334
	}
1335

1336 1337 1338
	if (!smu->pm_enabled)
		return 0;

1339 1340
	/* get boot_values from vbios to set revision, gfxclk, and etc. */
	ret = smu_get_vbios_bootup_values(smu);
1341 1342
	if (ret) {
		dev_err(adev->dev, "Failed to get VBIOS boot clock values!\n");
1343
		return ret;
1344
	}
1345 1346

	ret = smu_setup_pptable(smu);
1347 1348
	if (ret) {
		dev_err(adev->dev, "Failed to setup pptable!\n");
1349
		return ret;
1350
	}
1351

E
Evan Quan 已提交
1352
	ret = smu_get_driver_allowed_feature_mask(smu);
1353
	if (ret)
1354
		return ret;
1355

E
Evan Quan 已提交
1356
	ret = smu_smc_hw_setup(smu);
1357 1358 1359 1360
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1361

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
	/*
	 * Move maximum sustainable clock retrieving here considering
	 * 1. It is not needed on resume(from S3).
	 * 2. DAL settings come between .hw_init and .late_init of SMU.
	 *    And DAL needs to know the maximum sustainable clocks. Thus
	 *    it cannot be put in .late_init().
	 */
	ret = smu_init_max_sustainable_clocks(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to init max sustainable clocks!\n");
		return ret;
	}

1375
	adev->pm.dpm_enabled = true;
1376

1377
	dev_info(adev->dev, "SMU is initialized successfully!\n");
1378 1379 1380 1381

	return 0;
}

1382
static int smu_disable_dpms(struct smu_context *smu)
1383
{
1384
	struct amdgpu_device *adev = smu->adev;
1385
	uint64_t features_to_disable;
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
	int ret = 0;
	bool use_baco = !smu->is_apu &&
		((adev->in_gpu_reset &&
		  (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO)) ||
		 ((adev->in_runpm || adev->in_hibernate) && amdgpu_asic_supports_baco(adev)));

	/*
	 * For custom pptable uploading, skip the DPM features
	 * disable process on Navi1x ASICs.
	 *   - As the gfx related features are under control of
	 *     RLC on those ASICs. RLC reinitialization will be
	 *     needed to reenable them. That will cost much more
	 *     efforts.
	 *
	 *   - SMU firmware can handle the DPM reenablement
	 *     properly.
	 */
	if (smu->uploading_custom_pp_table &&
	    (adev->asic_type >= CHIP_NAVI10) &&
	    (adev->asic_type <= CHIP_NAVI12))
		return 0;

	/*
	 * For Sienna_Cichlid, PMFW will handle the features disablement properly
	 * on BACO in. Driver involvement is unnecessary.
	 */
	if ((adev->asic_type == CHIP_SIENNA_CICHLID) &&
	     use_baco)
		return 0;

	/*
1417 1418
	 * For gpu reset, runpm and hibernation through BACO,
	 * BACO feature has to be kept enabled.
1419
	 */
1420 1421 1422 1423 1424 1425 1426
	if (use_baco && smu_feature_is_enabled(smu, SMU_FEATURE_BACO_BIT)) {
		features_to_disable = U64_MAX &
			~(1ULL << smu_feature_get_index(smu, SMU_FEATURE_BACO_BIT));
		ret = smu_feature_update_enable_state(smu,
						      features_to_disable,
						      0);
		if (ret)
1427
			dev_err(adev->dev, "Failed to disable smu features except BACO.\n");
1428 1429 1430
	} else {
		ret = smu_system_features_control(smu, false);
		if (ret)
1431
			dev_err(adev->dev, "Failed to disable smu features.\n");
1432 1433 1434 1435 1436 1437 1438
	}

	if (adev->asic_type >= CHIP_NAVI10 &&
	    adev->gfx.rlc.funcs->stop)
		adev->gfx.rlc.funcs->stop(adev);

	return ret;
1439 1440
}

1441 1442 1443 1444 1445 1446 1447
static int smu_smc_hw_cleanup(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

	smu_i2c_eeprom_fini(smu, &adev->pm.smu_i2c);

1448 1449
	cancel_work_sync(&smu->throttling_logging_work);

1450 1451
	ret = smu_disable_thermal_alert(smu);
	if (ret) {
1452
		dev_err(adev->dev, "Fail to disable thermal alert!\n");
1453 1454 1455 1456
		return ret;
	}

	ret = smu_disable_dpms(smu);
1457 1458
	if (ret) {
		dev_err(adev->dev, "Fail to disable dpm features!\n");
1459
		return ret;
1460
	}
1461 1462 1463 1464

	return 0;
}

1465 1466 1467 1468
static int smu_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
1469
	int ret = 0;
1470

1471 1472 1473
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1474
	if (smu->is_apu) {
1475
		smu_powergate_sdma(&adev->smu, true);
1476
		smu_dpm_set_vcn_enable(smu, false);
1477
		smu_dpm_set_jpeg_enable(smu, false);
1478
	}
1479

1480 1481 1482
	if (!smu->pm_enabled)
		return 0;

1483 1484
	adev->pm.dpm_enabled = false;

1485 1486
	ret = smu_smc_hw_cleanup(smu);
	if (ret)
1487
		return ret;
1488

1489 1490 1491
	return 0;
}

1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
int smu_reset(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

	ret = smu_hw_fini(adev);
	if (ret)
		return ret;

	ret = smu_hw_init(adev);
	if (ret)
		return ret;

1505 1506
	ret = smu_late_init(adev);

1507 1508 1509
	return ret;
}

1510 1511 1512
static int smu_suspend(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1513
	struct smu_context *smu = &adev->smu;
1514
	int ret;
1515

1516 1517 1518
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1519 1520 1521
	if (!smu->pm_enabled)
		return 0;

1522 1523
	adev->pm.dpm_enabled = false;

1524
	ret = smu_smc_hw_cleanup(smu);
1525 1526
	if (ret)
		return ret;
1527

1528 1529
	smu->watermarks_bitmap &= ~(WATERMARKS_LOADED);

1530 1531
	if (smu->is_apu)
		smu_set_gfx_cgpg(&adev->smu, false);
1532

1533 1534 1535 1536 1537 1538 1539 1540 1541
	return 0;
}

static int smu_resume(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1542 1543 1544 1545 1546 1547
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

	if (!smu->pm_enabled)
		return 0;

1548
	dev_info(adev->dev, "SMU is resuming...\n");
1549

1550 1551
	ret = smu_start_smc_engine(smu);
	if (ret) {
1552 1553
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
		return ret;
1554 1555
	}

E
Evan Quan 已提交
1556
	ret = smu_smc_hw_setup(smu);
1557 1558 1559 1560
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1561

1562 1563 1564
	if (smu->is_apu)
		smu_set_gfx_cgpg(&adev->smu, true);

1565 1566
	smu->disable_uclk_switch = 0;

1567 1568
	adev->pm.dpm_enabled = true;

1569
	dev_info(adev->dev, "SMU is resumed successfully!\n");
1570

1571 1572 1573
	return 0;
}

1574 1575 1576 1577 1578 1579
int smu_display_configuration_change(struct smu_context *smu,
				     const struct amd_pp_display_configuration *display_config)
{
	int index = 0;
	int num_of_active_display = 0;

1580 1581
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1582 1583 1584 1585 1586 1587

	if (!display_config)
		return -EINVAL;

	mutex_lock(&smu->mutex);

1588 1589
	smu_set_min_dcef_deep_sleep(smu,
				    display_config->min_dcef_deep_sleep_set_clk / 100);
1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607

	for (index = 0; index < display_config->num_path_including_non_display; index++) {
		if (display_config->displays[index].controller_id != 0)
			num_of_active_display++;
	}

	smu_set_active_display_count(smu, num_of_active_display);

	smu_store_cc6_data(smu, display_config->cpu_pstate_separation_time,
			   display_config->cpu_cc6_disable,
			   display_config->cpu_pstate_disable,
			   display_config->nb_pstate_switch_disable);

	mutex_unlock(&smu->mutex);

	return 0;
}

1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
static int smu_get_clock_info(struct smu_context *smu,
			      struct smu_clock_info *clk_info,
			      enum smu_perf_level_designation designation)
{
	int ret;
	struct smu_performance_level level = {0};

	if (!clk_info)
		return -EINVAL;

	ret = smu_get_perf_level(smu, PERF_LEVEL_ACTIVITY, &level);
	if (ret)
		return -EINVAL;

	clk_info->min_mem_clk = level.memory_clock;
	clk_info->min_eng_clk = level.core_clock;
	clk_info->min_bus_bandwidth = level.non_local_mem_freq * level.non_local_mem_width;

	ret = smu_get_perf_level(smu, designation, &level);
	if (ret)
		return -EINVAL;

	clk_info->min_mem_clk = level.memory_clock;
	clk_info->min_eng_clk = level.core_clock;
	clk_info->min_bus_bandwidth = level.non_local_mem_freq * level.non_local_mem_width;

	return 0;
}

int smu_get_current_clocks(struct smu_context *smu,
			   struct amd_pp_clock_info *clocks)
{
	struct amd_pp_simple_clock_info simple_clocks = {0};
	struct smu_clock_info hw_clocks;
	int ret = 0;

1644 1645
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1646

1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
	mutex_lock(&smu->mutex);

	smu_get_dal_power_level(smu, &simple_clocks);

	if (smu->support_power_containment)
		ret = smu_get_clock_info(smu, &hw_clocks,
					 PERF_LEVEL_POWER_CONTAINMENT);
	else
		ret = smu_get_clock_info(smu, &hw_clocks, PERF_LEVEL_ACTIVITY);

	if (ret) {
1658
		dev_err(smu->adev->dev, "Error in smu_get_clock_info\n");
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
		goto failed;
	}

	clocks->min_engine_clock = hw_clocks.min_eng_clk;
	clocks->max_engine_clock = hw_clocks.max_eng_clk;
	clocks->min_memory_clock = hw_clocks.min_mem_clk;
	clocks->max_memory_clock = hw_clocks.max_mem_clk;
	clocks->min_bus_bandwidth = hw_clocks.min_bus_bandwidth;
	clocks->max_bus_bandwidth = hw_clocks.max_bus_bandwidth;
	clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk;
	clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk;

        if (simple_clocks.level == 0)
                clocks->max_clocks_state = PP_DAL_POWERLEVEL_7;
        else
                clocks->max_clocks_state = simple_clocks.level;

        if (!smu_get_current_shallow_sleep_clocks(smu, &hw_clocks)) {
                clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk;
                clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk;
        }

failed:
	mutex_unlock(&smu->mutex);
	return ret;
}

1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
static int smu_set_clockgating_state(void *handle,
				     enum amd_clockgating_state state)
{
	return 0;
}

static int smu_set_powergating_state(void *handle,
				     enum amd_powergating_state state)
{
	return 0;
}

1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
static int smu_enable_umd_pstate(void *handle,
		      enum amd_dpm_forced_level *level)
{
	uint32_t profile_mode_mask = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;

	struct smu_context *smu = (struct smu_context*)(handle);
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1708

1709
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
		return -EINVAL;

	if (!(smu_dpm_ctx->dpm_level & profile_mode_mask)) {
		/* enter umd pstate, save current level, disable gfx cg*/
		if (*level & profile_mode_mask) {
			smu_dpm_ctx->saved_dpm_level = smu_dpm_ctx->dpm_level;
			smu_dpm_ctx->enable_umd_pstate = true;
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_UNGATE);
1720 1721 1722
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_UNGATE);
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
		}
	} else {
		/* exit umd pstate, restore level, enable gfx cg*/
		if (!(*level & profile_mode_mask)) {
			if (*level == AMD_DPM_FORCED_LEVEL_PROFILE_EXIT)
				*level = smu_dpm_ctx->saved_dpm_level;
			smu_dpm_ctx->enable_umd_pstate = false;
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_GATE);
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_GATE);
		}
	}

	return 0;
}

1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
int smu_adjust_power_state_dynamic(struct smu_context *smu,
				   enum amd_dpm_forced_level level,
				   bool skip_display_settings)
{
	int ret = 0;
	int index = 0;
	long workload;
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);

	if (!skip_display_settings) {
		ret = smu_display_config_changed(smu);
		if (ret) {
1754
			dev_err(smu->adev->dev, "Failed to change display config!");
1755 1756 1757 1758 1759 1760
			return ret;
		}
	}

	ret = smu_apply_clocks_adjust_rules(smu);
	if (ret) {
1761
		dev_err(smu->adev->dev, "Failed to apply clocks adjust rules!");
1762 1763 1764 1765
		return ret;
	}

	if (!skip_display_settings) {
A
Alex Deucher 已提交
1766
		ret = smu_notify_smc_display_config(smu);
1767
		if (ret) {
1768
			dev_err(smu->adev->dev, "Failed to notify smc display config!");
1769 1770 1771 1772 1773
			return ret;
		}
	}

	if (smu_dpm_ctx->dpm_level != level) {
1774 1775
		ret = smu_asic_set_performance_level(smu, level);
		if (ret) {
1776
			dev_err(smu->adev->dev, "Failed to set performance level!");
1777
			return ret;
1778
		}
1779 1780 1781

		/* update the saved copy */
		smu_dpm_ctx->dpm_level = level;
1782 1783 1784 1785 1786 1787 1788 1789
	}

	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];

		if (smu->power_profile_mode != workload)
1790
			smu_set_power_profile_mode(smu, &workload, 0, false);
1791 1792 1793 1794 1795 1796 1797
	}

	return ret;
}

int smu_handle_task(struct smu_context *smu,
		    enum amd_dpm_forced_level level,
1798 1799
		    enum amd_pp_task task_id,
		    bool lock_needed)
1800 1801 1802
{
	int ret = 0;

1803 1804
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1805

1806 1807 1808
	if (lock_needed)
		mutex_lock(&smu->mutex);

1809 1810 1811 1812
	switch (task_id) {
	case AMD_PP_TASK_DISPLAY_CONFIG_CHANGE:
		ret = smu_pre_display_config_changed(smu);
		if (ret)
1813
			goto out;
1814 1815
		ret = smu_set_cpu_power_state(smu);
		if (ret)
1816
			goto out;
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
		ret = smu_adjust_power_state_dynamic(smu, level, false);
		break;
	case AMD_PP_TASK_COMPLETE_INIT:
	case AMD_PP_TASK_READJUST_POWER_STATE:
		ret = smu_adjust_power_state_dynamic(smu, level, true);
		break;
	default:
		break;
	}

1827 1828 1829 1830
out:
	if (lock_needed)
		mutex_unlock(&smu->mutex);

1831 1832 1833
	return ret;
}

1834 1835 1836 1837 1838 1839 1840 1841
int smu_switch_power_profile(struct smu_context *smu,
			     enum PP_SMC_POWER_PROFILE type,
			     bool en)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	long workload;
	uint32_t index;

1842 1843
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862

	if (!(type < PP_SMC_POWER_PROFILE_CUSTOM))
		return -EINVAL;

	mutex_lock(&smu->mutex);

	if (!en) {
		smu->workload_mask &= ~(1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	} else {
		smu->workload_mask |= (1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	}

	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL)
1863
		smu_set_power_profile_mode(smu, &workload, 0, false);
1864 1865 1866 1867 1868 1869

	mutex_unlock(&smu->mutex);

	return 0;
}

1870 1871 1872
enum amd_dpm_forced_level smu_get_performance_level(struct smu_context *smu)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1873
	enum amd_dpm_forced_level level;
1874

1875 1876
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1877

1878
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1879 1880 1881
		return -EINVAL;

	mutex_lock(&(smu->mutex));
1882
	level = smu_dpm_ctx->dpm_level;
1883 1884
	mutex_unlock(&(smu->mutex));

1885
	return level;
1886 1887 1888 1889 1890
}

int smu_force_performance_level(struct smu_context *smu, enum amd_dpm_forced_level level)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1891
	int ret = 0;
1892

1893 1894
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1895

1896
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1897 1898
		return -EINVAL;

1899 1900
	mutex_lock(&smu->mutex);

1901
	ret = smu_enable_umd_pstate(smu, &level);
1902 1903
	if (ret) {
		mutex_unlock(&smu->mutex);
1904
		return ret;
1905
	}
1906

1907
	ret = smu_handle_task(smu, level,
1908 1909 1910 1911
			      AMD_PP_TASK_READJUST_POWER_STATE,
			      false);

	mutex_unlock(&smu->mutex);
1912 1913 1914 1915

	return ret;
}

1916 1917 1918 1919
int smu_set_display_count(struct smu_context *smu, uint32_t count)
{
	int ret = 0;

1920 1921
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1922

1923 1924 1925 1926 1927 1928 1929
	mutex_lock(&smu->mutex);
	ret = smu_init_display_count(smu, count);
	mutex_unlock(&smu->mutex);

	return ret;
}

1930 1931
int smu_force_clk_levels(struct smu_context *smu,
			 enum smu_clk_type clk_type,
1932 1933
			 uint32_t mask,
			 bool lock_needed)
1934 1935 1936 1937
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	int ret = 0;

1938 1939
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1940

1941
	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
1942
		dev_dbg(smu->adev->dev, "force clock level is for dpm manual mode only.\n");
1943 1944 1945
		return -EINVAL;
	}

1946 1947 1948
	if (lock_needed)
		mutex_lock(&smu->mutex);

1949 1950 1951
	if (smu->ppt_funcs && smu->ppt_funcs->force_clk_levels)
		ret = smu->ppt_funcs->force_clk_levels(smu, clk_type, mask);

1952 1953 1954
	if (lock_needed)
		mutex_unlock(&smu->mutex);

1955 1956 1957
	return ret;
}

1958 1959 1960 1961 1962 1963 1964
/*
 * On system suspending or resetting, the dpm_enabled
 * flag will be cleared. So that those SMU services which
 * are not supported will be gated.
 * However, the mp1 state setting should still be granted
 * even if the dpm_enabled cleared.
 */
1965 1966 1967 1968 1969 1970
int smu_set_mp1_state(struct smu_context *smu,
		      enum pp_mp1_state mp1_state)
{
	uint16_t msg;
	int ret;

1971 1972 1973
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

1974 1975
	mutex_lock(&smu->mutex);

1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
	switch (mp1_state) {
	case PP_MP1_STATE_SHUTDOWN:
		msg = SMU_MSG_PrepareMp1ForShutdown;
		break;
	case PP_MP1_STATE_UNLOAD:
		msg = SMU_MSG_PrepareMp1ForUnload;
		break;
	case PP_MP1_STATE_RESET:
		msg = SMU_MSG_PrepareMp1ForReset;
		break;
	case PP_MP1_STATE_NONE:
	default:
1988
		mutex_unlock(&smu->mutex);
1989 1990 1991 1992
		return 0;
	}

	/* some asics may not support those messages */
1993 1994
	if (smu_msg_get_index(smu, msg) < 0) {
		mutex_unlock(&smu->mutex);
1995
		return 0;
1996
	}
1997

1998
	ret = smu_send_smc_msg(smu, msg, NULL);
1999
	if (ret)
2000
		dev_err(smu->adev->dev, "[PrepareMp1] Failed!\n");
2001

2002 2003
	mutex_unlock(&smu->mutex);

2004 2005 2006
	return ret;
}

2007 2008 2009 2010 2011
int smu_set_df_cstate(struct smu_context *smu,
		      enum pp_df_cstate state)
{
	int ret = 0;

2012 2013
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2014 2015 2016 2017

	if (!smu->ppt_funcs || !smu->ppt_funcs->set_df_cstate)
		return 0;

2018 2019
	mutex_lock(&smu->mutex);

2020 2021
	ret = smu->ppt_funcs->set_df_cstate(smu, state);
	if (ret)
2022
		dev_err(smu->adev->dev, "[SetDfCstate] failed!\n");
2023

2024 2025
	mutex_unlock(&smu->mutex);

2026 2027 2028
	return ret;
}

2029 2030 2031 2032
int smu_allow_xgmi_power_down(struct smu_context *smu, bool en)
{
	int ret = 0;

2033 2034
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2035 2036 2037 2038 2039 2040 2041 2042

	if (!smu->ppt_funcs || !smu->ppt_funcs->allow_xgmi_power_down)
		return 0;

	mutex_lock(&smu->mutex);

	ret = smu->ppt_funcs->allow_xgmi_power_down(smu, en);
	if (ret)
2043
		dev_err(smu->adev->dev, "[AllowXgmiPowerDown] failed!\n");
2044 2045 2046 2047 2048 2049

	mutex_unlock(&smu->mutex);

	return ret;
}

2050 2051
int smu_write_watermarks_table(struct smu_context *smu)
{
2052
	void *watermarks_table = smu->smu_table.watermarks_table;
2053

2054
	if (!watermarks_table)
2055 2056
		return -EINVAL;

2057 2058 2059 2060
	return smu_update_table(smu,
				SMU_TABLE_WATERMARKS,
				0,
				watermarks_table,
2061 2062 2063 2064 2065 2066
				true);
}

int smu_set_watermarks_for_clock_ranges(struct smu_context *smu,
		struct dm_pp_wm_sets_with_clock_ranges_soc15 *clock_ranges)
{
2067
	void *table = smu->smu_table.watermarks_table;
2068

2069 2070
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2071

2072 2073
	if (!table)
		return -EINVAL;
2074

2075 2076
	mutex_lock(&smu->mutex);

2077 2078 2079 2080
	if (!smu->disable_watermark &&
			smu_feature_is_enabled(smu, SMU_FEATURE_DPM_DCEFCLK_BIT) &&
			smu_feature_is_enabled(smu, SMU_FEATURE_DPM_SOCCLK_BIT)) {
		smu_set_watermarks_table(smu, table, clock_ranges);
2081 2082 2083 2084 2085

		if (!(smu->watermarks_bitmap & WATERMARKS_EXIST)) {
			smu->watermarks_bitmap |= WATERMARKS_EXIST;
			smu->watermarks_bitmap &= ~WATERMARKS_LOADED;
		}
2086 2087
	}

2088 2089
	mutex_unlock(&smu->mutex);

2090
	return 0;
2091 2092
}

2093 2094 2095 2096
int smu_set_ac_dc(struct smu_context *smu)
{
	int ret = 0;

2097 2098
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2099

2100 2101 2102 2103 2104
	/* controlled by firmware */
	if (smu->dc_controlled_by_gpio)
		return 0;

	mutex_lock(&smu->mutex);
2105 2106 2107 2108
	ret = smu_set_power_source(smu,
				   smu->adev->pm.ac_power ? SMU_POWER_SOURCE_AC :
				   SMU_POWER_SOURCE_DC);
	if (ret)
2109
		dev_err(smu->adev->dev, "Failed to switch to %s mode!\n",
2110
		       smu->adev->pm.ac_power ? "AC" : "DC");
2111 2112 2113 2114 2115
	mutex_unlock(&smu->mutex);

	return ret;
}

2116 2117 2118
const struct amd_ip_funcs smu_ip_funcs = {
	.name = "smu",
	.early_init = smu_early_init,
2119
	.late_init = smu_late_init,
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
	.sw_init = smu_sw_init,
	.sw_fini = smu_sw_fini,
	.hw_init = smu_hw_init,
	.hw_fini = smu_hw_fini,
	.suspend = smu_suspend,
	.resume = smu_resume,
	.is_idle = NULL,
	.check_soft_reset = NULL,
	.wait_for_idle = NULL,
	.soft_reset = NULL,
	.set_clockgating_state = smu_set_clockgating_state,
	.set_powergating_state = smu_set_powergating_state,
2132
	.enable_umd_pstate = smu_enable_umd_pstate,
2133
};
2134 2135 2136 2137 2138 2139 2140 2141 2142

const struct amdgpu_ip_block_version smu_v11_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 11,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
2143 2144 2145 2146 2147 2148 2149 2150 2151

const struct amdgpu_ip_block_version smu_v12_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 12,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
2152 2153 2154 2155 2156

int smu_load_microcode(struct smu_context *smu)
{
	int ret = 0;

2157 2158
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2159

2160 2161
	mutex_lock(&smu->mutex);

2162 2163
	if (smu->ppt_funcs->load_microcode)
		ret = smu->ppt_funcs->load_microcode(smu);
2164 2165 2166 2167 2168 2169 2170 2171 2172 2173

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_check_fw_status(struct smu_context *smu)
{
	int ret = 0;

2174 2175
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2176

2177 2178
	mutex_lock(&smu->mutex);

2179 2180
	if (smu->ppt_funcs->check_fw_status)
		ret = smu->ppt_funcs->check_fw_status(smu);
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_gfx_cgpg(struct smu_context *smu, bool enabled)
{
	int ret = 0;

	mutex_lock(&smu->mutex);

2193 2194
	if (smu->ppt_funcs->set_gfx_cgpg)
		ret = smu->ppt_funcs->set_gfx_cgpg(smu, enabled);
2195 2196 2197 2198 2199 2200 2201 2202 2203 2204

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_speed_rpm(struct smu_context *smu, uint32_t speed)
{
	int ret = 0;

2205 2206
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2207

2208 2209
	mutex_lock(&smu->mutex);

2210 2211
	if (smu->ppt_funcs->set_fan_speed_rpm)
		ret = smu->ppt_funcs->set_fan_speed_rpm(smu, speed);
2212 2213 2214 2215 2216 2217 2218 2219

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_power_limit(struct smu_context *smu,
			uint32_t *limit,
2220
			bool max_setting)
2221
{
2222 2223
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2224

2225
	mutex_lock(&smu->mutex);
2226

2227
	*limit = (max_setting ? smu->max_power_limit : smu->current_power_limit);
2228

2229
	mutex_unlock(&smu->mutex);
2230

2231
	return 0;
2232 2233 2234 2235 2236 2237
}

int smu_set_power_limit(struct smu_context *smu, uint32_t limit)
{
	int ret = 0;

2238 2239
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2240

2241 2242
	mutex_lock(&smu->mutex);

2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
	if (limit > smu->max_power_limit) {
		dev_err(smu->adev->dev,
			"New power limit (%d) is over the max allowed %d\n",
			limit, smu->max_power_limit);
		goto out;
	}

	if (!limit)
		limit = smu->current_power_limit;

2253 2254
	if (smu->ppt_funcs->set_power_limit)
		ret = smu->ppt_funcs->set_power_limit(smu, limit);
2255

2256
out:
2257 2258 2259 2260 2261 2262 2263 2264 2265
	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_print_clk_levels(struct smu_context *smu, enum smu_clk_type clk_type, char *buf)
{
	int ret = 0;

2266 2267
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2268

2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->print_clk_levels)
		ret = smu->ppt_funcs->print_clk_levels(smu, clk_type, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_od_percentage(struct smu_context *smu, enum smu_clk_type type)
{
	int ret = 0;

2283 2284
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2285

2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_od_percentage)
		ret = smu->ppt_funcs->get_od_percentage(smu, type);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_od_percentage(struct smu_context *smu, enum smu_clk_type type, uint32_t value)
{
	int ret = 0;

2300 2301
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2302

2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_od_percentage)
		ret = smu->ppt_funcs->set_od_percentage(smu, type, value);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_od_edit_dpm_table(struct smu_context *smu,
			  enum PP_OD_DPM_TABLE_COMMAND type,
			  long *input, uint32_t size)
{
	int ret = 0;

2319 2320
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2321

2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->od_edit_dpm_table)
		ret = smu->ppt_funcs->od_edit_dpm_table(smu, type, input, size);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_read_sensor(struct smu_context *smu,
		    enum amd_pp_sensors sensor,
		    void *data, uint32_t *size)
{
	int ret = 0;

2338 2339
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2340

2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->read_sensor)
		ret = smu->ppt_funcs->read_sensor(smu, sensor, data, size);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_power_profile_mode(struct smu_context *smu, char *buf)
{
	int ret = 0;

2355 2356
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2357

2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_power_profile_mode)
		ret = smu->ppt_funcs->get_power_profile_mode(smu, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_power_profile_mode(struct smu_context *smu,
			       long *param,
			       uint32_t param_size,
			       bool lock_needed)
{
	int ret = 0;

2375 2376
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2377

2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
	if (lock_needed)
		mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_power_profile_mode)
		ret = smu->ppt_funcs->set_power_profile_mode(smu, param, param_size);

	if (lock_needed)
		mutex_unlock(&smu->mutex);

	return ret;
}


int smu_get_fan_control_mode(struct smu_context *smu)
{
	int ret = 0;

2395 2396
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2397

2398 2399
	mutex_lock(&smu->mutex);

2400 2401
	if (smu->ppt_funcs->get_fan_control_mode)
		ret = smu->ppt_funcs->get_fan_control_mode(smu);
2402 2403 2404 2405 2406 2407 2408 2409 2410 2411

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_control_mode(struct smu_context *smu, int value)
{
	int ret = 0;

2412 2413
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2414

2415 2416
	mutex_lock(&smu->mutex);

2417 2418
	if (smu->ppt_funcs->set_fan_control_mode)
		ret = smu->ppt_funcs->set_fan_control_mode(smu, value);
2419 2420 2421 2422 2423 2424 2425 2426 2427 2428

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_fan_speed_percent(struct smu_context *smu, uint32_t *speed)
{
	int ret = 0;

2429 2430
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2431

2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_fan_speed_percent)
		ret = smu->ppt_funcs->get_fan_speed_percent(smu, speed);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_speed_percent(struct smu_context *smu, uint32_t speed)
{
	int ret = 0;

2446 2447
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2448

2449 2450
	mutex_lock(&smu->mutex);

2451 2452
	if (smu->ppt_funcs->set_fan_speed_percent)
		ret = smu->ppt_funcs->set_fan_speed_percent(smu, speed);
2453 2454 2455 2456 2457 2458 2459 2460 2461 2462

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_fan_speed_rpm(struct smu_context *smu, uint32_t *speed)
{
	int ret = 0;

2463 2464
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2465

2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_fan_speed_rpm)
		ret = smu->ppt_funcs->get_fan_speed_rpm(smu, speed);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_deep_sleep_dcefclk(struct smu_context *smu, int clk)
{
	int ret = 0;

2480 2481
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2482

2483 2484
	mutex_lock(&smu->mutex);

2485
	ret = smu_set_min_dcef_deep_sleep(smu, clk);
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_active_display_count(struct smu_context *smu, uint32_t count)
{
	int ret = 0;

2496 2497
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2498

2499 2500
	if (smu->ppt_funcs->set_active_display_count)
		ret = smu->ppt_funcs->set_active_display_count(smu, count);
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510

	return ret;
}

int smu_get_clock_by_type(struct smu_context *smu,
			  enum amd_pp_clock_type type,
			  struct amd_pp_clocks *clocks)
{
	int ret = 0;

2511 2512
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2513

2514 2515
	mutex_lock(&smu->mutex);

2516 2517
	if (smu->ppt_funcs->get_clock_by_type)
		ret = smu->ppt_funcs->get_clock_by_type(smu, type, clocks);
2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_max_high_clocks(struct smu_context *smu,
			    struct amd_pp_simple_clock_info *clocks)
{
	int ret = 0;

2529 2530
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2531

2532 2533
	mutex_lock(&smu->mutex);

2534 2535
	if (smu->ppt_funcs->get_max_high_clocks)
		ret = smu->ppt_funcs->get_max_high_clocks(smu, clocks);
2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_clock_by_type_with_latency(struct smu_context *smu,
				       enum smu_clk_type clk_type,
				       struct pp_clock_levels_with_latency *clocks)
{
	int ret = 0;

2548 2549
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2550

2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_clock_by_type_with_latency)
		ret = smu->ppt_funcs->get_clock_by_type_with_latency(smu, clk_type, clocks);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_clock_by_type_with_voltage(struct smu_context *smu,
				       enum amd_pp_clock_type type,
				       struct pp_clock_levels_with_voltage *clocks)
{
	int ret = 0;

2567 2568
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2569

2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_clock_by_type_with_voltage)
		ret = smu->ppt_funcs->get_clock_by_type_with_voltage(smu, type, clocks);

	mutex_unlock(&smu->mutex);

	return ret;
}


int smu_display_clock_voltage_request(struct smu_context *smu,
				      struct pp_display_clock_request *clock_req)
{
	int ret = 0;

2586 2587
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2588

2589 2590
	mutex_lock(&smu->mutex);

2591 2592
	if (smu->ppt_funcs->display_clock_voltage_request)
		ret = smu->ppt_funcs->display_clock_voltage_request(smu, clock_req);
2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603

	mutex_unlock(&smu->mutex);

	return ret;
}


int smu_display_disable_memory_clock_switch(struct smu_context *smu, bool disable_memory_clock_switch)
{
	int ret = -EINVAL;

2604 2605
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2606

2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->display_disable_memory_clock_switch)
		ret = smu->ppt_funcs->display_disable_memory_clock_switch(smu, disable_memory_clock_switch);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_notify_smu_enable_pwe(struct smu_context *smu)
{
	int ret = 0;

2621 2622
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2623

2624 2625
	mutex_lock(&smu->mutex);

2626 2627
	if (smu->ppt_funcs->notify_smu_enable_pwe)
		ret = smu->ppt_funcs->notify_smu_enable_pwe(smu);
2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_xgmi_pstate(struct smu_context *smu,
			uint32_t pstate)
{
	int ret = 0;

2639 2640
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2641

2642 2643
	mutex_lock(&smu->mutex);

2644 2645
	if (smu->ppt_funcs->set_xgmi_pstate)
		ret = smu->ppt_funcs->set_xgmi_pstate(smu, pstate);
2646 2647 2648

	mutex_unlock(&smu->mutex);

2649 2650 2651
	if(ret)
		dev_err(smu->adev->dev, "Failed to set XGMI pstate!\n");

2652 2653 2654 2655 2656 2657 2658
	return ret;
}

int smu_set_azalia_d3_pme(struct smu_context *smu)
{
	int ret = 0;

2659 2660
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2661

2662 2663
	mutex_lock(&smu->mutex);

2664 2665
	if (smu->ppt_funcs->set_azalia_d3_pme)
		ret = smu->ppt_funcs->set_azalia_d3_pme(smu);
2666 2667 2668 2669 2670 2671

	mutex_unlock(&smu->mutex);

	return ret;
}

2672 2673 2674 2675 2676 2677 2678 2679
/*
 * On system suspending or resetting, the dpm_enabled
 * flag will be cleared. So that those SMU services which
 * are not supported will be gated.
 *
 * However, the baco/mode1 reset should still be granted
 * as they are still supported and necessary.
 */
2680 2681 2682 2683
bool smu_baco_is_support(struct smu_context *smu)
{
	bool ret = false;

2684 2685 2686
	if (!smu->pm_enabled)
		return false;

2687 2688
	mutex_lock(&smu->mutex);

2689
	if (smu->ppt_funcs && smu->ppt_funcs->baco_is_support)
2690
		ret = smu->ppt_funcs->baco_is_support(smu);
2691 2692 2693 2694 2695 2696 2697 2698

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_baco_get_state(struct smu_context *smu, enum smu_baco_state *state)
{
2699
	if (smu->ppt_funcs->baco_get_state)
2700 2701 2702
		return -EINVAL;

	mutex_lock(&smu->mutex);
2703
	*state = smu->ppt_funcs->baco_get_state(smu);
2704 2705 2706 2707 2708
	mutex_unlock(&smu->mutex);

	return 0;
}

2709
int smu_baco_enter(struct smu_context *smu)
2710 2711 2712
{
	int ret = 0;

2713 2714 2715
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2716 2717
	mutex_lock(&smu->mutex);

2718 2719 2720 2721 2722
	if (smu->ppt_funcs->baco_enter)
		ret = smu->ppt_funcs->baco_enter(smu);

	mutex_unlock(&smu->mutex);

2723 2724 2725
	if (ret)
		dev_err(smu->adev->dev, "Failed to enter BACO state!\n");

2726 2727 2728 2729 2730 2731 2732
	return ret;
}

int smu_baco_exit(struct smu_context *smu)
{
	int ret = 0;

2733 2734 2735
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2736 2737 2738 2739
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->baco_exit)
		ret = smu->ppt_funcs->baco_exit(smu);
2740 2741 2742

	mutex_unlock(&smu->mutex);

2743 2744 2745
	if (ret)
		dev_err(smu->adev->dev, "Failed to exit BACO state!\n");

2746 2747 2748 2749 2750 2751 2752
	return ret;
}

int smu_mode2_reset(struct smu_context *smu)
{
	int ret = 0;

2753 2754 2755
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2756 2757
	mutex_lock(&smu->mutex);

2758 2759
	if (smu->ppt_funcs->mode2_reset)
		ret = smu->ppt_funcs->mode2_reset(smu);
2760 2761 2762

	mutex_unlock(&smu->mutex);

2763 2764 2765
	if (ret)
		dev_err(smu->adev->dev, "Mode2 reset failed!\n");

2766 2767 2768 2769 2770 2771 2772 2773
	return ret;
}

int smu_get_max_sustainable_clocks_by_dc(struct smu_context *smu,
					 struct pp_smu_nv_clock_table *max_clocks)
{
	int ret = 0;

2774 2775
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2776

2777 2778
	mutex_lock(&smu->mutex);

2779 2780
	if (smu->ppt_funcs->get_max_sustainable_clocks_by_dc)
		ret = smu->ppt_funcs->get_max_sustainable_clocks_by_dc(smu, max_clocks);
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_uclk_dpm_states(struct smu_context *smu,
			    unsigned int *clock_values_in_khz,
			    unsigned int *num_states)
{
	int ret = 0;

2793 2794
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2795

2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_uclk_dpm_states)
		ret = smu->ppt_funcs->get_uclk_dpm_states(smu, clock_values_in_khz, num_states);

	mutex_unlock(&smu->mutex);

	return ret;
}

enum amd_pm_state_type smu_get_current_power_state(struct smu_context *smu)
{
	enum amd_pm_state_type pm_state = POWER_STATE_TYPE_DEFAULT;
2809

2810 2811
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_current_power_state)
		pm_state = smu->ppt_funcs->get_current_power_state(smu);

	mutex_unlock(&smu->mutex);

	return pm_state;
}

int smu_get_dpm_clock_table(struct smu_context *smu,
			    struct dpm_clocks *clock_table)
{
	int ret = 0;

2828 2829
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2830

2831 2832 2833 2834 2835 2836 2837 2838 2839
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_dpm_clock_table)
		ret = smu->ppt_funcs->get_dpm_clock_table(smu, clock_table);

	mutex_unlock(&smu->mutex);

	return ret;
}