amdgpu_smu.c 64.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */

#include <linux/firmware.h>
24
#include <linux/pci.h>
25

26 27
#include "amdgpu.h"
#include "amdgpu_smu.h"
28
#include "smu_internal.h"
29
#include "smu_v11_0.h"
30
#include "smu_v12_0.h"
31
#include "atom.h"
32 33
#include "arcturus_ppt.h"
#include "navi10_ppt.h"
34
#include "sienna_cichlid_ppt.h"
35
#include "renoir_ppt.h"
36
#include "amd_pcie.h"
37

38 39 40 41 42 43 44 45 46 47
/*
 * DO NOT use these for err/warn/info/debug messages.
 * Use dev_err, dev_warn, dev_info and dev_dbg instead.
 * They are more MGPU friendly.
 */
#undef pr_err
#undef pr_warn
#undef pr_info
#undef pr_debug

48 49 50 51 52 53 54 55
#undef __SMU_DUMMY_MAP
#define __SMU_DUMMY_MAP(type)	#type
static const char* __smu_message_names[] = {
	SMU_MESSAGE_TYPES
};

const char *smu_get_message_name(struct smu_context *smu, enum smu_message_type type)
{
56
	if (type < 0 || type >= SMU_MSG_MAX_COUNT)
57
		return "unknown smu message";
58 59 60
	return __smu_message_names[type];
}

61 62 63 64 65 66 67 68
#undef __SMU_DUMMY_MAP
#define __SMU_DUMMY_MAP(fea)	#fea
static const char* __smu_feature_names[] = {
	SMU_FEATURE_MASKS
};

const char *smu_get_feature_name(struct smu_context *smu, enum smu_feature_mask feature)
{
69
	if (feature < 0 || feature >= SMU_FEATURE_COUNT)
70
		return "unknown smu feature";
71 72 73
	return __smu_feature_names[feature];
}

74 75 76 77 78 79 80
size_t smu_sys_get_pp_feature_mask(struct smu_context *smu, char *buf)
{
	size_t size = 0;
	int ret = 0, i = 0;
	uint32_t feature_mask[2] = { 0 };
	int32_t feature_index = 0;
	uint32_t count = 0;
81 82
	uint32_t sort_feature[SMU_FEATURE_COUNT];
	uint64_t hw_feature_count = 0;
83

84 85
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
86

87 88
	mutex_lock(&smu->mutex);

89 90 91 92 93 94 95 96 97 98 99
	ret = smu_feature_get_enabled_mask(smu, feature_mask, 2);
	if (ret)
		goto failed;

	size =  sprintf(buf + size, "features high: 0x%08x low: 0x%08x\n",
			feature_mask[1], feature_mask[0]);

	for (i = 0; i < SMU_FEATURE_COUNT; i++) {
		feature_index = smu_feature_get_index(smu, i);
		if (feature_index < 0)
			continue;
100 101 102 103 104
		sort_feature[feature_index] = i;
		hw_feature_count++;
	}

	for (i = 0; i < hw_feature_count; i++) {
105 106
		size += sprintf(buf + size, "%02d. %-20s (%2d) : %s\n",
			       count++,
107 108 109
			       smu_get_feature_name(smu, sort_feature[i]),
			       i,
			       !!smu_feature_is_enabled(smu, sort_feature[i]) ?
110
			       "enabled" : "disabled");
111 112 113
	}

failed:
114 115
	mutex_unlock(&smu->mutex);

116 117 118
	return size;
}

119 120 121 122 123 124 125 126
static int smu_feature_update_enable_state(struct smu_context *smu,
					   uint64_t feature_mask,
					   bool enabled)
{
	struct smu_feature *feature = &smu->smu_feature;
	int ret = 0;

	if (enabled) {
127 128 129 130
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_EnableSmuFeaturesLow,
						  lower_32_bits(feature_mask),
						  NULL);
131 132
		if (ret)
			return ret;
133 134 135 136
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_EnableSmuFeaturesHigh,
						  upper_32_bits(feature_mask),
						  NULL);
137 138 139
		if (ret)
			return ret;
	} else {
140 141 142 143
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_DisableSmuFeaturesLow,
						  lower_32_bits(feature_mask),
						  NULL);
144 145
		if (ret)
			return ret;
146 147 148 149
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_DisableSmuFeaturesHigh,
						  upper_32_bits(feature_mask),
						  NULL);
150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
		if (ret)
			return ret;
	}

	mutex_lock(&feature->mutex);
	if (enabled)
		bitmap_or(feature->enabled, feature->enabled,
				(unsigned long *)(&feature_mask), SMU_FEATURE_MAX);
	else
		bitmap_andnot(feature->enabled, feature->enabled,
				(unsigned long *)(&feature_mask), SMU_FEATURE_MAX);
	mutex_unlock(&feature->mutex);

	return ret;
}

166 167 168 169 170 171 172
int smu_sys_set_pp_feature_mask(struct smu_context *smu, uint64_t new_mask)
{
	int ret = 0;
	uint32_t feature_mask[2] = { 0 };
	uint64_t feature_2_enabled = 0;
	uint64_t feature_2_disabled = 0;
	uint64_t feature_enables = 0;
173

174 175
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
176

177 178
	mutex_lock(&smu->mutex);

179 180
	ret = smu_feature_get_enabled_mask(smu, feature_mask, 2);
	if (ret)
181
		goto out;
182 183 184 185 186 187 188 189 190

	feature_enables = ((uint64_t)feature_mask[1] << 32 | (uint64_t)feature_mask[0]);

	feature_2_enabled  = ~feature_enables & new_mask;
	feature_2_disabled = feature_enables & ~new_mask;

	if (feature_2_enabled) {
		ret = smu_feature_update_enable_state(smu, feature_2_enabled, true);
		if (ret)
191
			goto out;
192 193 194 195
	}
	if (feature_2_disabled) {
		ret = smu_feature_update_enable_state(smu, feature_2_disabled, false);
		if (ret)
196
			goto out;
197 198
	}

199 200 201
out:
	mutex_unlock(&smu->mutex);

202 203 204
	return ret;
}

205 206 207 208 209 210 211
int smu_get_smc_version(struct smu_context *smu, uint32_t *if_version, uint32_t *smu_version)
{
	int ret = 0;

	if (!if_version && !smu_version)
		return -EINVAL;

212 213 214 215 216 217 218 219 220 221 222
	if (smu->smc_fw_if_version && smu->smc_fw_version)
	{
		if (if_version)
			*if_version = smu->smc_fw_if_version;

		if (smu_version)
			*smu_version = smu->smc_fw_version;

		return 0;
	}

223
	if (if_version) {
224
		ret = smu_send_smc_msg(smu, SMU_MSG_GetDriverIfVersion, if_version);
225 226
		if (ret)
			return ret;
227 228

		smu->smc_fw_if_version = *if_version;
229 230 231
	}

	if (smu_version) {
232
		ret = smu_send_smc_msg(smu, SMU_MSG_GetSmuVersion, smu_version);
233 234
		if (ret)
			return ret;
235 236

		smu->smc_fw_version = *smu_version;
237 238 239 240 241
	}

	return ret;
}

242 243 244 245
int smu_set_soft_freq_range(struct smu_context *smu,
			    enum smu_clk_type clk_type,
			    uint32_t min,
			    uint32_t max)
246
{
247
	int ret = 0;
248

249 250 251
	if (!smu_clk_dpm_is_enabled(smu, clk_type))
		return 0;

252 253 254 255 256 257 258 259 260
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_soft_freq_limited_range)
		ret = smu->ppt_funcs->set_soft_freq_limited_range(smu,
								  clk_type,
								  min,
								  max);

	mutex_unlock(&smu->mutex);
261

262 263 264
	return ret;
}

265 266 267 268
int smu_get_dpm_freq_range(struct smu_context *smu,
			   enum smu_clk_type clk_type,
			   uint32_t *min,
			   uint32_t *max)
269
{
270
	int ret = 0;
271 272 273 274

	if (!min && !max)
		return -EINVAL;

275
	mutex_lock(&smu->mutex);
276

277 278 279 280 281 282 283
	if (smu->ppt_funcs->get_dpm_ultimate_freq)
		ret = smu->ppt_funcs->get_dpm_ultimate_freq(smu,
							    clk_type,
							    min,
							    max);

	mutex_unlock(&smu->mutex);
284

285 286 287
	return ret;
}

288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
bool smu_clk_dpm_is_enabled(struct smu_context *smu, enum smu_clk_type clk_type)
{
	enum smu_feature_mask feature_id = 0;

	switch (clk_type) {
	case SMU_MCLK:
	case SMU_UCLK:
		feature_id = SMU_FEATURE_DPM_UCLK_BIT;
		break;
	case SMU_GFXCLK:
	case SMU_SCLK:
		feature_id = SMU_FEATURE_DPM_GFXCLK_BIT;
		break;
	case SMU_SOCCLK:
		feature_id = SMU_FEATURE_DPM_SOCCLK_BIT;
		break;
	default:
		return true;
	}

	if(!smu_feature_is_enabled(smu, feature_id)) {
		return false;
	}

	return true;
}

315 316 317 318 319 320 321 322 323 324 325 326 327 328
/**
 * smu_dpm_set_power_gate - power gate/ungate the specific IP block
 *
 * @smu:        smu_context pointer
 * @block_type: the IP block to power gate/ungate
 * @gate:       to power gate if true, ungate otherwise
 *
 * This API uses no smu->mutex lock protection due to:
 * 1. It is either called by other IP block(gfx/sdma/vcn/uvd/vce).
 *    This is guarded to be race condition free by the caller.
 * 2. Or get called on user setting request of power_dpm_force_performance_level.
 *    Under this case, the smu->mutex lock protection is already enforced on
 *    the parent API smu_force_performance_level of the call path.
 */
329 330 331 332 333
int smu_dpm_set_power_gate(struct smu_context *smu, uint32_t block_type,
			   bool gate)
{
	int ret = 0;

334 335
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
336

337
	switch (block_type) {
338 339 340 341
	/*
	 * Some legacy code of amdgpu_vcn.c and vcn_v2*.c still uses
	 * AMD_IP_BLOCK_TYPE_UVD for VCN. So, here both of them are kept.
	 */
342
	case AMD_IP_BLOCK_TYPE_UVD:
343 344
	case AMD_IP_BLOCK_TYPE_VCN:
		ret = smu_dpm_set_vcn_enable(smu, !gate);
345
		if (ret)
346
			dev_err(smu->adev->dev, "Failed to power %s VCN!\n",
347
				gate ? "gate" : "ungate");
348
		break;
349 350
	case AMD_IP_BLOCK_TYPE_GFX:
		ret = smu_gfx_off_control(smu, gate);
351 352 353
		if (ret)
			dev_err(smu->adev->dev, "Failed to %s gfxoff!\n",
				gate ? "enable" : "disable");
354
		break;
355 356
	case AMD_IP_BLOCK_TYPE_SDMA:
		ret = smu_powergate_sdma(smu, gate);
357 358 359
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s SDMA!\n",
				gate ? "gate" : "ungate");
360
		break;
L
Leo Liu 已提交
361
	case AMD_IP_BLOCK_TYPE_JPEG:
362
		ret = smu_dpm_set_jpeg_enable(smu, !gate);
363 364 365
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s JPEG!\n",
				gate ? "gate" : "ungate");
L
Leo Liu 已提交
366
		break;
367
	default:
368 369
		dev_err(smu->adev->dev, "Unsupported block type!\n");
		return -EINVAL;
370 371
	}

372
	return ret;
373 374
}

375 376 377 378 379 380 381 382
int smu_get_power_num_states(struct smu_context *smu,
			     struct pp_states_info *state_info)
{
	if (!state_info)
		return -EINVAL;

	/* not support power state */
	memset(state_info, 0, sizeof(struct pp_states_info));
383 384
	state_info->nums = 1;
	state_info->states[0] = POWER_STATE_TYPE_DEFAULT;
385 386 387 388

	return 0;
}

389
int smu_update_table(struct smu_context *smu, enum smu_table_id table_index, int argument,
390 391 392
		     void *table_data, bool drv2smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
393
	struct amdgpu_device *adev = smu->adev;
394
	struct smu_table *table = &smu_table->driver_table;
395
	int table_id = smu_table_get_index(smu, table_index);
396 397
	uint32_t table_size;
	int ret = 0;
398
	if (!table_data || table_id >= SMU_TABLE_COUNT || table_id < 0)
399 400
		return -EINVAL;

401
	table_size = smu_table->tables[table_index].size;
402

403
	if (drv2smu) {
404
		memcpy(table->cpu_addr, table_data, table_size);
405 406 407 408 409 410
		/*
		 * Flush hdp cache: to guard the content seen by
		 * GPU is consitent with CPU.
		 */
		amdgpu_asic_flush_hdp(adev, NULL);
	}
411 412 413 414

	ret = smu_send_smc_msg_with_param(smu, drv2smu ?
					  SMU_MSG_TransferTableDram2Smu :
					  SMU_MSG_TransferTableSmu2Dram,
415 416
					  table_id | ((argument & 0xFFFF) << 16),
					  NULL);
417 418 419
	if (ret)
		return ret;

420 421
	if (!drv2smu) {
		amdgpu_asic_flush_hdp(adev, NULL);
422
		memcpy(table_data, table->cpu_addr, table_size);
423
	}
424 425 426 427

	return ret;
}

428 429
bool is_support_sw_smu(struct amdgpu_device *adev)
{
430 431
	if (adev->asic_type >= CHIP_ARCTURUS)
		return true;
432

433
	return false;
434 435
}

436 437 438
int smu_sys_get_pp_table(struct smu_context *smu, void **table)
{
	struct smu_table_context *smu_table = &smu->smu_table;
439
	uint32_t powerplay_table_size;
440

441 442
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
443

444 445 446
	if (!smu_table->power_play_table && !smu_table->hardcode_pptable)
		return -EINVAL;

447 448
	mutex_lock(&smu->mutex);

449 450 451 452 453
	if (smu_table->hardcode_pptable)
		*table = smu_table->hardcode_pptable;
	else
		*table = smu_table->power_play_table;

454 455 456 457 458
	powerplay_table_size = smu_table->power_play_table_size;

	mutex_unlock(&smu->mutex);

	return powerplay_table_size;
459 460 461 462 463 464 465 466
}

int smu_sys_set_pp_table(struct smu_context *smu,  void *buf, size_t size)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	ATOM_COMMON_TABLE_HEADER *header = (ATOM_COMMON_TABLE_HEADER *)buf;
	int ret = 0;

467 468
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
469

470
	if (header->usStructureSize != size) {
471
		dev_err(smu->adev->dev, "pp table size not matched !\n");
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
		return -EIO;
	}

	mutex_lock(&smu->mutex);
	if (!smu_table->hardcode_pptable)
		smu_table->hardcode_pptable = kzalloc(size, GFP_KERNEL);
	if (!smu_table->hardcode_pptable) {
		ret = -ENOMEM;
		goto failed;
	}

	memcpy(smu_table->hardcode_pptable, buf, size);
	smu_table->power_play_table = smu_table->hardcode_pptable;
	smu_table->power_play_table_size = size;

487 488 489 490 491 492
	/*
	 * Special hw_fini action(for Navi1x, the DPMs disablement will be
	 * skipped) may be needed for custom pptable uploading.
	 */
	smu->uploading_custom_pp_table = true;

493 494
	ret = smu_reset(smu);
	if (ret)
495
		dev_info(smu->adev->dev, "smu reset failed, ret = %d\n", ret);
496

497 498
	smu->uploading_custom_pp_table = false;

499 500 501 502 503
failed:
	mutex_unlock(&smu->mutex);
	return ret;
}

E
Evan Quan 已提交
504
static int smu_get_driver_allowed_feature_mask(struct smu_context *smu)
505 506 507
{
	struct smu_feature *feature = &smu->smu_feature;
	int ret = 0;
508
	uint32_t allowed_feature_mask[SMU_FEATURE_MAX/32];
509

510
	mutex_lock(&feature->mutex);
511
	bitmap_zero(feature->allowed, SMU_FEATURE_MAX);
512
	mutex_unlock(&feature->mutex);
513

514
	ret = smu_get_allowed_feature_mask(smu, allowed_feature_mask,
515 516 517 518
					     SMU_FEATURE_MAX/32);
	if (ret)
		return ret;

519
	mutex_lock(&feature->mutex);
520 521
	bitmap_or(feature->allowed, feature->allowed,
		      (unsigned long *)allowed_feature_mask,
522
		      feature->feature_num);
523
	mutex_unlock(&feature->mutex);
524 525 526

	return ret;
}
527

528
int smu_feature_is_enabled(struct smu_context *smu, enum smu_feature_mask mask)
529 530
{
	struct smu_feature *feature = &smu->smu_feature;
531
	int feature_id;
532 533
	int ret = 0;

534
	if (smu->is_apu)
535
		return 1;
536
	feature_id = smu_feature_get_index(smu, mask);
537 538
	if (feature_id < 0)
		return 0;
539

540
	WARN_ON(feature_id > feature->feature_num);
541 542 543 544 545 546

	mutex_lock(&feature->mutex);
	ret = test_bit(feature_id, feature->enabled);
	mutex_unlock(&feature->mutex);

	return ret;
547 548
}

549 550
int smu_feature_set_enabled(struct smu_context *smu, enum smu_feature_mask mask,
			    bool enable)
551 552
{
	struct smu_feature *feature = &smu->smu_feature;
553
	int feature_id;
554

555
	feature_id = smu_feature_get_index(smu, mask);
556 557
	if (feature_id < 0)
		return -EINVAL;
558

559
	WARN_ON(feature_id > feature->feature_num);
560

561 562 563
	return smu_feature_update_enable_state(smu,
					       1ULL << feature_id,
					       enable);
564 565
}

566
int smu_feature_is_supported(struct smu_context *smu, enum smu_feature_mask mask)
567 568
{
	struct smu_feature *feature = &smu->smu_feature;
569
	int feature_id;
570 571
	int ret = 0;

572
	feature_id = smu_feature_get_index(smu, mask);
573 574
	if (feature_id < 0)
		return 0;
575

576
	WARN_ON(feature_id > feature->feature_num);
577 578 579 580 581 582

	mutex_lock(&feature->mutex);
	ret = test_bit(feature_id, feature->supported);
	mutex_unlock(&feature->mutex);

	return ret;
583 584
}

585 586
static int smu_set_funcs(struct amdgpu_device *adev)
{
587 588
	struct smu_context *smu = &adev->smu;

589 590 591
	if (adev->pm.pp_feature & PP_OVERDRIVE_MASK)
		smu->od_enabled = true;

592
	switch (adev->asic_type) {
593
	case CHIP_NAVI10:
594
	case CHIP_NAVI14:
595
	case CHIP_NAVI12:
596 597
		navi10_set_ppt_funcs(smu);
		break;
598
	case CHIP_ARCTURUS:
599
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
600
		arcturus_set_ppt_funcs(smu);
601 602
		/* OD is not supported on Arcturus */
		smu->od_enabled =false;
603
		break;
604 605 606
	case CHIP_SIENNA_CICHLID:
		sienna_cichlid_set_ppt_funcs(smu);
		break;
607
	case CHIP_RENOIR:
608
		renoir_set_ppt_funcs(smu);
609
		break;
610 611 612 613
	default:
		return -EINVAL;
	}

614 615 616 617 618 619 620 621 622
	return 0;
}

static int smu_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

	smu->adev = adev;
623
	smu->pm_enabled = !!amdgpu_dpm;
624
	smu->is_apu = false;
625 626
	mutex_init(&smu->mutex);

627
	return smu_set_funcs(adev);
628 629
}

630 631 632 633
static int smu_late_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
634
	int ret = 0;
635 636 637

	if (!smu->pm_enabled)
		return 0;
H
Huang Rui 已提交
638

639
	ret = smu_set_default_od_settings(smu);
640 641
	if (ret) {
		dev_err(adev->dev, "Failed to setup default OD settings!\n");
642
		return ret;
643
	}
644 645 646 647 648 649

	/*
	 * Set initialized values (get from vbios) to dpm tables context such as
	 * gfxclk, memclk, dcefclk, and etc. And enable the DPM feature for each
	 * type of clks.
	 */
650
	ret = smu_set_default_dpm_table(smu);
651 652
	if (ret) {
		dev_err(adev->dev, "Failed to setup default dpm clock tables!\n");
653
		return ret;
654
	}
655 656

	ret = smu_populate_umd_state_clk(smu);
657 658
	if (ret) {
		dev_err(adev->dev, "Failed to populate UMD state clocks!\n");
659
		return ret;
660
	}
661

662
	ret = smu_get_asic_power_limits(smu);
663
	if (ret) {
664
		dev_err(adev->dev, "Failed to get asic power limits!\n");
665
		return ret;
666
	}
667

668 669
	smu_get_unique_id(smu);

670 671
	smu_handle_task(&adev->smu,
			smu->smu_dpm.dpm_level,
672 673
			AMD_PP_TASK_COMPLETE_INIT,
			false);
674 675 676 677

	return 0;
}

678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
int smu_get_atom_data_table(struct smu_context *smu, uint32_t table,
			    uint16_t *size, uint8_t *frev, uint8_t *crev,
			    uint8_t **addr)
{
	struct amdgpu_device *adev = smu->adev;
	uint16_t data_start;

	if (!amdgpu_atom_parse_data_header(adev->mode_info.atom_context, table,
					   size, frev, crev, &data_start))
		return -EINVAL;

	*addr = (uint8_t *)adev->mode_info.atom_context->bios + data_start;

	return 0;
}

694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
static int smu_init_fb_allocations(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);
	uint32_t max_table_size = 0;
	int ret, i;

	/* VRAM allocation for tool table */
	if (tables[SMU_TABLE_PMSTATUSLOG].size) {
		ret = amdgpu_bo_create_kernel(adev,
					      tables[SMU_TABLE_PMSTATUSLOG].size,
					      tables[SMU_TABLE_PMSTATUSLOG].align,
					      tables[SMU_TABLE_PMSTATUSLOG].domain,
					      &tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
		if (ret) {
713
			dev_err(adev->dev, "VRAM allocation for tool table failed!\n");
714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741
			return ret;
		}
	}

	/* VRAM allocation for driver table */
	for (i = 0; i < SMU_TABLE_COUNT; i++) {
		if (tables[i].size == 0)
			continue;

		if (i == SMU_TABLE_PMSTATUSLOG)
			continue;

		if (max_table_size < tables[i].size)
			max_table_size = tables[i].size;
	}

	driver_table->size = max_table_size;
	driver_table->align = PAGE_SIZE;
	driver_table->domain = AMDGPU_GEM_DOMAIN_VRAM;

	ret = amdgpu_bo_create_kernel(adev,
				      driver_table->size,
				      driver_table->align,
				      driver_table->domain,
				      &driver_table->bo,
				      &driver_table->mc_address,
				      &driver_table->cpu_addr);
	if (ret) {
742
		dev_err(adev->dev, "VRAM allocation for driver table failed!\n");
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
		if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
			amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
	}

	return ret;
}

static int smu_fini_fb_allocations(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);

	if (!tables)
		return 0;

	if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
		amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
				      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
				      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);

	amdgpu_bo_free_kernel(&driver_table->bo,
			      &driver_table->mc_address,
			      &driver_table->cpu_addr);

	return 0;
}

/**
 * smu_alloc_memory_pool - allocate memory pool in the system memory
 *
 * @smu: amdgpu_device pointer
 *
 * This memory pool will be used for SMC use and msg SetSystemVirtualDramAddr
 * and DramLogSetDramAddr can notify it changed.
 *
 * Returns 0 on success, error on failure.
 */
static int smu_alloc_memory_pool(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;
	uint64_t pool_size = smu->pool_size;
	int ret = 0;

	if (pool_size == SMU_MEMORY_POOL_SIZE_ZERO)
		return ret;

	memory_pool->size = pool_size;
	memory_pool->align = PAGE_SIZE;
	memory_pool->domain = AMDGPU_GEM_DOMAIN_GTT;

	switch (pool_size) {
	case SMU_MEMORY_POOL_SIZE_256_MB:
	case SMU_MEMORY_POOL_SIZE_512_MB:
	case SMU_MEMORY_POOL_SIZE_1_GB:
	case SMU_MEMORY_POOL_SIZE_2_GB:
		ret = amdgpu_bo_create_kernel(adev,
					      memory_pool->size,
					      memory_pool->align,
					      memory_pool->domain,
					      &memory_pool->bo,
					      &memory_pool->mc_address,
					      &memory_pool->cpu_addr);
810 811
		if (ret)
			dev_err(adev->dev, "VRAM allocation for dramlog failed!\n");
812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
		break;
	default:
		break;
	}

	return ret;
}

static int smu_free_memory_pool(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;

	if (memory_pool->size == SMU_MEMORY_POOL_SIZE_ZERO)
		return 0;

	amdgpu_bo_free_kernel(&memory_pool->bo,
			      &memory_pool->mc_address,
			      &memory_pool->cpu_addr);

	memset(memory_pool, 0, sizeof(struct smu_table));

	return 0;
}

837 838 839 840
static int smu_smc_table_sw_init(struct smu_context *smu)
{
	int ret;

841 842 843 844 845 846
	/**
	 * Create smu_table structure, and init smc tables such as
	 * TABLE_PPTABLE, TABLE_WATERMARKS, TABLE_SMU_METRICS, and etc.
	 */
	ret = smu_init_smc_tables(smu);
	if (ret) {
847
		dev_err(smu->adev->dev, "Failed to init smc tables!\n");
848 849 850
		return ret;
	}

851 852 853 854 855 856
	/**
	 * Create smu_power_context structure, and allocate smu_dpm_context and
	 * context size to fill the smu_power_context data.
	 */
	ret = smu_init_power(smu);
	if (ret) {
857
		dev_err(smu->adev->dev, "Failed to init smu_init_power!\n");
858 859 860
		return ret;
	}

861 862 863 864 865 866 867 868 869 870 871
	/*
	 * allocate vram bos to store smc table contents.
	 */
	ret = smu_init_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_alloc_memory_pool(smu);
	if (ret)
		return ret;

872 873 874
	return 0;
}

875 876 877 878
static int smu_smc_table_sw_fini(struct smu_context *smu)
{
	int ret;

879 880 881 882 883 884 885 886 887 888
	ret = smu_free_memory_pool(smu);
	if (ret)
		return ret;

	ret = smu_fini_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_fini_power(smu);
	if (ret) {
889
		dev_err(smu->adev->dev, "Failed to init smu_fini_power!\n");
890 891 892
		return ret;
	}

893 894
	ret = smu_fini_smc_tables(smu);
	if (ret) {
895
		dev_err(smu->adev->dev, "Failed to smu_fini_smc_tables!\n");
896 897 898 899 900 901
		return ret;
	}

	return 0;
}

902 903 904 905 906 907 908 909
static void smu_throttling_logging_work_fn(struct work_struct *work)
{
	struct smu_context *smu = container_of(work, struct smu_context,
					       throttling_logging_work);

	smu_log_thermal_throttling(smu);
}

910 911 912 913 914 915
static int smu_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
	int ret;

916
	smu->pool_size = adev->pm.smu_prv_buffer_size;
917
	smu->smu_feature.feature_num = SMU_FEATURE_MAX;
918
	mutex_init(&smu->smu_feature.mutex);
919 920 921
	bitmap_zero(smu->smu_feature.supported, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.enabled, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.allowed, SMU_FEATURE_MAX);
922 923 924 925 926

	mutex_init(&smu->smu_baco.mutex);
	smu->smu_baco.state = SMU_BACO_STATE_EXIT;
	smu->smu_baco.platform_support = false;

927
	mutex_init(&smu->sensor_lock);
928
	mutex_init(&smu->metrics_lock);
929
	mutex_init(&smu->message_lock);
930

931
	INIT_WORK(&smu->throttling_logging_work, smu_throttling_logging_work_fn);
932
	smu->watermarks_bitmap = 0;
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
	smu->power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->default_power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;

	smu->workload_mask = 1 << smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT];
	smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT] = 0;
	smu->workload_prority[PP_SMC_POWER_PROFILE_FULLSCREEN3D] = 1;
	smu->workload_prority[PP_SMC_POWER_PROFILE_POWERSAVING] = 2;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VIDEO] = 3;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VR] = 4;
	smu->workload_prority[PP_SMC_POWER_PROFILE_COMPUTE] = 5;
	smu->workload_prority[PP_SMC_POWER_PROFILE_CUSTOM] = 6;

	smu->workload_setting[0] = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->workload_setting[1] = PP_SMC_POWER_PROFILE_FULLSCREEN3D;
	smu->workload_setting[2] = PP_SMC_POWER_PROFILE_POWERSAVING;
	smu->workload_setting[3] = PP_SMC_POWER_PROFILE_VIDEO;
	smu->workload_setting[4] = PP_SMC_POWER_PROFILE_VR;
	smu->workload_setting[5] = PP_SMC_POWER_PROFILE_COMPUTE;
	smu->workload_setting[6] = PP_SMC_POWER_PROFILE_CUSTOM;
952
	smu->display_config = &adev->pm.pm_display_cfg;
953

954 955
	smu->smu_dpm.dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
	smu->smu_dpm.requested_dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
956 957
	ret = smu_init_microcode(smu);
	if (ret) {
958
		dev_err(adev->dev, "Failed to load smu firmware!\n");
959 960 961
		return ret;
	}

962 963
	ret = smu_smc_table_sw_init(smu);
	if (ret) {
964
		dev_err(adev->dev, "Failed to sw init smc table!\n");
965 966 967
		return ret;
	}

968 969
	ret = smu_register_irq_handler(smu);
	if (ret) {
970
		dev_err(adev->dev, "Failed to register smc irq handler!\n");
971 972 973
		return ret;
	}

974 975 976 977 978 979
	return 0;
}

static int smu_sw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
980 981
	struct smu_context *smu = &adev->smu;
	int ret;
982

983 984
	ret = smu_smc_table_sw_fini(smu);
	if (ret) {
985
		dev_err(adev->dev, "Failed to sw fini smc table!\n");
986 987 988
		return ret;
	}

989 990
	smu_fini_microcode(smu);

991 992
	return 0;
}
993

994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
static int smu_get_thermal_temperature_range(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_temperature_range *range =
				&smu->thermal_range;
	int ret = 0;

	if (!smu->ppt_funcs->get_thermal_temperature_range)
		return 0;

	ret = smu->ppt_funcs->get_thermal_temperature_range(smu, range);
	if (ret)
		return ret;

	adev->pm.dpm.thermal.min_temp = range->min;
	adev->pm.dpm.thermal.max_temp = range->max;
	adev->pm.dpm.thermal.max_edge_emergency_temp = range->edge_emergency_max;
	adev->pm.dpm.thermal.min_hotspot_temp = range->hotspot_min;
	adev->pm.dpm.thermal.max_hotspot_crit_temp = range->hotspot_crit_max;
	adev->pm.dpm.thermal.max_hotspot_emergency_temp = range->hotspot_emergency_max;
	adev->pm.dpm.thermal.min_mem_temp = range->mem_min;
	adev->pm.dpm.thermal.max_mem_crit_temp = range->mem_crit_max;
	adev->pm.dpm.thermal.max_mem_emergency_temp = range->mem_emergency_max;

	return ret;
}

E
Evan Quan 已提交
1021
static int smu_smc_hw_setup(struct smu_context *smu)
1022
{
1023
	struct amdgpu_device *adev = smu->adev;
1024
	uint32_t pcie_gen = 0, pcie_width = 0;
1025 1026
	int ret;

1027
	if (smu_is_dpm_running(smu) && adev->in_suspend) {
1028
		dev_info(adev->dev, "dpm has been enabled\n");
1029 1030 1031
		return 0;
	}

1032
	ret = smu_init_display_count(smu, 0);
1033 1034
	if (ret) {
		dev_info(adev->dev, "Failed to pre-set display count as 0!\n");
1035
		return ret;
1036
	}
1037

1038
	ret = smu_set_driver_table_location(smu);
1039 1040
	if (ret) {
		dev_err(adev->dev, "Failed to SetDriverDramAddr!\n");
1041
		return ret;
1042
	}
1043

1044 1045 1046 1047
	/*
	 * Set PMSTATUSLOG table bo address with SetToolsDramAddr MSG for tools.
	 */
	ret = smu_set_tool_table_location(smu);
1048 1049
	if (ret) {
		dev_err(adev->dev, "Failed to SetToolsDramAddr!\n");
1050
		return ret;
1051
	}
1052 1053 1054 1055 1056 1057

	/*
	 * Use msg SetSystemVirtualDramAddr and DramLogSetDramAddr can notify
	 * pool location.
	 */
	ret = smu_notify_memory_pool_location(smu);
1058 1059
	if (ret) {
		dev_err(adev->dev, "Failed to SetDramLogDramAddr!\n");
1060
		return ret;
1061
	}
1062

1063
	/* smu_dump_pptable(smu); */
1064 1065 1066 1067 1068
	/*
	 * Copy pptable bo in the vram to smc with SMU MSGs such as
	 * SetDriverDramAddr and TransferTableDram2Smu.
	 */
	ret = smu_write_pptable(smu);
1069 1070
	if (ret) {
		dev_err(adev->dev, "Failed to transfer pptable to SMC!\n");
1071
		return ret;
1072
	}
1073

1074 1075 1076 1077
	/* issue Run*Btc msg */
	ret = smu_run_btc(smu);
	if (ret)
		return ret;
1078

1079
	ret = smu_feature_set_allowed_mask(smu);
1080 1081
	if (ret) {
		dev_err(adev->dev, "Failed to set driver allowed features mask!\n");
1082
		return ret;
1083
	}
1084

1085
	ret = smu_system_features_control(smu, true);
1086 1087
	if (ret) {
		dev_err(adev->dev, "Failed to enable requested dpm features!\n");
1088
		return ret;
1089
	}
1090

1091
	if (!smu_is_dpm_running(smu))
1092
		dev_info(adev->dev, "dpm has been disabled\n");
1093

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
	if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4)
		pcie_gen = 3;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)
		pcie_gen = 2;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2)
		pcie_gen = 1;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1)
		pcie_gen = 0;

	/* Bit 31:16: LCLK DPM level. 0 is DPM0, and 1 is DPM1
	 * Bit 15:8:  PCIE GEN, 0 to 3 corresponds to GEN1 to GEN4
	 * Bit 7:0:   PCIE lane width, 1 to 7 corresponds is x1 to x32
	 */
	if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X16)
		pcie_width = 6;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X12)
		pcie_width = 5;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X8)
		pcie_width = 4;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X4)
		pcie_width = 3;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X2)
		pcie_width = 2;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X1)
		pcie_width = 1;
	ret = smu_update_pcie_parameters(smu, pcie_gen, pcie_width);
	if (ret) {
		dev_err(adev->dev, "Attempt to override pcie params failed!\n");
1122
		return ret;
1123
	}
1124

1125 1126 1127 1128 1129 1130
	ret = smu_get_thermal_temperature_range(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to get thermal temperature ranges!\n");
		return ret;
	}

1131
	ret = smu_enable_thermal_alert(smu);
1132 1133
	if (ret) {
		dev_err(adev->dev, "Failed to enable thermal alert!\n");
1134
		return ret;
1135
	}
1136 1137 1138 1139 1140

	ret = smu_i2c_eeprom_init(smu, &adev->pm.smu_i2c);
	if (ret)
		return ret;

1141 1142
	ret = smu_disable_umc_cdr_12gbps_workaround(smu);
	if (ret) {
1143
		dev_err(adev->dev, "Workaround failed to disable UMC CDR feature on 12Gbps SKU!\n");
1144
		return ret;
1145
	}
1146

1147 1148 1149 1150 1151 1152 1153 1154
	/*
	 * For Navi1X, manually switch it to AC mode as PMFW
	 * may boot it with DC mode.
	 */
	ret = smu_set_power_source(smu,
				   adev->pm.ac_power ? SMU_POWER_SOURCE_AC :
				   SMU_POWER_SOURCE_DC);
	if (ret) {
1155
		dev_err(adev->dev, "Failed to switch to %s mode!\n", adev->pm.ac_power ? "AC" : "DC");
1156
		return ret;
1157 1158
	}

1159 1160 1161
	ret = smu_notify_display_change(smu);
	if (ret)
		return ret;
1162

1163 1164 1165 1166
	/*
	 * Set min deep sleep dce fclk with bootup value from vbios via
	 * SetMinDeepSleepDcefclk MSG.
	 */
1167 1168
	ret = smu_set_min_dcef_deep_sleep(smu,
					  smu->smu_table.boot_values.dcefclk / 100);
1169 1170
	if (ret)
		return ret;
1171

1172
	return ret;
1173 1174
}

1175
static int smu_start_smc_engine(struct smu_context *smu)
1176
{
1177 1178
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;
1179

1180 1181
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		if (adev->asic_type < CHIP_NAVI10) {
1182 1183
			if (smu->ppt_funcs->load_microcode) {
				ret = smu->ppt_funcs->load_microcode(smu);
1184 1185 1186
				if (ret)
					return ret;
			}
1187
		}
1188 1189
	}

1190 1191
	if (smu->ppt_funcs->check_fw_status) {
		ret = smu->ppt_funcs->check_fw_status(smu);
1192
		if (ret) {
1193
			dev_err(adev->dev, "SMC is not ready\n");
1194 1195
			return ret;
		}
1196
	}
1197

1198 1199 1200 1201 1202 1203 1204 1205
	/*
	 * Send msg GetDriverIfVersion to check if the return value is equal
	 * with DRIVER_IF_VERSION of smc header.
	 */
	ret = smu_check_fw_version(smu);
	if (ret)
		return ret;

1206 1207 1208 1209 1210 1211 1212 1213 1214
	return ret;
}

static int smu_hw_init(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1215 1216
	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) {
		smu->pm_enabled = false;
1217
		return 0;
1218
	}
1219

1220
	ret = smu_start_smc_engine(smu);
1221
	if (ret) {
1222
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
1223 1224 1225
		return ret;
	}

1226
	if (smu->is_apu) {
1227
		smu_powergate_sdma(&adev->smu, false);
1228
		smu_dpm_set_vcn_enable(smu, true);
1229
		smu_dpm_set_jpeg_enable(smu, true);
1230
		smu_set_gfx_cgpg(&adev->smu, true);
1231
	}
1232

1233 1234 1235
	if (!smu->pm_enabled)
		return 0;

1236 1237
	/* get boot_values from vbios to set revision, gfxclk, and etc. */
	ret = smu_get_vbios_bootup_values(smu);
1238 1239
	if (ret) {
		dev_err(adev->dev, "Failed to get VBIOS boot clock values!\n");
1240
		return ret;
1241
	}
1242 1243

	ret = smu_setup_pptable(smu);
1244 1245
	if (ret) {
		dev_err(adev->dev, "Failed to setup pptable!\n");
1246
		return ret;
1247
	}
1248

E
Evan Quan 已提交
1249
	ret = smu_get_driver_allowed_feature_mask(smu);
1250
	if (ret)
1251
		return ret;
1252

E
Evan Quan 已提交
1253
	ret = smu_smc_hw_setup(smu);
1254 1255 1256 1257
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1258

1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
	/*
	 * Move maximum sustainable clock retrieving here considering
	 * 1. It is not needed on resume(from S3).
	 * 2. DAL settings come between .hw_init and .late_init of SMU.
	 *    And DAL needs to know the maximum sustainable clocks. Thus
	 *    it cannot be put in .late_init().
	 */
	ret = smu_init_max_sustainable_clocks(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to init max sustainable clocks!\n");
		return ret;
	}

1272
	adev->pm.dpm_enabled = true;
1273

1274
	dev_info(adev->dev, "SMU is initialized successfully!\n");
1275 1276 1277 1278

	return 0;
}

1279
static int smu_disable_dpms(struct smu_context *smu)
1280
{
1281
	struct amdgpu_device *adev = smu->adev;
1282
	uint64_t features_to_disable;
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
	int ret = 0;
	bool use_baco = !smu->is_apu &&
		((adev->in_gpu_reset &&
		  (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO)) ||
		 ((adev->in_runpm || adev->in_hibernate) && amdgpu_asic_supports_baco(adev)));

	/*
	 * For custom pptable uploading, skip the DPM features
	 * disable process on Navi1x ASICs.
	 *   - As the gfx related features are under control of
	 *     RLC on those ASICs. RLC reinitialization will be
	 *     needed to reenable them. That will cost much more
	 *     efforts.
	 *
	 *   - SMU firmware can handle the DPM reenablement
	 *     properly.
	 */
	if (smu->uploading_custom_pp_table &&
	    (adev->asic_type >= CHIP_NAVI10) &&
	    (adev->asic_type <= CHIP_NAVI12))
		return 0;

	/*
	 * For Sienna_Cichlid, PMFW will handle the features disablement properly
	 * on BACO in. Driver involvement is unnecessary.
	 */
	if ((adev->asic_type == CHIP_SIENNA_CICHLID) &&
	     use_baco)
		return 0;

	/*
1314 1315
	 * For gpu reset, runpm and hibernation through BACO,
	 * BACO feature has to be kept enabled.
1316
	 */
1317 1318 1319 1320 1321 1322 1323
	if (use_baco && smu_feature_is_enabled(smu, SMU_FEATURE_BACO_BIT)) {
		features_to_disable = U64_MAX &
			~(1ULL << smu_feature_get_index(smu, SMU_FEATURE_BACO_BIT));
		ret = smu_feature_update_enable_state(smu,
						      features_to_disable,
						      0);
		if (ret)
1324
			dev_err(adev->dev, "Failed to disable smu features except BACO.\n");
1325 1326 1327
	} else {
		ret = smu_system_features_control(smu, false);
		if (ret)
1328
			dev_err(adev->dev, "Failed to disable smu features.\n");
1329 1330 1331 1332 1333 1334 1335
	}

	if (adev->asic_type >= CHIP_NAVI10 &&
	    adev->gfx.rlc.funcs->stop)
		adev->gfx.rlc.funcs->stop(adev);

	return ret;
1336 1337
}

1338 1339 1340 1341 1342 1343 1344
static int smu_smc_hw_cleanup(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

	smu_i2c_eeprom_fini(smu, &adev->pm.smu_i2c);

1345 1346
	cancel_work_sync(&smu->throttling_logging_work);

1347 1348
	ret = smu_disable_thermal_alert(smu);
	if (ret) {
1349
		dev_err(adev->dev, "Fail to disable thermal alert!\n");
1350 1351 1352 1353
		return ret;
	}

	ret = smu_disable_dpms(smu);
1354 1355
	if (ret) {
		dev_err(adev->dev, "Fail to disable dpm features!\n");
1356
		return ret;
1357
	}
1358 1359 1360 1361

	return 0;
}

1362 1363 1364 1365
static int smu_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
1366
	int ret = 0;
1367

1368 1369 1370
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1371
	if (smu->is_apu) {
1372
		smu_powergate_sdma(&adev->smu, true);
1373
		smu_dpm_set_vcn_enable(smu, false);
1374
		smu_dpm_set_jpeg_enable(smu, false);
1375
	}
1376

1377 1378 1379
	if (!smu->pm_enabled)
		return 0;

1380 1381
	adev->pm.dpm_enabled = false;

1382 1383
	ret = smu_smc_hw_cleanup(smu);
	if (ret)
1384
		return ret;
1385

1386 1387 1388
	return 0;
}

1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
int smu_reset(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

	ret = smu_hw_fini(adev);
	if (ret)
		return ret;

	ret = smu_hw_init(adev);
	if (ret)
		return ret;

1402 1403
	ret = smu_late_init(adev);

1404 1405 1406
	return ret;
}

1407 1408 1409
static int smu_suspend(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1410
	struct smu_context *smu = &adev->smu;
1411
	int ret;
1412

1413 1414 1415
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1416 1417 1418
	if (!smu->pm_enabled)
		return 0;

1419 1420
	adev->pm.dpm_enabled = false;

1421
	ret = smu_smc_hw_cleanup(smu);
1422 1423
	if (ret)
		return ret;
1424

1425 1426
	smu->watermarks_bitmap &= ~(WATERMARKS_LOADED);

1427 1428
	if (smu->is_apu)
		smu_set_gfx_cgpg(&adev->smu, false);
1429

1430 1431 1432 1433 1434 1435 1436 1437 1438
	return 0;
}

static int smu_resume(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1439 1440 1441 1442 1443 1444
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

	if (!smu->pm_enabled)
		return 0;

1445
	dev_info(adev->dev, "SMU is resuming...\n");
1446

1447 1448
	ret = smu_start_smc_engine(smu);
	if (ret) {
1449 1450
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
		return ret;
1451 1452
	}

E
Evan Quan 已提交
1453
	ret = smu_smc_hw_setup(smu);
1454 1455 1456 1457
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1458

1459 1460 1461
	if (smu->is_apu)
		smu_set_gfx_cgpg(&adev->smu, true);

1462 1463
	smu->disable_uclk_switch = 0;

1464 1465
	adev->pm.dpm_enabled = true;

1466
	dev_info(adev->dev, "SMU is resumed successfully!\n");
1467

1468 1469 1470
	return 0;
}

1471 1472 1473 1474 1475 1476
int smu_display_configuration_change(struct smu_context *smu,
				     const struct amd_pp_display_configuration *display_config)
{
	int index = 0;
	int num_of_active_display = 0;

1477 1478
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1479 1480 1481 1482 1483 1484

	if (!display_config)
		return -EINVAL;

	mutex_lock(&smu->mutex);

1485 1486
	smu_set_min_dcef_deep_sleep(smu,
				    display_config->min_dcef_deep_sleep_set_clk / 100);
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504

	for (index = 0; index < display_config->num_path_including_non_display; index++) {
		if (display_config->displays[index].controller_id != 0)
			num_of_active_display++;
	}

	smu_set_active_display_count(smu, num_of_active_display);

	smu_store_cc6_data(smu, display_config->cpu_pstate_separation_time,
			   display_config->cpu_cc6_disable,
			   display_config->cpu_pstate_disable,
			   display_config->nb_pstate_switch_disable);

	mutex_unlock(&smu->mutex);

	return 0;
}

1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
static int smu_get_clock_info(struct smu_context *smu,
			      struct smu_clock_info *clk_info,
			      enum smu_perf_level_designation designation)
{
	int ret;
	struct smu_performance_level level = {0};

	if (!clk_info)
		return -EINVAL;

	ret = smu_get_perf_level(smu, PERF_LEVEL_ACTIVITY, &level);
	if (ret)
		return -EINVAL;

	clk_info->min_mem_clk = level.memory_clock;
	clk_info->min_eng_clk = level.core_clock;
	clk_info->min_bus_bandwidth = level.non_local_mem_freq * level.non_local_mem_width;

	ret = smu_get_perf_level(smu, designation, &level);
	if (ret)
		return -EINVAL;

	clk_info->min_mem_clk = level.memory_clock;
	clk_info->min_eng_clk = level.core_clock;
	clk_info->min_bus_bandwidth = level.non_local_mem_freq * level.non_local_mem_width;

	return 0;
}

int smu_get_current_clocks(struct smu_context *smu,
			   struct amd_pp_clock_info *clocks)
{
	struct amd_pp_simple_clock_info simple_clocks = {0};
	struct smu_clock_info hw_clocks;
	int ret = 0;

1541 1542
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1543

1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
	mutex_lock(&smu->mutex);

	smu_get_dal_power_level(smu, &simple_clocks);

	if (smu->support_power_containment)
		ret = smu_get_clock_info(smu, &hw_clocks,
					 PERF_LEVEL_POWER_CONTAINMENT);
	else
		ret = smu_get_clock_info(smu, &hw_clocks, PERF_LEVEL_ACTIVITY);

	if (ret) {
1555
		dev_err(smu->adev->dev, "Error in smu_get_clock_info\n");
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
		goto failed;
	}

	clocks->min_engine_clock = hw_clocks.min_eng_clk;
	clocks->max_engine_clock = hw_clocks.max_eng_clk;
	clocks->min_memory_clock = hw_clocks.min_mem_clk;
	clocks->max_memory_clock = hw_clocks.max_mem_clk;
	clocks->min_bus_bandwidth = hw_clocks.min_bus_bandwidth;
	clocks->max_bus_bandwidth = hw_clocks.max_bus_bandwidth;
	clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk;
	clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk;

        if (simple_clocks.level == 0)
                clocks->max_clocks_state = PP_DAL_POWERLEVEL_7;
        else
                clocks->max_clocks_state = simple_clocks.level;

        if (!smu_get_current_shallow_sleep_clocks(smu, &hw_clocks)) {
                clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk;
                clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk;
        }

failed:
	mutex_unlock(&smu->mutex);
	return ret;
}

1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
static int smu_set_clockgating_state(void *handle,
				     enum amd_clockgating_state state)
{
	return 0;
}

static int smu_set_powergating_state(void *handle,
				     enum amd_powergating_state state)
{
	return 0;
}

1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
static int smu_enable_umd_pstate(void *handle,
		      enum amd_dpm_forced_level *level)
{
	uint32_t profile_mode_mask = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;

	struct smu_context *smu = (struct smu_context*)(handle);
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1605

1606
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
		return -EINVAL;

	if (!(smu_dpm_ctx->dpm_level & profile_mode_mask)) {
		/* enter umd pstate, save current level, disable gfx cg*/
		if (*level & profile_mode_mask) {
			smu_dpm_ctx->saved_dpm_level = smu_dpm_ctx->dpm_level;
			smu_dpm_ctx->enable_umd_pstate = true;
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_UNGATE);
1617 1618 1619
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_UNGATE);
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
		}
	} else {
		/* exit umd pstate, restore level, enable gfx cg*/
		if (!(*level & profile_mode_mask)) {
			if (*level == AMD_DPM_FORCED_LEVEL_PROFILE_EXIT)
				*level = smu_dpm_ctx->saved_dpm_level;
			smu_dpm_ctx->enable_umd_pstate = false;
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_GATE);
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_GATE);
		}
	}

	return 0;
}

1639
static int smu_adjust_power_state_dynamic(struct smu_context *smu,
1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
				   enum amd_dpm_forced_level level,
				   bool skip_display_settings)
{
	int ret = 0;
	int index = 0;
	long workload;
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);

	if (!skip_display_settings) {
		ret = smu_display_config_changed(smu);
		if (ret) {
1651
			dev_err(smu->adev->dev, "Failed to change display config!");
1652 1653 1654 1655 1656 1657
			return ret;
		}
	}

	ret = smu_apply_clocks_adjust_rules(smu);
	if (ret) {
1658
		dev_err(smu->adev->dev, "Failed to apply clocks adjust rules!");
1659 1660 1661 1662
		return ret;
	}

	if (!skip_display_settings) {
A
Alex Deucher 已提交
1663
		ret = smu_notify_smc_display_config(smu);
1664
		if (ret) {
1665
			dev_err(smu->adev->dev, "Failed to notify smc display config!");
1666 1667 1668 1669 1670
			return ret;
		}
	}

	if (smu_dpm_ctx->dpm_level != level) {
1671 1672
		ret = smu_asic_set_performance_level(smu, level);
		if (ret) {
1673
			dev_err(smu->adev->dev, "Failed to set performance level!");
1674
			return ret;
1675
		}
1676 1677 1678

		/* update the saved copy */
		smu_dpm_ctx->dpm_level = level;
1679 1680 1681 1682 1683 1684 1685 1686
	}

	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];

		if (smu->power_profile_mode != workload)
1687
			smu_set_power_profile_mode(smu, &workload, 0, false);
1688 1689 1690 1691 1692 1693 1694
	}

	return ret;
}

int smu_handle_task(struct smu_context *smu,
		    enum amd_dpm_forced_level level,
1695 1696
		    enum amd_pp_task task_id,
		    bool lock_needed)
1697 1698 1699
{
	int ret = 0;

1700 1701
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1702

1703 1704 1705
	if (lock_needed)
		mutex_lock(&smu->mutex);

1706 1707 1708 1709
	switch (task_id) {
	case AMD_PP_TASK_DISPLAY_CONFIG_CHANGE:
		ret = smu_pre_display_config_changed(smu);
		if (ret)
1710
			goto out;
1711 1712
		ret = smu_set_cpu_power_state(smu);
		if (ret)
1713
			goto out;
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
		ret = smu_adjust_power_state_dynamic(smu, level, false);
		break;
	case AMD_PP_TASK_COMPLETE_INIT:
	case AMD_PP_TASK_READJUST_POWER_STATE:
		ret = smu_adjust_power_state_dynamic(smu, level, true);
		break;
	default:
		break;
	}

1724 1725 1726 1727
out:
	if (lock_needed)
		mutex_unlock(&smu->mutex);

1728 1729 1730
	return ret;
}

1731 1732 1733 1734 1735 1736 1737 1738
int smu_switch_power_profile(struct smu_context *smu,
			     enum PP_SMC_POWER_PROFILE type,
			     bool en)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	long workload;
	uint32_t index;

1739 1740
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759

	if (!(type < PP_SMC_POWER_PROFILE_CUSTOM))
		return -EINVAL;

	mutex_lock(&smu->mutex);

	if (!en) {
		smu->workload_mask &= ~(1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	} else {
		smu->workload_mask |= (1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	}

	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL)
1760
		smu_set_power_profile_mode(smu, &workload, 0, false);
1761 1762 1763 1764 1765 1766

	mutex_unlock(&smu->mutex);

	return 0;
}

1767 1768 1769
enum amd_dpm_forced_level smu_get_performance_level(struct smu_context *smu)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1770
	enum amd_dpm_forced_level level;
1771

1772 1773
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1774

1775
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1776 1777 1778
		return -EINVAL;

	mutex_lock(&(smu->mutex));
1779
	level = smu_dpm_ctx->dpm_level;
1780 1781
	mutex_unlock(&(smu->mutex));

1782
	return level;
1783 1784 1785 1786 1787
}

int smu_force_performance_level(struct smu_context *smu, enum amd_dpm_forced_level level)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1788
	int ret = 0;
1789

1790 1791
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1792

1793
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1794 1795
		return -EINVAL;

1796 1797
	mutex_lock(&smu->mutex);

1798
	ret = smu_enable_umd_pstate(smu, &level);
1799 1800
	if (ret) {
		mutex_unlock(&smu->mutex);
1801
		return ret;
1802
	}
1803

1804
	ret = smu_handle_task(smu, level,
1805 1806 1807 1808
			      AMD_PP_TASK_READJUST_POWER_STATE,
			      false);

	mutex_unlock(&smu->mutex);
1809 1810 1811 1812

	return ret;
}

1813 1814 1815 1816
int smu_set_display_count(struct smu_context *smu, uint32_t count)
{
	int ret = 0;

1817 1818
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1819

1820 1821 1822 1823 1824 1825 1826
	mutex_lock(&smu->mutex);
	ret = smu_init_display_count(smu, count);
	mutex_unlock(&smu->mutex);

	return ret;
}

1827 1828
int smu_force_clk_levels(struct smu_context *smu,
			 enum smu_clk_type clk_type,
1829
			 uint32_t mask)
1830 1831 1832 1833
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	int ret = 0;

1834 1835
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1836

1837
	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
1838
		dev_dbg(smu->adev->dev, "force clock level is for dpm manual mode only.\n");
1839 1840 1841
		return -EINVAL;
	}

1842
	mutex_lock(&smu->mutex);
1843

1844 1845 1846
	if (smu->ppt_funcs && smu->ppt_funcs->force_clk_levels)
		ret = smu->ppt_funcs->force_clk_levels(smu, clk_type, mask);

1847
	mutex_unlock(&smu->mutex);
1848

1849 1850 1851
	return ret;
}

1852 1853 1854 1855 1856 1857 1858
/*
 * On system suspending or resetting, the dpm_enabled
 * flag will be cleared. So that those SMU services which
 * are not supported will be gated.
 * However, the mp1 state setting should still be granted
 * even if the dpm_enabled cleared.
 */
1859 1860 1861 1862 1863 1864
int smu_set_mp1_state(struct smu_context *smu,
		      enum pp_mp1_state mp1_state)
{
	uint16_t msg;
	int ret;

1865 1866 1867
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

1868 1869
	mutex_lock(&smu->mutex);

1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
	switch (mp1_state) {
	case PP_MP1_STATE_SHUTDOWN:
		msg = SMU_MSG_PrepareMp1ForShutdown;
		break;
	case PP_MP1_STATE_UNLOAD:
		msg = SMU_MSG_PrepareMp1ForUnload;
		break;
	case PP_MP1_STATE_RESET:
		msg = SMU_MSG_PrepareMp1ForReset;
		break;
	case PP_MP1_STATE_NONE:
	default:
1882
		mutex_unlock(&smu->mutex);
1883 1884 1885 1886
		return 0;
	}

	/* some asics may not support those messages */
1887 1888
	if (smu_msg_get_index(smu, msg) < 0) {
		mutex_unlock(&smu->mutex);
1889
		return 0;
1890
	}
1891

1892
	ret = smu_send_smc_msg(smu, msg, NULL);
1893
	if (ret)
1894
		dev_err(smu->adev->dev, "[PrepareMp1] Failed!\n");
1895

1896 1897
	mutex_unlock(&smu->mutex);

1898 1899 1900
	return ret;
}

1901 1902 1903 1904 1905
int smu_set_df_cstate(struct smu_context *smu,
		      enum pp_df_cstate state)
{
	int ret = 0;

1906 1907
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1908 1909 1910 1911

	if (!smu->ppt_funcs || !smu->ppt_funcs->set_df_cstate)
		return 0;

1912 1913
	mutex_lock(&smu->mutex);

1914 1915
	ret = smu->ppt_funcs->set_df_cstate(smu, state);
	if (ret)
1916
		dev_err(smu->adev->dev, "[SetDfCstate] failed!\n");
1917

1918 1919
	mutex_unlock(&smu->mutex);

1920 1921 1922
	return ret;
}

1923 1924 1925 1926
int smu_allow_xgmi_power_down(struct smu_context *smu, bool en)
{
	int ret = 0;

1927 1928
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1929 1930 1931 1932 1933 1934 1935 1936

	if (!smu->ppt_funcs || !smu->ppt_funcs->allow_xgmi_power_down)
		return 0;

	mutex_lock(&smu->mutex);

	ret = smu->ppt_funcs->allow_xgmi_power_down(smu, en);
	if (ret)
1937
		dev_err(smu->adev->dev, "[AllowXgmiPowerDown] failed!\n");
1938 1939 1940 1941 1942 1943

	mutex_unlock(&smu->mutex);

	return ret;
}

1944 1945
int smu_write_watermarks_table(struct smu_context *smu)
{
1946
	void *watermarks_table = smu->smu_table.watermarks_table;
1947

1948
	if (!watermarks_table)
1949 1950
		return -EINVAL;

1951 1952 1953 1954
	return smu_update_table(smu,
				SMU_TABLE_WATERMARKS,
				0,
				watermarks_table,
1955 1956 1957 1958 1959 1960
				true);
}

int smu_set_watermarks_for_clock_ranges(struct smu_context *smu,
		struct dm_pp_wm_sets_with_clock_ranges_soc15 *clock_ranges)
{
1961
	void *table = smu->smu_table.watermarks_table;
1962

1963 1964
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1965

1966 1967
	if (!table)
		return -EINVAL;
1968

1969 1970
	mutex_lock(&smu->mutex);

1971 1972 1973 1974
	if (!smu->disable_watermark &&
			smu_feature_is_enabled(smu, SMU_FEATURE_DPM_DCEFCLK_BIT) &&
			smu_feature_is_enabled(smu, SMU_FEATURE_DPM_SOCCLK_BIT)) {
		smu_set_watermarks_table(smu, table, clock_ranges);
1975 1976 1977 1978 1979

		if (!(smu->watermarks_bitmap & WATERMARKS_EXIST)) {
			smu->watermarks_bitmap |= WATERMARKS_EXIST;
			smu->watermarks_bitmap &= ~WATERMARKS_LOADED;
		}
1980 1981
	}

1982 1983
	mutex_unlock(&smu->mutex);

1984
	return 0;
1985 1986
}

1987 1988 1989 1990
int smu_set_ac_dc(struct smu_context *smu)
{
	int ret = 0;

1991 1992
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1993

1994 1995 1996 1997 1998
	/* controlled by firmware */
	if (smu->dc_controlled_by_gpio)
		return 0;

	mutex_lock(&smu->mutex);
1999 2000 2001 2002
	ret = smu_set_power_source(smu,
				   smu->adev->pm.ac_power ? SMU_POWER_SOURCE_AC :
				   SMU_POWER_SOURCE_DC);
	if (ret)
2003
		dev_err(smu->adev->dev, "Failed to switch to %s mode!\n",
2004
		       smu->adev->pm.ac_power ? "AC" : "DC");
2005 2006 2007 2008 2009
	mutex_unlock(&smu->mutex);

	return ret;
}

2010 2011 2012
const struct amd_ip_funcs smu_ip_funcs = {
	.name = "smu",
	.early_init = smu_early_init,
2013
	.late_init = smu_late_init,
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025
	.sw_init = smu_sw_init,
	.sw_fini = smu_sw_fini,
	.hw_init = smu_hw_init,
	.hw_fini = smu_hw_fini,
	.suspend = smu_suspend,
	.resume = smu_resume,
	.is_idle = NULL,
	.check_soft_reset = NULL,
	.wait_for_idle = NULL,
	.soft_reset = NULL,
	.set_clockgating_state = smu_set_clockgating_state,
	.set_powergating_state = smu_set_powergating_state,
2026
	.enable_umd_pstate = smu_enable_umd_pstate,
2027
};
2028 2029 2030 2031 2032 2033 2034 2035 2036

const struct amdgpu_ip_block_version smu_v11_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 11,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
2037 2038 2039 2040 2041 2042 2043 2044 2045

const struct amdgpu_ip_block_version smu_v12_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 12,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
2046 2047 2048 2049 2050

int smu_load_microcode(struct smu_context *smu)
{
	int ret = 0;

2051 2052
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2053

2054 2055
	mutex_lock(&smu->mutex);

2056 2057
	if (smu->ppt_funcs->load_microcode)
		ret = smu->ppt_funcs->load_microcode(smu);
2058 2059 2060 2061 2062 2063 2064 2065 2066 2067

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_check_fw_status(struct smu_context *smu)
{
	int ret = 0;

2068 2069
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2070

2071 2072
	mutex_lock(&smu->mutex);

2073 2074
	if (smu->ppt_funcs->check_fw_status)
		ret = smu->ppt_funcs->check_fw_status(smu);
2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_gfx_cgpg(struct smu_context *smu, bool enabled)
{
	int ret = 0;

	mutex_lock(&smu->mutex);

2087 2088
	if (smu->ppt_funcs->set_gfx_cgpg)
		ret = smu->ppt_funcs->set_gfx_cgpg(smu, enabled);
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_speed_rpm(struct smu_context *smu, uint32_t speed)
{
	int ret = 0;

2099 2100
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2101

2102 2103
	mutex_lock(&smu->mutex);

2104 2105
	if (smu->ppt_funcs->set_fan_speed_rpm)
		ret = smu->ppt_funcs->set_fan_speed_rpm(smu, speed);
2106 2107 2108 2109 2110 2111 2112 2113

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_power_limit(struct smu_context *smu,
			uint32_t *limit,
2114
			bool max_setting)
2115
{
2116 2117
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2118

2119
	mutex_lock(&smu->mutex);
2120

2121
	*limit = (max_setting ? smu->max_power_limit : smu->current_power_limit);
2122

2123
	mutex_unlock(&smu->mutex);
2124

2125
	return 0;
2126 2127 2128 2129 2130 2131
}

int smu_set_power_limit(struct smu_context *smu, uint32_t limit)
{
	int ret = 0;

2132 2133
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2134

2135 2136
	mutex_lock(&smu->mutex);

2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
	if (limit > smu->max_power_limit) {
		dev_err(smu->adev->dev,
			"New power limit (%d) is over the max allowed %d\n",
			limit, smu->max_power_limit);
		goto out;
	}

	if (!limit)
		limit = smu->current_power_limit;

2147 2148
	if (smu->ppt_funcs->set_power_limit)
		ret = smu->ppt_funcs->set_power_limit(smu, limit);
2149

2150
out:
2151 2152 2153 2154 2155 2156 2157 2158 2159
	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_print_clk_levels(struct smu_context *smu, enum smu_clk_type clk_type, char *buf)
{
	int ret = 0;

2160 2161
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2162

2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->print_clk_levels)
		ret = smu->ppt_funcs->print_clk_levels(smu, clk_type, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_od_percentage(struct smu_context *smu, enum smu_clk_type type)
{
	int ret = 0;

2177 2178
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2179

2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_od_percentage)
		ret = smu->ppt_funcs->get_od_percentage(smu, type);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_od_percentage(struct smu_context *smu, enum smu_clk_type type, uint32_t value)
{
	int ret = 0;

2194 2195
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2196

2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_od_percentage)
		ret = smu->ppt_funcs->set_od_percentage(smu, type, value);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_od_edit_dpm_table(struct smu_context *smu,
			  enum PP_OD_DPM_TABLE_COMMAND type,
			  long *input, uint32_t size)
{
	int ret = 0;

2213 2214
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2215

2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->od_edit_dpm_table)
		ret = smu->ppt_funcs->od_edit_dpm_table(smu, type, input, size);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_read_sensor(struct smu_context *smu,
		    enum amd_pp_sensors sensor,
		    void *data, uint32_t *size)
{
2230 2231
	struct smu_umd_pstate_table *pstate_table =
				&smu->pstate_table;
2232 2233
	int ret = 0;

2234 2235
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2236

2237 2238 2239
	if (!data || !size)
		return -EINVAL;

2240 2241
	mutex_lock(&smu->mutex);

2242 2243
	switch (sensor) {
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK:
2244
		*((uint32_t *)data) = pstate_table->gfxclk_pstate.standard * 100;
2245 2246 2247
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK:
2248
		*((uint32_t *)data) = pstate_table->uclk_pstate.standard * 100;
2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK:
		ret = smu_feature_get_enabled_mask(smu, (uint32_t *)data, 2);
		*size = 8;
		break;
	case AMDGPU_PP_SENSOR_UVD_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_UVD_BIT) ? 1 : 0;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_VCE_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_VCE_BIT) ? 1 : 0;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_VCN_POWER_STATE:
		*(uint32_t *)data = smu->smu_power.power_gate.vcn_gated ? 0 : 1;
		*size = 4;
		break;
2267 2268 2269 2270
	case AMDGPU_PP_SENSOR_MIN_FAN_RPM:
		*(uint32_t *)data = 0;
		*size = 4;
		break;
2271 2272 2273 2274 2275
	default:
		if (smu->ppt_funcs->read_sensor)
			ret = smu->ppt_funcs->read_sensor(smu, sensor, data, size);
		break;
	}
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_power_profile_mode(struct smu_context *smu, char *buf)
{
	int ret = 0;

2286 2287
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2288

2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_power_profile_mode)
		ret = smu->ppt_funcs->get_power_profile_mode(smu, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_power_profile_mode(struct smu_context *smu,
			       long *param,
			       uint32_t param_size,
			       bool lock_needed)
{
	int ret = 0;

2306 2307
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2308

2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
	if (lock_needed)
		mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_power_profile_mode)
		ret = smu->ppt_funcs->set_power_profile_mode(smu, param, param_size);

	if (lock_needed)
		mutex_unlock(&smu->mutex);

	return ret;
}


int smu_get_fan_control_mode(struct smu_context *smu)
{
	int ret = 0;

2326 2327
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2328

2329 2330
	mutex_lock(&smu->mutex);

2331 2332
	if (smu->ppt_funcs->get_fan_control_mode)
		ret = smu->ppt_funcs->get_fan_control_mode(smu);
2333 2334 2335 2336 2337 2338 2339 2340 2341 2342

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_control_mode(struct smu_context *smu, int value)
{
	int ret = 0;

2343 2344
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2345

2346 2347
	mutex_lock(&smu->mutex);

2348 2349
	if (smu->ppt_funcs->set_fan_control_mode)
		ret = smu->ppt_funcs->set_fan_control_mode(smu, value);
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_fan_speed_percent(struct smu_context *smu, uint32_t *speed)
{
	int ret = 0;

2360 2361
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2362

2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_fan_speed_percent)
		ret = smu->ppt_funcs->get_fan_speed_percent(smu, speed);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_speed_percent(struct smu_context *smu, uint32_t speed)
{
	int ret = 0;

2377 2378
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2379

2380 2381
	mutex_lock(&smu->mutex);

2382 2383
	if (smu->ppt_funcs->set_fan_speed_percent)
		ret = smu->ppt_funcs->set_fan_speed_percent(smu, speed);
2384 2385 2386 2387 2388 2389 2390 2391 2392 2393

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_fan_speed_rpm(struct smu_context *smu, uint32_t *speed)
{
	int ret = 0;

2394 2395
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2396

2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_fan_speed_rpm)
		ret = smu->ppt_funcs->get_fan_speed_rpm(smu, speed);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_deep_sleep_dcefclk(struct smu_context *smu, int clk)
{
	int ret = 0;

2411 2412
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2413

2414 2415
	mutex_lock(&smu->mutex);

2416
	ret = smu_set_min_dcef_deep_sleep(smu, clk);
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_active_display_count(struct smu_context *smu, uint32_t count)
{
	int ret = 0;

2427 2428
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2429

2430 2431
	if (smu->ppt_funcs->set_active_display_count)
		ret = smu->ppt_funcs->set_active_display_count(smu, count);
2432 2433 2434 2435 2436 2437 2438 2439 2440 2441

	return ret;
}

int smu_get_clock_by_type(struct smu_context *smu,
			  enum amd_pp_clock_type type,
			  struct amd_pp_clocks *clocks)
{
	int ret = 0;

2442 2443
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2444

2445 2446
	mutex_lock(&smu->mutex);

2447 2448
	if (smu->ppt_funcs->get_clock_by_type)
		ret = smu->ppt_funcs->get_clock_by_type(smu, type, clocks);
2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_max_high_clocks(struct smu_context *smu,
			    struct amd_pp_simple_clock_info *clocks)
{
	int ret = 0;

2460 2461
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2462

2463 2464
	mutex_lock(&smu->mutex);

2465 2466
	if (smu->ppt_funcs->get_max_high_clocks)
		ret = smu->ppt_funcs->get_max_high_clocks(smu, clocks);
2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_clock_by_type_with_latency(struct smu_context *smu,
				       enum smu_clk_type clk_type,
				       struct pp_clock_levels_with_latency *clocks)
{
	int ret = 0;

2479 2480
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2481

2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_clock_by_type_with_latency)
		ret = smu->ppt_funcs->get_clock_by_type_with_latency(smu, clk_type, clocks);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_clock_by_type_with_voltage(struct smu_context *smu,
				       enum amd_pp_clock_type type,
				       struct pp_clock_levels_with_voltage *clocks)
{
	int ret = 0;

2498 2499
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2500

2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_clock_by_type_with_voltage)
		ret = smu->ppt_funcs->get_clock_by_type_with_voltage(smu, type, clocks);

	mutex_unlock(&smu->mutex);

	return ret;
}


int smu_display_clock_voltage_request(struct smu_context *smu,
				      struct pp_display_clock_request *clock_req)
{
	int ret = 0;

2517 2518
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2519

2520 2521
	mutex_lock(&smu->mutex);

2522 2523
	if (smu->ppt_funcs->display_clock_voltage_request)
		ret = smu->ppt_funcs->display_clock_voltage_request(smu, clock_req);
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534

	mutex_unlock(&smu->mutex);

	return ret;
}


int smu_display_disable_memory_clock_switch(struct smu_context *smu, bool disable_memory_clock_switch)
{
	int ret = -EINVAL;

2535 2536
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2537

2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->display_disable_memory_clock_switch)
		ret = smu->ppt_funcs->display_disable_memory_clock_switch(smu, disable_memory_clock_switch);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_notify_smu_enable_pwe(struct smu_context *smu)
{
	int ret = 0;

2552 2553
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2554

2555 2556
	mutex_lock(&smu->mutex);

2557 2558
	if (smu->ppt_funcs->notify_smu_enable_pwe)
		ret = smu->ppt_funcs->notify_smu_enable_pwe(smu);
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_xgmi_pstate(struct smu_context *smu,
			uint32_t pstate)
{
	int ret = 0;

2570 2571
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2572

2573 2574
	mutex_lock(&smu->mutex);

2575 2576
	if (smu->ppt_funcs->set_xgmi_pstate)
		ret = smu->ppt_funcs->set_xgmi_pstate(smu, pstate);
2577 2578 2579

	mutex_unlock(&smu->mutex);

2580 2581 2582
	if(ret)
		dev_err(smu->adev->dev, "Failed to set XGMI pstate!\n");

2583 2584 2585 2586 2587 2588 2589
	return ret;
}

int smu_set_azalia_d3_pme(struct smu_context *smu)
{
	int ret = 0;

2590 2591
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2592

2593 2594
	mutex_lock(&smu->mutex);

2595 2596
	if (smu->ppt_funcs->set_azalia_d3_pme)
		ret = smu->ppt_funcs->set_azalia_d3_pme(smu);
2597 2598 2599 2600 2601 2602

	mutex_unlock(&smu->mutex);

	return ret;
}

2603 2604 2605 2606 2607 2608 2609 2610
/*
 * On system suspending or resetting, the dpm_enabled
 * flag will be cleared. So that those SMU services which
 * are not supported will be gated.
 *
 * However, the baco/mode1 reset should still be granted
 * as they are still supported and necessary.
 */
2611 2612 2613 2614
bool smu_baco_is_support(struct smu_context *smu)
{
	bool ret = false;

2615 2616 2617
	if (!smu->pm_enabled)
		return false;

2618 2619
	mutex_lock(&smu->mutex);

2620
	if (smu->ppt_funcs && smu->ppt_funcs->baco_is_support)
2621
		ret = smu->ppt_funcs->baco_is_support(smu);
2622 2623 2624 2625 2626 2627 2628 2629

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_baco_get_state(struct smu_context *smu, enum smu_baco_state *state)
{
2630
	if (smu->ppt_funcs->baco_get_state)
2631 2632 2633
		return -EINVAL;

	mutex_lock(&smu->mutex);
2634
	*state = smu->ppt_funcs->baco_get_state(smu);
2635 2636 2637 2638 2639
	mutex_unlock(&smu->mutex);

	return 0;
}

2640
int smu_baco_enter(struct smu_context *smu)
2641 2642 2643
{
	int ret = 0;

2644 2645 2646
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2647 2648
	mutex_lock(&smu->mutex);

2649 2650 2651 2652 2653
	if (smu->ppt_funcs->baco_enter)
		ret = smu->ppt_funcs->baco_enter(smu);

	mutex_unlock(&smu->mutex);

2654 2655 2656
	if (ret)
		dev_err(smu->adev->dev, "Failed to enter BACO state!\n");

2657 2658 2659 2660 2661 2662 2663
	return ret;
}

int smu_baco_exit(struct smu_context *smu)
{
	int ret = 0;

2664 2665 2666
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2667 2668 2669 2670
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->baco_exit)
		ret = smu->ppt_funcs->baco_exit(smu);
2671 2672 2673

	mutex_unlock(&smu->mutex);

2674 2675 2676
	if (ret)
		dev_err(smu->adev->dev, "Failed to exit BACO state!\n");

2677 2678 2679
	return ret;
}

2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713
bool smu_mode1_reset_is_support(struct smu_context *smu)
{
	bool ret = false;

	if (!smu->pm_enabled)
		return false;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs && smu->ppt_funcs->mode1_reset_is_support)
		ret = smu->ppt_funcs->mode1_reset_is_support(smu);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_mode1_reset(struct smu_context *smu)
{
	int ret = 0;

	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->mode1_reset)
		ret = smu->ppt_funcs->mode1_reset(smu);

	mutex_unlock(&smu->mutex);

	return ret;
}

2714 2715 2716 2717
int smu_mode2_reset(struct smu_context *smu)
{
	int ret = 0;

2718 2719 2720
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2721 2722
	mutex_lock(&smu->mutex);

2723 2724
	if (smu->ppt_funcs->mode2_reset)
		ret = smu->ppt_funcs->mode2_reset(smu);
2725 2726 2727

	mutex_unlock(&smu->mutex);

2728 2729 2730
	if (ret)
		dev_err(smu->adev->dev, "Mode2 reset failed!\n");

2731 2732 2733 2734 2735 2736 2737 2738
	return ret;
}

int smu_get_max_sustainable_clocks_by_dc(struct smu_context *smu,
					 struct pp_smu_nv_clock_table *max_clocks)
{
	int ret = 0;

2739 2740
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2741

2742 2743
	mutex_lock(&smu->mutex);

2744 2745
	if (smu->ppt_funcs->get_max_sustainable_clocks_by_dc)
		ret = smu->ppt_funcs->get_max_sustainable_clocks_by_dc(smu, max_clocks);
2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_uclk_dpm_states(struct smu_context *smu,
			    unsigned int *clock_values_in_khz,
			    unsigned int *num_states)
{
	int ret = 0;

2758 2759
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2760

2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_uclk_dpm_states)
		ret = smu->ppt_funcs->get_uclk_dpm_states(smu, clock_values_in_khz, num_states);

	mutex_unlock(&smu->mutex);

	return ret;
}

enum amd_pm_state_type smu_get_current_power_state(struct smu_context *smu)
{
	enum amd_pm_state_type pm_state = POWER_STATE_TYPE_DEFAULT;
2774

2775 2776
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_current_power_state)
		pm_state = smu->ppt_funcs->get_current_power_state(smu);

	mutex_unlock(&smu->mutex);

	return pm_state;
}

int smu_get_dpm_clock_table(struct smu_context *smu,
			    struct dpm_clocks *clock_table)
{
	int ret = 0;

2793 2794
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2795

2796 2797 2798 2799 2800 2801 2802 2803 2804
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_dpm_clock_table)
		ret = smu->ppt_funcs->get_dpm_clock_table(smu, clock_table);

	mutex_unlock(&smu->mutex);

	return ret;
}