amdgpu_smu.c 64.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */

#include <linux/firmware.h>
24
#include <linux/pci.h>
25

26 27
#include "amdgpu.h"
#include "amdgpu_smu.h"
28
#include "smu_internal.h"
29
#include "smu_v11_0.h"
30
#include "smu_v12_0.h"
31
#include "atom.h"
32 33
#include "arcturus_ppt.h"
#include "navi10_ppt.h"
34
#include "sienna_cichlid_ppt.h"
35
#include "renoir_ppt.h"
36

37 38 39 40 41 42 43 44 45 46
/*
 * DO NOT use these for err/warn/info/debug messages.
 * Use dev_err, dev_warn, dev_info and dev_dbg instead.
 * They are more MGPU friendly.
 */
#undef pr_err
#undef pr_warn
#undef pr_info
#undef pr_debug

47 48 49 50 51 52 53 54
#undef __SMU_DUMMY_MAP
#define __SMU_DUMMY_MAP(type)	#type
static const char* __smu_message_names[] = {
	SMU_MESSAGE_TYPES
};

const char *smu_get_message_name(struct smu_context *smu, enum smu_message_type type)
{
55
	if (type < 0 || type >= SMU_MSG_MAX_COUNT)
56
		return "unknown smu message";
57 58 59
	return __smu_message_names[type];
}

60 61 62 63 64 65 66 67
#undef __SMU_DUMMY_MAP
#define __SMU_DUMMY_MAP(fea)	#fea
static const char* __smu_feature_names[] = {
	SMU_FEATURE_MASKS
};

const char *smu_get_feature_name(struct smu_context *smu, enum smu_feature_mask feature)
{
68
	if (feature < 0 || feature >= SMU_FEATURE_COUNT)
69
		return "unknown smu feature";
70 71 72
	return __smu_feature_names[feature];
}

73 74 75 76 77 78 79
size_t smu_sys_get_pp_feature_mask(struct smu_context *smu, char *buf)
{
	size_t size = 0;
	int ret = 0, i = 0;
	uint32_t feature_mask[2] = { 0 };
	int32_t feature_index = 0;
	uint32_t count = 0;
80 81
	uint32_t sort_feature[SMU_FEATURE_COUNT];
	uint64_t hw_feature_count = 0;
82

83 84
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
85

86 87
	mutex_lock(&smu->mutex);

88 89 90 91 92 93 94 95 96 97 98
	ret = smu_feature_get_enabled_mask(smu, feature_mask, 2);
	if (ret)
		goto failed;

	size =  sprintf(buf + size, "features high: 0x%08x low: 0x%08x\n",
			feature_mask[1], feature_mask[0]);

	for (i = 0; i < SMU_FEATURE_COUNT; i++) {
		feature_index = smu_feature_get_index(smu, i);
		if (feature_index < 0)
			continue;
99 100 101 102 103
		sort_feature[feature_index] = i;
		hw_feature_count++;
	}

	for (i = 0; i < hw_feature_count; i++) {
104 105
		size += sprintf(buf + size, "%02d. %-20s (%2d) : %s\n",
			       count++,
106 107 108
			       smu_get_feature_name(smu, sort_feature[i]),
			       i,
			       !!smu_feature_is_enabled(smu, sort_feature[i]) ?
109
			       "enabled" : "disabled");
110 111 112
	}

failed:
113 114
	mutex_unlock(&smu->mutex);

115 116 117
	return size;
}

118 119 120 121 122 123 124 125
static int smu_feature_update_enable_state(struct smu_context *smu,
					   uint64_t feature_mask,
					   bool enabled)
{
	struct smu_feature *feature = &smu->smu_feature;
	int ret = 0;

	if (enabled) {
126 127 128 129
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_EnableSmuFeaturesLow,
						  lower_32_bits(feature_mask),
						  NULL);
130 131
		if (ret)
			return ret;
132 133 134 135
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_EnableSmuFeaturesHigh,
						  upper_32_bits(feature_mask),
						  NULL);
136 137 138
		if (ret)
			return ret;
	} else {
139 140 141 142
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_DisableSmuFeaturesLow,
						  lower_32_bits(feature_mask),
						  NULL);
143 144
		if (ret)
			return ret;
145 146 147 148
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_DisableSmuFeaturesHigh,
						  upper_32_bits(feature_mask),
						  NULL);
149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
		if (ret)
			return ret;
	}

	mutex_lock(&feature->mutex);
	if (enabled)
		bitmap_or(feature->enabled, feature->enabled,
				(unsigned long *)(&feature_mask), SMU_FEATURE_MAX);
	else
		bitmap_andnot(feature->enabled, feature->enabled,
				(unsigned long *)(&feature_mask), SMU_FEATURE_MAX);
	mutex_unlock(&feature->mutex);

	return ret;
}

165 166 167 168 169 170 171
int smu_sys_set_pp_feature_mask(struct smu_context *smu, uint64_t new_mask)
{
	int ret = 0;
	uint32_t feature_mask[2] = { 0 };
	uint64_t feature_2_enabled = 0;
	uint64_t feature_2_disabled = 0;
	uint64_t feature_enables = 0;
172

173 174
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
175

176 177
	mutex_lock(&smu->mutex);

178 179
	ret = smu_feature_get_enabled_mask(smu, feature_mask, 2);
	if (ret)
180
		goto out;
181 182 183 184 185 186 187 188 189

	feature_enables = ((uint64_t)feature_mask[1] << 32 | (uint64_t)feature_mask[0]);

	feature_2_enabled  = ~feature_enables & new_mask;
	feature_2_disabled = feature_enables & ~new_mask;

	if (feature_2_enabled) {
		ret = smu_feature_update_enable_state(smu, feature_2_enabled, true);
		if (ret)
190
			goto out;
191 192 193 194
	}
	if (feature_2_disabled) {
		ret = smu_feature_update_enable_state(smu, feature_2_disabled, false);
		if (ret)
195
			goto out;
196 197
	}

198 199 200
out:
	mutex_unlock(&smu->mutex);

201 202 203
	return ret;
}

204 205 206 207 208 209 210
int smu_get_smc_version(struct smu_context *smu, uint32_t *if_version, uint32_t *smu_version)
{
	int ret = 0;

	if (!if_version && !smu_version)
		return -EINVAL;

211 212 213 214 215 216 217 218 219 220 221
	if (smu->smc_fw_if_version && smu->smc_fw_version)
	{
		if (if_version)
			*if_version = smu->smc_fw_if_version;

		if (smu_version)
			*smu_version = smu->smc_fw_version;

		return 0;
	}

222
	if (if_version) {
223
		ret = smu_send_smc_msg(smu, SMU_MSG_GetDriverIfVersion, if_version);
224 225
		if (ret)
			return ret;
226 227

		smu->smc_fw_if_version = *if_version;
228 229 230
	}

	if (smu_version) {
231
		ret = smu_send_smc_msg(smu, SMU_MSG_GetSmuVersion, smu_version);
232 233
		if (ret)
			return ret;
234 235

		smu->smc_fw_version = *smu_version;
236 237 238 239 240
	}

	return ret;
}

241
int smu_set_soft_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
242
			    uint32_t min, uint32_t max, bool lock_needed)
243
{
244
	int ret = 0;
245

246 247 248
	if (!smu_clk_dpm_is_enabled(smu, clk_type))
		return 0;

249 250
	if (lock_needed)
		mutex_lock(&smu->mutex);
251
	ret = smu_set_soft_freq_limited_range(smu, clk_type, min, max);
252 253 254
	if (lock_needed)
		mutex_unlock(&smu->mutex);

255 256 257
	return ret;
}

258 259 260 261 262 263 264 265 266
int smu_set_hard_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
			    uint32_t min, uint32_t max)
{
	int ret = 0, clk_id = 0;
	uint32_t param;

	if (min <= 0 && max <= 0)
		return -EINVAL;

267 268 269
	if (!smu_clk_dpm_is_enabled(smu, clk_type))
		return 0;

270 271 272 273 274 275 276
	clk_id = smu_clk_get_index(smu, clk_type);
	if (clk_id < 0)
		return clk_id;

	if (max > 0) {
		param = (uint32_t)((clk_id << 16) | (max & 0xffff));
		ret = smu_send_smc_msg_with_param(smu, SMU_MSG_SetHardMaxByFreq,
277
						  param, NULL);
278 279 280 281 282 283 284
		if (ret)
			return ret;
	}

	if (min > 0) {
		param = (uint32_t)((clk_id << 16) | (min & 0xffff));
		ret = smu_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinByFreq,
285
						  param, NULL);
286 287 288 289 290 291 292 293
		if (ret)
			return ret;
	}


	return ret;
}

294
int smu_get_dpm_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
295
			   uint32_t *min, uint32_t *max, bool lock_needed)
296
{
297
	uint32_t clock_limit;
298
	int ret = 0;
299 300 301 302

	if (!min && !max)
		return -EINVAL;

303 304 305
	if (lock_needed)
		mutex_lock(&smu->mutex);

306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	if (!smu_clk_dpm_is_enabled(smu, clk_type)) {
		switch (clk_type) {
		case SMU_MCLK:
		case SMU_UCLK:
			clock_limit = smu->smu_table.boot_values.uclk;
			break;
		case SMU_GFXCLK:
		case SMU_SCLK:
			clock_limit = smu->smu_table.boot_values.gfxclk;
			break;
		case SMU_SOCCLK:
			clock_limit = smu->smu_table.boot_values.socclk;
			break;
		default:
			clock_limit = 0;
			break;
		}

		/* clock in Mhz unit */
		if (min)
			*min = clock_limit / 100;
		if (max)
			*max = clock_limit / 100;
329 330 331 332 333 334
	} else {
		/*
		 * Todo: Use each asic(ASIC_ppt funcs) control the callbacks exposed to the
		 * core driver and then have helpers for stuff that is common(SMU_v11_x | SMU_v12_x funcs).
		 */
		ret = smu_get_dpm_ultimate_freq(smu, clk_type, min, max);
335
	}
336 337 338 339

	if (lock_needed)
		mutex_unlock(&smu->mutex);

340 341 342
	return ret;
}

343 344 345 346 347 348 349 350 351
int smu_get_dpm_freq_by_index(struct smu_context *smu, enum smu_clk_type clk_type,
			      uint16_t level, uint32_t *value)
{
	int ret = 0, clk_id = 0;
	uint32_t param;

	if (!value)
		return -EINVAL;

352 353 354
	if (!smu_clk_dpm_is_enabled(smu, clk_type))
		return 0;

355 356 357 358 359 360
	clk_id = smu_clk_get_index(smu, clk_type);
	if (clk_id < 0)
		return clk_id;

	param = (uint32_t)(((clk_id & 0xffff) << 16) | (level & 0xffff));

361
	ret = smu_send_smc_msg_with_param(smu, SMU_MSG_GetDpmFreqByIndex,
362
					  param, value);
363 364 365 366 367
	if (ret)
		return ret;

	/* BIT31:  0 - Fine grained DPM, 1 - Dicrete DPM
	 * now, we un-support it */
368
	*value = *value & 0x7fffffff;
369 370 371 372 373 374 375 376 377 378

	return ret;
}

int smu_get_dpm_level_count(struct smu_context *smu, enum smu_clk_type clk_type,
			    uint32_t *value)
{
	return smu_get_dpm_freq_by_index(smu, clk_type, 0xff, value);
}

379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
int smu_get_dpm_level_range(struct smu_context *smu, enum smu_clk_type clk_type,
			    uint32_t *min_value, uint32_t *max_value)
{
	int ret = 0;
	uint32_t level_count = 0;

	if (!min_value && !max_value)
		return -EINVAL;

	if (min_value) {
		/* by default, level 0 clock value as min value */
		ret = smu_get_dpm_freq_by_index(smu, clk_type, 0, min_value);
		if (ret)
			return ret;
	}

	if (max_value) {
		ret = smu_get_dpm_level_count(smu, clk_type, &level_count);
		if (ret)
			return ret;

		ret = smu_get_dpm_freq_by_index(smu, clk_type, level_count - 1, max_value);
		if (ret)
			return ret;
	}

	return ret;
}

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
bool smu_clk_dpm_is_enabled(struct smu_context *smu, enum smu_clk_type clk_type)
{
	enum smu_feature_mask feature_id = 0;

	switch (clk_type) {
	case SMU_MCLK:
	case SMU_UCLK:
		feature_id = SMU_FEATURE_DPM_UCLK_BIT;
		break;
	case SMU_GFXCLK:
	case SMU_SCLK:
		feature_id = SMU_FEATURE_DPM_GFXCLK_BIT;
		break;
	case SMU_SOCCLK:
		feature_id = SMU_FEATURE_DPM_SOCCLK_BIT;
		break;
	default:
		return true;
	}

	if(!smu_feature_is_enabled(smu, feature_id)) {
		return false;
	}

	return true;
}

435 436 437 438 439 440 441 442 443 444 445 446 447 448
/**
 * smu_dpm_set_power_gate - power gate/ungate the specific IP block
 *
 * @smu:        smu_context pointer
 * @block_type: the IP block to power gate/ungate
 * @gate:       to power gate if true, ungate otherwise
 *
 * This API uses no smu->mutex lock protection due to:
 * 1. It is either called by other IP block(gfx/sdma/vcn/uvd/vce).
 *    This is guarded to be race condition free by the caller.
 * 2. Or get called on user setting request of power_dpm_force_performance_level.
 *    Under this case, the smu->mutex lock protection is already enforced on
 *    the parent API smu_force_performance_level of the call path.
 */
449 450 451 452 453
int smu_dpm_set_power_gate(struct smu_context *smu, uint32_t block_type,
			   bool gate)
{
	int ret = 0;

454 455
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
456

457 458
	switch (block_type) {
	case AMD_IP_BLOCK_TYPE_UVD:
459
		ret = smu_dpm_set_uvd_enable(smu, !gate);
460 461 462
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s UVD!\n",
				gate ? "gate" : "ungate");
463 464
		break;
	case AMD_IP_BLOCK_TYPE_VCE:
465
		ret = smu_dpm_set_vce_enable(smu, !gate);
466
		break;
467 468
	case AMD_IP_BLOCK_TYPE_GFX:
		ret = smu_gfx_off_control(smu, gate);
469 470 471
		if (ret)
			dev_err(smu->adev->dev, "Failed to %s gfxoff!\n",
				gate ? "enable" : "disable");
472
		break;
473 474
	case AMD_IP_BLOCK_TYPE_SDMA:
		ret = smu_powergate_sdma(smu, gate);
475 476 477
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s SDMA!\n",
				gate ? "gate" : "ungate");
478
		break;
L
Leo Liu 已提交
479
	case AMD_IP_BLOCK_TYPE_JPEG:
480
		ret = smu_dpm_set_jpeg_enable(smu, !gate);
481 482 483
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s JPEG!\n",
				gate ? "gate" : "ungate");
L
Leo Liu 已提交
484
		break;
485 486 487 488
	default:
		break;
	}

489
	return ret;
490 491
}

492 493 494 495 496 497 498 499
int smu_get_power_num_states(struct smu_context *smu,
			     struct pp_states_info *state_info)
{
	if (!state_info)
		return -EINVAL;

	/* not support power state */
	memset(state_info, 0, sizeof(struct pp_states_info));
500 501
	state_info->nums = 1;
	state_info->states[0] = POWER_STATE_TYPE_DEFAULT;
502 503 504 505

	return 0;
}

506 507 508
int smu_common_read_sensor(struct smu_context *smu, enum amd_pp_sensors sensor,
			   void *data, uint32_t *size)
{
509 510
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
511 512
	int ret = 0;

513 514 515
	if(!data || !size)
		return -EINVAL;

516
	switch (sensor) {
517 518 519 520 521 522 523 524
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK:
		*((uint32_t *)data) = smu->pstate_sclk;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK:
		*((uint32_t *)data) = smu->pstate_mclk;
		*size = 4;
		break;
525 526 527 528
	case AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK:
		ret = smu_feature_get_enabled_mask(smu, (uint32_t *)data, 2);
		*size = 8;
		break;
529 530 531 532 533 534 535 536
	case AMDGPU_PP_SENSOR_UVD_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_UVD_BIT) ? 1 : 0;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_VCE_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_VCE_BIT) ? 1 : 0;
		*size = 4;
		break;
537
	case AMDGPU_PP_SENSOR_VCN_POWER_STATE:
538
		*(uint32_t *)data = power_gate->vcn_gated ? 0 : 1;
539 540
		*size = 4;
		break;
541 542 543 544 545 546 547 548 549 550 551
	default:
		ret = -EINVAL;
		break;
	}

	if (ret)
		*size = 0;

	return ret;
}

552
int smu_update_table(struct smu_context *smu, enum smu_table_id table_index, int argument,
553 554 555
		     void *table_data, bool drv2smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
556
	struct amdgpu_device *adev = smu->adev;
557
	struct smu_table *table = &smu_table->driver_table;
558
	int table_id = smu_table_get_index(smu, table_index);
559 560
	uint32_t table_size;
	int ret = 0;
561
	if (!table_data || table_id >= SMU_TABLE_COUNT || table_id < 0)
562 563
		return -EINVAL;

564
	table_size = smu_table->tables[table_index].size;
565

566
	if (drv2smu) {
567
		memcpy(table->cpu_addr, table_data, table_size);
568 569 570 571 572 573
		/*
		 * Flush hdp cache: to guard the content seen by
		 * GPU is consitent with CPU.
		 */
		amdgpu_asic_flush_hdp(adev, NULL);
	}
574 575 576 577

	ret = smu_send_smc_msg_with_param(smu, drv2smu ?
					  SMU_MSG_TransferTableDram2Smu :
					  SMU_MSG_TransferTableSmu2Dram,
578 579
					  table_id | ((argument & 0xFFFF) << 16),
					  NULL);
580 581 582
	if (ret)
		return ret;

583 584
	if (!drv2smu) {
		amdgpu_asic_flush_hdp(adev, NULL);
585
		memcpy(table_data, table->cpu_addr, table_size);
586
	}
587 588 589 590

	return ret;
}

591 592
bool is_support_sw_smu(struct amdgpu_device *adev)
{
593 594
	if (adev->asic_type >= CHIP_ARCTURUS)
		return true;
595

596
	return false;
597 598
}

599 600 601
int smu_sys_get_pp_table(struct smu_context *smu, void **table)
{
	struct smu_table_context *smu_table = &smu->smu_table;
602
	uint32_t powerplay_table_size;
603

604 605
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
606

607 608 609
	if (!smu_table->power_play_table && !smu_table->hardcode_pptable)
		return -EINVAL;

610 611
	mutex_lock(&smu->mutex);

612 613 614 615 616
	if (smu_table->hardcode_pptable)
		*table = smu_table->hardcode_pptable;
	else
		*table = smu_table->power_play_table;

617 618 619 620 621
	powerplay_table_size = smu_table->power_play_table_size;

	mutex_unlock(&smu->mutex);

	return powerplay_table_size;
622 623 624 625 626 627 628 629
}

int smu_sys_set_pp_table(struct smu_context *smu,  void *buf, size_t size)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	ATOM_COMMON_TABLE_HEADER *header = (ATOM_COMMON_TABLE_HEADER *)buf;
	int ret = 0;

630 631
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
632

633
	if (header->usStructureSize != size) {
634
		dev_err(smu->adev->dev, "pp table size not matched !\n");
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
		return -EIO;
	}

	mutex_lock(&smu->mutex);
	if (!smu_table->hardcode_pptable)
		smu_table->hardcode_pptable = kzalloc(size, GFP_KERNEL);
	if (!smu_table->hardcode_pptable) {
		ret = -ENOMEM;
		goto failed;
	}

	memcpy(smu_table->hardcode_pptable, buf, size);
	smu_table->power_play_table = smu_table->hardcode_pptable;
	smu_table->power_play_table_size = size;

650 651 652 653 654 655
	/*
	 * Special hw_fini action(for Navi1x, the DPMs disablement will be
	 * skipped) may be needed for custom pptable uploading.
	 */
	smu->uploading_custom_pp_table = true;

656 657
	ret = smu_reset(smu);
	if (ret)
658
		dev_info(smu->adev->dev, "smu reset failed, ret = %d\n", ret);
659

660 661
	smu->uploading_custom_pp_table = false;

662 663 664 665 666
failed:
	mutex_unlock(&smu->mutex);
	return ret;
}

E
Evan Quan 已提交
667
static int smu_get_driver_allowed_feature_mask(struct smu_context *smu)
668 669 670
{
	struct smu_feature *feature = &smu->smu_feature;
	int ret = 0;
671
	uint32_t allowed_feature_mask[SMU_FEATURE_MAX/32];
672

673
	mutex_lock(&feature->mutex);
674
	bitmap_zero(feature->allowed, SMU_FEATURE_MAX);
675
	mutex_unlock(&feature->mutex);
676

677
	ret = smu_get_allowed_feature_mask(smu, allowed_feature_mask,
678 679 680 681
					     SMU_FEATURE_MAX/32);
	if (ret)
		return ret;

682
	mutex_lock(&feature->mutex);
683 684
	bitmap_or(feature->allowed, feature->allowed,
		      (unsigned long *)allowed_feature_mask,
685
		      feature->feature_num);
686
	mutex_unlock(&feature->mutex);
687 688 689

	return ret;
}
690

691
int smu_feature_is_enabled(struct smu_context *smu, enum smu_feature_mask mask)
692 693
{
	struct smu_feature *feature = &smu->smu_feature;
694
	int feature_id;
695 696
	int ret = 0;

697
	if (smu->is_apu)
698
		return 1;
699
	feature_id = smu_feature_get_index(smu, mask);
700 701
	if (feature_id < 0)
		return 0;
702

703
	WARN_ON(feature_id > feature->feature_num);
704 705 706 707 708 709

	mutex_lock(&feature->mutex);
	ret = test_bit(feature_id, feature->enabled);
	mutex_unlock(&feature->mutex);

	return ret;
710 711
}

712 713
int smu_feature_set_enabled(struct smu_context *smu, enum smu_feature_mask mask,
			    bool enable)
714 715
{
	struct smu_feature *feature = &smu->smu_feature;
716
	int feature_id;
717

718
	feature_id = smu_feature_get_index(smu, mask);
719 720
	if (feature_id < 0)
		return -EINVAL;
721

722
	WARN_ON(feature_id > feature->feature_num);
723

724 725 726
	return smu_feature_update_enable_state(smu,
					       1ULL << feature_id,
					       enable);
727 728
}

729
int smu_feature_is_supported(struct smu_context *smu, enum smu_feature_mask mask)
730 731
{
	struct smu_feature *feature = &smu->smu_feature;
732
	int feature_id;
733 734
	int ret = 0;

735
	feature_id = smu_feature_get_index(smu, mask);
736 737
	if (feature_id < 0)
		return 0;
738

739
	WARN_ON(feature_id > feature->feature_num);
740 741 742 743 744 745

	mutex_lock(&feature->mutex);
	ret = test_bit(feature_id, feature->supported);
	mutex_unlock(&feature->mutex);

	return ret;
746 747
}

748 749
static int smu_set_funcs(struct amdgpu_device *adev)
{
750 751
	struct smu_context *smu = &adev->smu;

752 753 754
	if (adev->pm.pp_feature & PP_OVERDRIVE_MASK)
		smu->od_enabled = true;

755
	switch (adev->asic_type) {
756
	case CHIP_NAVI10:
757
	case CHIP_NAVI14:
758
	case CHIP_NAVI12:
759 760
		navi10_set_ppt_funcs(smu);
		break;
761
	case CHIP_ARCTURUS:
762
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
763
		arcturus_set_ppt_funcs(smu);
764 765
		/* OD is not supported on Arcturus */
		smu->od_enabled =false;
766
		break;
767 768 769
	case CHIP_SIENNA_CICHLID:
		sienna_cichlid_set_ppt_funcs(smu);
		break;
770
	case CHIP_RENOIR:
771
		renoir_set_ppt_funcs(smu);
772
		break;
773 774 775 776
	default:
		return -EINVAL;
	}

777 778 779 780 781 782 783 784 785
	return 0;
}

static int smu_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

	smu->adev = adev;
786
	smu->pm_enabled = !!amdgpu_dpm;
787
	smu->is_apu = false;
788 789
	mutex_init(&smu->mutex);

790
	return smu_set_funcs(adev);
791 792
}

793 794 795 796
static int smu_late_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
797
	int ret = 0;
798 799 800

	if (!smu->pm_enabled)
		return 0;
H
Huang Rui 已提交
801

802
	ret = smu_set_default_od_settings(smu);
803 804
	if (ret) {
		dev_err(adev->dev, "Failed to setup default OD settings!\n");
805
		return ret;
806
	}
807 808 809 810 811 812 813

	/*
	 * Set initialized values (get from vbios) to dpm tables context such as
	 * gfxclk, memclk, dcefclk, and etc. And enable the DPM feature for each
	 * type of clks.
	 */
	ret = smu_populate_smc_tables(smu);
814 815
	if (ret) {
		dev_err(adev->dev, "Failed to setup default dpm clock tables!\n");
816
		return ret;
817
	}
818 819

	ret = smu_init_max_sustainable_clocks(smu);
820 821
	if (ret) {
		dev_err(adev->dev, "Failed to init max sustainable clocks!\n");
822
		return ret;
823
	}
824 825

	ret = smu_populate_umd_state_clk(smu);
826 827
	if (ret) {
		dev_err(adev->dev, "Failed to populate UMD state clocks!\n");
828
		return ret;
829
	}
830 831

	ret = smu_get_power_limit(smu, &smu->default_power_limit, false, false);
832 833
	if (ret) {
		dev_err(adev->dev, "Failed to get default power limit!\n");
834
		return ret;
835
	}
836

837 838
	smu_get_unique_id(smu);

839 840
	smu_handle_task(&adev->smu,
			smu->smu_dpm.dpm_level,
841 842
			AMD_PP_TASK_COMPLETE_INIT,
			false);
843 844 845 846

	return 0;
}

847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
int smu_get_atom_data_table(struct smu_context *smu, uint32_t table,
			    uint16_t *size, uint8_t *frev, uint8_t *crev,
			    uint8_t **addr)
{
	struct amdgpu_device *adev = smu->adev;
	uint16_t data_start;

	if (!amdgpu_atom_parse_data_header(adev->mode_info.atom_context, table,
					   size, frev, crev, &data_start))
		return -EINVAL;

	*addr = (uint8_t *)adev->mode_info.atom_context->bios + data_start;

	return 0;
}

863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
static int smu_init_fb_allocations(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);
	uint32_t max_table_size = 0;
	int ret, i;

	/* VRAM allocation for tool table */
	if (tables[SMU_TABLE_PMSTATUSLOG].size) {
		ret = amdgpu_bo_create_kernel(adev,
					      tables[SMU_TABLE_PMSTATUSLOG].size,
					      tables[SMU_TABLE_PMSTATUSLOG].align,
					      tables[SMU_TABLE_PMSTATUSLOG].domain,
					      &tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
		if (ret) {
882
			dev_err(adev->dev, "VRAM allocation for tool table failed!\n");
883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910
			return ret;
		}
	}

	/* VRAM allocation for driver table */
	for (i = 0; i < SMU_TABLE_COUNT; i++) {
		if (tables[i].size == 0)
			continue;

		if (i == SMU_TABLE_PMSTATUSLOG)
			continue;

		if (max_table_size < tables[i].size)
			max_table_size = tables[i].size;
	}

	driver_table->size = max_table_size;
	driver_table->align = PAGE_SIZE;
	driver_table->domain = AMDGPU_GEM_DOMAIN_VRAM;

	ret = amdgpu_bo_create_kernel(adev,
				      driver_table->size,
				      driver_table->align,
				      driver_table->domain,
				      &driver_table->bo,
				      &driver_table->mc_address,
				      &driver_table->cpu_addr);
	if (ret) {
911
		dev_err(adev->dev, "VRAM allocation for driver table failed!\n");
912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
		if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
			amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
	}

	return ret;
}

static int smu_fini_fb_allocations(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);

	if (!tables)
		return 0;

	if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
		amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
				      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
				      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);

	amdgpu_bo_free_kernel(&driver_table->bo,
			      &driver_table->mc_address,
			      &driver_table->cpu_addr);

	return 0;
}

/**
 * smu_alloc_memory_pool - allocate memory pool in the system memory
 *
 * @smu: amdgpu_device pointer
 *
 * This memory pool will be used for SMC use and msg SetSystemVirtualDramAddr
 * and DramLogSetDramAddr can notify it changed.
 *
 * Returns 0 on success, error on failure.
 */
static int smu_alloc_memory_pool(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;
	uint64_t pool_size = smu->pool_size;
	int ret = 0;

	if (pool_size == SMU_MEMORY_POOL_SIZE_ZERO)
		return ret;

	memory_pool->size = pool_size;
	memory_pool->align = PAGE_SIZE;
	memory_pool->domain = AMDGPU_GEM_DOMAIN_GTT;

	switch (pool_size) {
	case SMU_MEMORY_POOL_SIZE_256_MB:
	case SMU_MEMORY_POOL_SIZE_512_MB:
	case SMU_MEMORY_POOL_SIZE_1_GB:
	case SMU_MEMORY_POOL_SIZE_2_GB:
		ret = amdgpu_bo_create_kernel(adev,
					      memory_pool->size,
					      memory_pool->align,
					      memory_pool->domain,
					      &memory_pool->bo,
					      &memory_pool->mc_address,
					      &memory_pool->cpu_addr);
979 980
		if (ret)
			dev_err(adev->dev, "VRAM allocation for dramlog failed!\n");
981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
		break;
	default:
		break;
	}

	return ret;
}

static int smu_free_memory_pool(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;

	if (memory_pool->size == SMU_MEMORY_POOL_SIZE_ZERO)
		return 0;

	amdgpu_bo_free_kernel(&memory_pool->bo,
			      &memory_pool->mc_address,
			      &memory_pool->cpu_addr);

	memset(memory_pool, 0, sizeof(struct smu_table));

	return 0;
}

1006 1007 1008 1009
static int smu_smc_table_sw_init(struct smu_context *smu)
{
	int ret;

1010 1011 1012 1013 1014 1015
	/**
	 * Create smu_table structure, and init smc tables such as
	 * TABLE_PPTABLE, TABLE_WATERMARKS, TABLE_SMU_METRICS, and etc.
	 */
	ret = smu_init_smc_tables(smu);
	if (ret) {
1016
		dev_err(smu->adev->dev, "Failed to init smc tables!\n");
1017 1018 1019
		return ret;
	}

1020 1021 1022 1023 1024 1025
	/**
	 * Create smu_power_context structure, and allocate smu_dpm_context and
	 * context size to fill the smu_power_context data.
	 */
	ret = smu_init_power(smu);
	if (ret) {
1026
		dev_err(smu->adev->dev, "Failed to init smu_init_power!\n");
1027 1028 1029
		return ret;
	}

1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	/*
	 * allocate vram bos to store smc table contents.
	 */
	ret = smu_init_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_alloc_memory_pool(smu);
	if (ret)
		return ret;

1041 1042 1043
	return 0;
}

1044 1045 1046 1047
static int smu_smc_table_sw_fini(struct smu_context *smu)
{
	int ret;

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	ret = smu_free_memory_pool(smu);
	if (ret)
		return ret;

	ret = smu_fini_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_fini_power(smu);
	if (ret) {
1058
		dev_err(smu->adev->dev, "Failed to init smu_fini_power!\n");
1059 1060 1061
		return ret;
	}

1062 1063
	ret = smu_fini_smc_tables(smu);
	if (ret) {
1064
		dev_err(smu->adev->dev, "Failed to smu_fini_smc_tables!\n");
1065 1066 1067 1068 1069 1070
		return ret;
	}

	return 0;
}

1071 1072 1073 1074 1075 1076 1077 1078
static void smu_throttling_logging_work_fn(struct work_struct *work)
{
	struct smu_context *smu = container_of(work, struct smu_context,
					       throttling_logging_work);

	smu_log_thermal_throttling(smu);
}

1079 1080 1081 1082 1083 1084
static int smu_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
	int ret;

1085
	smu->pool_size = adev->pm.smu_prv_buffer_size;
1086
	smu->smu_feature.feature_num = SMU_FEATURE_MAX;
1087
	mutex_init(&smu->smu_feature.mutex);
1088 1089 1090
	bitmap_zero(smu->smu_feature.supported, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.enabled, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.allowed, SMU_FEATURE_MAX);
1091 1092 1093 1094 1095

	mutex_init(&smu->smu_baco.mutex);
	smu->smu_baco.state = SMU_BACO_STATE_EXIT;
	smu->smu_baco.platform_support = false;

1096
	mutex_init(&smu->sensor_lock);
1097
	mutex_init(&smu->metrics_lock);
1098
	mutex_init(&smu->message_lock);
1099

1100
	INIT_WORK(&smu->throttling_logging_work, smu_throttling_logging_work_fn);
1101
	smu->watermarks_bitmap = 0;
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
	smu->power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->default_power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;

	smu->workload_mask = 1 << smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT];
	smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT] = 0;
	smu->workload_prority[PP_SMC_POWER_PROFILE_FULLSCREEN3D] = 1;
	smu->workload_prority[PP_SMC_POWER_PROFILE_POWERSAVING] = 2;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VIDEO] = 3;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VR] = 4;
	smu->workload_prority[PP_SMC_POWER_PROFILE_COMPUTE] = 5;
	smu->workload_prority[PP_SMC_POWER_PROFILE_CUSTOM] = 6;

	smu->workload_setting[0] = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->workload_setting[1] = PP_SMC_POWER_PROFILE_FULLSCREEN3D;
	smu->workload_setting[2] = PP_SMC_POWER_PROFILE_POWERSAVING;
	smu->workload_setting[3] = PP_SMC_POWER_PROFILE_VIDEO;
	smu->workload_setting[4] = PP_SMC_POWER_PROFILE_VR;
	smu->workload_setting[5] = PP_SMC_POWER_PROFILE_COMPUTE;
	smu->workload_setting[6] = PP_SMC_POWER_PROFILE_CUSTOM;
1121
	smu->display_config = &adev->pm.pm_display_cfg;
1122

1123 1124
	smu->smu_dpm.dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
	smu->smu_dpm.requested_dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
1125 1126
	ret = smu_init_microcode(smu);
	if (ret) {
1127
		dev_err(adev->dev, "Failed to load smu firmware!\n");
1128 1129 1130
		return ret;
	}

1131 1132
	ret = smu_smc_table_sw_init(smu);
	if (ret) {
1133
		dev_err(adev->dev, "Failed to sw init smc table!\n");
1134 1135 1136
		return ret;
	}

1137 1138
	ret = smu_register_irq_handler(smu);
	if (ret) {
1139
		dev_err(adev->dev, "Failed to register smc irq handler!\n");
1140 1141 1142
		return ret;
	}

1143 1144 1145 1146 1147 1148
	return 0;
}

static int smu_sw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1149 1150
	struct smu_context *smu = &adev->smu;
	int ret;
1151

1152 1153
	ret = smu_smc_table_sw_fini(smu);
	if (ret) {
1154
		dev_err(adev->dev, "Failed to sw fini smc table!\n");
1155 1156 1157
		return ret;
	}

1158 1159
	smu_fini_microcode(smu);

1160 1161
	return 0;
}
1162

E
Evan Quan 已提交
1163
static int smu_smc_hw_setup(struct smu_context *smu)
1164
{
1165
	struct amdgpu_device *adev = smu->adev;
1166 1167
	int ret;

1168
	if (smu_is_dpm_running(smu) && adev->in_suspend) {
1169
		dev_info(adev->dev, "dpm has been enabled\n");
1170 1171 1172
		return 0;
	}

1173
	ret = smu_init_display_count(smu, 0);
1174 1175
	if (ret) {
		dev_info(adev->dev, "Failed to pre-set display count as 0!\n");
1176
		return ret;
1177
	}
1178

1179
	ret = smu_set_driver_table_location(smu);
1180 1181
	if (ret) {
		dev_err(adev->dev, "Failed to SetDriverDramAddr!\n");
1182
		return ret;
1183
	}
1184

1185 1186 1187 1188
	/*
	 * Set PMSTATUSLOG table bo address with SetToolsDramAddr MSG for tools.
	 */
	ret = smu_set_tool_table_location(smu);
1189 1190
	if (ret) {
		dev_err(adev->dev, "Failed to SetToolsDramAddr!\n");
1191
		return ret;
1192
	}
1193 1194 1195 1196 1197 1198

	/*
	 * Use msg SetSystemVirtualDramAddr and DramLogSetDramAddr can notify
	 * pool location.
	 */
	ret = smu_notify_memory_pool_location(smu);
1199 1200
	if (ret) {
		dev_err(adev->dev, "Failed to SetDramLogDramAddr!\n");
1201
		return ret;
1202
	}
1203

1204
	/* smu_dump_pptable(smu); */
1205 1206 1207 1208 1209
	/*
	 * Copy pptable bo in the vram to smc with SMU MSGs such as
	 * SetDriverDramAddr and TransferTableDram2Smu.
	 */
	ret = smu_write_pptable(smu);
1210 1211
	if (ret) {
		dev_err(adev->dev, "Failed to transfer pptable to SMC!\n");
1212
		return ret;
1213
	}
1214

1215 1216 1217 1218
	/* issue Run*Btc msg */
	ret = smu_run_btc(smu);
	if (ret)
		return ret;
1219

1220
	ret = smu_feature_set_allowed_mask(smu);
1221 1222
	if (ret) {
		dev_err(adev->dev, "Failed to set driver allowed features mask!\n");
1223
		return ret;
1224
	}
1225

1226
	ret = smu_system_features_control(smu, true);
1227 1228
	if (ret) {
		dev_err(adev->dev, "Failed to enable requested dpm features!\n");
1229
		return ret;
1230
	}
1231

1232
	if (!smu_is_dpm_running(smu))
1233
		dev_info(adev->dev, "dpm has been disabled\n");
1234 1235 1236 1237 1238 1239

	ret = smu_override_pcie_parameters(smu);
	if (ret)
		return ret;

	ret = smu_enable_thermal_alert(smu);
1240 1241
	if (ret) {
		dev_err(adev->dev, "Failed to enable thermal alert!\n");
1242
		return ret;
1243
	}
1244 1245 1246 1247 1248

	ret = smu_i2c_eeprom_init(smu, &adev->pm.smu_i2c);
	if (ret)
		return ret;

1249 1250
	ret = smu_disable_umc_cdr_12gbps_workaround(smu);
	if (ret) {
1251
		dev_err(adev->dev, "Workaround failed to disable UMC CDR feature on 12Gbps SKU!\n");
1252
		return ret;
1253
	}
1254

1255 1256 1257 1258 1259 1260 1261 1262
	/*
	 * For Navi1X, manually switch it to AC mode as PMFW
	 * may boot it with DC mode.
	 */
	ret = smu_set_power_source(smu,
				   adev->pm.ac_power ? SMU_POWER_SOURCE_AC :
				   SMU_POWER_SOURCE_DC);
	if (ret) {
1263
		dev_err(adev->dev, "Failed to switch to %s mode!\n", adev->pm.ac_power ? "AC" : "DC");
1264
		return ret;
1265 1266
	}

1267 1268 1269
	ret = smu_notify_display_change(smu);
	if (ret)
		return ret;
1270

1271 1272 1273 1274 1275 1276 1277
	/*
	 * Set min deep sleep dce fclk with bootup value from vbios via
	 * SetMinDeepSleepDcefclk MSG.
	 */
	ret = smu_set_min_dcef_deep_sleep(smu);
	if (ret)
		return ret;
1278

1279
	return ret;
1280 1281
}

1282
static int smu_start_smc_engine(struct smu_context *smu)
1283
{
1284 1285
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;
1286

1287 1288
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		if (adev->asic_type < CHIP_NAVI10) {
1289 1290
			if (smu->ppt_funcs->load_microcode) {
				ret = smu->ppt_funcs->load_microcode(smu);
1291 1292 1293
				if (ret)
					return ret;
			}
1294
		}
1295 1296
	}

1297 1298
	if (smu->ppt_funcs->check_fw_status) {
		ret = smu->ppt_funcs->check_fw_status(smu);
1299
		if (ret) {
1300
			dev_err(adev->dev, "SMC is not ready\n");
1301 1302
			return ret;
		}
1303
	}
1304

1305 1306 1307 1308 1309 1310 1311 1312
	/*
	 * Send msg GetDriverIfVersion to check if the return value is equal
	 * with DRIVER_IF_VERSION of smc header.
	 */
	ret = smu_check_fw_version(smu);
	if (ret)
		return ret;

1313 1314 1315 1316 1317 1318 1319 1320 1321
	return ret;
}

static int smu_hw_init(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1322 1323 1324
	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1325
	ret = smu_start_smc_engine(smu);
1326
	if (ret) {
1327
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
1328 1329 1330
		return ret;
	}

1331
	if (smu->is_apu) {
1332
		smu_powergate_sdma(&adev->smu, false);
1333
		smu_powergate_vcn(&adev->smu, false);
1334
		smu_powergate_jpeg(&adev->smu, false);
1335
		smu_set_gfx_cgpg(&adev->smu, true);
1336
	}
1337

1338 1339 1340
	if (!smu->pm_enabled)
		return 0;

1341 1342
	/* get boot_values from vbios to set revision, gfxclk, and etc. */
	ret = smu_get_vbios_bootup_values(smu);
1343 1344
	if (ret) {
		dev_err(adev->dev, "Failed to get VBIOS boot clock values!\n");
1345
		return ret;
1346
	}
1347 1348

	ret = smu_setup_pptable(smu);
1349 1350
	if (ret) {
		dev_err(adev->dev, "Failed to setup pptable!\n");
1351
		return ret;
1352
	}
1353

E
Evan Quan 已提交
1354
	ret = smu_get_driver_allowed_feature_mask(smu);
1355
	if (ret)
1356
		return ret;
1357

E
Evan Quan 已提交
1358
	ret = smu_smc_hw_setup(smu);
1359 1360 1361 1362
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1363

1364
	adev->pm.dpm_enabled = true;
1365

1366
	dev_info(adev->dev, "SMU is initialized successfully!\n");
1367 1368 1369 1370

	return 0;
}

1371
static int smu_disable_dpms(struct smu_context *smu)
1372
{
1373
	struct amdgpu_device *adev = smu->adev;
1374
	uint64_t features_to_disable;
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
	int ret = 0;
	bool use_baco = !smu->is_apu &&
		((adev->in_gpu_reset &&
		  (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO)) ||
		 ((adev->in_runpm || adev->in_hibernate) && amdgpu_asic_supports_baco(adev)));

	/*
	 * For custom pptable uploading, skip the DPM features
	 * disable process on Navi1x ASICs.
	 *   - As the gfx related features are under control of
	 *     RLC on those ASICs. RLC reinitialization will be
	 *     needed to reenable them. That will cost much more
	 *     efforts.
	 *
	 *   - SMU firmware can handle the DPM reenablement
	 *     properly.
	 */
	if (smu->uploading_custom_pp_table &&
	    (adev->asic_type >= CHIP_NAVI10) &&
	    (adev->asic_type <= CHIP_NAVI12))
		return 0;

	/*
	 * For Sienna_Cichlid, PMFW will handle the features disablement properly
	 * on BACO in. Driver involvement is unnecessary.
	 */
	if ((adev->asic_type == CHIP_SIENNA_CICHLID) &&
	     use_baco)
		return 0;

	/*
1406 1407
	 * For gpu reset, runpm and hibernation through BACO,
	 * BACO feature has to be kept enabled.
1408
	 */
1409 1410 1411 1412 1413 1414 1415
	if (use_baco && smu_feature_is_enabled(smu, SMU_FEATURE_BACO_BIT)) {
		features_to_disable = U64_MAX &
			~(1ULL << smu_feature_get_index(smu, SMU_FEATURE_BACO_BIT));
		ret = smu_feature_update_enable_state(smu,
						      features_to_disable,
						      0);
		if (ret)
1416
			dev_err(adev->dev, "Failed to disable smu features except BACO.\n");
1417 1418 1419
	} else {
		ret = smu_system_features_control(smu, false);
		if (ret)
1420
			dev_err(adev->dev, "Failed to disable smu features.\n");
1421 1422 1423 1424 1425 1426 1427
	}

	if (adev->asic_type >= CHIP_NAVI10 &&
	    adev->gfx.rlc.funcs->stop)
		adev->gfx.rlc.funcs->stop(adev);

	return ret;
1428 1429
}

1430 1431 1432 1433 1434 1435 1436
static int smu_smc_hw_cleanup(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

	smu_i2c_eeprom_fini(smu, &adev->pm.smu_i2c);

1437 1438
	cancel_work_sync(&smu->throttling_logging_work);

1439 1440
	ret = smu_disable_thermal_alert(smu);
	if (ret) {
1441
		dev_err(adev->dev, "Fail to disable thermal alert!\n");
1442 1443 1444 1445
		return ret;
	}

	ret = smu_disable_dpms(smu);
1446 1447
	if (ret) {
		dev_err(adev->dev, "Fail to disable dpm features!\n");
1448
		return ret;
1449
	}
1450 1451 1452 1453

	return 0;
}

1454 1455 1456 1457
static int smu_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
1458
	int ret = 0;
1459

1460 1461 1462
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1463
	if (smu->is_apu) {
1464
		smu_powergate_sdma(&adev->smu, true);
1465
		smu_powergate_vcn(&adev->smu, true);
1466
		smu_powergate_jpeg(&adev->smu, true);
1467
	}
1468

1469 1470 1471
	if (!smu->pm_enabled)
		return 0;

1472 1473
	adev->pm.dpm_enabled = false;

1474 1475
	ret = smu_smc_hw_cleanup(smu);
	if (ret)
1476
		return ret;
1477

1478 1479 1480
	return 0;
}

1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
int smu_reset(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

	ret = smu_hw_fini(adev);
	if (ret)
		return ret;

	ret = smu_hw_init(adev);
	if (ret)
		return ret;

1494 1495
	ret = smu_late_init(adev);

1496 1497 1498
	return ret;
}

1499 1500 1501
static int smu_suspend(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1502
	struct smu_context *smu = &adev->smu;
1503
	int ret;
1504

1505 1506 1507
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1508 1509 1510
	if (!smu->pm_enabled)
		return 0;

1511 1512
	adev->pm.dpm_enabled = false;

1513
	ret = smu_smc_hw_cleanup(smu);
1514 1515
	if (ret)
		return ret;
1516

1517 1518
	smu->watermarks_bitmap &= ~(WATERMARKS_LOADED);

1519 1520
	if (smu->is_apu)
		smu_set_gfx_cgpg(&adev->smu, false);
1521

1522 1523 1524 1525 1526 1527 1528 1529 1530
	return 0;
}

static int smu_resume(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1531 1532 1533 1534 1535 1536
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

	if (!smu->pm_enabled)
		return 0;

1537
	dev_info(adev->dev, "SMU is resuming...\n");
1538

1539 1540
	ret = smu_start_smc_engine(smu);
	if (ret) {
1541 1542
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
		return ret;
1543 1544
	}

E
Evan Quan 已提交
1545
	ret = smu_smc_hw_setup(smu);
1546 1547 1548 1549
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1550

1551 1552 1553
	if (smu->is_apu)
		smu_set_gfx_cgpg(&adev->smu, true);

1554 1555
	smu->disable_uclk_switch = 0;

1556 1557
	adev->pm.dpm_enabled = true;

1558
	dev_info(adev->dev, "SMU is resumed successfully!\n");
1559

1560 1561 1562
	return 0;
}

1563 1564 1565 1566 1567 1568
int smu_display_configuration_change(struct smu_context *smu,
				     const struct amd_pp_display_configuration *display_config)
{
	int index = 0;
	int num_of_active_display = 0;

1569 1570
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1571 1572 1573 1574 1575 1576

	if (!display_config)
		return -EINVAL;

	mutex_lock(&smu->mutex);

1577 1578
	if (smu->ppt_funcs->set_deep_sleep_dcefclk)
		smu->ppt_funcs->set_deep_sleep_dcefclk(smu,
1579
				display_config->min_dcef_deep_sleep_set_clk / 100);
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597

	for (index = 0; index < display_config->num_path_including_non_display; index++) {
		if (display_config->displays[index].controller_id != 0)
			num_of_active_display++;
	}

	smu_set_active_display_count(smu, num_of_active_display);

	smu_store_cc6_data(smu, display_config->cpu_pstate_separation_time,
			   display_config->cpu_cc6_disable,
			   display_config->cpu_pstate_disable,
			   display_config->nb_pstate_switch_disable);

	mutex_unlock(&smu->mutex);

	return 0;
}

1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
static int smu_get_clock_info(struct smu_context *smu,
			      struct smu_clock_info *clk_info,
			      enum smu_perf_level_designation designation)
{
	int ret;
	struct smu_performance_level level = {0};

	if (!clk_info)
		return -EINVAL;

	ret = smu_get_perf_level(smu, PERF_LEVEL_ACTIVITY, &level);
	if (ret)
		return -EINVAL;

	clk_info->min_mem_clk = level.memory_clock;
	clk_info->min_eng_clk = level.core_clock;
	clk_info->min_bus_bandwidth = level.non_local_mem_freq * level.non_local_mem_width;

	ret = smu_get_perf_level(smu, designation, &level);
	if (ret)
		return -EINVAL;

	clk_info->min_mem_clk = level.memory_clock;
	clk_info->min_eng_clk = level.core_clock;
	clk_info->min_bus_bandwidth = level.non_local_mem_freq * level.non_local_mem_width;

	return 0;
}

int smu_get_current_clocks(struct smu_context *smu,
			   struct amd_pp_clock_info *clocks)
{
	struct amd_pp_simple_clock_info simple_clocks = {0};
	struct smu_clock_info hw_clocks;
	int ret = 0;

1634 1635
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1636

1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
	mutex_lock(&smu->mutex);

	smu_get_dal_power_level(smu, &simple_clocks);

	if (smu->support_power_containment)
		ret = smu_get_clock_info(smu, &hw_clocks,
					 PERF_LEVEL_POWER_CONTAINMENT);
	else
		ret = smu_get_clock_info(smu, &hw_clocks, PERF_LEVEL_ACTIVITY);

	if (ret) {
1648
		dev_err(smu->adev->dev, "Error in smu_get_clock_info\n");
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
		goto failed;
	}

	clocks->min_engine_clock = hw_clocks.min_eng_clk;
	clocks->max_engine_clock = hw_clocks.max_eng_clk;
	clocks->min_memory_clock = hw_clocks.min_mem_clk;
	clocks->max_memory_clock = hw_clocks.max_mem_clk;
	clocks->min_bus_bandwidth = hw_clocks.min_bus_bandwidth;
	clocks->max_bus_bandwidth = hw_clocks.max_bus_bandwidth;
	clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk;
	clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk;

        if (simple_clocks.level == 0)
                clocks->max_clocks_state = PP_DAL_POWERLEVEL_7;
        else
                clocks->max_clocks_state = simple_clocks.level;

        if (!smu_get_current_shallow_sleep_clocks(smu, &hw_clocks)) {
                clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk;
                clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk;
        }

failed:
	mutex_unlock(&smu->mutex);
	return ret;
}

1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
static int smu_set_clockgating_state(void *handle,
				     enum amd_clockgating_state state)
{
	return 0;
}

static int smu_set_powergating_state(void *handle,
				     enum amd_powergating_state state)
{
	return 0;
}

1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
static int smu_enable_umd_pstate(void *handle,
		      enum amd_dpm_forced_level *level)
{
	uint32_t profile_mode_mask = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;

	struct smu_context *smu = (struct smu_context*)(handle);
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1698

1699
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
		return -EINVAL;

	if (!(smu_dpm_ctx->dpm_level & profile_mode_mask)) {
		/* enter umd pstate, save current level, disable gfx cg*/
		if (*level & profile_mode_mask) {
			smu_dpm_ctx->saved_dpm_level = smu_dpm_ctx->dpm_level;
			smu_dpm_ctx->enable_umd_pstate = true;
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_UNGATE);
1710 1711 1712
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_UNGATE);
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
		}
	} else {
		/* exit umd pstate, restore level, enable gfx cg*/
		if (!(*level & profile_mode_mask)) {
			if (*level == AMD_DPM_FORCED_LEVEL_PROFILE_EXIT)
				*level = smu_dpm_ctx->saved_dpm_level;
			smu_dpm_ctx->enable_umd_pstate = false;
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_GATE);
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_GATE);
		}
	}

	return 0;
}

1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
int smu_adjust_power_state_dynamic(struct smu_context *smu,
				   enum amd_dpm_forced_level level,
				   bool skip_display_settings)
{
	int ret = 0;
	int index = 0;
	long workload;
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);

	if (!skip_display_settings) {
		ret = smu_display_config_changed(smu);
		if (ret) {
1744
			dev_err(smu->adev->dev, "Failed to change display config!");
1745 1746 1747 1748 1749 1750
			return ret;
		}
	}

	ret = smu_apply_clocks_adjust_rules(smu);
	if (ret) {
1751
		dev_err(smu->adev->dev, "Failed to apply clocks adjust rules!");
1752 1753 1754 1755
		return ret;
	}

	if (!skip_display_settings) {
A
Alex Deucher 已提交
1756
		ret = smu_notify_smc_display_config(smu);
1757
		if (ret) {
1758
			dev_err(smu->adev->dev, "Failed to notify smc display config!");
1759 1760 1761 1762 1763
			return ret;
		}
	}

	if (smu_dpm_ctx->dpm_level != level) {
1764 1765
		ret = smu_asic_set_performance_level(smu, level);
		if (ret) {
1766
			dev_err(smu->adev->dev, "Failed to set performance level!");
1767
			return ret;
1768
		}
1769 1770 1771

		/* update the saved copy */
		smu_dpm_ctx->dpm_level = level;
1772 1773 1774 1775 1776 1777 1778 1779
	}

	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];

		if (smu->power_profile_mode != workload)
1780
			smu_set_power_profile_mode(smu, &workload, 0, false);
1781 1782 1783 1784 1785 1786 1787
	}

	return ret;
}

int smu_handle_task(struct smu_context *smu,
		    enum amd_dpm_forced_level level,
1788 1789
		    enum amd_pp_task task_id,
		    bool lock_needed)
1790 1791 1792
{
	int ret = 0;

1793 1794
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1795

1796 1797 1798
	if (lock_needed)
		mutex_lock(&smu->mutex);

1799 1800 1801 1802
	switch (task_id) {
	case AMD_PP_TASK_DISPLAY_CONFIG_CHANGE:
		ret = smu_pre_display_config_changed(smu);
		if (ret)
1803
			goto out;
1804 1805
		ret = smu_set_cpu_power_state(smu);
		if (ret)
1806
			goto out;
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
		ret = smu_adjust_power_state_dynamic(smu, level, false);
		break;
	case AMD_PP_TASK_COMPLETE_INIT:
	case AMD_PP_TASK_READJUST_POWER_STATE:
		ret = smu_adjust_power_state_dynamic(smu, level, true);
		break;
	default:
		break;
	}

1817 1818 1819 1820
out:
	if (lock_needed)
		mutex_unlock(&smu->mutex);

1821 1822 1823
	return ret;
}

1824 1825 1826 1827 1828 1829 1830 1831
int smu_switch_power_profile(struct smu_context *smu,
			     enum PP_SMC_POWER_PROFILE type,
			     bool en)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	long workload;
	uint32_t index;

1832 1833
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852

	if (!(type < PP_SMC_POWER_PROFILE_CUSTOM))
		return -EINVAL;

	mutex_lock(&smu->mutex);

	if (!en) {
		smu->workload_mask &= ~(1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	} else {
		smu->workload_mask |= (1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	}

	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL)
1853
		smu_set_power_profile_mode(smu, &workload, 0, false);
1854 1855 1856 1857 1858 1859

	mutex_unlock(&smu->mutex);

	return 0;
}

1860 1861 1862
enum amd_dpm_forced_level smu_get_performance_level(struct smu_context *smu)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1863
	enum amd_dpm_forced_level level;
1864

1865 1866
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1867

1868
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1869 1870 1871
		return -EINVAL;

	mutex_lock(&(smu->mutex));
1872
	level = smu_dpm_ctx->dpm_level;
1873 1874
	mutex_unlock(&(smu->mutex));

1875
	return level;
1876 1877 1878 1879 1880
}

int smu_force_performance_level(struct smu_context *smu, enum amd_dpm_forced_level level)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1881
	int ret = 0;
1882

1883 1884
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1885

1886
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1887 1888
		return -EINVAL;

1889 1890
	mutex_lock(&smu->mutex);

1891
	ret = smu_enable_umd_pstate(smu, &level);
1892 1893
	if (ret) {
		mutex_unlock(&smu->mutex);
1894
		return ret;
1895
	}
1896

1897
	ret = smu_handle_task(smu, level,
1898 1899 1900 1901
			      AMD_PP_TASK_READJUST_POWER_STATE,
			      false);

	mutex_unlock(&smu->mutex);
1902 1903 1904 1905

	return ret;
}

1906 1907 1908 1909
int smu_set_display_count(struct smu_context *smu, uint32_t count)
{
	int ret = 0;

1910 1911
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1912

1913 1914 1915 1916 1917 1918 1919
	mutex_lock(&smu->mutex);
	ret = smu_init_display_count(smu, count);
	mutex_unlock(&smu->mutex);

	return ret;
}

1920 1921
int smu_force_clk_levels(struct smu_context *smu,
			 enum smu_clk_type clk_type,
1922 1923
			 uint32_t mask,
			 bool lock_needed)
1924 1925 1926 1927
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	int ret = 0;

1928 1929
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1930

1931
	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
1932
		dev_dbg(smu->adev->dev, "force clock level is for dpm manual mode only.\n");
1933 1934 1935
		return -EINVAL;
	}

1936 1937 1938
	if (lock_needed)
		mutex_lock(&smu->mutex);

1939 1940 1941
	if (smu->ppt_funcs && smu->ppt_funcs->force_clk_levels)
		ret = smu->ppt_funcs->force_clk_levels(smu, clk_type, mask);

1942 1943 1944
	if (lock_needed)
		mutex_unlock(&smu->mutex);

1945 1946 1947
	return ret;
}

1948 1949 1950 1951 1952 1953 1954
/*
 * On system suspending or resetting, the dpm_enabled
 * flag will be cleared. So that those SMU services which
 * are not supported will be gated.
 * However, the mp1 state setting should still be granted
 * even if the dpm_enabled cleared.
 */
1955 1956 1957 1958 1959 1960
int smu_set_mp1_state(struct smu_context *smu,
		      enum pp_mp1_state mp1_state)
{
	uint16_t msg;
	int ret;

1961 1962 1963
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

1964 1965
	mutex_lock(&smu->mutex);

1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977
	switch (mp1_state) {
	case PP_MP1_STATE_SHUTDOWN:
		msg = SMU_MSG_PrepareMp1ForShutdown;
		break;
	case PP_MP1_STATE_UNLOAD:
		msg = SMU_MSG_PrepareMp1ForUnload;
		break;
	case PP_MP1_STATE_RESET:
		msg = SMU_MSG_PrepareMp1ForReset;
		break;
	case PP_MP1_STATE_NONE:
	default:
1978
		mutex_unlock(&smu->mutex);
1979 1980 1981 1982
		return 0;
	}

	/* some asics may not support those messages */
1983 1984
	if (smu_msg_get_index(smu, msg) < 0) {
		mutex_unlock(&smu->mutex);
1985
		return 0;
1986
	}
1987

1988
	ret = smu_send_smc_msg(smu, msg, NULL);
1989
	if (ret)
1990
		dev_err(smu->adev->dev, "[PrepareMp1] Failed!\n");
1991

1992 1993
	mutex_unlock(&smu->mutex);

1994 1995 1996
	return ret;
}

1997 1998 1999 2000 2001
int smu_set_df_cstate(struct smu_context *smu,
		      enum pp_df_cstate state)
{
	int ret = 0;

2002 2003
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2004 2005 2006 2007

	if (!smu->ppt_funcs || !smu->ppt_funcs->set_df_cstate)
		return 0;

2008 2009
	mutex_lock(&smu->mutex);

2010 2011
	ret = smu->ppt_funcs->set_df_cstate(smu, state);
	if (ret)
2012
		dev_err(smu->adev->dev, "[SetDfCstate] failed!\n");
2013

2014 2015
	mutex_unlock(&smu->mutex);

2016 2017 2018
	return ret;
}

2019 2020 2021 2022
int smu_allow_xgmi_power_down(struct smu_context *smu, bool en)
{
	int ret = 0;

2023 2024
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2025 2026 2027 2028 2029 2030 2031 2032

	if (!smu->ppt_funcs || !smu->ppt_funcs->allow_xgmi_power_down)
		return 0;

	mutex_lock(&smu->mutex);

	ret = smu->ppt_funcs->allow_xgmi_power_down(smu, en);
	if (ret)
2033
		dev_err(smu->adev->dev, "[AllowXgmiPowerDown] failed!\n");
2034 2035 2036 2037 2038 2039

	mutex_unlock(&smu->mutex);

	return ret;
}

2040 2041
int smu_write_watermarks_table(struct smu_context *smu)
{
2042
	void *watermarks_table = smu->smu_table.watermarks_table;
2043

2044
	if (!watermarks_table)
2045 2046
		return -EINVAL;

2047 2048 2049 2050
	return smu_update_table(smu,
				SMU_TABLE_WATERMARKS,
				0,
				watermarks_table,
2051 2052 2053 2054 2055 2056
				true);
}

int smu_set_watermarks_for_clock_ranges(struct smu_context *smu,
		struct dm_pp_wm_sets_with_clock_ranges_soc15 *clock_ranges)
{
2057
	void *table = smu->smu_table.watermarks_table;
2058

2059 2060
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2061

2062 2063
	if (!table)
		return -EINVAL;
2064

2065 2066
	mutex_lock(&smu->mutex);

2067 2068 2069 2070
	if (!smu->disable_watermark &&
			smu_feature_is_enabled(smu, SMU_FEATURE_DPM_DCEFCLK_BIT) &&
			smu_feature_is_enabled(smu, SMU_FEATURE_DPM_SOCCLK_BIT)) {
		smu_set_watermarks_table(smu, table, clock_ranges);
2071 2072 2073 2074 2075

		if (!(smu->watermarks_bitmap & WATERMARKS_EXIST)) {
			smu->watermarks_bitmap |= WATERMARKS_EXIST;
			smu->watermarks_bitmap &= ~WATERMARKS_LOADED;
		}
2076 2077
	}

2078 2079
	mutex_unlock(&smu->mutex);

2080
	return 0;
2081 2082
}

2083 2084 2085 2086
int smu_set_ac_dc(struct smu_context *smu)
{
	int ret = 0;

2087 2088
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2089

2090 2091 2092 2093 2094
	/* controlled by firmware */
	if (smu->dc_controlled_by_gpio)
		return 0;

	mutex_lock(&smu->mutex);
2095 2096 2097 2098
	ret = smu_set_power_source(smu,
				   smu->adev->pm.ac_power ? SMU_POWER_SOURCE_AC :
				   SMU_POWER_SOURCE_DC);
	if (ret)
2099
		dev_err(smu->adev->dev, "Failed to switch to %s mode!\n",
2100
		       smu->adev->pm.ac_power ? "AC" : "DC");
2101 2102 2103 2104 2105
	mutex_unlock(&smu->mutex);

	return ret;
}

2106 2107 2108
const struct amd_ip_funcs smu_ip_funcs = {
	.name = "smu",
	.early_init = smu_early_init,
2109
	.late_init = smu_late_init,
2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
	.sw_init = smu_sw_init,
	.sw_fini = smu_sw_fini,
	.hw_init = smu_hw_init,
	.hw_fini = smu_hw_fini,
	.suspend = smu_suspend,
	.resume = smu_resume,
	.is_idle = NULL,
	.check_soft_reset = NULL,
	.wait_for_idle = NULL,
	.soft_reset = NULL,
	.set_clockgating_state = smu_set_clockgating_state,
	.set_powergating_state = smu_set_powergating_state,
2122
	.enable_umd_pstate = smu_enable_umd_pstate,
2123
};
2124 2125 2126 2127 2128 2129 2130 2131 2132

const struct amdgpu_ip_block_version smu_v11_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 11,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
2133 2134 2135 2136 2137 2138 2139 2140 2141

const struct amdgpu_ip_block_version smu_v12_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 12,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
2142 2143 2144 2145 2146

int smu_load_microcode(struct smu_context *smu)
{
	int ret = 0;

2147 2148
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2149

2150 2151
	mutex_lock(&smu->mutex);

2152 2153
	if (smu->ppt_funcs->load_microcode)
		ret = smu->ppt_funcs->load_microcode(smu);
2154 2155 2156 2157 2158 2159 2160 2161 2162 2163

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_check_fw_status(struct smu_context *smu)
{
	int ret = 0;

2164 2165
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2166

2167 2168
	mutex_lock(&smu->mutex);

2169 2170
	if (smu->ppt_funcs->check_fw_status)
		ret = smu->ppt_funcs->check_fw_status(smu);
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_gfx_cgpg(struct smu_context *smu, bool enabled)
{
	int ret = 0;

	mutex_lock(&smu->mutex);

2183 2184
	if (smu->ppt_funcs->set_gfx_cgpg)
		ret = smu->ppt_funcs->set_gfx_cgpg(smu, enabled);
2185 2186 2187 2188 2189 2190 2191 2192 2193 2194

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_speed_rpm(struct smu_context *smu, uint32_t speed)
{
	int ret = 0;

2195 2196
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2197

2198 2199
	mutex_lock(&smu->mutex);

2200 2201
	if (smu->ppt_funcs->set_fan_speed_rpm)
		ret = smu->ppt_funcs->set_fan_speed_rpm(smu, speed);
2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_power_limit(struct smu_context *smu,
			uint32_t *limit,
			bool def,
			bool lock_needed)
{
	int ret = 0;

2215
	if (lock_needed) {
2216 2217
		if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
			return -EOPNOTSUPP;
2218

2219
		mutex_lock(&smu->mutex);
2220
	}
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234

	if (smu->ppt_funcs->get_power_limit)
		ret = smu->ppt_funcs->get_power_limit(smu, limit, def);

	if (lock_needed)
		mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_power_limit(struct smu_context *smu, uint32_t limit)
{
	int ret = 0;

2235 2236
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2237

2238 2239
	mutex_lock(&smu->mutex);

2240 2241
	if (smu->ppt_funcs->set_power_limit)
		ret = smu->ppt_funcs->set_power_limit(smu, limit);
2242 2243 2244 2245 2246 2247 2248 2249 2250 2251

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_print_clk_levels(struct smu_context *smu, enum smu_clk_type clk_type, char *buf)
{
	int ret = 0;

2252 2253
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2254

2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->print_clk_levels)
		ret = smu->ppt_funcs->print_clk_levels(smu, clk_type, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_od_percentage(struct smu_context *smu, enum smu_clk_type type)
{
	int ret = 0;

2269 2270
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2271

2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_od_percentage)
		ret = smu->ppt_funcs->get_od_percentage(smu, type);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_od_percentage(struct smu_context *smu, enum smu_clk_type type, uint32_t value)
{
	int ret = 0;

2286 2287
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2288

2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_od_percentage)
		ret = smu->ppt_funcs->set_od_percentage(smu, type, value);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_od_edit_dpm_table(struct smu_context *smu,
			  enum PP_OD_DPM_TABLE_COMMAND type,
			  long *input, uint32_t size)
{
	int ret = 0;

2305 2306
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2307

2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->od_edit_dpm_table)
		ret = smu->ppt_funcs->od_edit_dpm_table(smu, type, input, size);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_read_sensor(struct smu_context *smu,
		    enum amd_pp_sensors sensor,
		    void *data, uint32_t *size)
{
	int ret = 0;

2324 2325
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2326

2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->read_sensor)
		ret = smu->ppt_funcs->read_sensor(smu, sensor, data, size);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_power_profile_mode(struct smu_context *smu, char *buf)
{
	int ret = 0;

2341 2342
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2343

2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_power_profile_mode)
		ret = smu->ppt_funcs->get_power_profile_mode(smu, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_power_profile_mode(struct smu_context *smu,
			       long *param,
			       uint32_t param_size,
			       bool lock_needed)
{
	int ret = 0;

2361 2362
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2363

2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380
	if (lock_needed)
		mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_power_profile_mode)
		ret = smu->ppt_funcs->set_power_profile_mode(smu, param, param_size);

	if (lock_needed)
		mutex_unlock(&smu->mutex);

	return ret;
}


int smu_get_fan_control_mode(struct smu_context *smu)
{
	int ret = 0;

2381 2382
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2383

2384 2385
	mutex_lock(&smu->mutex);

2386 2387
	if (smu->ppt_funcs->get_fan_control_mode)
		ret = smu->ppt_funcs->get_fan_control_mode(smu);
2388 2389 2390 2391 2392 2393 2394 2395 2396 2397

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_control_mode(struct smu_context *smu, int value)
{
	int ret = 0;

2398 2399
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2400

2401 2402
	mutex_lock(&smu->mutex);

2403 2404
	if (smu->ppt_funcs->set_fan_control_mode)
		ret = smu->ppt_funcs->set_fan_control_mode(smu, value);
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_fan_speed_percent(struct smu_context *smu, uint32_t *speed)
{
	int ret = 0;

2415 2416
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2417

2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_fan_speed_percent)
		ret = smu->ppt_funcs->get_fan_speed_percent(smu, speed);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_speed_percent(struct smu_context *smu, uint32_t speed)
{
	int ret = 0;

2432 2433
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2434

2435 2436
	mutex_lock(&smu->mutex);

2437 2438
	if (smu->ppt_funcs->set_fan_speed_percent)
		ret = smu->ppt_funcs->set_fan_speed_percent(smu, speed);
2439 2440 2441 2442 2443 2444 2445 2446 2447 2448

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_fan_speed_rpm(struct smu_context *smu, uint32_t *speed)
{
	int ret = 0;

2449 2450
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2451

2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_fan_speed_rpm)
		ret = smu->ppt_funcs->get_fan_speed_rpm(smu, speed);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_deep_sleep_dcefclk(struct smu_context *smu, int clk)
{
	int ret = 0;

2466 2467
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2468

2469 2470
	mutex_lock(&smu->mutex);

2471 2472
	if (smu->ppt_funcs->set_deep_sleep_dcefclk)
		ret = smu->ppt_funcs->set_deep_sleep_dcefclk(smu, clk);
2473 2474 2475 2476 2477 2478 2479 2480 2481 2482

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_active_display_count(struct smu_context *smu, uint32_t count)
{
	int ret = 0;

2483 2484
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2485

2486 2487
	if (smu->ppt_funcs->set_active_display_count)
		ret = smu->ppt_funcs->set_active_display_count(smu, count);
2488 2489 2490 2491 2492 2493 2494 2495 2496 2497

	return ret;
}

int smu_get_clock_by_type(struct smu_context *smu,
			  enum amd_pp_clock_type type,
			  struct amd_pp_clocks *clocks)
{
	int ret = 0;

2498 2499
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2500

2501 2502
	mutex_lock(&smu->mutex);

2503 2504
	if (smu->ppt_funcs->get_clock_by_type)
		ret = smu->ppt_funcs->get_clock_by_type(smu, type, clocks);
2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_max_high_clocks(struct smu_context *smu,
			    struct amd_pp_simple_clock_info *clocks)
{
	int ret = 0;

2516 2517
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2518

2519 2520
	mutex_lock(&smu->mutex);

2521 2522
	if (smu->ppt_funcs->get_max_high_clocks)
		ret = smu->ppt_funcs->get_max_high_clocks(smu, clocks);
2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_clock_by_type_with_latency(struct smu_context *smu,
				       enum smu_clk_type clk_type,
				       struct pp_clock_levels_with_latency *clocks)
{
	int ret = 0;

2535 2536
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2537

2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_clock_by_type_with_latency)
		ret = smu->ppt_funcs->get_clock_by_type_with_latency(smu, clk_type, clocks);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_clock_by_type_with_voltage(struct smu_context *smu,
				       enum amd_pp_clock_type type,
				       struct pp_clock_levels_with_voltage *clocks)
{
	int ret = 0;

2554 2555
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2556

2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_clock_by_type_with_voltage)
		ret = smu->ppt_funcs->get_clock_by_type_with_voltage(smu, type, clocks);

	mutex_unlock(&smu->mutex);

	return ret;
}


int smu_display_clock_voltage_request(struct smu_context *smu,
				      struct pp_display_clock_request *clock_req)
{
	int ret = 0;

2573 2574
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2575

2576 2577
	mutex_lock(&smu->mutex);

2578 2579
	if (smu->ppt_funcs->display_clock_voltage_request)
		ret = smu->ppt_funcs->display_clock_voltage_request(smu, clock_req);
2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590

	mutex_unlock(&smu->mutex);

	return ret;
}


int smu_display_disable_memory_clock_switch(struct smu_context *smu, bool disable_memory_clock_switch)
{
	int ret = -EINVAL;

2591 2592
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2593

2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->display_disable_memory_clock_switch)
		ret = smu->ppt_funcs->display_disable_memory_clock_switch(smu, disable_memory_clock_switch);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_notify_smu_enable_pwe(struct smu_context *smu)
{
	int ret = 0;

2608 2609
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2610

2611 2612
	mutex_lock(&smu->mutex);

2613 2614
	if (smu->ppt_funcs->notify_smu_enable_pwe)
		ret = smu->ppt_funcs->notify_smu_enable_pwe(smu);
2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_xgmi_pstate(struct smu_context *smu,
			uint32_t pstate)
{
	int ret = 0;

2626 2627
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2628

2629 2630
	mutex_lock(&smu->mutex);

2631 2632
	if (smu->ppt_funcs->set_xgmi_pstate)
		ret = smu->ppt_funcs->set_xgmi_pstate(smu, pstate);
2633 2634 2635

	mutex_unlock(&smu->mutex);

2636 2637 2638
	if(ret)
		dev_err(smu->adev->dev, "Failed to set XGMI pstate!\n");

2639 2640 2641 2642 2643 2644 2645
	return ret;
}

int smu_set_azalia_d3_pme(struct smu_context *smu)
{
	int ret = 0;

2646 2647
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2648

2649 2650
	mutex_lock(&smu->mutex);

2651 2652
	if (smu->ppt_funcs->set_azalia_d3_pme)
		ret = smu->ppt_funcs->set_azalia_d3_pme(smu);
2653 2654 2655 2656 2657 2658

	mutex_unlock(&smu->mutex);

	return ret;
}

2659 2660 2661 2662 2663 2664 2665 2666
/*
 * On system suspending or resetting, the dpm_enabled
 * flag will be cleared. So that those SMU services which
 * are not supported will be gated.
 *
 * However, the baco/mode1 reset should still be granted
 * as they are still supported and necessary.
 */
2667 2668 2669 2670
bool smu_baco_is_support(struct smu_context *smu)
{
	bool ret = false;

2671 2672 2673
	if (!smu->pm_enabled)
		return false;

2674 2675
	mutex_lock(&smu->mutex);

2676
	if (smu->ppt_funcs && smu->ppt_funcs->baco_is_support)
2677
		ret = smu->ppt_funcs->baco_is_support(smu);
2678 2679 2680 2681 2682 2683 2684 2685

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_baco_get_state(struct smu_context *smu, enum smu_baco_state *state)
{
2686
	if (smu->ppt_funcs->baco_get_state)
2687 2688 2689
		return -EINVAL;

	mutex_lock(&smu->mutex);
2690
	*state = smu->ppt_funcs->baco_get_state(smu);
2691 2692 2693 2694 2695
	mutex_unlock(&smu->mutex);

	return 0;
}

2696
int smu_baco_enter(struct smu_context *smu)
2697 2698 2699
{
	int ret = 0;

2700 2701 2702
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2703 2704
	mutex_lock(&smu->mutex);

2705 2706 2707 2708 2709
	if (smu->ppt_funcs->baco_enter)
		ret = smu->ppt_funcs->baco_enter(smu);

	mutex_unlock(&smu->mutex);

2710 2711 2712
	if (ret)
		dev_err(smu->adev->dev, "Failed to enter BACO state!\n");

2713 2714 2715 2716 2717 2718 2719
	return ret;
}

int smu_baco_exit(struct smu_context *smu)
{
	int ret = 0;

2720 2721 2722
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2723 2724 2725 2726
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->baco_exit)
		ret = smu->ppt_funcs->baco_exit(smu);
2727 2728 2729

	mutex_unlock(&smu->mutex);

2730 2731 2732
	if (ret)
		dev_err(smu->adev->dev, "Failed to exit BACO state!\n");

2733 2734 2735 2736 2737 2738 2739
	return ret;
}

int smu_mode2_reset(struct smu_context *smu)
{
	int ret = 0;

2740 2741 2742
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2743 2744
	mutex_lock(&smu->mutex);

2745 2746
	if (smu->ppt_funcs->mode2_reset)
		ret = smu->ppt_funcs->mode2_reset(smu);
2747 2748 2749

	mutex_unlock(&smu->mutex);

2750 2751 2752
	if (ret)
		dev_err(smu->adev->dev, "Mode2 reset failed!\n");

2753 2754 2755 2756 2757 2758 2759 2760
	return ret;
}

int smu_get_max_sustainable_clocks_by_dc(struct smu_context *smu,
					 struct pp_smu_nv_clock_table *max_clocks)
{
	int ret = 0;

2761 2762
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2763

2764 2765
	mutex_lock(&smu->mutex);

2766 2767
	if (smu->ppt_funcs->get_max_sustainable_clocks_by_dc)
		ret = smu->ppt_funcs->get_max_sustainable_clocks_by_dc(smu, max_clocks);
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_uclk_dpm_states(struct smu_context *smu,
			    unsigned int *clock_values_in_khz,
			    unsigned int *num_states)
{
	int ret = 0;

2780 2781
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2782

2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_uclk_dpm_states)
		ret = smu->ppt_funcs->get_uclk_dpm_states(smu, clock_values_in_khz, num_states);

	mutex_unlock(&smu->mutex);

	return ret;
}

enum amd_pm_state_type smu_get_current_power_state(struct smu_context *smu)
{
	enum amd_pm_state_type pm_state = POWER_STATE_TYPE_DEFAULT;
2796

2797 2798
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_current_power_state)
		pm_state = smu->ppt_funcs->get_current_power_state(smu);

	mutex_unlock(&smu->mutex);

	return pm_state;
}

int smu_get_dpm_clock_table(struct smu_context *smu,
			    struct dpm_clocks *clock_table)
{
	int ret = 0;

2815 2816
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2817

2818 2819 2820 2821 2822 2823 2824 2825 2826
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_dpm_clock_table)
		ret = smu->ppt_funcs->get_dpm_clock_table(smu, clock_table);

	mutex_unlock(&smu->mutex);

	return ret;
}
2827 2828 2829 2830 2831 2832 2833 2834 2835 2836

uint32_t smu_get_pptable_power_limit(struct smu_context *smu)
{
	uint32_t ret = 0;

	if (smu->ppt_funcs->get_pptable_power_limit)
		ret = smu->ppt_funcs->get_pptable_power_limit(smu);

	return ret;
}
2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852

int smu_powergate_vcn(struct smu_context *smu, bool gate)
{
	if (!smu->is_apu)
		return 0;

	return smu_dpm_set_uvd_enable(smu, !gate);
}

int smu_powergate_jpeg(struct smu_context *smu, bool gate)
{
	if (!smu->is_apu)
		return 0;

	return smu_dpm_set_jpeg_enable(smu, !gate);
}