amdgpu_ttm.c 62.3 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34 35 36
#include <linux/iommu.h>
#include <linux/pagemap.h>
#include <linux/sched/task.h>
37
#include <linux/sched/mm.h>
38 39 40 41
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
42
#include <linux/dma-buf.h>
43
#include <linux/sizes.h>
44
#include <linux/module.h>
45

46
#include <drm/drm_drv.h>
47 48 49
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
50
#include <drm/ttm/ttm_range_manager.h>
51

A
Alex Deucher 已提交
52
#include <drm/amdgpu_drm.h>
53
#include <drm/drm_drv.h>
54

A
Alex Deucher 已提交
55
#include "amdgpu.h"
56
#include "amdgpu_object.h"
57
#include "amdgpu_trace.h"
58
#include "amdgpu_amdkfd.h"
59
#include "amdgpu_sdma.h"
60
#include "amdgpu_ras.h"
61
#include "amdgpu_atomfirmware.h"
62
#include "amdgpu_res_cursor.h"
A
Alex Deucher 已提交
63 64
#include "bif/bif_4_1_d.h"

65 66
MODULE_IMPORT_NS(DMA_BUF);

67 68
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

69
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
70 71
				   struct ttm_tt *ttm,
				   struct ttm_resource *bo_mem);
72
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
73
				      struct ttm_tt *ttm);
74

75
static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
76
				    unsigned int type,
77
				    uint64_t size_in_page)
78
{
79
	return ttm_range_man_init(&adev->mman.bdev, type,
80
				  false, size_in_page);
A
Alex Deucher 已提交
81 82
}

83 84 85 86 87 88 89 90
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
91 92 93
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
94
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
95
	struct amdgpu_bo *abo;
96
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
97 98
		.fpfn = 0,
		.lpfn = 0,
99
		.mem_type = TTM_PL_SYSTEM,
100
		.flags = 0
A
Alex Deucher 已提交
101 102
	};

103
	/* Don't handle scatter gather BOs */
104 105 106 107 108 109
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

110
	/* Object isn't an AMDGPU object so ignore */
111
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
112 113 114 115 116 117
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
118

119
	abo = ttm_to_amdgpu_bo(bo);
120
	if (abo->flags & AMDGPU_GEM_CREATE_DISCARDABLE) {
121 122 123 124
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}
125 126

	switch (bo->resource->mem_type) {
127 128 129 130 131 132 133
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
134
	case TTM_PL_VRAM:
135
		if (!adev->mman.buffer_funcs_enabled) {
136
			/* Move to system memory */
137
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
138
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
139 140
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
141 142 143 144 145 146

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
147
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
148 149
							AMDGPU_GEM_DOMAIN_GTT |
							AMDGPU_GEM_DOMAIN_CPU);
150
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
151 152 153
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
154
		} else {
155
			/* Move to GTT memory */
156 157
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT |
							AMDGPU_GEM_DOMAIN_CPU);
158
		}
A
Alex Deucher 已提交
159 160
		break;
	case TTM_PL_TT:
161
	case AMDGPU_PL_PREEMPT:
A
Alex Deucher 已提交
162
	default:
163
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
164
		break;
A
Alex Deucher 已提交
165
	}
166
	*placement = abo->placement;
A
Alex Deucher 已提交
167 168
}

169 170 171 172
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
173
 * @mm_cur: range to map
174 175 176
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
177
 * @size: in number of bytes to map, out number of bytes mapped
178 179 180 181 182 183
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
184
				 struct ttm_resource *mem,
185
				 struct amdgpu_res_cursor *mm_cur,
186 187
				 unsigned window, struct amdgpu_ring *ring,
				 bool tmz, uint64_t *size, uint64_t *addr)
188 189
{
	struct amdgpu_device *adev = ring->adev;
190
	unsigned offset, num_pages, num_dw, num_bytes;
191
	uint64_t src_addr, dst_addr;
192 193
	struct dma_fence *fence;
	struct amdgpu_job *job;
194
	void *cpu_addr;
195
	uint64_t flags;
196
	unsigned int i;
197 198 199 200
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
201 202 203

	if (WARN_ON(mem->mem_type == AMDGPU_PL_PREEMPT))
		return -EINVAL;
204 205

	/* Map only what can't be accessed directly */
206
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
207 208
		*addr = amdgpu_ttm_domain_start(adev, mem->mem_type) +
			mm_cur->start;
209 210 211
		return 0;
	}

212 213 214 215 216 217 218 219 220 221 222 223

	/*
	 * If start begins at an offset inside the page, then adjust the size
	 * and addr accordingly
	 */
	offset = mm_cur->start & ~PAGE_MASK;

	num_pages = PFN_UP(*size + offset);
	num_pages = min_t(uint32_t, num_pages, AMDGPU_GTT_MAX_TRANSFER_SIZE);

	*size = min(*size, (uint64_t)num_pages * PAGE_SIZE - offset);

224 225 226
	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
227
	*addr += offset;
228 229

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
230
	num_bytes = num_pages * 8 * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
231 232

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
233
				     AMDGPU_IB_POOL_DELAYED, &job);
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

252 253 254
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
255
		dma_addr_t *dma_addr;
256

257
		dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT];
258
		amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags, cpu_addr);
259 260 261
	} else {
		dma_addr_t dma_address;

262
		dma_address = mm_cur->start;
263 264 265
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
266 267
			amdgpu_gart_map(adev, i << PAGE_SHIFT, 1, &dma_address,
					flags, cpu_addr);
268 269 270
			dma_address += PAGE_SIZE;
		}
	}
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

286
/**
287
 * amdgpu_ttm_copy_mem_to_mem - Helper function for copy
288 289 290 291 292 293 294
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
295 296 297 298 299 300 301
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
302 303
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
304
			       uint64_t size, bool tmz,
305
			       struct dma_resv *resv,
306
			       struct dma_fence **f)
307 308
{
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
309
	struct amdgpu_res_cursor src_mm, dst_mm;
310
	struct dma_fence *fence = NULL;
311
	int r = 0;
312

313
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
314 315 316 317
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

318 319
	amdgpu_res_first(src->mem, src->offset, size, &src_mm);
	amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm);
320

321
	mutex_lock(&adev->mman.gtt_window_lock);
322
	while (src_mm.remaining) {
323
		uint64_t from, to, cur_size;
324
		struct dma_fence *next;
325

326 327
		/* Never copy more than 256MiB at once to avoid a timeout */
		cur_size = min3(src_mm.size, dst_mm.size, 256ULL << 20);
328 329

		/* Map src to window 0 and dst to window 1. */
330
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm,
331
					  0, ring, tmz, &cur_size, &from);
332 333
		if (r)
			goto error;
334

335
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm,
336
					  1, ring, tmz, &cur_size, &to);
337 338
		if (r)
			goto error;
339

340
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
341
				       resv, &next, false, true, tmz);
342 343 344
		if (r)
			goto error;

345
		dma_fence_put(fence);
346 347
		fence = next;

348 349
		amdgpu_res_next(&src_mm, cur_size);
		amdgpu_res_next(&dst_mm, cur_size);
350
	}
351
error:
352
	mutex_unlock(&adev->mman.gtt_window_lock);
353 354 355 356 357 358
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

359
/*
360 361
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
362 363
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
364
 */
365
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
366
			    bool evict,
367 368
			    struct ttm_resource *new_mem,
			    struct ttm_resource *old_mem)
369 370
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
371
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
372 373 374 375 376 377 378 379 380 381 382 383 384
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
385
				       amdgpu_bo_encrypted(abo),
386
				       bo->base.resv, &fence);
387 388
	if (r)
		goto error;
389

390 391
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
392
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
393 394
		struct dma_fence *wipe_fence = NULL;

395
		r = amdgpu_fill_buffer(abo, AMDGPU_POISON, NULL, &wipe_fence);
396 397 398 399 400 401 402 403
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

404 405
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
406
		r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
407
	else
408
		r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
409
	dma_fence_put(fence);
A
Alex Deucher 已提交
410
	return r;
411 412 413

error:
	if (fence)
414 415
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
416
	return r;
A
Alex Deucher 已提交
417 418
}

419
/*
420 421 422 423 424
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
425
			       struct ttm_resource *mem)
426
{
427 428
	uint64_t mem_size = (u64)mem->num_pages << PAGE_SHIFT;
	struct amdgpu_res_cursor cursor;
429 430 431 432 433 434 435

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

436 437
	amdgpu_res_first(mem, 0, mem_size, &cursor);

438
	/* ttm_resource_ioremap only supports contiguous memory */
439
	if (cursor.size != mem_size)
440 441
		return false;

442
	return cursor.start + cursor.size <= adev->gmc.visible_vram_size;
443 444
}

445
/*
446 447 448 449
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
450 451
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
452 453
			  struct ttm_resource *new_mem,
			  struct ttm_place *hop)
A
Alex Deucher 已提交
454 455
{
	struct amdgpu_device *adev;
456
	struct amdgpu_bo *abo;
457
	struct ttm_resource *old_mem = bo->resource;
A
Alex Deucher 已提交
458 459
	int r;

460 461
	if (new_mem->mem_type == TTM_PL_TT ||
	    new_mem->mem_type == AMDGPU_PL_PREEMPT) {
462 463 464 465 466
		r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem);
		if (r)
			return r;
	}

467
	/* Can't move a pinned BO */
468
	abo = ttm_to_amdgpu_bo(bo);
469
	if (WARN_ON_ONCE(abo->tbo.pin_count > 0))
470 471
		return -EINVAL;

472
	adev = amdgpu_ttm_adev(bo->bdev);
473

474 475
	if (!old_mem || (old_mem->mem_type == TTM_PL_SYSTEM &&
			 bo->ttm == NULL)) {
476
		ttm_bo_move_null(bo, new_mem);
477
		goto out;
A
Alex Deucher 已提交
478
	}
479
	if (old_mem->mem_type == TTM_PL_SYSTEM &&
480 481
	    (new_mem->mem_type == TTM_PL_TT ||
	     new_mem->mem_type == AMDGPU_PL_PREEMPT)) {
482
		ttm_bo_move_null(bo, new_mem);
483
		goto out;
A
Alex Deucher 已提交
484
	}
485 486
	if ((old_mem->mem_type == TTM_PL_TT ||
	     old_mem->mem_type == AMDGPU_PL_PREEMPT) &&
487
	    new_mem->mem_type == TTM_PL_SYSTEM) {
488
		r = ttm_bo_wait_ctx(bo, ctx);
489
		if (r)
490
			return r;
491 492

		amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm);
493
		ttm_resource_free(bo, &bo->resource);
494
		ttm_bo_assign_mem(bo, new_mem);
495
		goto out;
496
	}
497

498 499 500 501 502 503 504
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
505
		ttm_bo_move_null(bo, new_mem);
506
		goto out;
507
	}
508

509 510 511 512 513 514 515 516 517
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

518 519 520 521 522 523 524 525
	if (adev->mman.buffer_funcs_enabled) {
		if (((old_mem->mem_type == TTM_PL_SYSTEM &&
		      new_mem->mem_type == TTM_PL_VRAM) ||
		     (old_mem->mem_type == TTM_PL_VRAM &&
		      new_mem->mem_type == TTM_PL_SYSTEM))) {
			hop->fpfn = 0;
			hop->lpfn = 0;
			hop->mem_type = TTM_PL_TT;
526
			hop->flags = TTM_PL_FLAG_TEMPORARY;
527 528 529 530 531
			return -EMULTIHOP;
		}

		r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
	} else {
532 533
		r = -ENODEV;
	}
A
Alex Deucher 已提交
534 535

	if (r) {
536 537 538 539
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
540
			return r;
A
Alex Deucher 已提交
541
		}
542 543 544

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
545
			return r;
A
Alex Deucher 已提交
546 547
	}

548
out:
A
Alex Deucher 已提交
549
	/* update statistics */
550
	atomic64_add(bo->base.size, &adev->num_bytes_moved);
551
	amdgpu_bo_move_notify(bo, evict, new_mem);
A
Alex Deucher 已提交
552 553 554
	return 0;
}

555
/*
556 557 558 559
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
560 561
static int amdgpu_ttm_io_mem_reserve(struct ttm_device *bdev,
				     struct ttm_resource *mem)
A
Alex Deucher 已提交
562
{
563
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
564
	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
A
Alex Deucher 已提交
565 566 567 568 569 570

	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
571
	case AMDGPU_PL_PREEMPT:
A
Alex Deucher 已提交
572 573 574 575
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
576
		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
577
			return -EINVAL;
578

579
		if (adev->mman.aper_base_kaddr &&
580
		    mem->placement & TTM_PL_FLAG_CONTIGUOUS)
581 582 583
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

584
		mem->bus.offset += adev->gmc.aper_base;
A
Alex Deucher 已提交
585 586 587 588 589 590 591 592
		mem->bus.is_iomem = true;
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

593 594 595
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
596
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
597
	struct amdgpu_res_cursor cursor;
598

599 600
	amdgpu_res_first(bo->resource, (u64)page_offset << PAGE_SHIFT, 0,
			 &cursor);
601
	return (adev->gmc.aper_base + cursor.start) >> PAGE_SHIFT;
602 603
}

604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
625 626 627 628
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
629
	struct ttm_tt	ttm;
630
	struct drm_gem_object	*gobj;
631 632
	u64			offset;
	uint64_t		userptr;
633
	struct task_struct	*usertask;
634
	uint32_t		userflags;
635
	bool			bound;
636
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
637
	struct hmm_range	*range;
638
#endif
A
Alex Deucher 已提交
639 640
};

641
#ifdef CONFIG_DRM_AMDGPU_USERPTR
642
/*
643 644
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
645
 *
646 647
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
648
 */
649
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
650
{
651
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
652
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
653
	unsigned long start = gtt->userptr;
654
	struct vm_area_struct *vma;
655
	struct mm_struct *mm;
656
	bool readonly;
657
	int r = 0;
A
Alex Deucher 已提交
658

659 660 661
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
662
		return -EFAULT;
663
	}
664

665 666 667 668
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

669
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
670 671
		return -ESRCH;

672
	mmap_read_lock(mm);
673 674
	vma = vma_lookup(mm, start);
	if (unlikely(!vma)) {
675
		r = -EFAULT;
676
		goto out_unlock;
677
	}
678
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
679
		vma->vm_file)) {
680
		r = -EPERM;
681
		goto out_unlock;
682
	}
683

684 685 686
	readonly = amdgpu_ttm_tt_is_readonly(ttm);
	r = amdgpu_hmm_range_get_pages(&bo->notifier, mm, pages, start,
				       ttm->num_pages, &gtt->range, readonly,
687
				       true, NULL);
688
out_unlock:
689
	mmap_read_unlock(mm);
690 691 692
	if (r)
		pr_debug("failed %d to get user pages 0x%lx\n", r, start);

693
	mmput(mm);
694

695 696 697
	return r;
}

698
/*
699 700
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
701
 *
702
 * Returns: true if pages are still valid
703
 */
704
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
705
{
706
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
707
	bool r = false;
708

709 710
	if (!gtt || !gtt->userptr)
		return false;
711

712
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n",
713
		gtt->userptr, ttm->num_pages);
714

715
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
716 717
		"No user pages to check\n");

718
	if (gtt->range) {
719 720 721 722
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
723
		r = amdgpu_hmm_range_get_pages_done(gtt->range);
724
		gtt->range = NULL;
725
	}
726

727
	return !r;
728
}
729
#endif
730

731
/*
732
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
733
 *
734
 * Called by amdgpu_cs_list_validate(). This creates the page list
735 736
 * that backs user memory and will ultimately be mapped into the device
 * address space.
737
 */
738
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
739
{
740
	unsigned long i;
741

742
	for (i = 0; i < ttm->num_pages; ++i)
743
		ttm->pages[i] = pages ? pages[i] : NULL;
744 745
}

746
/*
747
 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
748 749 750
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
751
static int amdgpu_ttm_tt_pin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
752
				     struct ttm_tt *ttm)
753
{
D
Dave Airlie 已提交
754
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
755 756 757 758
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
759
	int r;
760

761
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
762
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
X
xinhui pan 已提交
763
				      (u64)ttm->num_pages << PAGE_SHIFT,
A
Alex Deucher 已提交
764 765 766 767
				      GFP_KERNEL);
	if (r)
		goto release_sg;

768
	/* Map SG to device */
769 770
	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (r)
A
Alex Deucher 已提交
771 772
		goto release_sg;

773
	/* convert SG to linear array of pages and dma addresses */
774 775
	drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
				       ttm->num_pages);
A
Alex Deucher 已提交
776 777 778 779 780

	return 0;

release_sg:
	kfree(ttm->sg);
781
	ttm->sg = NULL;
A
Alex Deucher 已提交
782 783 784
	return r;
}

785
/*
786 787
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
788
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
789
					struct ttm_tt *ttm)
A
Alex Deucher 已提交
790
{
D
Dave Airlie 已提交
791
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
792 793 794 795 796 797
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
798
	if (!ttm->sg || !ttm->sg->sgl)
A
Alex Deucher 已提交
799 800
		return;

801
	/* unmap the pages mapped to the device */
802
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
803
	sg_free_table(ttm->sg);
804

805
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
806 807 808 809 810
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
811
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
812 813 814 815 816
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
817
#endif
A
Alex Deucher 已提交
818 819
}

820 821 822
static void amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
				 struct ttm_buffer_object *tbo,
				 uint64_t flags)
823 824 825 826 827
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

828 829 830
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

831
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
832 833
		uint64_t page_idx = 1;

834 835
		amdgpu_gart_bind(adev, gtt->offset, page_idx,
				 gtt->ttm.dma_address, flags);
836

837 838 839 840
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
841 842
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
843

844 845 846
		amdgpu_gart_bind(adev, gtt->offset + (page_idx << PAGE_SHIFT),
				 ttm->num_pages - page_idx,
				 &(gtt->ttm.dma_address[page_idx]), flags);
847
	} else {
848 849
		amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
				 gtt->ttm.dma_address, flags);
850 851 852
	}
}

853
/*
854 855 856 857 858
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
859
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
D
Dave Airlie 已提交
860
				   struct ttm_tt *ttm,
861
				   struct ttm_resource *bo_mem)
A
Alex Deucher 已提交
862
{
D
Dave Airlie 已提交
863
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
864
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
865
	uint64_t flags;
866
	int r;
A
Alex Deucher 已提交
867

868 869 870 871 872 873
	if (!bo_mem)
		return -EINVAL;

	if (gtt->bound)
		return 0;

874
	if (gtt->userptr) {
D
Dave Airlie 已提交
875
		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
876 877 878 879
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
M
Matthew Auld 已提交
880
	} else if (ttm->page_flags & TTM_TT_FLAG_EXTERNAL) {
881 882 883 884 885 886 887 888 889 890 891 892 893 894
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

		drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
					       ttm->num_pages);
895
	}
896

A
Alex Deucher 已提交
897
	if (!ttm->num_pages) {
898
		WARN(1, "nothing to bind %u pages for mreg %p back %p!\n",
A
Alex Deucher 已提交
899 900 901
		     ttm->num_pages, bo_mem, ttm);
	}

902 903
	if (bo_mem->mem_type != TTM_PL_TT ||
	    !amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
904
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
905
		return 0;
906
	}
907

908
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
909
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
910 911

	/* bind pages into GART page tables */
912
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
913 914
	amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
			 gtt->ttm.dma_address, flags);
915
	gtt->bound = true;
916
	return 0;
917 918
}

919
/*
920 921 922 923 924 925
 * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either
 * through AGP or GART aperture.
 *
 * If bo is accessible through AGP aperture, then use AGP aperture
 * to access bo; otherwise allocate logical space in GART aperture
 * and map bo to GART aperture.
926
 */
927
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
928
{
929
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
930
	struct ttm_operation_ctx ctx = { false, false };
931
	struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
932 933
	struct ttm_placement placement;
	struct ttm_place placements;
934
	struct ttm_resource *tmp;
935
	uint64_t addr, flags;
936 937
	int r;

938
	if (bo->resource->start != AMDGPU_BO_INVALID_OFFSET)
939 940
		return 0;

941 942
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
943
		bo->resource->start = addr >> PAGE_SHIFT;
944 945
		return 0;
	}
946

947 948 949 950 951 952 953 954 955
	/* allocate GART space */
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
	placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
	placements.mem_type = TTM_PL_TT;
	placements.flags = bo->resource->placement;
956

957 958 959
	r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
	if (unlikely(r))
		return r;
960

961 962
	/* compute PTE flags for this buffer object */
	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, tmp);
963

964 965
	/* Bind pages */
	gtt->offset = (u64)tmp->start << PAGE_SHIFT;
966
	amdgpu_ttm_gart_bind(adev, bo, flags);
967
	amdgpu_gart_invalidate_tlb(adev);
968 969 970
	ttm_resource_free(bo, &bo->resource);
	ttm_bo_assign_mem(bo, tmp);

971
	return 0;
A
Alex Deucher 已提交
972 973
}

974
/*
975 976 977 978 979
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
980
void amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
981
{
982
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
983
	uint64_t flags;
984

985
	if (!tbo->ttm)
986
		return;
987

988
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, tbo->resource);
989
	amdgpu_ttm_gart_bind(adev, tbo, flags);
990 991
}

992
/*
993 994 995 996 997
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
998
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
D
Dave Airlie 已提交
999
				      struct ttm_tt *ttm)
A
Alex Deucher 已提交
1000
{
D
Dave Airlie 已提交
1001
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1002 1003
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1004
	/* if the pages have userptr pinning then clear that first */
1005
	if (gtt->userptr) {
D
Dave Airlie 已提交
1006
		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1007 1008 1009 1010 1011 1012 1013
	} else if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
	}
1014

1015 1016 1017
	if (!gtt->bound)
		return;

1018
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1019
		return;
1020

A
Alex Deucher 已提交
1021
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
1022
	amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1023
	gtt->bound = false;
A
Alex Deucher 已提交
1024 1025
}

1026
static void amdgpu_ttm_backend_destroy(struct ttm_device *bdev,
D
Dave Airlie 已提交
1027
				       struct ttm_tt *ttm)
A
Alex Deucher 已提交
1028 1029 1030
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1031 1032 1033
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

1034
	ttm_tt_fini(&gtt->ttm);
A
Alex Deucher 已提交
1035 1036 1037
	kfree(gtt);
}

1038 1039 1040 1041
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
1042
 * @page_flags: Page flags to be added to the ttm_tt object
1043 1044 1045
 *
 * Called by ttm_tt_create().
 */
1046 1047
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1048
{
1049
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
1050
	struct amdgpu_ttm_tt *gtt;
1051
	enum ttm_caching caching;
A
Alex Deucher 已提交
1052 1053 1054 1055 1056

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
1057
	gtt->gobj = &bo->base;
1058

1059 1060 1061 1062 1063
	if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		caching = ttm_write_combined;
	else
		caching = ttm_cached;

1064
	/* allocate space for the uninitialized page entries */
1065
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags, caching)) {
A
Alex Deucher 已提交
1066 1067 1068
		kfree(gtt);
		return NULL;
	}
1069
	return &gtt->ttm;
A
Alex Deucher 已提交
1070 1071
}

1072
/*
1073 1074 1075 1076 1077
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
1078
static int amdgpu_ttm_tt_populate(struct ttm_device *bdev,
D
Dave Airlie 已提交
1079 1080
				  struct ttm_tt *ttm,
				  struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1081
{
D
Dave Airlie 已提交
1082
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1083
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1084 1085
	pgoff_t i;
	int ret;
A
Alex Deucher 已提交
1086

1087
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
1088
	if (gtt->userptr) {
1089
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1090 1091 1092 1093 1094
		if (!ttm->sg)
			return -ENOMEM;
		return 0;
	}

M
Matthew Auld 已提交
1095
	if (ttm->page_flags & TTM_TT_FLAG_EXTERNAL)
1096
		return 0;
A
Alex Deucher 已提交
1097

1098 1099 1100 1101 1102 1103 1104 1105
	ret = ttm_pool_alloc(&adev->mman.bdev.pool, ttm, ctx);
	if (ret)
		return ret;

	for (i = 0; i < ttm->num_pages; ++i)
		ttm->pages[i]->mapping = bdev->dev_mapping;

	return 0;
A
Alex Deucher 已提交
1106 1107
}

1108
/*
1109 1110 1111 1112 1113
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
1114
static void amdgpu_ttm_tt_unpopulate(struct ttm_device *bdev,
1115
				     struct ttm_tt *ttm)
A
Alex Deucher 已提交
1116 1117
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1118
	struct amdgpu_device *adev;
1119
	pgoff_t i;
A
Alex Deucher 已提交
1120

1121 1122
	amdgpu_ttm_backend_unbind(bdev, ttm);

1123
	if (gtt->userptr) {
1124
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1125
		kfree(ttm->sg);
X
xinhui pan 已提交
1126
		ttm->sg = NULL;
1127 1128 1129
		return;
	}

M
Matthew Auld 已提交
1130
	if (ttm->page_flags & TTM_TT_FLAG_EXTERNAL)
A
Alex Deucher 已提交
1131 1132
		return;

1133 1134 1135
	for (i = 0; i < ttm->num_pages; ++i)
		ttm->pages[i]->mapping = NULL;

D
Dave Airlie 已提交
1136
	adev = amdgpu_ttm_adev(bdev);
1137
	return ttm_pool_free(&adev->mman.bdev.pool, ttm);
A
Alex Deucher 已提交
1138 1139
}

1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
/**
 * amdgpu_ttm_tt_get_userptr - Return the userptr GTT ttm_tt for the current
 * task
 *
 * @tbo: The ttm_buffer_object that contains the userptr
 * @user_addr:  The returned value
 */
int amdgpu_ttm_tt_get_userptr(const struct ttm_buffer_object *tbo,
			      uint64_t *user_addr)
{
	struct amdgpu_ttm_tt *gtt;

	if (!tbo->ttm)
		return -EINVAL;

	gtt = (void *)tbo->ttm;
	*user_addr = gtt->userptr;
	return 0;
}

1160
/**
1161 1162
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1163
 *
1164
 * @bo: The ttm_buffer_object to bind this userptr to
1165 1166 1167 1168 1169 1170
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
1171 1172
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
			      uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
1173
{
1174
	struct amdgpu_ttm_tt *gtt;
A
Alex Deucher 已提交
1175

1176 1177 1178 1179 1180 1181
	if (!bo->ttm) {
		/* TODO: We want a separate TTM object type for userptrs */
		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
		if (bo->ttm == NULL)
			return -ENOMEM;
	}
A
Alex Deucher 已提交
1182

M
Matthew Auld 已提交
1183 1184
	/* Set TTM_TT_FLAG_EXTERNAL before populate but after create. */
	bo->ttm->page_flags |= TTM_TT_FLAG_EXTERNAL;
1185

1186
	gtt = (void *)bo->ttm;
A
Alex Deucher 已提交
1187 1188
	gtt->userptr = addr;
	gtt->userflags = flags;
1189 1190 1191 1192 1193 1194

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1195 1196 1197
	return 0;
}

1198
/*
1199 1200
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1201
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1202 1203 1204 1205
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1206
		return NULL;
A
Alex Deucher 已提交
1207

1208 1209 1210 1211
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1212 1213
}

1214
/*
1215 1216
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1217 1218
 *
 */
1219
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1220
				  unsigned long end, unsigned long *userptr)
1221 1222 1223 1224
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1225
	if (gtt == NULL || !gtt->userptr)
1226 1227
		return false;

1228 1229 1230
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1231
	size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE;
1232 1233 1234
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

1235 1236
	if (userptr)
		*userptr = gtt->userptr;
1237 1238 1239
	return true;
}

1240
/*
1241
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1242
 */
1243
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1244 1245 1246 1247 1248 1249
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1250
	return true;
1251 1252
}

1253
/*
1254 1255
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1266
/**
1267
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1268 1269 1270
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1271 1272
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1273
 */
1274
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
A
Alex Deucher 已提交
1275
{
1276
	uint64_t flags = 0;
A
Alex Deucher 已提交
1277 1278 1279 1280

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1281 1282
	if (mem && (mem->mem_type == TTM_PL_TT ||
		    mem->mem_type == AMDGPU_PL_PREEMPT)) {
A
Alex Deucher 已提交
1283 1284
		flags |= AMDGPU_PTE_SYSTEM;

1285
		if (ttm->caching == ttm_cached)
1286 1287
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1288

1289 1290 1291 1292
	if (mem && mem->mem_type == TTM_PL_VRAM &&
			mem->bus.caching == ttm_cached)
		flags |= AMDGPU_PTE_SNOOPED;

1293 1294 1295 1296 1297 1298
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
1299
 * @adev: amdgpu_device pointer
1300 1301
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1302
 *
1303 1304 1305
 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1306
				 struct ttm_resource *mem)
1307 1308 1309
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1310
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1311 1312 1313 1314 1315 1316 1317 1318
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1319
/*
1320 1321
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1322
 *
1323 1324 1325
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1326 1327
 * used to clean out a memory space.
 */
1328 1329 1330
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1331
	unsigned long num_pages = bo->resource->num_pages;
1332
	struct dma_resv_iter resv_cursor;
1333
	struct amdgpu_res_cursor cursor;
1334 1335
	struct dma_fence *f;

1336 1337 1338 1339
	/* Swapout? */
	if (bo->resource->mem_type == TTM_PL_SYSTEM)
		return true;

1340
	if (bo->type == ttm_bo_type_kernel &&
1341
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1342 1343
		return false;

1344 1345 1346 1347
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1348
	dma_resv_for_each_fence(&resv_cursor, bo->base.resv,
1349
				DMA_RESV_USAGE_BOOKKEEP, f) {
1350 1351
		if (amdkfd_fence_check_mm(f, current->mm))
			return false;
1352
	}
1353

1354
	switch (bo->resource->mem_type) {
1355 1356 1357 1358 1359 1360 1361 1362 1363
	case AMDGPU_PL_PREEMPT:
		/* Preemptible BOs don't own system resources managed by the
		 * driver (pages, VRAM, GART space). They point to resources
		 * owned by someone else (e.g. pageable memory in user mode
		 * or a DMABuf). They are used in a preemptible context so we
		 * can guarantee no deadlocks and good QoS in case of MMU
		 * notifiers or DMABuf move notifiers from the resource owner.
		 */
		return false;
1364
	case TTM_PL_TT:
1365 1366 1367
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1368
		return true;
1369

1370
	case TTM_PL_VRAM:
1371
		/* Check each drm MM node individually */
1372
		amdgpu_res_first(bo->resource, 0, (u64)num_pages << PAGE_SHIFT,
1373 1374 1375 1376 1377
				 &cursor);
		while (cursor.remaining) {
			if (place->fpfn < PFN_DOWN(cursor.start + cursor.size)
			    && !(place->lpfn &&
				 place->lpfn <= PFN_DOWN(cursor.start)))
1378 1379
				return true;

1380
			amdgpu_res_next(&cursor, cursor.size);
1381
		}
1382
		return false;
1383

1384 1385
	default:
		break;
1386 1387 1388 1389 1390
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
static void amdgpu_ttm_vram_mm_access(struct amdgpu_device *adev, loff_t pos,
				      void *buf, size_t size, bool write)
{
	while (size) {
		uint64_t aligned_pos = ALIGN_DOWN(pos, 4);
		uint64_t bytes = 4 - (pos & 0x3);
		uint32_t shift = (pos & 0x3) * 8;
		uint32_t mask = 0xffffffff << shift;
		uint32_t value = 0;

		if (size < bytes) {
			mask &= 0xffffffff >> (bytes - size) * 8;
			bytes = size;
		}

		if (mask != 0xffffffff) {
			amdgpu_device_mm_access(adev, aligned_pos, &value, 4, false);
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				amdgpu_device_mm_access(adev, aligned_pos, &value, 4, true);
			} else {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
			amdgpu_device_mm_access(adev, aligned_pos, buf, 4, write);
		}

		pos += bytes;
		buf += bytes;
		size -= bytes;
	}
}

1426 1427 1428 1429 1430
static int amdgpu_ttm_access_memory_sdma(struct ttm_buffer_object *bo,
					unsigned long offset, void *buf, int len, int write)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1431
	struct amdgpu_res_cursor src_mm;
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
	struct amdgpu_job *job;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
	unsigned int num_dw;
	int r, idx;

	if (len != PAGE_SIZE)
		return -EINVAL;

	if (!adev->mman.sdma_access_ptr)
		return -EACCES;

1444 1445
	if (!drm_dev_enter(adev_to_drm(adev), &idx))
		return -ENODEV;
1446 1447 1448 1449 1450 1451 1452 1453 1454

	if (write)
		memcpy(adev->mman.sdma_access_ptr, buf, len);

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED, &job);
	if (r)
		goto out;

1455 1456
	amdgpu_res_first(abo->tbo.resource, offset, len, &src_mm);
	src_addr = amdgpu_ttm_domain_start(adev, bo->resource->mem_type) + src_mm.start;
1457 1458 1459 1460
	dst_addr = amdgpu_bo_gpu_offset(adev->mman.sdma_access_bo);
	if (write)
		swap(src_addr, dst_addr);

1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr, dst_addr, PAGE_SIZE, false);

	amdgpu_ring_pad_ib(adev->mman.buffer_funcs_ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	r = amdgpu_job_submit(job, &adev->mman.entity, AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r) {
		amdgpu_job_free(job);
		goto out;
	}

	if (!dma_fence_wait_timeout(fence, false, adev->sdma_timeout))
		r = -ETIMEDOUT;
	dma_fence_put(fence);

	if (!(r || write))
		memcpy(buf, adev->mman.sdma_access_ptr, len);
out:
	drm_dev_exit(idx);
	return r;
}

1483
/**
1484
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1495
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1496 1497
				    unsigned long offset, void *buf, int len,
				    int write)
1498
{
1499
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1500
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1501
	struct amdgpu_res_cursor cursor;
1502 1503
	int ret = 0;

1504
	if (bo->resource->mem_type != TTM_PL_VRAM)
1505 1506
		return -EIO;

1507
	if (amdgpu_device_has_timeouts_enabled(adev) &&
1508 1509 1510
			!amdgpu_ttm_access_memory_sdma(bo, offset, buf, len, write))
		return len;

1511
	amdgpu_res_first(bo->resource, offset, len, &cursor);
1512
	while (cursor.remaining) {
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
		size_t count, size = cursor.size;
		loff_t pos = cursor.start;

		count = amdgpu_device_aper_access(adev, pos, buf, size, write);
		size -= count;
		if (size) {
			/* using MM to access rest vram and handle un-aligned address */
			pos += count;
			buf += count;
			amdgpu_ttm_vram_mm_access(adev, pos, buf, size, write);
1523 1524
		}

1525 1526 1527
		ret += cursor.size;
		buf += cursor.size;
		amdgpu_res_next(&cursor, cursor.size);
1528 1529 1530 1531 1532
	}

	return ret;
}

1533 1534 1535 1536 1537 1538
static void
amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo)
{
	amdgpu_bo_move_notify(bo, false, NULL);
}

1539
static struct ttm_device_funcs amdgpu_bo_driver = {
A
Alex Deucher 已提交
1540 1541 1542
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1543
	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1544
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1545 1546
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
1547
	.delete_mem_notify = &amdgpu_bo_delete_mem_notify,
1548
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1549
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1550
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1551
	.access_memory = &amdgpu_ttm_access_memory,
A
Alex Deucher 已提交
1552 1553
};

1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
1566 1567
	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
		NULL, &adev->mman.fw_vram_usage_va);
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1579 1580
	uint64_t vram_size = adev->gmc.visible_vram_size;

1581 1582
	adev->mman.fw_vram_usage_va = NULL;
	adev->mman.fw_vram_usage_reserved_bo = NULL;
1583

1584 1585
	if (adev->mman.fw_vram_usage_size == 0 ||
	    adev->mman.fw_vram_usage_size > vram_size)
1586
		return 0;
1587

1588
	return amdgpu_bo_create_kernel_at(adev,
1589 1590
					  adev->mman.fw_vram_usage_start_offset,
					  adev->mman.fw_vram_usage_size,
1591
					  AMDGPU_GEM_DOMAIN_VRAM,
1592 1593
					  &adev->mman.fw_vram_usage_reserved_bo,
					  &adev->mman.fw_vram_usage_va);
1594
}
1595

1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1618
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1619
{
1620
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1621

1622
	memset(ctx, 0, sizeof(*ctx));
1623

1624
	ctx->c2p_train_data_offset =
1625
		ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1626 1627 1628 1629
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1630

1631 1632 1633 1634
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1635 1636
}

1637 1638 1639
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1640
 */
1641
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1642 1643 1644
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1645
	bool mem_train_support = false;
1646

1647
	if (!amdgpu_sriov_vf(adev)) {
1648
		if (amdgpu_atomfirmware_mem_training_supported(adev))
1649
			mem_train_support = true;
1650
		else
1651
			DRM_DEBUG("memory training does not support!\n");
1652 1653
	}

1654 1655 1656 1657 1658 1659 1660
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
1661
	adev->mman.discovery_tmr_size =
1662
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1663 1664
	if (!adev->mman.discovery_tmr_size)
		adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1665 1666 1667 1668 1669

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1670 1671 1672 1673 1674
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1675 1676 1677 1678
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1679
		}
1680
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1681
	}
1682 1683

	ret = amdgpu_bo_create_kernel_at(adev,
1684 1685
				adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
				adev->mman.discovery_tmr_size,
1686
				AMDGPU_GEM_DOMAIN_VRAM,
1687
				&adev->mman.discovery_memory,
1688
				NULL);
1689
	if (ret) {
1690
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1691
		amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1692
		return ret;
1693 1694 1695 1696 1697
	}

	return 0;
}

1698
/*
1699 1700
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1701 1702 1703 1704 1705 1706
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1707 1708
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1709
	uint64_t gtt_size;
A
Alex Deucher 已提交
1710
	int r;
1711
	u64 vis_vram_limit;
A
Alex Deucher 已提交
1712

1713 1714
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1715
	/* No others user of address space so set it to 0 */
1716
	r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev,
1717 1718
			       adev_to_drm(adev)->anon_inode->i_mapping,
			       adev_to_drm(adev)->vma_offset_manager,
1719
			       adev->need_swiotlb,
1720
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1721 1722 1723 1724 1725
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1726

1727
	/* Initialize VRAM pool with all of VRAM divided into pages */
1728
	r = amdgpu_vram_mgr_init(adev);
A
Alex Deucher 已提交
1729 1730 1731 1732
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1733 1734 1735 1736

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1737 1738
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1739

A
Alex Deucher 已提交
1740
	/* Change the size here instead of the init above so only lpfn is affected */
1741
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1742
#ifdef CONFIG_64BIT
1743
#ifdef CONFIG_X86
1744 1745 1746 1747 1748
	if (adev->gmc.xgmi.connected_to_cpu)
		adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);

	else
1749
#endif
1750 1751
		adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);
1752
#endif
A
Alex Deucher 已提交
1753

1754 1755 1756 1757
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1758
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1759 1760 1761 1762
	if (r) {
		return r;
	}

1763
	/*
1764 1765 1766
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1767
	 */
1768
	if (adev->mman.discovery_bin) {
1769
		r = amdgpu_ttm_reserve_tmr(adev);
1770 1771 1772
		if (r)
			return r;
	}
1773

1774 1775 1776 1777
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
1778
	r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1779
				       AMDGPU_GEM_DOMAIN_VRAM,
1780
				       &adev->mman.stolen_vga_memory,
1781
				       NULL);
C
Christian König 已提交
1782 1783
	if (r)
		return r;
1784 1785
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
				       adev->mman.stolen_extended_size,
1786
				       AMDGPU_GEM_DOMAIN_VRAM,
1787
				       &adev->mman.stolen_extended_memory,
1788
				       NULL);
C
Christian König 已提交
1789 1790
	if (r)
		return r;
1791 1792 1793 1794 1795 1796 1797
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_reserved_offset,
				       adev->mman.stolen_reserved_size,
				       AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->mman.stolen_reserved_memory,
				       NULL);
	if (r)
		return r;
1798

A
Alex Deucher 已提交
1799
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1800
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1801

1802
	/* Compute GTT size, either based on 1/2 the size of RAM size
1803
	 * or whatever the user passed on module init */
1804 1805 1806 1807
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
		/* Certain GL unit tests for large textures can cause problems
		 * with the OOM killer since there is no way to link this memory
		 * to a process.  This was originally mitigated (but not necessarily
		 * eliminated) by limiting the GTT size.  The problem is this limit
		 * is often too low for many modern games so just make the limit 1/2
		 * of system memory which aligns with TTM. The OOM accounting needs
		 * to be addressed, but we shouldn't prevent common 3D applications
		 * from being usable just to potentially mitigate that corner case.
		 */
		gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
			       (u64)si.totalram * si.mem_unit / 2);
	} else {
1820
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1821
	}
1822 1823

	/* Initialize GTT memory pool */
1824
	r = amdgpu_gtt_mgr_init(adev, gtt_size);
A
Alex Deucher 已提交
1825 1826 1827 1828 1829
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1830
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1831

1832 1833 1834 1835 1836 1837 1838
	/* Initialize preemptible memory pool */
	r = amdgpu_preempt_mgr_init(adev);
	if (r) {
		DRM_ERROR("Failed initializing PREEMPT heap.\n");
		return r;
	}

1839
	/* Initialize various on-chip memory pools */
1840
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1841 1842 1843
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1844 1845
	}

1846
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1847 1848 1849
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1850 1851
	}

1852
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1853 1854 1855
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
1856 1857
	}

1858 1859 1860
	if (amdgpu_bo_create_kernel(adev, PAGE_SIZE, PAGE_SIZE,
				AMDGPU_GEM_DOMAIN_GTT,
				&adev->mman.sdma_access_bo, NULL,
1861
				&adev->mman.sdma_access_ptr))
1862 1863
		DRM_WARN("Debug VRAM access will use slowpath MM access\n");

A
Alex Deucher 已提交
1864 1865 1866
	return 0;
}

1867
/*
1868 1869
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
1870 1871
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
1872
	int idx;
A
Alex Deucher 已提交
1873 1874
	if (!adev->mman.initialized)
		return;
1875

1876
	amdgpu_ttm_training_reserve_vram_fini(adev);
1877
	/* return the stolen vga memory back to VRAM */
1878 1879
	amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
1880
	/* return the IP Discovery TMR memory back to VRAM */
1881
	amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1882 1883 1884
	if (adev->mman.stolen_reserved_size)
		amdgpu_bo_free_kernel(&adev->mman.stolen_reserved_memory,
				      NULL, NULL);
1885 1886
	amdgpu_bo_free_kernel(&adev->mman.sdma_access_bo, NULL,
					&adev->mman.sdma_access_ptr);
1887
	amdgpu_ttm_fw_reserve_vram_fini(adev);
1888

1889 1890 1891 1892 1893 1894 1895 1896 1897
	if (drm_dev_enter(adev_to_drm(adev), &idx)) {

		if (adev->mman.aper_base_kaddr)
			iounmap(adev->mman.aper_base_kaddr);
		adev->mman.aper_base_kaddr = NULL;

		drm_dev_exit(idx);
	}

1898 1899
	amdgpu_vram_mgr_fini(adev);
	amdgpu_gtt_mgr_fini(adev);
1900
	amdgpu_preempt_mgr_fini(adev);
1901 1902 1903
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
1904
	ttm_device_fini(&adev->mman.bdev);
A
Alex Deucher 已提交
1905 1906 1907 1908
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
1919
{
1920
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
1921
	uint64_t size;
1922
	int r;
A
Alex Deucher 已提交
1923

1924
	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
1925
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
1926 1927
		return;

1928 1929
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
1930
		struct drm_gpu_scheduler *sched;
1931 1932

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
1933 1934
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
1935
					  DRM_SCHED_PRIORITY_KERNEL, &sched,
N
Nirmoy Das 已提交
1936
					  1, NULL);
1937 1938 1939 1940 1941 1942
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
1943
		drm_sched_entity_destroy(&adev->mman.entity);
1944 1945
		dma_fence_put(man->move);
		man->move = NULL;
1946 1947
	}

A
Alex Deucher 已提交
1948
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
1949 1950 1951 1952
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
1953
	man->size = size;
1954
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
1955 1956
}

1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
static int amdgpu_ttm_prepare_job(struct amdgpu_device *adev,
				  bool direct_submit,
				  unsigned int num_dw,
				  struct dma_resv *resv,
				  bool vm_needs_flush,
				  struct amdgpu_job **job)
{
	enum amdgpu_ib_pool_type pool = direct_submit ?
		AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
	int r;

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, job);
	if (r)
		return r;

	if (vm_needs_flush) {
		(*job)->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ?
							adev->gmc.pdb0_bo :
							adev->gart.bo);
		(*job)->vm_needs_flush = true;
	}
	if (resv) {
		r = amdgpu_sync_resv(adev, &(*job)->sync, resv,
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			amdgpu_job_free(*job);
			return r;
		}
	}
	return 0;
}

1992 1993
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
1994
		       struct dma_resv *resv,
1995
		       struct dma_fence **fence, bool direct_submit,
1996
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
1997 1998
{
	struct amdgpu_device *adev = ring->adev;
1999
	unsigned num_loops, num_dw;
2000
	struct amdgpu_job *job;
A
Alex Deucher 已提交
2001 2002 2003 2004
	uint32_t max_bytes;
	unsigned i;
	int r;

2005
	if (!direct_submit && !ring->sched.ready) {
2006 2007 2008 2009
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
2010 2011
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
2012
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
2013 2014
	r = amdgpu_ttm_prepare_job(adev, direct_submit, num_dw,
				   resv, vm_needs_flush, &job);
2015
	if (r)
2016
		return r;
2017

A
Alex Deucher 已提交
2018 2019 2020
	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

2021
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
2022
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
2023 2024 2025 2026 2027 2028

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

2029 2030
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2031 2032 2033
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
2034
		r = amdgpu_job_submit(job, &adev->mman.entity,
2035
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2036 2037
	if (r)
		goto error_free;
A
Alex Deucher 已提交
2038

2039
	return r;
2040

2041
error_free:
2042
	amdgpu_job_free(job);
2043
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
2044
	return r;
A
Alex Deucher 已提交
2045 2046
}

2047 2048 2049 2050 2051
static int amdgpu_ttm_fill_mem(struct amdgpu_ring *ring, uint32_t src_data,
			       uint64_t dst_addr, uint32_t byte_count,
			       struct dma_resv *resv,
			       struct dma_fence **fence,
			       bool vm_needs_flush)
2052
{
2053
	struct amdgpu_device *adev = ring->adev;
2054
	unsigned int num_loops, num_dw;
2055
	struct amdgpu_job *job;
2056 2057
	uint32_t max_bytes;
	unsigned int i;
2058 2059
	int r;

2060 2061 2062 2063 2064
	max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
	num_loops = DIV_ROUND_UP_ULL(byte_count, max_bytes);
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->fill_num_dw, 8);
	r = amdgpu_ttm_prepare_job(adev, false, num_dw, resv, vm_needs_flush,
				   &job);
2065 2066 2067
	if (r)
		return r;

2068 2069
	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size = min(byte_count, max_bytes);
2070

2071 2072
		amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data, dst_addr,
					cur_size);
2073

2074 2075
		dst_addr += cur_size;
		byte_count -= cur_size;
2076 2077 2078 2079
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2080
	r = amdgpu_job_submit(job, &adev->mman.entity,
2081
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
			uint32_t src_data,
			struct dma_resv *resv,
			struct dma_fence **f)
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
	struct dma_fence *fence = NULL;
	struct amdgpu_res_cursor dst;
	int r;

	if (!adev->mman.buffer_funcs_enabled) {
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

	amdgpu_res_first(bo->tbo.resource, 0, amdgpu_bo_size(bo), &dst);

	mutex_lock(&adev->mman.gtt_window_lock);
	while (dst.remaining) {
		struct dma_fence *next;
		uint64_t cur_size, to;

		/* Never fill more than 256MiB at once to avoid timeouts */
		cur_size = min(dst.size, 256ULL << 20);

		r = amdgpu_ttm_map_buffer(&bo->tbo, bo->tbo.resource, &dst,
					  1, ring, false, &cur_size, &to);
		if (r)
			goto error;

		r = amdgpu_ttm_fill_mem(ring, src_data, to, cur_size, resv,
					&next, true);
		if (r)
			goto error;

		dma_fence_put(fence);
		fence = next;

		amdgpu_res_next(&dst, cur_size);
	}
error:
	mutex_unlock(&adev->mman.gtt_window_lock);
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
2138 2139 2140
	return r;
}

2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
/**
 * amdgpu_ttm_evict_resources - evict memory buffers
 * @adev: amdgpu device object
 * @mem_type: evicted BO's memory type
 *
 * Evicts all @mem_type buffers on the lru list of the memory type.
 *
 * Returns:
 * 0 for success or a negative error code on failure.
 */
int amdgpu_ttm_evict_resources(struct amdgpu_device *adev, int mem_type)
{
	struct ttm_resource_manager *man;

	switch (mem_type) {
	case TTM_PL_VRAM:
	case TTM_PL_TT:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_OA:
		man = ttm_manager_type(&adev->mman.bdev, mem_type);
		break;
	default:
		DRM_ERROR("Trying to evict invalid memory type\n");
		return -EINVAL;
	}

	return ttm_resource_manager_evict_all(&adev->mman.bdev, man);
}

A
Alex Deucher 已提交
2171 2172
#if defined(CONFIG_DEBUG_FS)

2173
static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused)
2174
{
2175
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2176 2177 2178 2179

	return ttm_pool_debugfs(&adev->mman.bdev.pool, m);
}

2180
DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool);
A
Alex Deucher 已提交
2181

2182
/*
2183 2184 2185 2186
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2187 2188 2189
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2190
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2191 2192 2193 2194 2195
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2196
	if (*pos >= adev->gmc.mc_vram_size)
2197 2198
		return -ENXIO;

2199
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2200
	while (size) {
2201 2202
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2203

2204
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2205 2206
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2207

2208 2209 2210 2211
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2212 2213 2214 2215 2216
	}

	return result;
}

2217
/*
2218 2219 2220 2221
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2232
	if (*pos >= adev->gmc.mc_vram_size)
2233 2234 2235 2236 2237
		return -ENXIO;

	while (size) {
		uint32_t value;

2238
		if (*pos >= adev->gmc.mc_vram_size)
2239 2240 2241 2242 2243 2244
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

2245
		amdgpu_device_mm_access(adev, *pos, &value, 4, true);
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2256 2257 2258
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2259 2260
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2261 2262
};

2263
/*
2264 2265 2266 2267 2268 2269
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2270 2271
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2272 2273 2274
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2275 2276
	ssize_t result = 0;
	int r;
2277

2278
	/* retrieve the IOMMU domain if any for this device */
2279
	dom = iommu_get_domain_for_dev(adev->dev);
2280

2281 2282 2283 2284 2285 2286 2287 2288 2289 2290
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2291 2292 2293 2294
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2306
		r = copy_to_user(buf, ptr + off, bytes);
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2319
/*
2320 2321 2322 2323 2324 2325
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2326 2327 2328 2329 2330 2331 2332
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2333 2334

	dom = iommu_get_domain_for_dev(adev->dev);
2335

2336 2337 2338 2339 2340 2341 2342 2343 2344
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2345

2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2357
		r = copy_from_user(ptr + off, buf, bytes);
2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2368 2369
}

2370
static const struct file_operations amdgpu_ttm_iomem_fops = {
2371
	.owner = THIS_MODULE,
2372 2373
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2374 2375
	.llseek = default_llseek
};
2376

2377 2378
#endif

2379
void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2380 2381
{
#if defined(CONFIG_DEBUG_FS)
2382
	struct drm_minor *minor = adev_to_drm(adev)->primary;
2383 2384
	struct dentry *root = minor->debugfs_root;

2385
	debugfs_create_file_size("amdgpu_vram", 0444, root, adev,
2386
				 &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size);
2387
	debugfs_create_file("amdgpu_iomem", 0444, root, adev,
2388
			    &amdgpu_ttm_iomem_fops);
2389 2390
	debugfs_create_file("ttm_page_pool", 0444, root, adev,
			    &amdgpu_ttm_page_pool_fops);
2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
	ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
							     TTM_PL_VRAM),
					    root, "amdgpu_vram_mm");
	ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
							     TTM_PL_TT),
					    root, "amdgpu_gtt_mm");
	ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
							     AMDGPU_PL_GDS),
					    root, "amdgpu_gds_mm");
	ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
							     AMDGPU_PL_GWS),
					    root, "amdgpu_gws_mm");
	ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
							     AMDGPU_PL_OA),
					    root, "amdgpu_oa_mm");

A
Alex Deucher 已提交
2407 2408
#endif
}