amdgpu_smu.c 64.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */

#include <linux/firmware.h>
24
#include <linux/pci.h>
25

26 27
#include "amdgpu.h"
#include "amdgpu_smu.h"
28
#include "smu_internal.h"
29
#include "smu_v11_0.h"
30
#include "smu_v12_0.h"
31
#include "atom.h"
32 33
#include "arcturus_ppt.h"
#include "navi10_ppt.h"
34
#include "sienna_cichlid_ppt.h"
35
#include "renoir_ppt.h"
36
#include "amd_pcie.h"
37
#include "smu_cmn.h"
38

39 40 41 42 43 44 45 46 47 48
/*
 * DO NOT use these for err/warn/info/debug messages.
 * Use dev_err, dev_warn, dev_info and dev_dbg instead.
 * They are more MGPU friendly.
 */
#undef pr_err
#undef pr_warn
#undef pr_info
#undef pr_debug

49 50 51 52 53 54 55 56
#undef __SMU_DUMMY_MAP
#define __SMU_DUMMY_MAP(type)	#type
static const char* __smu_message_names[] = {
	SMU_MESSAGE_TYPES
};

const char *smu_get_message_name(struct smu_context *smu, enum smu_message_type type)
{
57
	if (type < 0 || type >= SMU_MSG_MAX_COUNT)
58
		return "unknown smu message";
59 60 61
	return __smu_message_names[type];
}

62 63 64 65 66 67 68 69
#undef __SMU_DUMMY_MAP
#define __SMU_DUMMY_MAP(fea)	#fea
static const char* __smu_feature_names[] = {
	SMU_FEATURE_MASKS
};

const char *smu_get_feature_name(struct smu_context *smu, enum smu_feature_mask feature)
{
70
	if (feature < 0 || feature >= SMU_FEATURE_COUNT)
71
		return "unknown smu feature";
72 73 74
	return __smu_feature_names[feature];
}

75 76 77 78 79 80 81
size_t smu_sys_get_pp_feature_mask(struct smu_context *smu, char *buf)
{
	size_t size = 0;
	int ret = 0, i = 0;
	uint32_t feature_mask[2] = { 0 };
	int32_t feature_index = 0;
	uint32_t count = 0;
82 83
	uint32_t sort_feature[SMU_FEATURE_COUNT];
	uint64_t hw_feature_count = 0;
84

85 86
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
87

88 89
	mutex_lock(&smu->mutex);

90 91 92 93 94 95 96 97
	ret = smu_feature_get_enabled_mask(smu, feature_mask, 2);
	if (ret)
		goto failed;

	size =  sprintf(buf + size, "features high: 0x%08x low: 0x%08x\n",
			feature_mask[1], feature_mask[0]);

	for (i = 0; i < SMU_FEATURE_COUNT; i++) {
98 99 100
		feature_index = smu_cmn_to_asic_specific_index(smu,
							       CMN2ASIC_MAPPING_FEATURE,
							       i);
101 102
		if (feature_index < 0)
			continue;
103 104 105 106 107
		sort_feature[feature_index] = i;
		hw_feature_count++;
	}

	for (i = 0; i < hw_feature_count; i++) {
108 109
		size += sprintf(buf + size, "%02d. %-20s (%2d) : %s\n",
			       count++,
110 111 112
			       smu_get_feature_name(smu, sort_feature[i]),
			       i,
			       !!smu_feature_is_enabled(smu, sort_feature[i]) ?
113
			       "enabled" : "disabled");
114 115 116
	}

failed:
117 118
	mutex_unlock(&smu->mutex);

119 120 121
	return size;
}

122 123 124 125 126 127 128 129
static int smu_feature_update_enable_state(struct smu_context *smu,
					   uint64_t feature_mask,
					   bool enabled)
{
	struct smu_feature *feature = &smu->smu_feature;
	int ret = 0;

	if (enabled) {
130 131 132 133
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_EnableSmuFeaturesLow,
						  lower_32_bits(feature_mask),
						  NULL);
134 135
		if (ret)
			return ret;
136 137 138 139
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_EnableSmuFeaturesHigh,
						  upper_32_bits(feature_mask),
						  NULL);
140 141 142
		if (ret)
			return ret;
	} else {
143 144 145 146
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_DisableSmuFeaturesLow,
						  lower_32_bits(feature_mask),
						  NULL);
147 148
		if (ret)
			return ret;
149 150 151 152
		ret = smu_send_smc_msg_with_param(smu,
						  SMU_MSG_DisableSmuFeaturesHigh,
						  upper_32_bits(feature_mask),
						  NULL);
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
		if (ret)
			return ret;
	}

	mutex_lock(&feature->mutex);
	if (enabled)
		bitmap_or(feature->enabled, feature->enabled,
				(unsigned long *)(&feature_mask), SMU_FEATURE_MAX);
	else
		bitmap_andnot(feature->enabled, feature->enabled,
				(unsigned long *)(&feature_mask), SMU_FEATURE_MAX);
	mutex_unlock(&feature->mutex);

	return ret;
}

169 170 171 172 173 174 175
int smu_sys_set_pp_feature_mask(struct smu_context *smu, uint64_t new_mask)
{
	int ret = 0;
	uint32_t feature_mask[2] = { 0 };
	uint64_t feature_2_enabled = 0;
	uint64_t feature_2_disabled = 0;
	uint64_t feature_enables = 0;
176

177 178
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
179

180 181
	mutex_lock(&smu->mutex);

182 183
	ret = smu_feature_get_enabled_mask(smu, feature_mask, 2);
	if (ret)
184
		goto out;
185 186 187 188 189 190 191 192 193

	feature_enables = ((uint64_t)feature_mask[1] << 32 | (uint64_t)feature_mask[0]);

	feature_2_enabled  = ~feature_enables & new_mask;
	feature_2_disabled = feature_enables & ~new_mask;

	if (feature_2_enabled) {
		ret = smu_feature_update_enable_state(smu, feature_2_enabled, true);
		if (ret)
194
			goto out;
195 196 197 198
	}
	if (feature_2_disabled) {
		ret = smu_feature_update_enable_state(smu, feature_2_disabled, false);
		if (ret)
199
			goto out;
200 201
	}

202 203 204
out:
	mutex_unlock(&smu->mutex);

205 206 207
	return ret;
}

208 209 210 211 212 213 214
int smu_get_smc_version(struct smu_context *smu, uint32_t *if_version, uint32_t *smu_version)
{
	int ret = 0;

	if (!if_version && !smu_version)
		return -EINVAL;

215 216 217 218 219 220 221 222 223 224 225
	if (smu->smc_fw_if_version && smu->smc_fw_version)
	{
		if (if_version)
			*if_version = smu->smc_fw_if_version;

		if (smu_version)
			*smu_version = smu->smc_fw_version;

		return 0;
	}

226
	if (if_version) {
227
		ret = smu_send_smc_msg(smu, SMU_MSG_GetDriverIfVersion, if_version);
228 229
		if (ret)
			return ret;
230 231

		smu->smc_fw_if_version = *if_version;
232 233 234
	}

	if (smu_version) {
235
		ret = smu_send_smc_msg(smu, SMU_MSG_GetSmuVersion, smu_version);
236 237
		if (ret)
			return ret;
238 239

		smu->smc_fw_version = *smu_version;
240 241 242 243 244
	}

	return ret;
}

245 246 247 248 249 250 251 252 253 254 255 256 257
int smu_get_status_gfxoff(struct amdgpu_device *adev, uint32_t *value)
{
	int ret = 0;
	struct smu_context *smu = &adev->smu;

	if (is_support_sw_smu(adev) && smu->ppt_funcs->get_gfx_off_status)
		*value = smu_get_gfx_off_status(smu);
	else
		ret = -EINVAL;

	return ret;
}

258 259 260 261
int smu_set_soft_freq_range(struct smu_context *smu,
			    enum smu_clk_type clk_type,
			    uint32_t min,
			    uint32_t max)
262
{
263
	int ret = 0;
264

265 266 267
	if (!smu_clk_dpm_is_enabled(smu, clk_type))
		return 0;

268 269 270 271 272 273 274 275 276
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_soft_freq_limited_range)
		ret = smu->ppt_funcs->set_soft_freq_limited_range(smu,
								  clk_type,
								  min,
								  max);

	mutex_unlock(&smu->mutex);
277

278 279 280
	return ret;
}

281 282 283 284
int smu_get_dpm_freq_range(struct smu_context *smu,
			   enum smu_clk_type clk_type,
			   uint32_t *min,
			   uint32_t *max)
285
{
286
	int ret = 0;
287 288 289 290

	if (!min && !max)
		return -EINVAL;

291
	mutex_lock(&smu->mutex);
292

293 294 295 296 297 298 299
	if (smu->ppt_funcs->get_dpm_ultimate_freq)
		ret = smu->ppt_funcs->get_dpm_ultimate_freq(smu,
							    clk_type,
							    min,
							    max);

	mutex_unlock(&smu->mutex);
300

301 302 303
	return ret;
}

304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
bool smu_clk_dpm_is_enabled(struct smu_context *smu, enum smu_clk_type clk_type)
{
	enum smu_feature_mask feature_id = 0;

	switch (clk_type) {
	case SMU_MCLK:
	case SMU_UCLK:
		feature_id = SMU_FEATURE_DPM_UCLK_BIT;
		break;
	case SMU_GFXCLK:
	case SMU_SCLK:
		feature_id = SMU_FEATURE_DPM_GFXCLK_BIT;
		break;
	case SMU_SOCCLK:
		feature_id = SMU_FEATURE_DPM_SOCCLK_BIT;
		break;
	default:
		return true;
	}

	if(!smu_feature_is_enabled(smu, feature_id)) {
		return false;
	}

	return true;
}

331 332 333 334 335 336 337 338 339 340 341 342 343 344
/**
 * smu_dpm_set_power_gate - power gate/ungate the specific IP block
 *
 * @smu:        smu_context pointer
 * @block_type: the IP block to power gate/ungate
 * @gate:       to power gate if true, ungate otherwise
 *
 * This API uses no smu->mutex lock protection due to:
 * 1. It is either called by other IP block(gfx/sdma/vcn/uvd/vce).
 *    This is guarded to be race condition free by the caller.
 * 2. Or get called on user setting request of power_dpm_force_performance_level.
 *    Under this case, the smu->mutex lock protection is already enforced on
 *    the parent API smu_force_performance_level of the call path.
 */
345 346 347 348 349
int smu_dpm_set_power_gate(struct smu_context *smu, uint32_t block_type,
			   bool gate)
{
	int ret = 0;

350 351
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
352

353
	switch (block_type) {
354 355 356 357
	/*
	 * Some legacy code of amdgpu_vcn.c and vcn_v2*.c still uses
	 * AMD_IP_BLOCK_TYPE_UVD for VCN. So, here both of them are kept.
	 */
358
	case AMD_IP_BLOCK_TYPE_UVD:
359 360
	case AMD_IP_BLOCK_TYPE_VCN:
		ret = smu_dpm_set_vcn_enable(smu, !gate);
361
		if (ret)
362
			dev_err(smu->adev->dev, "Failed to power %s VCN!\n",
363
				gate ? "gate" : "ungate");
364
		break;
365 366
	case AMD_IP_BLOCK_TYPE_GFX:
		ret = smu_gfx_off_control(smu, gate);
367 368 369
		if (ret)
			dev_err(smu->adev->dev, "Failed to %s gfxoff!\n",
				gate ? "enable" : "disable");
370
		break;
371 372
	case AMD_IP_BLOCK_TYPE_SDMA:
		ret = smu_powergate_sdma(smu, gate);
373 374 375
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s SDMA!\n",
				gate ? "gate" : "ungate");
376
		break;
L
Leo Liu 已提交
377
	case AMD_IP_BLOCK_TYPE_JPEG:
378
		ret = smu_dpm_set_jpeg_enable(smu, !gate);
379 380 381
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s JPEG!\n",
				gate ? "gate" : "ungate");
L
Leo Liu 已提交
382
		break;
383
	default:
384 385
		dev_err(smu->adev->dev, "Unsupported block type!\n");
		return -EINVAL;
386 387
	}

388
	return ret;
389 390
}

391 392 393 394 395 396 397 398
int smu_get_power_num_states(struct smu_context *smu,
			     struct pp_states_info *state_info)
{
	if (!state_info)
		return -EINVAL;

	/* not support power state */
	memset(state_info, 0, sizeof(struct pp_states_info));
399 400
	state_info->nums = 1;
	state_info->states[0] = POWER_STATE_TYPE_DEFAULT;
401 402 403 404

	return 0;
}

405
int smu_update_table(struct smu_context *smu, enum smu_table_id table_index, int argument,
406 407 408
		     void *table_data, bool drv2smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
409
	struct amdgpu_device *adev = smu->adev;
410
	struct smu_table *table = &smu_table->driver_table;
411 412 413
	int table_id = smu_cmn_to_asic_specific_index(smu,
						      CMN2ASIC_MAPPING_TABLE,
						      table_index);
414 415
	uint32_t table_size;
	int ret = 0;
416
	if (!table_data || table_id >= SMU_TABLE_COUNT || table_id < 0)
417 418
		return -EINVAL;

419
	table_size = smu_table->tables[table_index].size;
420

421
	if (drv2smu) {
422
		memcpy(table->cpu_addr, table_data, table_size);
423 424 425 426 427 428
		/*
		 * Flush hdp cache: to guard the content seen by
		 * GPU is consitent with CPU.
		 */
		amdgpu_asic_flush_hdp(adev, NULL);
	}
429 430 431 432

	ret = smu_send_smc_msg_with_param(smu, drv2smu ?
					  SMU_MSG_TransferTableDram2Smu :
					  SMU_MSG_TransferTableSmu2Dram,
433 434
					  table_id | ((argument & 0xFFFF) << 16),
					  NULL);
435 436 437
	if (ret)
		return ret;

438 439
	if (!drv2smu) {
		amdgpu_asic_flush_hdp(adev, NULL);
440
		memcpy(table_data, table->cpu_addr, table_size);
441
	}
442 443 444 445

	return ret;
}

446 447
bool is_support_sw_smu(struct amdgpu_device *adev)
{
448 449
	if (adev->asic_type >= CHIP_ARCTURUS)
		return true;
450

451
	return false;
452 453
}

454 455 456
int smu_sys_get_pp_table(struct smu_context *smu, void **table)
{
	struct smu_table_context *smu_table = &smu->smu_table;
457
	uint32_t powerplay_table_size;
458

459 460
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
461

462 463 464
	if (!smu_table->power_play_table && !smu_table->hardcode_pptable)
		return -EINVAL;

465 466
	mutex_lock(&smu->mutex);

467 468 469 470 471
	if (smu_table->hardcode_pptable)
		*table = smu_table->hardcode_pptable;
	else
		*table = smu_table->power_play_table;

472 473 474 475 476
	powerplay_table_size = smu_table->power_play_table_size;

	mutex_unlock(&smu->mutex);

	return powerplay_table_size;
477 478 479 480 481 482 483 484
}

int smu_sys_set_pp_table(struct smu_context *smu,  void *buf, size_t size)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	ATOM_COMMON_TABLE_HEADER *header = (ATOM_COMMON_TABLE_HEADER *)buf;
	int ret = 0;

485 486
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
487

488
	if (header->usStructureSize != size) {
489
		dev_err(smu->adev->dev, "pp table size not matched !\n");
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
		return -EIO;
	}

	mutex_lock(&smu->mutex);
	if (!smu_table->hardcode_pptable)
		smu_table->hardcode_pptable = kzalloc(size, GFP_KERNEL);
	if (!smu_table->hardcode_pptable) {
		ret = -ENOMEM;
		goto failed;
	}

	memcpy(smu_table->hardcode_pptable, buf, size);
	smu_table->power_play_table = smu_table->hardcode_pptable;
	smu_table->power_play_table_size = size;

505 506 507 508 509 510
	/*
	 * Special hw_fini action(for Navi1x, the DPMs disablement will be
	 * skipped) may be needed for custom pptable uploading.
	 */
	smu->uploading_custom_pp_table = true;

511 512
	ret = smu_reset(smu);
	if (ret)
513
		dev_info(smu->adev->dev, "smu reset failed, ret = %d\n", ret);
514

515 516
	smu->uploading_custom_pp_table = false;

517 518 519 520 521
failed:
	mutex_unlock(&smu->mutex);
	return ret;
}

E
Evan Quan 已提交
522
static int smu_get_driver_allowed_feature_mask(struct smu_context *smu)
523 524 525
{
	struct smu_feature *feature = &smu->smu_feature;
	int ret = 0;
526
	uint32_t allowed_feature_mask[SMU_FEATURE_MAX/32];
527

528
	mutex_lock(&feature->mutex);
529
	bitmap_zero(feature->allowed, SMU_FEATURE_MAX);
530
	mutex_unlock(&feature->mutex);
531

532
	ret = smu_get_allowed_feature_mask(smu, allowed_feature_mask,
533 534 535 536
					     SMU_FEATURE_MAX/32);
	if (ret)
		return ret;

537
	mutex_lock(&feature->mutex);
538 539
	bitmap_or(feature->allowed, feature->allowed,
		      (unsigned long *)allowed_feature_mask,
540
		      feature->feature_num);
541
	mutex_unlock(&feature->mutex);
542 543 544

	return ret;
}
545

546
int smu_feature_is_enabled(struct smu_context *smu, enum smu_feature_mask mask)
547 548
{
	struct smu_feature *feature = &smu->smu_feature;
549
	int feature_id;
550 551
	int ret = 0;

552
	if (smu->is_apu)
553
		return 1;
554 555 556
	feature_id = smu_cmn_to_asic_specific_index(smu,
						    CMN2ASIC_MAPPING_FEATURE,
						    mask);
557 558
	if (feature_id < 0)
		return 0;
559

560
	WARN_ON(feature_id > feature->feature_num);
561 562 563 564 565 566

	mutex_lock(&feature->mutex);
	ret = test_bit(feature_id, feature->enabled);
	mutex_unlock(&feature->mutex);

	return ret;
567 568
}

569 570
int smu_feature_set_enabled(struct smu_context *smu, enum smu_feature_mask mask,
			    bool enable)
571 572
{
	struct smu_feature *feature = &smu->smu_feature;
573
	int feature_id;
574

575 576 577
	feature_id = smu_cmn_to_asic_specific_index(smu,
						    CMN2ASIC_MAPPING_FEATURE,
						    mask);
578 579
	if (feature_id < 0)
		return -EINVAL;
580

581
	WARN_ON(feature_id > feature->feature_num);
582

583 584 585
	return smu_feature_update_enable_state(smu,
					       1ULL << feature_id,
					       enable);
586 587
}

588
int smu_feature_is_supported(struct smu_context *smu, enum smu_feature_mask mask)
589 590
{
	struct smu_feature *feature = &smu->smu_feature;
591
	int feature_id;
592 593
	int ret = 0;

594 595 596
	feature_id = smu_cmn_to_asic_specific_index(smu,
						    CMN2ASIC_MAPPING_FEATURE,
						    mask);
597 598
	if (feature_id < 0)
		return 0;
599

600
	WARN_ON(feature_id > feature->feature_num);
601 602 603 604 605 606

	mutex_lock(&feature->mutex);
	ret = test_bit(feature_id, feature->supported);
	mutex_unlock(&feature->mutex);

	return ret;
607 608
}

609 610
static int smu_set_funcs(struct amdgpu_device *adev)
{
611 612
	struct smu_context *smu = &adev->smu;

613 614 615
	if (adev->pm.pp_feature & PP_OVERDRIVE_MASK)
		smu->od_enabled = true;

616
	switch (adev->asic_type) {
617
	case CHIP_NAVI10:
618
	case CHIP_NAVI14:
619
	case CHIP_NAVI12:
620 621
		navi10_set_ppt_funcs(smu);
		break;
622
	case CHIP_ARCTURUS:
623
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
624
		arcturus_set_ppt_funcs(smu);
625 626
		/* OD is not supported on Arcturus */
		smu->od_enabled =false;
627
		break;
628
	case CHIP_SIENNA_CICHLID:
629
	case CHIP_NAVY_FLOUNDER:
630 631
		sienna_cichlid_set_ppt_funcs(smu);
		break;
632
	case CHIP_RENOIR:
633
		renoir_set_ppt_funcs(smu);
634
		break;
635 636 637 638
	default:
		return -EINVAL;
	}

639 640 641 642 643 644 645 646 647
	return 0;
}

static int smu_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

	smu->adev = adev;
648
	smu->pm_enabled = !!amdgpu_dpm;
649
	smu->is_apu = false;
650 651
	mutex_init(&smu->mutex);

652
	return smu_set_funcs(adev);
653 654
}

655 656 657 658
static int smu_late_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
659
	int ret = 0;
660 661 662

	if (!smu->pm_enabled)
		return 0;
H
Huang Rui 已提交
663

664
	ret = smu_set_default_od_settings(smu);
665 666
	if (ret) {
		dev_err(adev->dev, "Failed to setup default OD settings!\n");
667
		return ret;
668
	}
669 670 671 672 673 674

	/*
	 * Set initialized values (get from vbios) to dpm tables context such as
	 * gfxclk, memclk, dcefclk, and etc. And enable the DPM feature for each
	 * type of clks.
	 */
675
	ret = smu_set_default_dpm_table(smu);
676 677
	if (ret) {
		dev_err(adev->dev, "Failed to setup default dpm clock tables!\n");
678
		return ret;
679
	}
680 681

	ret = smu_populate_umd_state_clk(smu);
682 683
	if (ret) {
		dev_err(adev->dev, "Failed to populate UMD state clocks!\n");
684
		return ret;
685
	}
686

687
	ret = smu_get_asic_power_limits(smu);
688
	if (ret) {
689
		dev_err(adev->dev, "Failed to get asic power limits!\n");
690
		return ret;
691
	}
692

693 694
	smu_get_unique_id(smu);

695 696
	smu_handle_task(&adev->smu,
			smu->smu_dpm.dpm_level,
697 698
			AMD_PP_TASK_COMPLETE_INIT,
			false);
699 700 701 702

	return 0;
}

703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
static int smu_init_fb_allocations(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);
	uint32_t max_table_size = 0;
	int ret, i;

	/* VRAM allocation for tool table */
	if (tables[SMU_TABLE_PMSTATUSLOG].size) {
		ret = amdgpu_bo_create_kernel(adev,
					      tables[SMU_TABLE_PMSTATUSLOG].size,
					      tables[SMU_TABLE_PMSTATUSLOG].align,
					      tables[SMU_TABLE_PMSTATUSLOG].domain,
					      &tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
		if (ret) {
722
			dev_err(adev->dev, "VRAM allocation for tool table failed!\n");
723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
			return ret;
		}
	}

	/* VRAM allocation for driver table */
	for (i = 0; i < SMU_TABLE_COUNT; i++) {
		if (tables[i].size == 0)
			continue;

		if (i == SMU_TABLE_PMSTATUSLOG)
			continue;

		if (max_table_size < tables[i].size)
			max_table_size = tables[i].size;
	}

	driver_table->size = max_table_size;
	driver_table->align = PAGE_SIZE;
	driver_table->domain = AMDGPU_GEM_DOMAIN_VRAM;

	ret = amdgpu_bo_create_kernel(adev,
				      driver_table->size,
				      driver_table->align,
				      driver_table->domain,
				      &driver_table->bo,
				      &driver_table->mc_address,
				      &driver_table->cpu_addr);
	if (ret) {
751
		dev_err(adev->dev, "VRAM allocation for driver table failed!\n");
752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
		if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
			amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
	}

	return ret;
}

static int smu_fini_fb_allocations(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);

	if (!tables)
		return 0;

	if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
		amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
				      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
				      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);

	amdgpu_bo_free_kernel(&driver_table->bo,
			      &driver_table->mc_address,
			      &driver_table->cpu_addr);

	return 0;
}

/**
 * smu_alloc_memory_pool - allocate memory pool in the system memory
 *
 * @smu: amdgpu_device pointer
 *
 * This memory pool will be used for SMC use and msg SetSystemVirtualDramAddr
 * and DramLogSetDramAddr can notify it changed.
 *
 * Returns 0 on success, error on failure.
 */
static int smu_alloc_memory_pool(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;
	uint64_t pool_size = smu->pool_size;
	int ret = 0;

	if (pool_size == SMU_MEMORY_POOL_SIZE_ZERO)
		return ret;

	memory_pool->size = pool_size;
	memory_pool->align = PAGE_SIZE;
	memory_pool->domain = AMDGPU_GEM_DOMAIN_GTT;

	switch (pool_size) {
	case SMU_MEMORY_POOL_SIZE_256_MB:
	case SMU_MEMORY_POOL_SIZE_512_MB:
	case SMU_MEMORY_POOL_SIZE_1_GB:
	case SMU_MEMORY_POOL_SIZE_2_GB:
		ret = amdgpu_bo_create_kernel(adev,
					      memory_pool->size,
					      memory_pool->align,
					      memory_pool->domain,
					      &memory_pool->bo,
					      &memory_pool->mc_address,
					      &memory_pool->cpu_addr);
819 820
		if (ret)
			dev_err(adev->dev, "VRAM allocation for dramlog failed!\n");
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
		break;
	default:
		break;
	}

	return ret;
}

static int smu_free_memory_pool(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;

	if (memory_pool->size == SMU_MEMORY_POOL_SIZE_ZERO)
		return 0;

	amdgpu_bo_free_kernel(&memory_pool->bo,
			      &memory_pool->mc_address,
			      &memory_pool->cpu_addr);

	memset(memory_pool, 0, sizeof(struct smu_table));

	return 0;
}

846 847 848 849
static int smu_smc_table_sw_init(struct smu_context *smu)
{
	int ret;

850 851 852 853 854 855
	/**
	 * Create smu_table structure, and init smc tables such as
	 * TABLE_PPTABLE, TABLE_WATERMARKS, TABLE_SMU_METRICS, and etc.
	 */
	ret = smu_init_smc_tables(smu);
	if (ret) {
856
		dev_err(smu->adev->dev, "Failed to init smc tables!\n");
857 858 859
		return ret;
	}

860 861 862 863 864 865
	/**
	 * Create smu_power_context structure, and allocate smu_dpm_context and
	 * context size to fill the smu_power_context data.
	 */
	ret = smu_init_power(smu);
	if (ret) {
866
		dev_err(smu->adev->dev, "Failed to init smu_init_power!\n");
867 868 869
		return ret;
	}

870 871 872 873 874 875 876 877 878 879 880
	/*
	 * allocate vram bos to store smc table contents.
	 */
	ret = smu_init_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_alloc_memory_pool(smu);
	if (ret)
		return ret;

881 882 883
	return 0;
}

884 885 886 887
static int smu_smc_table_sw_fini(struct smu_context *smu)
{
	int ret;

888 889 890 891 892 893 894 895 896 897
	ret = smu_free_memory_pool(smu);
	if (ret)
		return ret;

	ret = smu_fini_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_fini_power(smu);
	if (ret) {
898
		dev_err(smu->adev->dev, "Failed to init smu_fini_power!\n");
899 900 901
		return ret;
	}

902 903
	ret = smu_fini_smc_tables(smu);
	if (ret) {
904
		dev_err(smu->adev->dev, "Failed to smu_fini_smc_tables!\n");
905 906 907 908 909 910
		return ret;
	}

	return 0;
}

911 912 913 914 915 916 917 918
static void smu_throttling_logging_work_fn(struct work_struct *work)
{
	struct smu_context *smu = container_of(work, struct smu_context,
					       throttling_logging_work);

	smu_log_thermal_throttling(smu);
}

919 920 921 922 923 924
static int smu_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
	int ret;

925
	smu->pool_size = adev->pm.smu_prv_buffer_size;
926
	smu->smu_feature.feature_num = SMU_FEATURE_MAX;
927
	mutex_init(&smu->smu_feature.mutex);
928 929 930
	bitmap_zero(smu->smu_feature.supported, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.enabled, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.allowed, SMU_FEATURE_MAX);
931 932 933 934 935

	mutex_init(&smu->smu_baco.mutex);
	smu->smu_baco.state = SMU_BACO_STATE_EXIT;
	smu->smu_baco.platform_support = false;

936
	mutex_init(&smu->sensor_lock);
937
	mutex_init(&smu->metrics_lock);
938
	mutex_init(&smu->message_lock);
939

940
	INIT_WORK(&smu->throttling_logging_work, smu_throttling_logging_work_fn);
941
	smu->watermarks_bitmap = 0;
942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
	smu->power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->default_power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;

	smu->workload_mask = 1 << smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT];
	smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT] = 0;
	smu->workload_prority[PP_SMC_POWER_PROFILE_FULLSCREEN3D] = 1;
	smu->workload_prority[PP_SMC_POWER_PROFILE_POWERSAVING] = 2;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VIDEO] = 3;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VR] = 4;
	smu->workload_prority[PP_SMC_POWER_PROFILE_COMPUTE] = 5;
	smu->workload_prority[PP_SMC_POWER_PROFILE_CUSTOM] = 6;

	smu->workload_setting[0] = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->workload_setting[1] = PP_SMC_POWER_PROFILE_FULLSCREEN3D;
	smu->workload_setting[2] = PP_SMC_POWER_PROFILE_POWERSAVING;
	smu->workload_setting[3] = PP_SMC_POWER_PROFILE_VIDEO;
	smu->workload_setting[4] = PP_SMC_POWER_PROFILE_VR;
	smu->workload_setting[5] = PP_SMC_POWER_PROFILE_COMPUTE;
	smu->workload_setting[6] = PP_SMC_POWER_PROFILE_CUSTOM;
961
	smu->display_config = &adev->pm.pm_display_cfg;
962

963 964
	smu->smu_dpm.dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
	smu->smu_dpm.requested_dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
965 966
	ret = smu_init_microcode(smu);
	if (ret) {
967
		dev_err(adev->dev, "Failed to load smu firmware!\n");
968 969 970
		return ret;
	}

971 972
	ret = smu_smc_table_sw_init(smu);
	if (ret) {
973
		dev_err(adev->dev, "Failed to sw init smc table!\n");
974 975 976
		return ret;
	}

977 978
	ret = smu_register_irq_handler(smu);
	if (ret) {
979
		dev_err(adev->dev, "Failed to register smc irq handler!\n");
980 981 982
		return ret;
	}

983 984 985 986 987 988
	return 0;
}

static int smu_sw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
989 990
	struct smu_context *smu = &adev->smu;
	int ret;
991

992 993
	ret = smu_smc_table_sw_fini(smu);
	if (ret) {
994
		dev_err(adev->dev, "Failed to sw fini smc table!\n");
995 996 997
		return ret;
	}

998 999
	smu_fini_microcode(smu);

1000 1001
	return 0;
}
1002

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
static int smu_get_thermal_temperature_range(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_temperature_range *range =
				&smu->thermal_range;
	int ret = 0;

	if (!smu->ppt_funcs->get_thermal_temperature_range)
		return 0;

	ret = smu->ppt_funcs->get_thermal_temperature_range(smu, range);
	if (ret)
		return ret;

	adev->pm.dpm.thermal.min_temp = range->min;
	adev->pm.dpm.thermal.max_temp = range->max;
	adev->pm.dpm.thermal.max_edge_emergency_temp = range->edge_emergency_max;
	adev->pm.dpm.thermal.min_hotspot_temp = range->hotspot_min;
	adev->pm.dpm.thermal.max_hotspot_crit_temp = range->hotspot_crit_max;
	adev->pm.dpm.thermal.max_hotspot_emergency_temp = range->hotspot_emergency_max;
	adev->pm.dpm.thermal.min_mem_temp = range->mem_min;
	adev->pm.dpm.thermal.max_mem_crit_temp = range->mem_crit_max;
	adev->pm.dpm.thermal.max_mem_emergency_temp = range->mem_emergency_max;

	return ret;
}

E
Evan Quan 已提交
1030
static int smu_smc_hw_setup(struct smu_context *smu)
1031
{
1032
	struct amdgpu_device *adev = smu->adev;
1033
	uint32_t pcie_gen = 0, pcie_width = 0;
1034 1035
	int ret;

1036
	if (smu_is_dpm_running(smu) && adev->in_suspend) {
1037
		dev_info(adev->dev, "dpm has been enabled\n");
1038 1039 1040
		return 0;
	}

1041
	ret = smu_init_display_count(smu, 0);
1042 1043
	if (ret) {
		dev_info(adev->dev, "Failed to pre-set display count as 0!\n");
1044
		return ret;
1045
	}
1046

1047
	ret = smu_set_driver_table_location(smu);
1048 1049
	if (ret) {
		dev_err(adev->dev, "Failed to SetDriverDramAddr!\n");
1050
		return ret;
1051
	}
1052

1053 1054 1055 1056
	/*
	 * Set PMSTATUSLOG table bo address with SetToolsDramAddr MSG for tools.
	 */
	ret = smu_set_tool_table_location(smu);
1057 1058
	if (ret) {
		dev_err(adev->dev, "Failed to SetToolsDramAddr!\n");
1059
		return ret;
1060
	}
1061 1062 1063 1064 1065 1066

	/*
	 * Use msg SetSystemVirtualDramAddr and DramLogSetDramAddr can notify
	 * pool location.
	 */
	ret = smu_notify_memory_pool_location(smu);
1067 1068
	if (ret) {
		dev_err(adev->dev, "Failed to SetDramLogDramAddr!\n");
1069
		return ret;
1070
	}
1071

1072
	/* smu_dump_pptable(smu); */
1073 1074 1075 1076 1077
	/*
	 * Copy pptable bo in the vram to smc with SMU MSGs such as
	 * SetDriverDramAddr and TransferTableDram2Smu.
	 */
	ret = smu_write_pptable(smu);
1078 1079
	if (ret) {
		dev_err(adev->dev, "Failed to transfer pptable to SMC!\n");
1080
		return ret;
1081
	}
1082

1083 1084 1085 1086
	/* issue Run*Btc msg */
	ret = smu_run_btc(smu);
	if (ret)
		return ret;
1087

1088
	ret = smu_feature_set_allowed_mask(smu);
1089 1090
	if (ret) {
		dev_err(adev->dev, "Failed to set driver allowed features mask!\n");
1091
		return ret;
1092
	}
1093

1094
	ret = smu_system_features_control(smu, true);
1095 1096
	if (ret) {
		dev_err(adev->dev, "Failed to enable requested dpm features!\n");
1097
		return ret;
1098
	}
1099

1100
	if (!smu_is_dpm_running(smu))
1101
		dev_info(adev->dev, "dpm has been disabled\n");
1102

1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4)
		pcie_gen = 3;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)
		pcie_gen = 2;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2)
		pcie_gen = 1;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1)
		pcie_gen = 0;

	/* Bit 31:16: LCLK DPM level. 0 is DPM0, and 1 is DPM1
	 * Bit 15:8:  PCIE GEN, 0 to 3 corresponds to GEN1 to GEN4
	 * Bit 7:0:   PCIE lane width, 1 to 7 corresponds is x1 to x32
	 */
	if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X16)
		pcie_width = 6;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X12)
		pcie_width = 5;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X8)
		pcie_width = 4;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X4)
		pcie_width = 3;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X2)
		pcie_width = 2;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X1)
		pcie_width = 1;
	ret = smu_update_pcie_parameters(smu, pcie_gen, pcie_width);
	if (ret) {
		dev_err(adev->dev, "Attempt to override pcie params failed!\n");
1131
		return ret;
1132
	}
1133

1134 1135 1136 1137 1138 1139
	ret = smu_get_thermal_temperature_range(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to get thermal temperature ranges!\n");
		return ret;
	}

1140
	ret = smu_enable_thermal_alert(smu);
1141 1142
	if (ret) {
		dev_err(adev->dev, "Failed to enable thermal alert!\n");
1143
		return ret;
1144
	}
1145 1146 1147 1148 1149

	ret = smu_i2c_eeprom_init(smu, &adev->pm.smu_i2c);
	if (ret)
		return ret;

1150 1151
	ret = smu_disable_umc_cdr_12gbps_workaround(smu);
	if (ret) {
1152
		dev_err(adev->dev, "Workaround failed to disable UMC CDR feature on 12Gbps SKU!\n");
1153
		return ret;
1154
	}
1155

1156 1157 1158 1159 1160 1161 1162 1163
	/*
	 * For Navi1X, manually switch it to AC mode as PMFW
	 * may boot it with DC mode.
	 */
	ret = smu_set_power_source(smu,
				   adev->pm.ac_power ? SMU_POWER_SOURCE_AC :
				   SMU_POWER_SOURCE_DC);
	if (ret) {
1164
		dev_err(adev->dev, "Failed to switch to %s mode!\n", adev->pm.ac_power ? "AC" : "DC");
1165
		return ret;
1166 1167
	}

1168 1169 1170
	ret = smu_notify_display_change(smu);
	if (ret)
		return ret;
1171

1172 1173 1174 1175
	/*
	 * Set min deep sleep dce fclk with bootup value from vbios via
	 * SetMinDeepSleepDcefclk MSG.
	 */
1176 1177
	ret = smu_set_min_dcef_deep_sleep(smu,
					  smu->smu_table.boot_values.dcefclk / 100);
1178 1179
	if (ret)
		return ret;
1180

1181
	return ret;
1182 1183
}

1184
static int smu_start_smc_engine(struct smu_context *smu)
1185
{
1186 1187
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;
1188

1189 1190
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		if (adev->asic_type < CHIP_NAVI10) {
1191 1192
			if (smu->ppt_funcs->load_microcode) {
				ret = smu->ppt_funcs->load_microcode(smu);
1193 1194 1195
				if (ret)
					return ret;
			}
1196
		}
1197 1198
	}

1199 1200
	if (smu->ppt_funcs->check_fw_status) {
		ret = smu->ppt_funcs->check_fw_status(smu);
1201
		if (ret) {
1202
			dev_err(adev->dev, "SMC is not ready\n");
1203 1204
			return ret;
		}
1205
	}
1206

1207 1208 1209 1210 1211 1212 1213 1214
	/*
	 * Send msg GetDriverIfVersion to check if the return value is equal
	 * with DRIVER_IF_VERSION of smc header.
	 */
	ret = smu_check_fw_version(smu);
	if (ret)
		return ret;

1215 1216 1217 1218 1219 1220 1221 1222 1223
	return ret;
}

static int smu_hw_init(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1224 1225
	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) {
		smu->pm_enabled = false;
1226
		return 0;
1227
	}
1228

1229
	ret = smu_start_smc_engine(smu);
1230
	if (ret) {
1231
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
1232 1233 1234
		return ret;
	}

1235
	if (smu->is_apu) {
1236
		smu_powergate_sdma(&adev->smu, false);
1237
		smu_dpm_set_vcn_enable(smu, true);
1238
		smu_dpm_set_jpeg_enable(smu, true);
1239
		smu_set_gfx_cgpg(&adev->smu, true);
1240
	}
1241

1242 1243 1244
	if (!smu->pm_enabled)
		return 0;

1245 1246
	/* get boot_values from vbios to set revision, gfxclk, and etc. */
	ret = smu_get_vbios_bootup_values(smu);
1247 1248
	if (ret) {
		dev_err(adev->dev, "Failed to get VBIOS boot clock values!\n");
1249
		return ret;
1250
	}
1251 1252

	ret = smu_setup_pptable(smu);
1253 1254
	if (ret) {
		dev_err(adev->dev, "Failed to setup pptable!\n");
1255
		return ret;
1256
	}
1257

E
Evan Quan 已提交
1258
	ret = smu_get_driver_allowed_feature_mask(smu);
1259
	if (ret)
1260
		return ret;
1261

E
Evan Quan 已提交
1262
	ret = smu_smc_hw_setup(smu);
1263 1264 1265 1266
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1267

1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
	/*
	 * Move maximum sustainable clock retrieving here considering
	 * 1. It is not needed on resume(from S3).
	 * 2. DAL settings come between .hw_init and .late_init of SMU.
	 *    And DAL needs to know the maximum sustainable clocks. Thus
	 *    it cannot be put in .late_init().
	 */
	ret = smu_init_max_sustainable_clocks(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to init max sustainable clocks!\n");
		return ret;
	}

1281
	adev->pm.dpm_enabled = true;
1282

1283
	dev_info(adev->dev, "SMU is initialized successfully!\n");
1284 1285 1286 1287

	return 0;
}

1288
static int smu_disable_dpms(struct smu_context *smu)
1289
{
1290
	struct amdgpu_device *adev = smu->adev;
1291
	uint64_t features_to_disable;
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
	int ret = 0;
	bool use_baco = !smu->is_apu &&
		((adev->in_gpu_reset &&
		  (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO)) ||
		 ((adev->in_runpm || adev->in_hibernate) && amdgpu_asic_supports_baco(adev)));

	/*
	 * For custom pptable uploading, skip the DPM features
	 * disable process on Navi1x ASICs.
	 *   - As the gfx related features are under control of
	 *     RLC on those ASICs. RLC reinitialization will be
	 *     needed to reenable them. That will cost much more
	 *     efforts.
	 *
	 *   - SMU firmware can handle the DPM reenablement
	 *     properly.
	 */
	if (smu->uploading_custom_pp_table &&
	    (adev->asic_type >= CHIP_NAVI10) &&
	    (adev->asic_type <= CHIP_NAVI12))
		return 0;

	/*
	 * For Sienna_Cichlid, PMFW will handle the features disablement properly
	 * on BACO in. Driver involvement is unnecessary.
	 */
	if ((adev->asic_type == CHIP_SIENNA_CICHLID) &&
	     use_baco)
		return 0;

	/*
1323 1324
	 * For gpu reset, runpm and hibernation through BACO,
	 * BACO feature has to be kept enabled.
1325
	 */
1326 1327
	if (use_baco && smu_feature_is_enabled(smu, SMU_FEATURE_BACO_BIT)) {
		features_to_disable = U64_MAX &
1328 1329 1330
			~(1ULL << smu_cmn_to_asic_specific_index(smu,
							CMN2ASIC_MAPPING_FEATURE,
							SMU_FEATURE_BACO_BIT));
1331 1332 1333 1334
		ret = smu_feature_update_enable_state(smu,
						      features_to_disable,
						      0);
		if (ret)
1335
			dev_err(adev->dev, "Failed to disable smu features except BACO.\n");
1336 1337 1338
	} else {
		ret = smu_system_features_control(smu, false);
		if (ret)
1339
			dev_err(adev->dev, "Failed to disable smu features.\n");
1340 1341 1342 1343 1344 1345 1346
	}

	if (adev->asic_type >= CHIP_NAVI10 &&
	    adev->gfx.rlc.funcs->stop)
		adev->gfx.rlc.funcs->stop(adev);

	return ret;
1347 1348
}

1349 1350 1351 1352 1353 1354 1355
static int smu_smc_hw_cleanup(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

	smu_i2c_eeprom_fini(smu, &adev->pm.smu_i2c);

1356 1357
	cancel_work_sync(&smu->throttling_logging_work);

1358 1359
	ret = smu_disable_thermal_alert(smu);
	if (ret) {
1360
		dev_err(adev->dev, "Fail to disable thermal alert!\n");
1361 1362 1363 1364
		return ret;
	}

	ret = smu_disable_dpms(smu);
1365 1366
	if (ret) {
		dev_err(adev->dev, "Fail to disable dpm features!\n");
1367
		return ret;
1368
	}
1369 1370 1371 1372

	return 0;
}

1373 1374 1375 1376
static int smu_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
1377
	int ret = 0;
1378

1379 1380 1381
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1382
	if (smu->is_apu) {
1383
		smu_powergate_sdma(&adev->smu, true);
1384
		smu_dpm_set_vcn_enable(smu, false);
1385
		smu_dpm_set_jpeg_enable(smu, false);
1386
	}
1387

1388 1389 1390
	if (!smu->pm_enabled)
		return 0;

1391 1392
	adev->pm.dpm_enabled = false;

1393 1394
	ret = smu_smc_hw_cleanup(smu);
	if (ret)
1395
		return ret;
1396

1397 1398 1399
	return 0;
}

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
int smu_reset(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

	ret = smu_hw_fini(adev);
	if (ret)
		return ret;

	ret = smu_hw_init(adev);
	if (ret)
		return ret;

1413 1414
	ret = smu_late_init(adev);

1415 1416 1417
	return ret;
}

1418 1419 1420
static int smu_suspend(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1421
	struct smu_context *smu = &adev->smu;
1422
	int ret;
1423

1424 1425 1426
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1427 1428 1429
	if (!smu->pm_enabled)
		return 0;

1430 1431
	adev->pm.dpm_enabled = false;

1432
	ret = smu_smc_hw_cleanup(smu);
1433 1434
	if (ret)
		return ret;
1435

1436 1437
	smu->watermarks_bitmap &= ~(WATERMARKS_LOADED);

1438 1439
	if (smu->is_apu)
		smu_set_gfx_cgpg(&adev->smu, false);
1440

1441 1442 1443 1444 1445 1446 1447 1448 1449
	return 0;
}

static int smu_resume(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1450 1451 1452 1453 1454 1455
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

	if (!smu->pm_enabled)
		return 0;

1456
	dev_info(adev->dev, "SMU is resuming...\n");
1457

1458 1459
	ret = smu_start_smc_engine(smu);
	if (ret) {
1460 1461
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
		return ret;
1462 1463
	}

E
Evan Quan 已提交
1464
	ret = smu_smc_hw_setup(smu);
1465 1466 1467 1468
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1469

1470 1471 1472
	if (smu->is_apu)
		smu_set_gfx_cgpg(&adev->smu, true);

1473 1474
	smu->disable_uclk_switch = 0;

1475 1476
	adev->pm.dpm_enabled = true;

1477
	dev_info(adev->dev, "SMU is resumed successfully!\n");
1478

1479 1480 1481
	return 0;
}

1482 1483 1484 1485 1486 1487
int smu_display_configuration_change(struct smu_context *smu,
				     const struct amd_pp_display_configuration *display_config)
{
	int index = 0;
	int num_of_active_display = 0;

1488 1489
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1490 1491 1492 1493 1494 1495

	if (!display_config)
		return -EINVAL;

	mutex_lock(&smu->mutex);

1496 1497
	smu_set_min_dcef_deep_sleep(smu,
				    display_config->min_dcef_deep_sleep_set_clk / 100);
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515

	for (index = 0; index < display_config->num_path_including_non_display; index++) {
		if (display_config->displays[index].controller_id != 0)
			num_of_active_display++;
	}

	smu_set_active_display_count(smu, num_of_active_display);

	smu_store_cc6_data(smu, display_config->cpu_pstate_separation_time,
			   display_config->cpu_cc6_disable,
			   display_config->cpu_pstate_disable,
			   display_config->nb_pstate_switch_disable);

	mutex_unlock(&smu->mutex);

	return 0;
}

1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
static int smu_get_clock_info(struct smu_context *smu,
			      struct smu_clock_info *clk_info,
			      enum smu_perf_level_designation designation)
{
	int ret;
	struct smu_performance_level level = {0};

	if (!clk_info)
		return -EINVAL;

	ret = smu_get_perf_level(smu, PERF_LEVEL_ACTIVITY, &level);
	if (ret)
		return -EINVAL;

	clk_info->min_mem_clk = level.memory_clock;
	clk_info->min_eng_clk = level.core_clock;
	clk_info->min_bus_bandwidth = level.non_local_mem_freq * level.non_local_mem_width;

	ret = smu_get_perf_level(smu, designation, &level);
	if (ret)
		return -EINVAL;

	clk_info->min_mem_clk = level.memory_clock;
	clk_info->min_eng_clk = level.core_clock;
	clk_info->min_bus_bandwidth = level.non_local_mem_freq * level.non_local_mem_width;

	return 0;
}

int smu_get_current_clocks(struct smu_context *smu,
			   struct amd_pp_clock_info *clocks)
{
	struct amd_pp_simple_clock_info simple_clocks = {0};
	struct smu_clock_info hw_clocks;
	int ret = 0;

1552 1553
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1554

1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	mutex_lock(&smu->mutex);

	smu_get_dal_power_level(smu, &simple_clocks);

	if (smu->support_power_containment)
		ret = smu_get_clock_info(smu, &hw_clocks,
					 PERF_LEVEL_POWER_CONTAINMENT);
	else
		ret = smu_get_clock_info(smu, &hw_clocks, PERF_LEVEL_ACTIVITY);

	if (ret) {
1566
		dev_err(smu->adev->dev, "Error in smu_get_clock_info\n");
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
		goto failed;
	}

	clocks->min_engine_clock = hw_clocks.min_eng_clk;
	clocks->max_engine_clock = hw_clocks.max_eng_clk;
	clocks->min_memory_clock = hw_clocks.min_mem_clk;
	clocks->max_memory_clock = hw_clocks.max_mem_clk;
	clocks->min_bus_bandwidth = hw_clocks.min_bus_bandwidth;
	clocks->max_bus_bandwidth = hw_clocks.max_bus_bandwidth;
	clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk;
	clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk;

        if (simple_clocks.level == 0)
                clocks->max_clocks_state = PP_DAL_POWERLEVEL_7;
        else
                clocks->max_clocks_state = simple_clocks.level;

        if (!smu_get_current_shallow_sleep_clocks(smu, &hw_clocks)) {
                clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk;
                clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk;
        }

failed:
	mutex_unlock(&smu->mutex);
	return ret;
}

1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
static int smu_set_clockgating_state(void *handle,
				     enum amd_clockgating_state state)
{
	return 0;
}

static int smu_set_powergating_state(void *handle,
				     enum amd_powergating_state state)
{
	return 0;
}

1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
static int smu_enable_umd_pstate(void *handle,
		      enum amd_dpm_forced_level *level)
{
	uint32_t profile_mode_mask = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;

	struct smu_context *smu = (struct smu_context*)(handle);
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1616

1617
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
		return -EINVAL;

	if (!(smu_dpm_ctx->dpm_level & profile_mode_mask)) {
		/* enter umd pstate, save current level, disable gfx cg*/
		if (*level & profile_mode_mask) {
			smu_dpm_ctx->saved_dpm_level = smu_dpm_ctx->dpm_level;
			smu_dpm_ctx->enable_umd_pstate = true;
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_UNGATE);
1628 1629 1630
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_UNGATE);
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649
		}
	} else {
		/* exit umd pstate, restore level, enable gfx cg*/
		if (!(*level & profile_mode_mask)) {
			if (*level == AMD_DPM_FORCED_LEVEL_PROFILE_EXIT)
				*level = smu_dpm_ctx->saved_dpm_level;
			smu_dpm_ctx->enable_umd_pstate = false;
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_GATE);
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_GATE);
		}
	}

	return 0;
}

1650
static int smu_adjust_power_state_dynamic(struct smu_context *smu,
1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
				   enum amd_dpm_forced_level level,
				   bool skip_display_settings)
{
	int ret = 0;
	int index = 0;
	long workload;
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);

	if (!skip_display_settings) {
		ret = smu_display_config_changed(smu);
		if (ret) {
1662
			dev_err(smu->adev->dev, "Failed to change display config!");
1663 1664 1665 1666 1667 1668
			return ret;
		}
	}

	ret = smu_apply_clocks_adjust_rules(smu);
	if (ret) {
1669
		dev_err(smu->adev->dev, "Failed to apply clocks adjust rules!");
1670 1671 1672 1673
		return ret;
	}

	if (!skip_display_settings) {
A
Alex Deucher 已提交
1674
		ret = smu_notify_smc_display_config(smu);
1675
		if (ret) {
1676
			dev_err(smu->adev->dev, "Failed to notify smc display config!");
1677 1678 1679 1680 1681
			return ret;
		}
	}

	if (smu_dpm_ctx->dpm_level != level) {
1682 1683
		ret = smu_asic_set_performance_level(smu, level);
		if (ret) {
1684
			dev_err(smu->adev->dev, "Failed to set performance level!");
1685
			return ret;
1686
		}
1687 1688 1689

		/* update the saved copy */
		smu_dpm_ctx->dpm_level = level;
1690 1691 1692 1693 1694 1695 1696 1697
	}

	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];

		if (smu->power_profile_mode != workload)
1698
			smu_set_power_profile_mode(smu, &workload, 0, false);
1699 1700 1701 1702 1703 1704 1705
	}

	return ret;
}

int smu_handle_task(struct smu_context *smu,
		    enum amd_dpm_forced_level level,
1706 1707
		    enum amd_pp_task task_id,
		    bool lock_needed)
1708 1709 1710
{
	int ret = 0;

1711 1712
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1713

1714 1715 1716
	if (lock_needed)
		mutex_lock(&smu->mutex);

1717 1718 1719 1720
	switch (task_id) {
	case AMD_PP_TASK_DISPLAY_CONFIG_CHANGE:
		ret = smu_pre_display_config_changed(smu);
		if (ret)
1721
			goto out;
1722 1723
		ret = smu_set_cpu_power_state(smu);
		if (ret)
1724
			goto out;
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
		ret = smu_adjust_power_state_dynamic(smu, level, false);
		break;
	case AMD_PP_TASK_COMPLETE_INIT:
	case AMD_PP_TASK_READJUST_POWER_STATE:
		ret = smu_adjust_power_state_dynamic(smu, level, true);
		break;
	default:
		break;
	}

1735 1736 1737 1738
out:
	if (lock_needed)
		mutex_unlock(&smu->mutex);

1739 1740 1741
	return ret;
}

1742 1743 1744 1745 1746 1747 1748 1749
int smu_switch_power_profile(struct smu_context *smu,
			     enum PP_SMC_POWER_PROFILE type,
			     bool en)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	long workload;
	uint32_t index;

1750 1751
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770

	if (!(type < PP_SMC_POWER_PROFILE_CUSTOM))
		return -EINVAL;

	mutex_lock(&smu->mutex);

	if (!en) {
		smu->workload_mask &= ~(1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	} else {
		smu->workload_mask |= (1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	}

	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL)
1771
		smu_set_power_profile_mode(smu, &workload, 0, false);
1772 1773 1774 1775 1776 1777

	mutex_unlock(&smu->mutex);

	return 0;
}

1778 1779 1780
enum amd_dpm_forced_level smu_get_performance_level(struct smu_context *smu)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1781
	enum amd_dpm_forced_level level;
1782

1783 1784
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1785

1786
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1787 1788 1789
		return -EINVAL;

	mutex_lock(&(smu->mutex));
1790
	level = smu_dpm_ctx->dpm_level;
1791 1792
	mutex_unlock(&(smu->mutex));

1793
	return level;
1794 1795 1796 1797 1798
}

int smu_force_performance_level(struct smu_context *smu, enum amd_dpm_forced_level level)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1799
	int ret = 0;
1800

1801 1802
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1803

1804
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1805 1806
		return -EINVAL;

1807 1808
	mutex_lock(&smu->mutex);

1809
	ret = smu_enable_umd_pstate(smu, &level);
1810 1811
	if (ret) {
		mutex_unlock(&smu->mutex);
1812
		return ret;
1813
	}
1814

1815
	ret = smu_handle_task(smu, level,
1816 1817 1818 1819
			      AMD_PP_TASK_READJUST_POWER_STATE,
			      false);

	mutex_unlock(&smu->mutex);
1820 1821 1822 1823

	return ret;
}

1824 1825 1826 1827
int smu_set_display_count(struct smu_context *smu, uint32_t count)
{
	int ret = 0;

1828 1829
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1830

1831 1832 1833 1834 1835 1836 1837
	mutex_lock(&smu->mutex);
	ret = smu_init_display_count(smu, count);
	mutex_unlock(&smu->mutex);

	return ret;
}

1838 1839
int smu_force_clk_levels(struct smu_context *smu,
			 enum smu_clk_type clk_type,
1840
			 uint32_t mask)
1841 1842 1843 1844
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	int ret = 0;

1845 1846
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1847

1848
	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
1849
		dev_dbg(smu->adev->dev, "force clock level is for dpm manual mode only.\n");
1850 1851 1852
		return -EINVAL;
	}

1853
	mutex_lock(&smu->mutex);
1854

1855 1856 1857
	if (smu->ppt_funcs && smu->ppt_funcs->force_clk_levels)
		ret = smu->ppt_funcs->force_clk_levels(smu, clk_type, mask);

1858
	mutex_unlock(&smu->mutex);
1859

1860 1861 1862
	return ret;
}

1863 1864 1865 1866 1867 1868 1869
/*
 * On system suspending or resetting, the dpm_enabled
 * flag will be cleared. So that those SMU services which
 * are not supported will be gated.
 * However, the mp1 state setting should still be granted
 * even if the dpm_enabled cleared.
 */
1870 1871 1872 1873 1874 1875
int smu_set_mp1_state(struct smu_context *smu,
		      enum pp_mp1_state mp1_state)
{
	uint16_t msg;
	int ret;

1876 1877 1878
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

1879 1880
	mutex_lock(&smu->mutex);

1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
	switch (mp1_state) {
	case PP_MP1_STATE_SHUTDOWN:
		msg = SMU_MSG_PrepareMp1ForShutdown;
		break;
	case PP_MP1_STATE_UNLOAD:
		msg = SMU_MSG_PrepareMp1ForUnload;
		break;
	case PP_MP1_STATE_RESET:
		msg = SMU_MSG_PrepareMp1ForReset;
		break;
	case PP_MP1_STATE_NONE:
	default:
1893
		mutex_unlock(&smu->mutex);
1894 1895 1896 1897
		return 0;
	}

	/* some asics may not support those messages */
1898 1899 1900
	if (smu_cmn_to_asic_specific_index(smu,
					   CMN2ASIC_MAPPING_MSG,
					   msg) < 0) {
1901
		mutex_unlock(&smu->mutex);
1902
		return 0;
1903
	}
1904

1905
	ret = smu_send_smc_msg(smu, msg, NULL);
1906
	if (ret)
1907
		dev_err(smu->adev->dev, "[PrepareMp1] Failed!\n");
1908

1909 1910
	mutex_unlock(&smu->mutex);

1911 1912 1913
	return ret;
}

1914 1915 1916 1917 1918
int smu_set_df_cstate(struct smu_context *smu,
		      enum pp_df_cstate state)
{
	int ret = 0;

1919 1920
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1921 1922 1923 1924

	if (!smu->ppt_funcs || !smu->ppt_funcs->set_df_cstate)
		return 0;

1925 1926
	mutex_lock(&smu->mutex);

1927 1928
	ret = smu->ppt_funcs->set_df_cstate(smu, state);
	if (ret)
1929
		dev_err(smu->adev->dev, "[SetDfCstate] failed!\n");
1930

1931 1932
	mutex_unlock(&smu->mutex);

1933 1934 1935
	return ret;
}

1936 1937 1938 1939
int smu_allow_xgmi_power_down(struct smu_context *smu, bool en)
{
	int ret = 0;

1940 1941
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1942 1943 1944 1945 1946 1947 1948 1949

	if (!smu->ppt_funcs || !smu->ppt_funcs->allow_xgmi_power_down)
		return 0;

	mutex_lock(&smu->mutex);

	ret = smu->ppt_funcs->allow_xgmi_power_down(smu, en);
	if (ret)
1950
		dev_err(smu->adev->dev, "[AllowXgmiPowerDown] failed!\n");
1951 1952 1953 1954 1955 1956

	mutex_unlock(&smu->mutex);

	return ret;
}

1957 1958
int smu_write_watermarks_table(struct smu_context *smu)
{
1959
	void *watermarks_table = smu->smu_table.watermarks_table;
1960

1961
	if (!watermarks_table)
1962 1963
		return -EINVAL;

1964 1965 1966 1967
	return smu_update_table(smu,
				SMU_TABLE_WATERMARKS,
				0,
				watermarks_table,
1968 1969 1970 1971 1972 1973
				true);
}

int smu_set_watermarks_for_clock_ranges(struct smu_context *smu,
		struct dm_pp_wm_sets_with_clock_ranges_soc15 *clock_ranges)
{
1974
	void *table = smu->smu_table.watermarks_table;
1975

1976 1977
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1978

1979 1980
	if (!table)
		return -EINVAL;
1981

1982 1983
	mutex_lock(&smu->mutex);

1984 1985 1986 1987
	if (!smu->disable_watermark &&
			smu_feature_is_enabled(smu, SMU_FEATURE_DPM_DCEFCLK_BIT) &&
			smu_feature_is_enabled(smu, SMU_FEATURE_DPM_SOCCLK_BIT)) {
		smu_set_watermarks_table(smu, table, clock_ranges);
1988 1989 1990 1991 1992

		if (!(smu->watermarks_bitmap & WATERMARKS_EXIST)) {
			smu->watermarks_bitmap |= WATERMARKS_EXIST;
			smu->watermarks_bitmap &= ~WATERMARKS_LOADED;
		}
1993 1994
	}

1995 1996
	mutex_unlock(&smu->mutex);

1997
	return 0;
1998 1999
}

2000 2001 2002 2003
int smu_set_ac_dc(struct smu_context *smu)
{
	int ret = 0;

2004 2005
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2006

2007 2008 2009 2010 2011
	/* controlled by firmware */
	if (smu->dc_controlled_by_gpio)
		return 0;

	mutex_lock(&smu->mutex);
2012 2013 2014 2015
	ret = smu_set_power_source(smu,
				   smu->adev->pm.ac_power ? SMU_POWER_SOURCE_AC :
				   SMU_POWER_SOURCE_DC);
	if (ret)
2016
		dev_err(smu->adev->dev, "Failed to switch to %s mode!\n",
2017
		       smu->adev->pm.ac_power ? "AC" : "DC");
2018 2019 2020 2021 2022
	mutex_unlock(&smu->mutex);

	return ret;
}

2023 2024 2025
const struct amd_ip_funcs smu_ip_funcs = {
	.name = "smu",
	.early_init = smu_early_init,
2026
	.late_init = smu_late_init,
2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
	.sw_init = smu_sw_init,
	.sw_fini = smu_sw_fini,
	.hw_init = smu_hw_init,
	.hw_fini = smu_hw_fini,
	.suspend = smu_suspend,
	.resume = smu_resume,
	.is_idle = NULL,
	.check_soft_reset = NULL,
	.wait_for_idle = NULL,
	.soft_reset = NULL,
	.set_clockgating_state = smu_set_clockgating_state,
	.set_powergating_state = smu_set_powergating_state,
2039
	.enable_umd_pstate = smu_enable_umd_pstate,
2040
};
2041 2042 2043 2044 2045 2046 2047 2048 2049

const struct amdgpu_ip_block_version smu_v11_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 11,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
2050 2051 2052 2053 2054 2055 2056 2057 2058

const struct amdgpu_ip_block_version smu_v12_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 12,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
2059 2060 2061 2062 2063

int smu_load_microcode(struct smu_context *smu)
{
	int ret = 0;

2064 2065
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2066

2067 2068
	mutex_lock(&smu->mutex);

2069 2070
	if (smu->ppt_funcs->load_microcode)
		ret = smu->ppt_funcs->load_microcode(smu);
2071 2072 2073 2074 2075 2076 2077 2078 2079 2080

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_check_fw_status(struct smu_context *smu)
{
	int ret = 0;

2081 2082
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2083

2084 2085
	mutex_lock(&smu->mutex);

2086 2087
	if (smu->ppt_funcs->check_fw_status)
		ret = smu->ppt_funcs->check_fw_status(smu);
2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_gfx_cgpg(struct smu_context *smu, bool enabled)
{
	int ret = 0;

	mutex_lock(&smu->mutex);

2100 2101
	if (smu->ppt_funcs->set_gfx_cgpg)
		ret = smu->ppt_funcs->set_gfx_cgpg(smu, enabled);
2102 2103 2104 2105 2106 2107 2108 2109 2110 2111

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_speed_rpm(struct smu_context *smu, uint32_t speed)
{
	int ret = 0;

2112 2113
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2114

2115 2116
	mutex_lock(&smu->mutex);

2117 2118
	if (smu->ppt_funcs->set_fan_speed_rpm)
		ret = smu->ppt_funcs->set_fan_speed_rpm(smu, speed);
2119 2120 2121 2122 2123 2124 2125 2126

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_power_limit(struct smu_context *smu,
			uint32_t *limit,
2127
			bool max_setting)
2128
{
2129 2130
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2131

2132
	mutex_lock(&smu->mutex);
2133

2134
	*limit = (max_setting ? smu->max_power_limit : smu->current_power_limit);
2135

2136
	mutex_unlock(&smu->mutex);
2137

2138
	return 0;
2139 2140 2141 2142 2143 2144
}

int smu_set_power_limit(struct smu_context *smu, uint32_t limit)
{
	int ret = 0;

2145 2146
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2147

2148 2149
	mutex_lock(&smu->mutex);

2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
	if (limit > smu->max_power_limit) {
		dev_err(smu->adev->dev,
			"New power limit (%d) is over the max allowed %d\n",
			limit, smu->max_power_limit);
		goto out;
	}

	if (!limit)
		limit = smu->current_power_limit;

2160 2161
	if (smu->ppt_funcs->set_power_limit)
		ret = smu->ppt_funcs->set_power_limit(smu, limit);
2162

2163
out:
2164 2165 2166 2167 2168 2169 2170 2171 2172
	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_print_clk_levels(struct smu_context *smu, enum smu_clk_type clk_type, char *buf)
{
	int ret = 0;

2173 2174
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2175

2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->print_clk_levels)
		ret = smu->ppt_funcs->print_clk_levels(smu, clk_type, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_od_percentage(struct smu_context *smu, enum smu_clk_type type)
{
	int ret = 0;

2190 2191
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2192

2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_od_percentage)
		ret = smu->ppt_funcs->get_od_percentage(smu, type);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_od_percentage(struct smu_context *smu, enum smu_clk_type type, uint32_t value)
{
	int ret = 0;

2207 2208
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2209

2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_od_percentage)
		ret = smu->ppt_funcs->set_od_percentage(smu, type, value);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_od_edit_dpm_table(struct smu_context *smu,
			  enum PP_OD_DPM_TABLE_COMMAND type,
			  long *input, uint32_t size)
{
	int ret = 0;

2226 2227
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2228

2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->od_edit_dpm_table)
		ret = smu->ppt_funcs->od_edit_dpm_table(smu, type, input, size);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_read_sensor(struct smu_context *smu,
		    enum amd_pp_sensors sensor,
		    void *data, uint32_t *size)
{
2243 2244
	struct smu_umd_pstate_table *pstate_table =
				&smu->pstate_table;
2245 2246
	int ret = 0;

2247 2248
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2249

2250 2251 2252
	if (!data || !size)
		return -EINVAL;

2253 2254
	mutex_lock(&smu->mutex);

2255 2256
	switch (sensor) {
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK:
2257
		*((uint32_t *)data) = pstate_table->gfxclk_pstate.standard * 100;
2258 2259 2260
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK:
2261
		*((uint32_t *)data) = pstate_table->uclk_pstate.standard * 100;
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK:
		ret = smu_feature_get_enabled_mask(smu, (uint32_t *)data, 2);
		*size = 8;
		break;
	case AMDGPU_PP_SENSOR_UVD_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_UVD_BIT) ? 1 : 0;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_VCE_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_VCE_BIT) ? 1 : 0;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_VCN_POWER_STATE:
		*(uint32_t *)data = smu->smu_power.power_gate.vcn_gated ? 0 : 1;
		*size = 4;
		break;
2280 2281 2282 2283
	case AMDGPU_PP_SENSOR_MIN_FAN_RPM:
		*(uint32_t *)data = 0;
		*size = 4;
		break;
2284 2285 2286 2287 2288
	default:
		if (smu->ppt_funcs->read_sensor)
			ret = smu->ppt_funcs->read_sensor(smu, sensor, data, size);
		break;
	}
2289 2290 2291 2292 2293 2294 2295 2296 2297 2298

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_power_profile_mode(struct smu_context *smu, char *buf)
{
	int ret = 0;

2299 2300
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2301

2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_power_profile_mode)
		ret = smu->ppt_funcs->get_power_profile_mode(smu, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_power_profile_mode(struct smu_context *smu,
			       long *param,
			       uint32_t param_size,
			       bool lock_needed)
{
	int ret = 0;

2319 2320
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2321

2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
	if (lock_needed)
		mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_power_profile_mode)
		ret = smu->ppt_funcs->set_power_profile_mode(smu, param, param_size);

	if (lock_needed)
		mutex_unlock(&smu->mutex);

	return ret;
}


int smu_get_fan_control_mode(struct smu_context *smu)
{
	int ret = 0;

2339 2340
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2341

2342 2343
	mutex_lock(&smu->mutex);

2344 2345
	if (smu->ppt_funcs->get_fan_control_mode)
		ret = smu->ppt_funcs->get_fan_control_mode(smu);
2346 2347 2348 2349 2350 2351 2352 2353 2354 2355

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_control_mode(struct smu_context *smu, int value)
{
	int ret = 0;

2356 2357
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2358

2359 2360
	mutex_lock(&smu->mutex);

2361 2362
	if (smu->ppt_funcs->set_fan_control_mode)
		ret = smu->ppt_funcs->set_fan_control_mode(smu, value);
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_fan_speed_percent(struct smu_context *smu, uint32_t *speed)
{
	int ret = 0;

2373 2374
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2375

2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_fan_speed_percent)
		ret = smu->ppt_funcs->get_fan_speed_percent(smu, speed);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_fan_speed_percent(struct smu_context *smu, uint32_t speed)
{
	int ret = 0;

2390 2391
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2392

2393 2394
	mutex_lock(&smu->mutex);

2395 2396
	if (smu->ppt_funcs->set_fan_speed_percent)
		ret = smu->ppt_funcs->set_fan_speed_percent(smu, speed);
2397 2398 2399 2400 2401 2402 2403 2404 2405 2406

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_fan_speed_rpm(struct smu_context *smu, uint32_t *speed)
{
	int ret = 0;

2407 2408
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2409

2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_fan_speed_rpm)
		ret = smu->ppt_funcs->get_fan_speed_rpm(smu, speed);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_deep_sleep_dcefclk(struct smu_context *smu, int clk)
{
	int ret = 0;

2424 2425
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2426

2427 2428
	mutex_lock(&smu->mutex);

2429
	ret = smu_set_min_dcef_deep_sleep(smu, clk);
2430 2431 2432 2433 2434 2435 2436 2437 2438 2439

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_active_display_count(struct smu_context *smu, uint32_t count)
{
	int ret = 0;

2440 2441
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2442

2443 2444
	if (smu->ppt_funcs->set_active_display_count)
		ret = smu->ppt_funcs->set_active_display_count(smu, count);
2445 2446 2447 2448 2449 2450 2451 2452 2453 2454

	return ret;
}

int smu_get_clock_by_type(struct smu_context *smu,
			  enum amd_pp_clock_type type,
			  struct amd_pp_clocks *clocks)
{
	int ret = 0;

2455 2456
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2457

2458 2459
	mutex_lock(&smu->mutex);

2460 2461
	if (smu->ppt_funcs->get_clock_by_type)
		ret = smu->ppt_funcs->get_clock_by_type(smu, type, clocks);
2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_max_high_clocks(struct smu_context *smu,
			    struct amd_pp_simple_clock_info *clocks)
{
	int ret = 0;

2473 2474
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2475

2476 2477
	mutex_lock(&smu->mutex);

2478 2479
	if (smu->ppt_funcs->get_max_high_clocks)
		ret = smu->ppt_funcs->get_max_high_clocks(smu, clocks);
2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_clock_by_type_with_latency(struct smu_context *smu,
				       enum smu_clk_type clk_type,
				       struct pp_clock_levels_with_latency *clocks)
{
	int ret = 0;

2492 2493
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2494

2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_clock_by_type_with_latency)
		ret = smu->ppt_funcs->get_clock_by_type_with_latency(smu, clk_type, clocks);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_clock_by_type_with_voltage(struct smu_context *smu,
				       enum amd_pp_clock_type type,
				       struct pp_clock_levels_with_voltage *clocks)
{
	int ret = 0;

2511 2512
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2513

2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_clock_by_type_with_voltage)
		ret = smu->ppt_funcs->get_clock_by_type_with_voltage(smu, type, clocks);

	mutex_unlock(&smu->mutex);

	return ret;
}


int smu_display_clock_voltage_request(struct smu_context *smu,
				      struct pp_display_clock_request *clock_req)
{
	int ret = 0;

2530 2531
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2532

2533 2534
	mutex_lock(&smu->mutex);

2535 2536
	if (smu->ppt_funcs->display_clock_voltage_request)
		ret = smu->ppt_funcs->display_clock_voltage_request(smu, clock_req);
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547

	mutex_unlock(&smu->mutex);

	return ret;
}


int smu_display_disable_memory_clock_switch(struct smu_context *smu, bool disable_memory_clock_switch)
{
	int ret = -EINVAL;

2548 2549
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2550

2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->display_disable_memory_clock_switch)
		ret = smu->ppt_funcs->display_disable_memory_clock_switch(smu, disable_memory_clock_switch);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_notify_smu_enable_pwe(struct smu_context *smu)
{
	int ret = 0;

2565 2566
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2567

2568 2569
	mutex_lock(&smu->mutex);

2570 2571
	if (smu->ppt_funcs->notify_smu_enable_pwe)
		ret = smu->ppt_funcs->notify_smu_enable_pwe(smu);
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_set_xgmi_pstate(struct smu_context *smu,
			uint32_t pstate)
{
	int ret = 0;

2583 2584
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2585

2586 2587
	mutex_lock(&smu->mutex);

2588 2589
	if (smu->ppt_funcs->set_xgmi_pstate)
		ret = smu->ppt_funcs->set_xgmi_pstate(smu, pstate);
2590 2591 2592

	mutex_unlock(&smu->mutex);

2593 2594 2595
	if(ret)
		dev_err(smu->adev->dev, "Failed to set XGMI pstate!\n");

2596 2597 2598 2599 2600 2601 2602
	return ret;
}

int smu_set_azalia_d3_pme(struct smu_context *smu)
{
	int ret = 0;

2603 2604
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2605

2606 2607
	mutex_lock(&smu->mutex);

2608 2609
	if (smu->ppt_funcs->set_azalia_d3_pme)
		ret = smu->ppt_funcs->set_azalia_d3_pme(smu);
2610 2611 2612 2613 2614 2615

	mutex_unlock(&smu->mutex);

	return ret;
}

2616 2617 2618 2619 2620 2621 2622 2623
/*
 * On system suspending or resetting, the dpm_enabled
 * flag will be cleared. So that those SMU services which
 * are not supported will be gated.
 *
 * However, the baco/mode1 reset should still be granted
 * as they are still supported and necessary.
 */
2624 2625 2626 2627
bool smu_baco_is_support(struct smu_context *smu)
{
	bool ret = false;

2628 2629 2630
	if (!smu->pm_enabled)
		return false;

2631 2632
	mutex_lock(&smu->mutex);

2633
	if (smu->ppt_funcs && smu->ppt_funcs->baco_is_support)
2634
		ret = smu->ppt_funcs->baco_is_support(smu);
2635 2636 2637 2638 2639 2640 2641 2642

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_baco_get_state(struct smu_context *smu, enum smu_baco_state *state)
{
2643
	if (smu->ppt_funcs->baco_get_state)
2644 2645 2646
		return -EINVAL;

	mutex_lock(&smu->mutex);
2647
	*state = smu->ppt_funcs->baco_get_state(smu);
2648 2649 2650 2651 2652
	mutex_unlock(&smu->mutex);

	return 0;
}

2653
int smu_baco_enter(struct smu_context *smu)
2654 2655 2656
{
	int ret = 0;

2657 2658 2659
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2660 2661
	mutex_lock(&smu->mutex);

2662 2663 2664 2665 2666
	if (smu->ppt_funcs->baco_enter)
		ret = smu->ppt_funcs->baco_enter(smu);

	mutex_unlock(&smu->mutex);

2667 2668 2669
	if (ret)
		dev_err(smu->adev->dev, "Failed to enter BACO state!\n");

2670 2671 2672 2673 2674 2675 2676
	return ret;
}

int smu_baco_exit(struct smu_context *smu)
{
	int ret = 0;

2677 2678 2679
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2680 2681 2682 2683
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->baco_exit)
		ret = smu->ppt_funcs->baco_exit(smu);
2684 2685 2686

	mutex_unlock(&smu->mutex);

2687 2688 2689
	if (ret)
		dev_err(smu->adev->dev, "Failed to exit BACO state!\n");

2690 2691 2692
	return ret;
}

2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726
bool smu_mode1_reset_is_support(struct smu_context *smu)
{
	bool ret = false;

	if (!smu->pm_enabled)
		return false;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs && smu->ppt_funcs->mode1_reset_is_support)
		ret = smu->ppt_funcs->mode1_reset_is_support(smu);

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_mode1_reset(struct smu_context *smu)
{
	int ret = 0;

	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->mode1_reset)
		ret = smu->ppt_funcs->mode1_reset(smu);

	mutex_unlock(&smu->mutex);

	return ret;
}

2727 2728 2729 2730
int smu_mode2_reset(struct smu_context *smu)
{
	int ret = 0;

2731 2732 2733
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2734 2735
	mutex_lock(&smu->mutex);

2736 2737
	if (smu->ppt_funcs->mode2_reset)
		ret = smu->ppt_funcs->mode2_reset(smu);
2738 2739 2740

	mutex_unlock(&smu->mutex);

2741 2742 2743
	if (ret)
		dev_err(smu->adev->dev, "Mode2 reset failed!\n");

2744 2745 2746 2747 2748 2749 2750 2751
	return ret;
}

int smu_get_max_sustainable_clocks_by_dc(struct smu_context *smu,
					 struct pp_smu_nv_clock_table *max_clocks)
{
	int ret = 0;

2752 2753
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2754

2755 2756
	mutex_lock(&smu->mutex);

2757 2758
	if (smu->ppt_funcs->get_max_sustainable_clocks_by_dc)
		ret = smu->ppt_funcs->get_max_sustainable_clocks_by_dc(smu, max_clocks);
2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_uclk_dpm_states(struct smu_context *smu,
			    unsigned int *clock_values_in_khz,
			    unsigned int *num_states)
{
	int ret = 0;

2771 2772
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2773

2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_uclk_dpm_states)
		ret = smu->ppt_funcs->get_uclk_dpm_states(smu, clock_values_in_khz, num_states);

	mutex_unlock(&smu->mutex);

	return ret;
}

enum amd_pm_state_type smu_get_current_power_state(struct smu_context *smu)
{
	enum amd_pm_state_type pm_state = POWER_STATE_TYPE_DEFAULT;
2787

2788 2789
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_current_power_state)
		pm_state = smu->ppt_funcs->get_current_power_state(smu);

	mutex_unlock(&smu->mutex);

	return pm_state;
}

int smu_get_dpm_clock_table(struct smu_context *smu,
			    struct dpm_clocks *clock_table)
{
	int ret = 0;

2806 2807
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2808

2809 2810 2811 2812 2813 2814 2815 2816 2817
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_dpm_clock_table)
		ret = smu->ppt_funcs->get_dpm_clock_table(smu, clock_table);

	mutex_unlock(&smu->mutex);

	return ret;
}