i915_debugfs.c 134.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include <linux/sched/mm.h>
32
#include "intel_drv.h"
33
#include "intel_guc_submission.h"
34

35 36 37 38 39
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

40 41
static int i915_capabilities(struct seq_file *m, void *data)
{
42 43
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
44
	struct drm_printer p = drm_seq_file_printer(m);
45

46
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
47
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
48
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
49

50
	intel_device_info_dump_flags(info, &p);
51
	intel_device_info_dump_runtime(info, &p);
52
	intel_driver_caps_print(&dev_priv->caps, &p);
53

54
	kernel_param_lock(THIS_MODULE);
55
	i915_params_dump(&i915_modparams, &p);
56 57
	kernel_param_unlock(THIS_MODULE);

58 59
	return 0;
}
60

61
static char get_active_flag(struct drm_i915_gem_object *obj)
62
{
63
	return i915_gem_object_is_active(obj) ? '*' : ' ';
64 65
}

66
static char get_pin_flag(struct drm_i915_gem_object *obj)
67
{
68
	return obj->pin_global ? 'p' : ' ';
69 70
}

71
static char get_tiling_flag(struct drm_i915_gem_object *obj)
72
{
73
	switch (i915_gem_object_get_tiling(obj)) {
74
	default:
75 76 77
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
78
	}
79 80
}

81
static char get_global_flag(struct drm_i915_gem_object *obj)
82
{
83
	return obj->userfault_count ? 'g' : ' ';
84 85
}

86
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
87
{
C
Chris Wilson 已提交
88
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
89 90
}

91 92 93 94 95
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

96 97
	for_each_ggtt_vma(vma, obj) {
		if (drm_mm_node_allocated(&vma->node))
98 99 100 101 102 103
			size += vma->node.size;
	}

	return size;
}

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

134 135 136
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
137
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
138
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
139
	struct i915_vma *vma;
140
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
141 142
	int pin_count = 0;

143 144
	lockdep_assert_held(&obj->base.dev->struct_mutex);

145
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
146
		   &obj->base,
147
		   get_active_flag(obj),
148 149
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
150
		   get_global_flag(obj),
151
		   get_pin_mapped_flag(obj),
152
		   obj->base.size / 1024,
153 154
		   obj->read_domains,
		   obj->write_domain,
155
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
156 157
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
158 159
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
160
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
161
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
162
			pin_count++;
D
Dan Carpenter 已提交
163 164
	}
	seq_printf(m, " (pinned x %d)", pin_count);
165 166
	if (obj->pin_global)
		seq_printf(m, " (global)");
167
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
168 169 170
		if (!drm_mm_node_allocated(&vma->node))
			continue;

171
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
172
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
173 174
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
175 176 177 178 179 180 181 182
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
183 184
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
185 186 187 188
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
189 190 191 192 193 194 195 196
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
197 198 199 200 201 202 203
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
204 205 206 207
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
208
		seq_puts(m, ")");
B
Ben Widawsky 已提交
209
	}
210
	if (obj->stolen)
211
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
212

213
	engine = i915_gem_object_last_write_engine(obj);
214 215 216
	if (engine)
		seq_printf(m, " (%s)", engine->name);

217 218 219
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
220 221
}

222
static int obj_rank_by_stolen(const void *A, const void *B)
223
{
224 225 226 227
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
228

R
Rasmus Villemoes 已提交
229 230 231 232 233
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
234 235 236 237
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
238 239
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
240
	struct drm_i915_gem_object **objects;
241
	struct drm_i915_gem_object *obj;
242
	u64 total_obj_size, total_gtt_size;
243 244 245 246
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
247
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
248 249
	if (!objects)
		return -ENOMEM;
250 251 252

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
253
		goto out;
254 255

	total_obj_size = total_gtt_size = count = 0;
256 257 258

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
259 260 261
		if (count == total)
			break;

262 263 264
		if (obj->stolen == NULL)
			continue;

265
		objects[count++] = obj;
266
		total_obj_size += obj->base.size;
267
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
268

269
	}
270
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
271 272 273
		if (count == total)
			break;

274 275 276
		if (obj->stolen == NULL)
			continue;

277
		objects[count++] = obj;
278 279
		total_obj_size += obj->base.size;
	}
280
	spin_unlock(&dev_priv->mm.obj_lock);
281 282 283

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

284
	seq_puts(m, "Stolen:\n");
285
	for (n = 0; n < count; n++) {
286
		seq_puts(m, "   ");
287
		describe_obj(m, objects[n]);
288 289
		seq_putc(m, '\n');
	}
290
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
291
		   count, total_obj_size, total_gtt_size);
292 293 294

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
295
	kvfree(objects);
296
	return ret;
297 298
}

299
struct file_stats {
300
	struct drm_i915_file_private *file_priv;
301 302 303 304
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
305 306 307 308 309 310
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
311
	struct i915_vma *vma;
312

313 314
	lockdep_assert_held(&obj->base.dev->struct_mutex);

315 316
	stats->count++;
	stats->total += obj->base.size;
317 318
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
319 320 321
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

322 323 324
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
325

326
		if (i915_vma_is_ggtt(vma)) {
327 328 329
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
330

331
			if (ppgtt->vm.file != stats->file_priv)
332 333
				continue;
		}
334

335
		if (i915_vma_is_active(vma))
336 337 338
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
339 340 341 342 343
	}

	return 0;
}

344 345
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
346
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
347 348 349 350 351 352 353 354 355
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
356 357 358 359 360 361

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
362
	struct intel_engine_cs *engine;
363
	enum intel_engine_id id;
364
	int j;
365 366 367

	memset(&stats, 0, sizeof(stats));

368
	for_each_engine(engine, dev_priv, id) {
369
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
370
			list_for_each_entry(obj,
371
					    &engine->batch_pool.cache_list[j],
372 373 374
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
375
	}
376

377
	print_file_stats(m, "[k]batch pool", stats);
378 379
}

380
static int per_file_ctx_stats(int idx, void *ptr, void *data)
381 382
{
	struct i915_gem_context *ctx = ptr;
383 384 385 386 387
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	for_each_engine(engine, ctx->i915, id) {
		struct intel_context *ce = to_intel_context(ctx, engine);
388

389 390 391 392
		if (ce->state)
			per_file_stats(0, ce->state->obj, data);
		if (ce->ring)
			per_file_stats(0, ce->ring->vma->obj, data);
393 394 395 396 397 398 399 400
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
401
	struct drm_device *dev = &dev_priv->drm;
402 403 404 405 406
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

407
	mutex_lock(&dev->struct_mutex);
408 409 410
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

411
	list_for_each_entry(file, &dev->filelist, lhead) {
412 413 414
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
415
	mutex_unlock(&dev->struct_mutex);
416 417 418 419

	print_file_stats(m, "[k]contexts", stats);
}

420
static int i915_gem_object_info(struct seq_file *m, void *data)
421
{
422 423
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
424
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
425 426
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
427
	struct drm_i915_gem_object *obj;
428
	unsigned int page_sizes = 0;
429
	struct drm_file *file;
430
	char buf[80];
431 432 433 434 435 436
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

437
	seq_printf(m, "%u objects, %llu bytes\n",
438 439 440
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

441 442 443
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
444
	huge_size = huge_count = 0;
445 446 447

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
448 449 450
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
451
		if (obj->mm.madv == I915_MADV_DONTNEED) {
452 453 454 455
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
456
		if (obj->mm.mapping) {
457 458
			mapped_count++;
			mapped_size += obj->base.size;
459
		}
460 461 462 463 464 465

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
466
	}
467
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
468

469
	size = count = dpy_size = dpy_count = 0;
470
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
471 472 473
		size += obj->base.size;
		++count;

474
		if (obj->pin_global) {
475 476
			dpy_size += obj->base.size;
			++dpy_count;
477
		}
478

C
Chris Wilson 已提交
479
		if (obj->mm.madv == I915_MADV_DONTNEED) {
480 481 482
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
483

C
Chris Wilson 已提交
484
		if (obj->mm.mapping) {
485 486
			mapped_count++;
			mapped_size += obj->base.size;
487
		}
488 489 490 491 492 493

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
494
	}
495 496
	spin_unlock(&dev_priv->mm.obj_lock);

497 498
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
499
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
500
		   purgeable_count, purgeable_size);
501 502
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
503 504 505 506
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
507
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
508
		   dpy_count, dpy_size);
509

510
	seq_printf(m, "%llu [%pa] gtt total\n",
511
		   ggtt->vm.total, &ggtt->mappable_end);
512 513 514
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
515

516 517
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
518 519 520
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
521
	print_context_stats(m, dev_priv);
522 523
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
524
		struct drm_i915_file_private *file_priv = file->driver_priv;
525
		struct i915_request *request;
526
		struct task_struct *task;
527

528 529
		mutex_lock(&dev->struct_mutex);

530
		memset(&stats, 0, sizeof(stats));
531
		stats.file_priv = file->driver_priv;
532
		spin_lock(&file->table_lock);
533
		idr_for_each(&file->object_idr, per_file_stats, &stats);
534
		spin_unlock(&file->table_lock);
535 536 537 538 539 540
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
541
		request = list_first_entry_or_null(&file_priv->mm.request_list,
542
						   struct i915_request,
543
						   client_link);
544
		rcu_read_lock();
C
Chris Wilson 已提交
545 546
		task = pid_task(request && request->gem_context->pid ?
				request->gem_context->pid : file->pid,
547
				PIDTYPE_PID);
548
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
549
		rcu_read_unlock();
550

551
		mutex_unlock(&dev->struct_mutex);
552
	}
553
	mutex_unlock(&dev->filelist_mutex);
554 555 556 557

	return 0;
}

558
static int i915_gem_gtt_info(struct seq_file *m, void *data)
559
{
560
	struct drm_info_node *node = m->private;
561 562
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
563
	struct drm_i915_gem_object **objects;
564
	struct drm_i915_gem_object *obj;
565
	u64 total_obj_size, total_gtt_size;
566
	unsigned long nobject, n;
567 568
	int count, ret;

569 570 571 572 573
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

574 575 576 577
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

578 579 580 581 582 583 584 585 586 587 588 589 590
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

591
		seq_puts(m, "   ");
592
		describe_obj(m, obj);
593
		seq_putc(m, '\n');
594
		total_obj_size += obj->base.size;
595
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
596 597 598 599
	}

	mutex_unlock(&dev->struct_mutex);

600
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
601
		   count, total_obj_size, total_gtt_size);
602
	kvfree(objects);
603 604 605 606

	return 0;
}

607 608
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
609 610
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
611
	struct drm_i915_gem_object *obj;
612
	struct intel_engine_cs *engine;
613
	enum intel_engine_id id;
614
	int total = 0;
615
	int ret, j;
616 617 618 619 620

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

621
	for_each_engine(engine, dev_priv, id) {
622
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
623 624 625 626
			int count;

			count = 0;
			list_for_each_entry(obj,
627
					    &engine->batch_pool.cache_list[j],
628 629 630
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
631
				   engine->name, j, count);
632 633

			list_for_each_entry(obj,
634
					    &engine->batch_pool.cache_list[j],
635 636 637 638 639 640 641
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
642
		}
643 644
	}

645
	seq_printf(m, "total: %d\n", total);
646 647 648 649 650 651

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;

		power_domain = POWER_DOMAIN_PIPE(pipe);
		if (!intel_display_power_get_if_enabled(dev_priv,
							power_domain)) {
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

		intel_display_power_put(dev_priv, power_domain);
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

702 703
static int i915_interrupt_info(struct seq_file *m, void *data)
{
704
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
705
	struct intel_engine_cs *engine;
706
	enum intel_engine_id id;
707
	int i, pipe;
708

709
	intel_runtime_pm_get(dev_priv);
710

711
	if (IS_CHERRYVIEW(dev_priv)) {
712 713 714 715 716 717 718 719 720 721 722
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
723 724 725 726 727 728 729 730 731 732 733
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

734 735 736 737
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

738 739 740 741
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
742 743 744 745 746 747
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
748
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
786
	} else if (INTEL_GEN(dev_priv) >= 8) {
787 788 789 790 791 792 793 794 795 796 797 798
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

799
		gen8_display_interrupt_info(m);
800
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
801 802 803 804 805 806 807 808
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
809 810 811 812 813 814 815 816 817 818 819
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
820 821 822
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
823 824
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

850
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
851 852 853 854 855 856
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
857
		for_each_pipe(dev_priv, pipe)
858 859 860
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
903
		for_each_engine(engine, dev_priv, id) {
904 905
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
906
				   engine->name, I915_READ_IMR(engine));
907 908
		}
	}
909

910
	intel_runtime_pm_put(dev_priv);
911

912 913 914
	return 0;
}

915 916
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
917 918
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
919 920 921 922 923
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
924 925 926

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
927
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
928

C
Chris Wilson 已提交
929 930
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
931
		if (!vma)
932
			seq_puts(m, "unused");
933
		else
934
			describe_obj(m, vma->obj);
935
		seq_putc(m, '\n');
936 937
	}

938
	mutex_unlock(&dev->struct_mutex);
939 940 941
	return 0;
}

942
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
943 944
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
945
{
946 947 948 949
	struct i915_gpu_state *error = file->private_data;
	struct drm_i915_error_state_buf str;
	ssize_t ret;
	loff_t tmp;
950

951 952
	if (!error)
		return 0;
953

954 955 956
	ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
	if (ret)
		return ret;
957

958 959 960
	ret = i915_error_state_to_str(&str, error);
	if (ret)
		goto out;
961

962 963 964 965
	tmp = 0;
	ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
	if (ret < 0)
		goto out;
966

967 968 969 970 971
	*pos = str.start + ret;
out:
	i915_error_state_buf_release(&str);
	return ret;
}
972

973 974 975
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
976
	return 0;
977 978
}

979
static int i915_gpu_info_open(struct inode *inode, struct file *file)
980
{
981
	struct drm_i915_private *i915 = inode->i_private;
982
	struct i915_gpu_state *gpu;
983

984 985 986
	intel_runtime_pm_get(i915);
	gpu = i915_capture_gpu_state(i915);
	intel_runtime_pm_put(i915);
987 988
	if (!gpu)
		return -ENOMEM;
989

990
	file->private_data = gpu;
991 992 993
	return 0;
}

994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
1007
{
1008
	struct i915_gpu_state *error = filp->private_data;
1009

1010 1011
	if (!error)
		return 0;
1012

1013 1014
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1015

1016 1017
	return cnt;
}
1018

1019 1020 1021 1022
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
1023 1024 1025 1026 1027
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1028
	.read = gpu_state_read,
1029 1030
	.write = i915_error_state_write,
	.llseek = default_llseek,
1031
	.release = gpu_state_release,
1032
};
1033 1034
#endif

1035 1036 1037
static int
i915_next_seqno_set(void *data, u64 val)
{
1038 1039
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1040 1041 1042 1043 1044 1045
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1046
	intel_runtime_pm_get(dev_priv);
1047
	ret = i915_gem_set_global_seqno(dev, val);
1048 1049
	intel_runtime_pm_put(dev_priv);

1050 1051
	mutex_unlock(&dev->struct_mutex);

1052
	return ret;
1053 1054
}

1055
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1056
			NULL, i915_next_seqno_set,
1057
			"0x%llx\n");
1058

1059
static int i915_frequency_info(struct seq_file *m, void *unused)
1060
{
1061
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1062
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1063 1064 1065
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1066

1067
	if (IS_GEN5(dev_priv)) {
1068 1069 1070 1071 1072 1073 1074 1075 1076
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1077
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1078
		u32 rpmodectl, freq_sts;
1079

1080
		mutex_lock(&dev_priv->pcu_lock);
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090

		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1091 1092 1093 1094 1095 1096 1097 1098
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1099
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1100 1101

		seq_printf(m, "max GPU freq: %d MHz\n",
1102
			   intel_gpu_freq(dev_priv, rps->max_freq));
1103 1104

		seq_printf(m, "min GPU freq: %d MHz\n",
1105
			   intel_gpu_freq(dev_priv, rps->min_freq));
1106 1107

		seq_printf(m, "idle GPU freq: %d MHz\n",
1108
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1109 1110 1111

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1112
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1113
		mutex_unlock(&dev_priv->pcu_lock);
1114
	} else if (INTEL_GEN(dev_priv) >= 6) {
1115 1116 1117
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1118
		u32 rpmodectl, rpinclimit, rpdeclimit;
1119
		u32 rpstat, cagf, reqf;
1120 1121
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1122
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1123 1124
		int max_freq;

1125
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1126
		if (IS_GEN9_LP(dev_priv)) {
1127 1128 1129 1130 1131 1132 1133
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1134
		/* RPSTAT1 is in the GT power well */
1135
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1136

1137
		reqf = I915_READ(GEN6_RPNSWREQ);
1138
		if (INTEL_GEN(dev_priv) >= 9)
1139 1140 1141
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1142
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1143 1144 1145 1146
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1147
		reqf = intel_gpu_freq(dev_priv, reqf);
1148

1149 1150 1151 1152
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1153
		rpstat = I915_READ(GEN6_RPSTAT1);
1154 1155 1156 1157 1158 1159
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
1160 1161
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
1162

1163
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1164

1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
1175 1176 1177 1178
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
1179 1180 1181 1182 1183
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
1184
		}
1185 1186
		pm_mask = I915_READ(GEN6_PMINTRMSK);

1187 1188 1189 1190 1191 1192 1193
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1194 1195 1196 1197 1198 1199

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
1200
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1201
			   rps->pm_intrmsk_mbz);
1202 1203
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1204
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1205 1206 1207 1208
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1209 1210 1211 1212
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1213
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1214
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1215 1216 1217 1218 1219 1220
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1221
		seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
1222

1223 1224 1225 1226 1227 1228
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1229
		seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
1230

1231
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1232
			    rp_state_cap >> 16) & 0xff;
1233
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1234
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1235
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1236
			   intel_gpu_freq(dev_priv, max_freq));
1237 1238

		max_freq = (rp_state_cap & 0xff00) >> 8;
1239
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1240
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1241
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1242
			   intel_gpu_freq(dev_priv, max_freq));
1243

1244
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1245
			    rp_state_cap >> 0) & 0xff;
1246
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1247
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1248
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1249
			   intel_gpu_freq(dev_priv, max_freq));
1250
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1251
			   intel_gpu_freq(dev_priv, rps->max_freq));
1252

1253
		seq_printf(m, "Current freq: %d MHz\n",
1254
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1255
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1256
		seq_printf(m, "Idle freq: %d MHz\n",
1257
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1258
		seq_printf(m, "Min freq: %d MHz\n",
1259
			   intel_gpu_freq(dev_priv, rps->min_freq));
1260
		seq_printf(m, "Boost freq: %d MHz\n",
1261
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1262
		seq_printf(m, "Max freq: %d MHz\n",
1263
			   intel_gpu_freq(dev_priv, rps->max_freq));
1264 1265
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1266
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1267
	} else {
1268
		seq_puts(m, "no P-state info available\n");
1269
	}
1270

1271
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1272 1273 1274
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1275 1276
	intel_runtime_pm_put(dev_priv);
	return ret;
1277 1278
}

1279 1280 1281 1282
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1283 1284 1285
	int slice;
	int subslice;

1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1298 1299 1300 1301 1302 1303 1304
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1305 1306
}

1307 1308
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1309
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1310
	struct intel_engine_cs *engine;
1311 1312
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1313
	struct intel_instdone instdone;
1314
	enum intel_engine_id id;
1315

1316
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1317 1318 1319 1320 1321
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1322
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1323
		seq_puts(m, "Waiter holding struct mutex\n");
1324
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1325
		seq_puts(m, "struct_mutex blocked for reset\n");
1326

1327
	if (!i915_modparams.enable_hangcheck) {
1328
		seq_puts(m, "Hangcheck disabled\n");
1329 1330 1331
		return 0;
	}

1332 1333
	intel_runtime_pm_get(dev_priv);

1334
	for_each_engine(engine, dev_priv, id) {
1335
		acthd[id] = intel_engine_get_active_head(engine);
1336
		seqno[id] = intel_engine_get_seqno(engine);
1337 1338
	}

1339
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1340

1341 1342
	intel_runtime_pm_put(dev_priv);

1343 1344
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1345 1346
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1347 1348 1349 1350
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1351

1352 1353
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1354
	for_each_engine(engine, dev_priv, id) {
1355 1356 1357
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1358
		seq_printf(m, "%s:\n", engine->name);
1359
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1360
			   engine->hangcheck.seqno, seqno[id],
1361
			   intel_engine_last_submit(engine));
1362
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s, wedged? %s\n",
1363 1364
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1365
					  &dev_priv->gpu_error.missed_irq_rings)),
1366 1367
			   yesno(engine->hangcheck.stalled),
			   yesno(engine->hangcheck.wedged));
1368

1369
		spin_lock_irq(&b->rb_lock);
1370
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1371
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1372 1373 1374 1375

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1376
		spin_unlock_irq(&b->rb_lock);
1377

1378
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1379
			   (long long)engine->hangcheck.acthd,
1380
			   (long long)acthd[id]);
1381 1382 1383 1384 1385
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1386

1387
		if (engine->id == RCS) {
1388
			seq_puts(m, "\tinstdone read =\n");
1389

1390
			i915_instdone_info(dev_priv, m, &instdone);
1391

1392
			seq_puts(m, "\tinstdone accu =\n");
1393

1394 1395
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1396
		}
1397 1398 1399 1400 1401
	}

	return 0;
}

1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1419
static int ironlake_drpc_info(struct seq_file *m)
1420
{
1421
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1422 1423 1424 1425 1426 1427 1428
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1429
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1430 1431 1432 1433
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1434
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1435
	seq_printf(m, "SW control enabled: %s\n",
1436
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1437
	seq_printf(m, "Gated voltage change: %s\n",
1438
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1439 1440
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1441
	seq_printf(m, "Max P-state: P%d\n",
1442
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1443 1444 1445 1446
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1447
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1448
	seq_puts(m, "Current RS state: ");
1449 1450
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1451
		seq_puts(m, "on\n");
1452 1453
		break;
	case RSX_STATUS_RC1:
1454
		seq_puts(m, "RC1\n");
1455 1456
		break;
	case RSX_STATUS_RC1E:
1457
		seq_puts(m, "RC1E\n");
1458 1459
		break;
	case RSX_STATUS_RS1:
1460
		seq_puts(m, "RS1\n");
1461 1462
		break;
	case RSX_STATUS_RS2:
1463
		seq_puts(m, "RS2 (RC6)\n");
1464 1465
		break;
	case RSX_STATUS_RS3:
1466
		seq_puts(m, "RC3 (RC6+)\n");
1467 1468
		break;
	default:
1469
		seq_puts(m, "unknown\n");
1470 1471
		break;
	}
1472 1473 1474 1475

	return 0;
}

1476
static int i915_forcewake_domains(struct seq_file *m, void *data)
1477
{
1478
	struct drm_i915_private *i915 = node_to_i915(m->private);
1479
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1480
	unsigned int tmp;
1481

1482 1483 1484
	seq_printf(m, "user.bypass_count = %u\n",
		   i915->uncore.user_forcewake.count);

1485
	for_each_fw_domain(fw_domain, i915, tmp)
1486
		seq_printf(m, "%s.wake_count = %u\n",
1487
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1488
			   READ_ONCE(fw_domain->wake_count));
1489

1490 1491 1492
	return 0;
}

1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1504 1505
static int vlv_drpc_info(struct seq_file *m)
{
1506
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1507
	u32 rcctl1, pw_status;
1508

1509
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1510 1511 1512 1513 1514 1515
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1516
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1517
	seq_printf(m, "Media Power Well: %s\n",
1518
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1519

1520 1521
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1522

1523
	return i915_forcewake_domains(m, NULL);
1524 1525
}

1526 1527
static int gen6_drpc_info(struct seq_file *m)
{
1528
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1529
	u32 gt_core_status, rcctl1, rc6vids = 0;
1530
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1531

1532
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1533
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1534 1535

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1536
	if (INTEL_GEN(dev_priv) >= 9) {
1537 1538 1539
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1540

1541 1542 1543 1544 1545 1546
	if (INTEL_GEN(dev_priv) <= 7) {
		mutex_lock(&dev_priv->pcu_lock);
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
				       &rc6vids);
		mutex_unlock(&dev_priv->pcu_lock);
	}
1547

1548
	seq_printf(m, "RC1e Enabled: %s\n",
1549 1550 1551
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1552
	if (INTEL_GEN(dev_priv) >= 9) {
1553 1554 1555 1556 1557
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1558 1559 1560 1561
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1562
	seq_puts(m, "Current RC state: ");
1563 1564 1565
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1566
			seq_puts(m, "Core Power Down\n");
1567
		else
1568
			seq_puts(m, "on\n");
1569 1570
		break;
	case GEN6_RC3:
1571
		seq_puts(m, "RC3\n");
1572 1573
		break;
	case GEN6_RC6:
1574
		seq_puts(m, "RC6\n");
1575 1576
		break;
	case GEN6_RC7:
1577
		seq_puts(m, "RC7\n");
1578 1579
		break;
	default:
1580
		seq_puts(m, "Unknown\n");
1581 1582 1583 1584 1585
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1586
	if (INTEL_GEN(dev_priv) >= 9) {
1587 1588 1589 1590 1591 1592 1593
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1594 1595

	/* Not exactly sure what this is */
1596 1597 1598 1599 1600
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1601

1602 1603 1604 1605 1606 1607 1608 1609 1610
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1611
	return i915_forcewake_domains(m, NULL);
1612 1613 1614 1615
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1616
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1617 1618 1619
	int err;

	intel_runtime_pm_get(dev_priv);
1620

1621
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1622
		err = vlv_drpc_info(m);
1623
	else if (INTEL_GEN(dev_priv) >= 6)
1624
		err = gen6_drpc_info(m);
1625
	else
1626 1627 1628 1629 1630
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1631 1632
}

1633 1634
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1635
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1646 1647
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1648
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1649
	struct intel_fbc *fbc = &dev_priv->fbc;
1650

1651 1652
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1653

1654
	intel_runtime_pm_get(dev_priv);
1655
	mutex_lock(&fbc->lock);
1656

1657
	if (intel_fbc_is_active(dev_priv))
1658
		seq_puts(m, "FBC enabled\n");
1659
	else
1660 1661
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1678
	}
1679

1680
	mutex_unlock(&fbc->lock);
1681 1682
	intel_runtime_pm_put(dev_priv);

1683 1684 1685
	return 0;
}

1686
static int i915_fbc_false_color_get(void *data, u64 *val)
1687
{
1688
	struct drm_i915_private *dev_priv = data;
1689

1690
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1691 1692 1693 1694 1695 1696 1697
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1698
static int i915_fbc_false_color_set(void *data, u64 val)
1699
{
1700
	struct drm_i915_private *dev_priv = data;
1701 1702
	u32 reg;

1703
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1704 1705
		return -ENODEV;

P
Paulo Zanoni 已提交
1706
	mutex_lock(&dev_priv->fbc.lock);
1707 1708 1709 1710 1711 1712 1713 1714

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1715
	mutex_unlock(&dev_priv->fbc.lock);
1716 1717 1718
	return 0;
}

1719 1720
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1721 1722
			"%llu\n");

1723 1724
static int i915_ips_status(struct seq_file *m, void *unused)
{
1725
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1726

1727 1728
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1729

1730 1731
	intel_runtime_pm_get(dev_priv);

1732
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1733
		   yesno(i915_modparams.enable_ips));
1734

1735
	if (INTEL_GEN(dev_priv) >= 8) {
1736 1737 1738 1739 1740 1741 1742
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1743

1744 1745
	intel_runtime_pm_put(dev_priv);

1746 1747 1748
	return 0;
}

1749 1750
static int i915_sr_status(struct seq_file *m, void *unused)
{
1751
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1752 1753
	bool sr_enabled = false;

1754
	intel_runtime_pm_get(dev_priv);
1755
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1756

1757 1758 1759
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1760
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1761
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1762
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1763
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1764
	else if (IS_I915GM(dev_priv))
1765
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1766
	else if (IS_PINEVIEW(dev_priv))
1767
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1768
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1769
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1770

1771
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1772 1773
	intel_runtime_pm_put(dev_priv);

1774
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1775 1776 1777 1778

	return 0;
}

1779 1780
static int i915_emon_status(struct seq_file *m, void *unused)
{
1781 1782
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1783
	unsigned long temp, chipset, gfx;
1784 1785
	int ret;

1786
	if (!IS_GEN5(dev_priv))
1787 1788
		return -ENODEV;

1789 1790 1791
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1792 1793 1794 1795

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1796
	mutex_unlock(&dev->struct_mutex);
1797 1798 1799 1800 1801 1802 1803 1804 1805

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1806 1807
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1808
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1809
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1810
	unsigned int max_gpu_freq, min_gpu_freq;
1811 1812
	int gpu_freq, ia_freq;
	int ret;
1813

1814 1815
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1816

1817 1818
	intel_runtime_pm_get(dev_priv);

1819
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1820
	if (ret)
1821
		goto out;
1822

1823 1824
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1825
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1826
		/* Convert GT frequency to 50 HZ units */
1827 1828
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1829 1830
	}

1831
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1832

1833
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1834 1835 1836 1837
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1838
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1839
			   intel_gpu_freq(dev_priv, (gpu_freq *
1840
						     (IS_GEN9_BC(dev_priv) ||
1841
						      INTEL_GEN(dev_priv) >= 10 ?
1842
						      GEN9_FREQ_SCALER : 1))),
1843 1844
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1845 1846
	}

1847
	mutex_unlock(&dev_priv->pcu_lock);
1848

1849 1850 1851
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1852 1853
}

1854 1855
static int i915_opregion(struct seq_file *m, void *unused)
{
1856 1857
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1858 1859 1860 1861 1862
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1863
		goto out;
1864

1865 1866
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1867 1868 1869

	mutex_unlock(&dev->struct_mutex);

1870
out:
1871 1872 1873
	return 0;
}

1874 1875
static int i915_vbt(struct seq_file *m, void *unused)
{
1876
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1877 1878 1879 1880 1881 1882 1883

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1884 1885
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1886 1887
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1888
	struct intel_framebuffer *fbdev_fb = NULL;
1889
	struct drm_framebuffer *drm_fb;
1890 1891 1892 1893 1894
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1895

1896
#ifdef CONFIG_DRM_FBDEV_EMULATION
1897
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1898
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1899 1900 1901 1902

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1903
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1904
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1905
			   fbdev_fb->base.modifier,
1906
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1907
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1908 1909
		seq_putc(m, '\n');
	}
1910
#endif
1911

1912
	mutex_lock(&dev->mode_config.fb_lock);
1913
	drm_for_each_fb(drm_fb, dev) {
1914 1915
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1916 1917
			continue;

1918
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1919 1920
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1921
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1922
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1923
			   fb->base.modifier,
1924
			   drm_framebuffer_read_refcount(&fb->base));
1925
		describe_obj(m, intel_fb_obj(&fb->base));
1926
		seq_putc(m, '\n');
1927
	}
1928
	mutex_unlock(&dev->mode_config.fb_lock);
1929
	mutex_unlock(&dev->struct_mutex);
1930 1931 1932 1933

	return 0;
}

1934
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1935
{
1936 1937
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1938 1939
}

1940 1941
static int i915_context_status(struct seq_file *m, void *unused)
{
1942 1943
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1944
	struct intel_engine_cs *engine;
1945
	struct i915_gem_context *ctx;
1946
	enum intel_engine_id id;
1947
	int ret;
1948

1949
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1950 1951 1952
	if (ret)
		return ret;

1953
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1954
		seq_printf(m, "HW context %u ", ctx->hw_id);
1955
		if (ctx->pid) {
1956 1957
			struct task_struct *task;

1958
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1959 1960 1961 1962 1963
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1964 1965
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1966 1967 1968 1969
		} else {
			seq_puts(m, "(kernel) ");
		}

1970 1971
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1972

1973
		for_each_engine(engine, dev_priv, id) {
1974 1975
			struct intel_context *ce =
				to_intel_context(ctx, engine);
1976 1977 1978

			seq_printf(m, "%s: ", engine->name);
			if (ce->state)
1979
				describe_obj(m, ce->state->obj);
1980
			if (ce->ring)
1981
				describe_ctx_ring(m, ce->ring);
1982 1983
			seq_putc(m, '\n');
		}
1984 1985

		seq_putc(m, '\n');
1986 1987
	}

1988
	mutex_unlock(&dev->struct_mutex);
1989 1990 1991 1992

	return 0;
}

1993 1994
static const char *swizzle_string(unsigned swizzle)
{
1995
	switch (swizzle) {
1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2011
		return "unknown";
2012 2013 2014 2015 2016 2017 2018
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2019
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2020

2021
	intel_runtime_pm_get(dev_priv);
2022 2023 2024 2025 2026 2027

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2028
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2029 2030
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2031 2032
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2033 2034 2035 2036
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2037
	} else if (INTEL_GEN(dev_priv) >= 6) {
2038 2039 2040 2041 2042 2043 2044 2045
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2046
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2047 2048 2049 2050 2051
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2052 2053
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2054
	}
2055 2056 2057 2058

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2059
	intel_runtime_pm_put(dev_priv);
2060 2061 2062 2063

	return 0;
}

B
Ben Widawsky 已提交
2064 2065
static int per_file_ctx(int id, void *ptr, void *data)
{
2066
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2067
	struct seq_file *m = data;
2068 2069 2070 2071 2072 2073 2074
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2075

2076 2077 2078
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2079
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2080 2081 2082 2083 2084
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2085 2086
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2087
{
B
Ben Widawsky 已提交
2088
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2089 2090
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2091
	int i;
D
Daniel Vetter 已提交
2092

B
Ben Widawsky 已提交
2093 2094 2095
	if (!ppgtt)
		return;

2096
	for_each_engine(engine, dev_priv, id) {
2097
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2098
		for (i = 0; i < 4; i++) {
2099
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2100
			pdp <<= 32;
2101
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2102
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2103 2104 2105 2106
		}
	}
}

2107 2108
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2109
{
2110
	struct intel_engine_cs *engine;
2111
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2112

2113
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2114 2115
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2116
	for_each_engine(engine, dev_priv, id) {
2117
		seq_printf(m, "%s\n", engine->name);
2118
		if (IS_GEN7(dev_priv))
2119 2120 2121 2122 2123 2124 2125 2126
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2127 2128 2129 2130
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2131
		seq_puts(m, "aliasing PPGTT:\n");
2132
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2133

B
Ben Widawsky 已提交
2134
		ppgtt->debug_dump(ppgtt, m);
2135
	}
B
Ben Widawsky 已提交
2136

D
Daniel Vetter 已提交
2137
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2138 2139 2140 2141
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2142 2143
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2144
	struct drm_file *file;
2145
	int ret;
B
Ben Widawsky 已提交
2146

2147 2148
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2149
	if (ret)
2150 2151
		goto out_unlock;

2152
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2153

2154 2155 2156 2157
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2158

2159 2160
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2161
		struct task_struct *task;
2162

2163
		task = get_pid_task(file->pid, PIDTYPE_PID);
2164 2165
		if (!task) {
			ret = -ESRCH;
2166
			goto out_rpm;
2167
		}
2168 2169
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2170 2171 2172 2173
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2174
out_rpm:
2175
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2176
	mutex_unlock(&dev->struct_mutex);
2177 2178
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2179
	return ret;
D
Daniel Vetter 已提交
2180 2181
}

2182 2183
static int count_irq_waiters(struct drm_i915_private *i915)
{
2184
	struct intel_engine_cs *engine;
2185
	enum intel_engine_id id;
2186 2187
	int count = 0;

2188
	for_each_engine(engine, i915, id)
2189
		count += intel_engine_has_waiter(engine);
2190 2191 2192 2193

	return count;
}

2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2208 2209
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2210 2211
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2212
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2213 2214
	struct drm_file *file;

2215
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2216 2217
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2218
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2219
	seq_printf(m, "Boosts outstanding? %d\n",
2220
		   atomic_read(&rps->num_waiters));
2221
	seq_printf(m, "Frequency requested %d\n",
2222
		   intel_gpu_freq(dev_priv, rps->cur_freq));
2223
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2224 2225 2226 2227
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2228
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2229 2230 2231
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2232 2233

	mutex_lock(&dev->filelist_mutex);
2234 2235 2236 2237 2238 2239
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2240
		seq_printf(m, "%s [%d]: %d boosts\n",
2241 2242
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2243
			   atomic_read(&file_priv->rps_client.boosts));
2244 2245
		rcu_read_unlock();
	}
2246
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2247
		   atomic_read(&rps->boosts));
2248
	mutex_unlock(&dev->filelist_mutex);
2249

2250
	if (INTEL_GEN(dev_priv) >= 6 &&
2251
	    rps->enabled &&
2252
	    dev_priv->gt.active_requests) {
2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2264
			   rps_power_to_str(rps->power));
2265
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2266
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
2267
			   rps->up_threshold);
2268
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2269
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2270
			   rps->down_threshold);
2271 2272 2273 2274
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2275
	return 0;
2276 2277
}

2278 2279
static int i915_llc(struct seq_file *m, void *data)
{
2280
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2281
	const bool edram = INTEL_GEN(dev_priv) > 8;
2282

2283
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2284 2285
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2286 2287 2288 2289

	return 0;
}

2290 2291 2292
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2293
	struct drm_printer p;
2294

2295 2296
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
2297

2298 2299
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2300

2301
	intel_runtime_pm_get(dev_priv);
2302
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2303
	intel_runtime_pm_put(dev_priv);
2304 2305 2306 2307

	return 0;
}

2308 2309
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2310
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2311
	struct drm_printer p;
2312 2313
	u32 tmp, i;

2314 2315
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
2316

2317 2318
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2319

2320 2321
	intel_runtime_pm_get(dev_priv);

2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2335 2336
	intel_runtime_pm_put(dev_priv);

2337 2338 2339
	return 0;
}

2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

2357 2358 2359
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
2360 2361
	struct intel_guc_log *log = &dev_priv->guc.log;
	enum guc_log_buffer_type type;
2362

2363 2364 2365 2366
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
2367

2368
	seq_puts(m, "GuC logging stats:\n");
2369

2370
	seq_printf(m, "\tRelay full count: %u\n",
2371 2372 2373 2374 2375 2376 2377 2378
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
2379 2380
}

2381 2382
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
2383
				 struct intel_guc_client *client)
2384
{
2385
	struct intel_engine_cs *engine;
2386
	enum intel_engine_id id;
2387 2388
	uint64_t tot = 0;

2389 2390
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2391 2392
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2393

2394
	for_each_engine(engine, dev_priv, id) {
2395 2396
		u64 submissions = client->submissions[id];
		tot += submissions;
2397
		seq_printf(m, "\tSubmissions: %llu %s\n",
2398
				submissions, engine->name);
2399 2400 2401 2402
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2403 2404 2405 2406 2407
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2408
	if (!USES_GUC(dev_priv))
2409 2410
		return -ENODEV;

2411 2412 2413 2414 2415
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

2416
	GEM_BUG_ON(!guc->execbuf_client);
2417

2418
	seq_printf(m, "\nDoorbell map:\n");
2419
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2420
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
2421

2422 2423
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2424 2425 2426 2427 2428
	if (guc->preempt_client) {
		seq_printf(m, "\nGuC preempt client @ %p:\n",
			   guc->preempt_client);
		i915_guc_client_info(m, dev_priv, guc->preempt_client);
	}
2429 2430 2431 2432 2433 2434

	/* Add more as required ... */

	return 0;
}

2435
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2436
{
2437
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2438 2439
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2440
	struct intel_guc_client *client = guc->execbuf_client;
2441 2442
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2443

2444 2445
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2446

2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2466
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2489 2490
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2491 2492 2493 2494 2495 2496
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2497

2498 2499 2500
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2501 2502 2503 2504
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2505

2506 2507
	if (!obj)
		return 0;
A
Alex Dai 已提交
2508

2509 2510 2511 2512 2513
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2514 2515
	}

2516 2517 2518 2519 2520
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2521 2522
	seq_putc(m, '\n');

2523 2524
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2525 2526 2527
	return 0;
}

2528
static int i915_guc_log_level_get(void *data, u64 *val)
2529
{
2530
	struct drm_i915_private *dev_priv = data;
2531

2532
	if (!USES_GUC(dev_priv))
2533 2534
		return -ENODEV;

2535
	*val = intel_guc_log_get_level(&dev_priv->guc.log);
2536 2537 2538 2539

	return 0;
}

2540
static int i915_guc_log_level_set(void *data, u64 val)
2541
{
2542
	struct drm_i915_private *dev_priv = data;
2543

2544
	if (!USES_GUC(dev_priv))
2545 2546
		return -ENODEV;

2547
	return intel_guc_log_set_level(&dev_priv->guc.log, val);
2548 2549
}

2550 2551
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2552 2553
			"%lld\n");

2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!USES_GUC(dev_priv))
		return -ENODEV;

	file->private_data = &dev_priv->guc.log;

	return intel_guc_log_relay_open(&dev_priv->guc.log);
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);

	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	intel_guc_log_relay_close(&dev_priv->guc.log);

	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val) == 1) {
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
		DRM_ERROR("dpcd read (at %u) failed\n", DP_PSR_STATUS);
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2630 2631 2632 2633
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
	u32 val, psr_status;
2634

2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
		psr_status = I915_READ(EDP_PSR2_STATUS);
		val = (psr_status & EDP_PSR2_STATUS_STATE_MASK) >>
			EDP_PSR2_STATUS_STATE_SHIFT;
		if (val < ARRAY_SIZE(live_status)) {
			seq_printf(m, "Source PSR status: 0x%x [%s]\n",
				   psr_status, live_status[val]);
			return;
		}
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
		psr_status = I915_READ(EDP_PSR_STATUS);
		val = (psr_status & EDP_PSR_STATUS_STATE_MASK) >>
			EDP_PSR_STATUS_STATE_SHIFT;
		if (val < ARRAY_SIZE(live_status)) {
			seq_printf(m, "Source PSR status: 0x%x [%s]\n",
				   psr_status, live_status[val]);
			return;
		}
	}
2677

2678
	seq_printf(m, "Source PSR status: 0x%x [%s]\n", psr_status, "unknown");
2679 2680
}

2681 2682
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2683
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2684 2685
	u32 psrperf = 0;
	bool enabled = false;
2686
	bool sink_support;
2687

2688 2689
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2690

2691 2692 2693 2694 2695
	sink_support = dev_priv->psr.sink_support;
	seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
	if (!sink_support)
		return 0;

2696 2697
	intel_runtime_pm_get(dev_priv);

2698
	mutex_lock(&dev_priv->psr.lock);
2699
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2700 2701
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
2702

2703 2704 2705 2706
	if (dev_priv->psr.psr2_enabled)
		enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
	else
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2707 2708 2709 2710

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

2711
	seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
2712

2713 2714 2715
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2716
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2717
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2718
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2719 2720 2721

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2722

2723
	psr_source_status(dev_priv, m);
2724
	mutex_unlock(&dev_priv->psr.lock);
2725

2726 2727 2728 2729 2730 2731 2732
	if (READ_ONCE(dev_priv->psr.debug)) {
		seq_printf(m, "Last attempted entry at: %lld\n",
			   dev_priv->psr.last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n",
			   dev_priv->psr.last_exit);
	}

2733
	intel_runtime_pm_put(dev_priv);
2734 2735 2736
	return 0;
}

2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	DRM_DEBUG_KMS("PSR debug %s\n", enableddisabled(val));

	intel_runtime_pm_get(dev_priv);
	intel_psr_irq_control(dev_priv, !!val);
	intel_runtime_pm_put(dev_priv);

	return 0;
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2770 2771
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2772
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2773
	unsigned long long power;
2774 2775
	u32 units;

2776
	if (INTEL_GEN(dev_priv) < 6)
2777 2778
		return -ENODEV;

2779 2780
	intel_runtime_pm_get(dev_priv);

2781 2782 2783 2784 2785 2786
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
		intel_runtime_pm_put(dev_priv);
		return -ENODEV;
	}

	units = (power & 0x1f00) >> 8;
2787
	power = I915_READ(MCH_SECP_NRG_STTS);
2788
	power = (1000000 * power) >> units; /* convert to uJ */
2789

2790 2791
	intel_runtime_pm_put(dev_priv);

2792
	seq_printf(m, "%llu", power);
2793 2794 2795 2796

	return 0;
}

2797
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2798
{
2799
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2800
	struct pci_dev *pdev = dev_priv->drm.pdev;
2801

2802 2803
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2804

2805 2806
	seq_printf(m, "GPU idle: %s (epoch %u)\n",
		   yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
2807
	seq_printf(m, "IRQs disabled: %s\n",
2808
		   yesno(!intel_irqs_enabled(dev_priv)));
2809
#ifdef CONFIG_PM
2810
	seq_printf(m, "Usage count: %d\n",
2811
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2812 2813 2814
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2815
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2816 2817
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2818

2819 2820 2821
	return 0;
}

2822 2823
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2824
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

2839
		for_each_power_domain(power_domain, power_well->domains)
2840
			seq_printf(m, "  %-23s %d\n",
2841
				 intel_display_power_domain_str(power_domain),
2842 2843 2844 2845 2846 2847 2848 2849
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2850 2851
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2852
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2853 2854
	struct intel_csr *csr;

2855 2856
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2857 2858 2859

	csr = &dev_priv->csr;

2860 2861
	intel_runtime_pm_get(dev_priv);

2862 2863 2864 2865
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2866
		goto out;
2867 2868 2869 2870

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2871 2872
	if (IS_KABYLAKE(dev_priv) ||
	    (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
2873 2874 2875 2876
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2877
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2878 2879
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2880 2881
	}

2882 2883 2884 2885 2886
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2887 2888
	intel_runtime_pm_put(dev_priv);

2889 2890 2891
	return 0;
}

2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2914 2915
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2916 2917 2918 2919 2920 2921
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2922
		   encoder->base.id, encoder->name);
2923 2924 2925 2926
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2927
			   connector->name,
2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2941 2942
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2943 2944
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2945 2946
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2947

2948
	if (fb)
2949
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2950 2951
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2952 2953
	else
		seq_puts(m, "\tprimary plane disabled\n");
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2973
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2974
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2975
		intel_panel_info(m, &intel_connector->panel);
2976 2977 2978

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2979 2980
}

L
Libin Yang 已提交
2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2995 2996 2997 2998 2999 3000
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

3001
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
3015
	struct drm_display_mode *mode;
3016 3017

	seq_printf(m, "connector %d: type %s, status: %s\n",
3018
		   connector->base.id, connector->name,
3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
3030

3031
	if (!intel_encoder)
3032 3033 3034 3035 3036
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
3037 3038 3039 3040
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
3041 3042 3043
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3044
			intel_lvds_info(m, intel_connector);
3045 3046 3047
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3048
		    intel_encoder->type == INTEL_OUTPUT_DDI)
3049 3050 3051 3052
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3053
	}
3054

3055 3056 3057
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3058 3059
}

3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
3082
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
3083 3084 3085 3086
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3087 3088 3089 3090 3091 3092
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
3093 3094 3095 3096 3097 3098 3099
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3100 3101
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3102 3103 3104 3105 3106
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3107
		struct drm_format_name_buf format_name;
3108 3109 3110 3111 3112 3113 3114 3115

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3116
		if (state->fb) {
V
Ville Syrjälä 已提交
3117 3118
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3119
		} else {
3120
			sprintf(format_name.str, "N/A");
3121 3122
		}

3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3136
			   format_name.str,
3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3156
		for (i = 0; i < num_scalers; i++) {
3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3169 3170
static int i915_display_info(struct seq_file *m, void *unused)
{
3171 3172
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3173
	struct intel_crtc *crtc;
3174
	struct drm_connector *connector;
3175
	struct drm_connector_list_iter conn_iter;
3176

3177
	intel_runtime_pm_get(dev_priv);
3178 3179
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3180
	for_each_intel_crtc(dev, crtc) {
3181
		struct intel_crtc_state *pipe_config;
3182

3183
		drm_modeset_lock(&crtc->base.mutex, NULL);
3184 3185
		pipe_config = to_intel_crtc_state(crtc->base.state);

3186
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3187
			   crtc->base.base.id, pipe_name(crtc->pipe),
3188
			   yesno(pipe_config->base.active),
3189 3190 3191
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3192
		if (pipe_config->base.active) {
3193 3194 3195
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3196 3197
			intel_crtc_info(m, crtc);

3198 3199 3200 3201 3202 3203 3204
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3205 3206
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3207
		}
3208 3209 3210 3211

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3212
		drm_modeset_unlock(&crtc->base.mutex);
3213 3214 3215 3216 3217
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3218 3219 3220
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3221
		intel_connector_info(m, connector);
3222 3223 3224
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3225
	intel_runtime_pm_put(dev_priv);
3226 3227 3228 3229

	return 0;
}

3230 3231 3232 3233
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3234
	enum intel_engine_id id;
3235
	struct drm_printer p;
3236

3237 3238
	intel_runtime_pm_get(dev_priv);

3239 3240
	seq_printf(m, "GT awake? %s (epoch %u)\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
3241 3242
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);
L
Lionel Landwerlin 已提交
3243 3244
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
		   dev_priv->info.cs_timestamp_frequency_khz);
3245

3246 3247
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
3248
		intel_engine_dump(engine, &p, "%s\n", engine->name);
3249

3250 3251
	intel_runtime_pm_put(dev_priv);

3252 3253 3254
	return 0;
}

3255 3256 3257 3258 3259 3260 3261 3262 3263 3264
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

	intel_device_info_dump_topology(&INTEL_INFO(dev_priv)->sseu, &p);

	return 0;
}

3265 3266 3267 3268 3269 3270 3271 3272 3273 3274
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

3275 3276
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3277 3278
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3279 3280 3281 3282 3283 3284
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

3285
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
3286
			   pll->info->id);
3287
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3288
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3289
		seq_printf(m, " tracked hardware state:\n");
3290
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3291
		seq_printf(m, " dpll_md: 0x%08x\n",
3292 3293 3294 3295
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
3318 3319 3320 3321 3322 3323
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3324
static int i915_wa_registers(struct seq_file *m, void *unused)
3325
{
3326
	struct i915_workarounds *wa = &node_to_i915(m->private)->workarounds;
3327
	int i;
3328

3329 3330 3331 3332
	seq_printf(m, "Workarounds applied: %d\n", wa->count);
	for (i = 0; i < wa->count; ++i)
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
			   wa->reg[i].addr, wa->reg[i].value, wa->reg[i].mask);
3333 3334 3335 3336

	return 0;
}

3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	int ret;
	bool enable;

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

	intel_runtime_pm_get(dev_priv);
	if (!dev_priv->ipc_enabled && enable)
		DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
	dev_priv->wm.distrust_bios_wm = true;
	dev_priv->ipc_enabled = enable;
	intel_enable_ipc(dev_priv);
	intel_runtime_pm_put(dev_priv);

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3388 3389
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3390 3391
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3392 3393 3394 3395 3396
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3397
	if (INTEL_GEN(dev_priv) < 9)
3398
		return -ENODEV;
3399

3400 3401 3402 3403 3404 3405 3406 3407 3408
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3409
		for_each_universal_plane(dev_priv, pipe, plane) {
3410 3411 3412 3413 3414 3415
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3416
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3417 3418 3419 3420 3421 3422 3423 3424 3425
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3426
static void drrs_status_per_crtc(struct seq_file *m,
3427 3428
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3429
{
3430
	struct drm_i915_private *dev_priv = to_i915(dev);
3431 3432
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3433
	struct drm_connector *connector;
3434
	struct drm_connector_list_iter conn_iter;
3435

3436 3437
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3438 3439 3440 3441
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3442
	}
3443
	drm_connector_list_iter_end(&conn_iter);
3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3456
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3457 3458 3459 3460 3461 3462 3463 3464
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3465 3466 3467 3468
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3503 3504
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3505 3506 3507
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3508
	drm_modeset_lock_all(dev);
3509
	for_each_intel_crtc(dev, intel_crtc) {
3510
		if (intel_crtc->base.state->active) {
3511 3512 3513 3514 3515 3516
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3517
	drm_modeset_unlock_all(dev);
3518 3519 3520 3521 3522 3523 3524

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3525 3526
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3527 3528
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3529 3530
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3531
	struct drm_connector *connector;
3532
	struct drm_connector_list_iter conn_iter;
3533

3534 3535
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3536
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3537
			continue;
3538 3539 3540 3541 3542 3543

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3544 3545
		if (!intel_dig_port->dp.can_mst)
			continue;
3546

3547
		seq_printf(m, "MST Source Port %c\n",
3548
			   port_name(intel_dig_port->base.port));
3549 3550
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3551 3552
	drm_connector_list_iter_end(&conn_iter);

3553 3554 3555
	return 0;
}

3556
static ssize_t i915_displayport_test_active_write(struct file *file,
3557 3558
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3559 3560 3561 3562 3563
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3564
	struct drm_connector_list_iter conn_iter;
3565 3566 3567
	struct intel_dp *intel_dp;
	int val = 0;

3568
	dev = ((struct seq_file *)file->private_data)->private;
3569 3570 3571 3572

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3573 3574 3575
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3576 3577 3578

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3579 3580
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3581 3582
		struct intel_encoder *encoder;

3583 3584 3585 3586
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3587 3588 3589 3590 3591 3592
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3593 3594
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3595
				break;
3596 3597 3598 3599 3600
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3601
				intel_dp->compliance.test_active = 1;
3602
			else
3603
				intel_dp->compliance.test_active = 0;
3604 3605
		}
	}
3606
	drm_connector_list_iter_end(&conn_iter);
3607 3608 3609 3610 3611 3612 3613 3614 3615 3616
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3617 3618
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3619
	struct drm_connector *connector;
3620
	struct drm_connector_list_iter conn_iter;
3621 3622
	struct intel_dp *intel_dp;

3623 3624
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3625 3626
		struct intel_encoder *encoder;

3627 3628 3629 3630
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3631 3632 3633 3634 3635 3636
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3637
			if (intel_dp->compliance.test_active)
3638 3639 3640 3641 3642 3643
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3644
	drm_connector_list_iter_end(&conn_iter);
3645 3646 3647 3648 3649

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3650
					     struct file *file)
3651
{
3652
	return single_open(file, i915_displayport_test_active_show,
3653
			   inode->i_private);
3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3667 3668
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3669
	struct drm_connector *connector;
3670
	struct drm_connector_list_iter conn_iter;
3671 3672
	struct intel_dp *intel_dp;

3673 3674
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3675 3676
		struct intel_encoder *encoder;

3677 3678 3679 3680
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3681 3682 3683 3684 3685 3686
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3687 3688 3689 3690
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3691 3692 3693 3694 3695 3696 3697 3698 3699
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3700 3701 3702
		} else
			seq_puts(m, "0");
	}
3703
	drm_connector_list_iter_end(&conn_iter);
3704 3705 3706

	return 0;
}
3707
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3708 3709 3710

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3711 3712
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3713
	struct drm_connector *connector;
3714
	struct drm_connector_list_iter conn_iter;
3715 3716
	struct intel_dp *intel_dp;

3717 3718
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3719 3720
		struct intel_encoder *encoder;

3721 3722 3723 3724
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3725 3726 3727 3728 3729 3730
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3731
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3732 3733 3734
		} else
			seq_puts(m, "0");
	}
3735
	drm_connector_list_iter_end(&conn_iter);
3736 3737 3738

	return 0;
}
3739
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3740

3741
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3742
{
3743 3744
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3745
	int level;
3746 3747
	int num_levels;

3748
	if (IS_CHERRYVIEW(dev_priv))
3749
		num_levels = 3;
3750
	else if (IS_VALLEYVIEW(dev_priv))
3751
		num_levels = 1;
3752 3753
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3754
	else
3755
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3756 3757 3758 3759 3760 3761

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3762 3763
		/*
		 * - WM1+ latency values in 0.5us units
3764
		 * - latencies are in us on gen9/vlv/chv
3765
		 */
3766 3767 3768 3769
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3770 3771
			latency *= 10;
		else if (level > 0)
3772 3773 3774
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3775
			   level, wm[level], latency / 10, latency % 10);
3776 3777 3778 3779 3780 3781 3782
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3783
	struct drm_i915_private *dev_priv = m->private;
3784 3785
	const uint16_t *latencies;

3786
	if (INTEL_GEN(dev_priv) >= 9)
3787 3788
		latencies = dev_priv->wm.skl_latency;
	else
3789
		latencies = dev_priv->wm.pri_latency;
3790

3791
	wm_latency_show(m, latencies);
3792 3793 3794 3795 3796 3797

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3798
	struct drm_i915_private *dev_priv = m->private;
3799 3800
	const uint16_t *latencies;

3801
	if (INTEL_GEN(dev_priv) >= 9)
3802 3803
		latencies = dev_priv->wm.skl_latency;
	else
3804
		latencies = dev_priv->wm.spr_latency;
3805

3806
	wm_latency_show(m, latencies);
3807 3808 3809 3810 3811 3812

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3813
	struct drm_i915_private *dev_priv = m->private;
3814 3815
	const uint16_t *latencies;

3816
	if (INTEL_GEN(dev_priv) >= 9)
3817 3818
		latencies = dev_priv->wm.skl_latency;
	else
3819
		latencies = dev_priv->wm.cur_latency;
3820

3821
	wm_latency_show(m, latencies);
3822 3823 3824 3825 3826 3827

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3828
	struct drm_i915_private *dev_priv = inode->i_private;
3829

3830
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3831 3832
		return -ENODEV;

3833
	return single_open(file, pri_wm_latency_show, dev_priv);
3834 3835 3836 3837
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3838
	struct drm_i915_private *dev_priv = inode->i_private;
3839

3840
	if (HAS_GMCH_DISPLAY(dev_priv))
3841 3842
		return -ENODEV;

3843
	return single_open(file, spr_wm_latency_show, dev_priv);
3844 3845 3846 3847
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3848
	struct drm_i915_private *dev_priv = inode->i_private;
3849

3850
	if (HAS_GMCH_DISPLAY(dev_priv))
3851 3852
		return -ENODEV;

3853
	return single_open(file, cur_wm_latency_show, dev_priv);
3854 3855 3856
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3857
				size_t len, loff_t *offp, uint16_t wm[8])
3858 3859
{
	struct seq_file *m = file->private_data;
3860 3861
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3862
	uint16_t new[8] = { 0 };
3863
	int num_levels;
3864 3865 3866 3867
	int level;
	int ret;
	char tmp[32];

3868
	if (IS_CHERRYVIEW(dev_priv))
3869
		num_levels = 3;
3870
	else if (IS_VALLEYVIEW(dev_priv))
3871
		num_levels = 1;
3872 3873
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3874
	else
3875
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3876

3877 3878 3879 3880 3881 3882 3883 3884
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3885 3886 3887
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3906
	struct drm_i915_private *dev_priv = m->private;
3907
	uint16_t *latencies;
3908

3909
	if (INTEL_GEN(dev_priv) >= 9)
3910 3911
		latencies = dev_priv->wm.skl_latency;
	else
3912
		latencies = dev_priv->wm.pri_latency;
3913 3914

	return wm_latency_write(file, ubuf, len, offp, latencies);
3915 3916 3917 3918 3919 3920
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3921
	struct drm_i915_private *dev_priv = m->private;
3922
	uint16_t *latencies;
3923

3924
	if (INTEL_GEN(dev_priv) >= 9)
3925 3926
		latencies = dev_priv->wm.skl_latency;
	else
3927
		latencies = dev_priv->wm.spr_latency;
3928 3929

	return wm_latency_write(file, ubuf, len, offp, latencies);
3930 3931 3932 3933 3934 3935
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3936
	struct drm_i915_private *dev_priv = m->private;
3937 3938
	uint16_t *latencies;

3939
	if (INTEL_GEN(dev_priv) >= 9)
3940 3941
		latencies = dev_priv->wm.skl_latency;
	else
3942
		latencies = dev_priv->wm.cur_latency;
3943

3944
	return wm_latency_write(file, ubuf, len, offp, latencies);
3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3974 3975
static int
i915_wedged_get(void *data, u64 *val)
3976
{
3977
	struct drm_i915_private *dev_priv = data;
3978

3979
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
3980

3981
	return 0;
3982 3983
}

3984 3985
static int
i915_wedged_set(void *data, u64 val)
3986
{
3987 3988 3989
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
3990

3991 3992 3993 3994 3995 3996 3997 3998
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

3999
	if (i915_reset_backoff(&i915->gpu_error))
4000 4001
		return -EAGAIN;

4002 4003 4004 4005 4006
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

4007 4008
	i915_handle_error(i915, val, I915_ERROR_CAPTURE,
			  "Manually set wedged engine mask = %llx", val);
4009

4010
	wait_on_bit(&i915->gpu_error.flags,
4011 4012 4013
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

4014
	return 0;
4015 4016
}

4017 4018
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4019
			"%llu\n");
4020

4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
4034 4035
				     I915_WAIT_INTERRUPTIBLE,
				     MAX_SCHEDULE_TIMEOUT);
4036 4037 4038 4039 4040 4041 4042
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
4043
	drain_delayed_work(&i915->gt.idle_work);
4044 4045 4046 4047 4048 4049 4050 4051

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

4052 4053 4054
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4055
	struct drm_i915_private *dev_priv = data;
4056 4057 4058 4059 4060 4061 4062 4063

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4064
	struct drm_i915_private *i915 = data;
4065

4066
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
4067 4068 4069 4070 4071 4072 4073 4074 4075
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4076
	struct drm_i915_private *dev_priv = data;
4077 4078 4079 4080 4081 4082 4083 4084 4085

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4086
	struct drm_i915_private *i915 = data;
4087

4088
	val &= INTEL_INFO(i915)->ring_mask;
4089 4090
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4091
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4092 4093 4094 4095 4096 4097
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4098 4099 4100 4101 4102 4103 4104
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
4105 4106 4107 4108
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4109
		  DROP_FREED	| \
4110 4111
		  DROP_SHRINK_ALL |\
		  DROP_IDLE)
4112 4113
static int
i915_drop_caches_get(void *data, u64 *val)
4114
{
4115
	*val = DROP_ALL;
4116

4117
	return 0;
4118 4119
}

4120 4121
static int
i915_drop_caches_set(void *data, u64 val)
4122
{
4123 4124
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4125
	int ret = 0;
4126

4127 4128
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
4129 4130 4131

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4132 4133
	if (val & (DROP_ACTIVE | DROP_RETIRE)) {
		ret = mutex_lock_interruptible(&dev->struct_mutex);
4134
		if (ret)
4135
			return ret;
4136

4137 4138 4139
		if (val & DROP_ACTIVE)
			ret = i915_gem_wait_for_idle(dev_priv,
						     I915_WAIT_INTERRUPTIBLE |
4140 4141
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);
4142 4143

		if (val & DROP_RETIRE)
4144
			i915_retire_requests(dev_priv);
4145 4146 4147

		mutex_unlock(&dev->struct_mutex);
	}
4148

4149
	fs_reclaim_acquire(GFP_KERNEL);
4150
	if (val & DROP_BOUND)
4151
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
4152

4153
	if (val & DROP_UNBOUND)
4154
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
4155

4156 4157
	if (val & DROP_SHRINK_ALL)
		i915_gem_shrink_all(dev_priv);
4158
	fs_reclaim_release(GFP_KERNEL);
4159

4160 4161 4162 4163 4164 4165 4166
	if (val & DROP_IDLE) {
		do {
			if (READ_ONCE(dev_priv->gt.active_requests))
				flush_delayed_work(&dev_priv->gt.retire_work);
			drain_delayed_work(&dev_priv->gt.idle_work);
		} while (READ_ONCE(dev_priv->gt.awake));
	}
4167

4168
	if (val & DROP_FREED)
4169
		i915_gem_drain_freed_objects(dev_priv);
4170

4171
	return ret;
4172 4173
}

4174 4175 4176
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4177

4178 4179
static int
i915_cache_sharing_get(void *data, u64 *val)
4180
{
4181
	struct drm_i915_private *dev_priv = data;
4182 4183
	u32 snpcr;

4184
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4185 4186
		return -ENODEV;

4187
	intel_runtime_pm_get(dev_priv);
4188

4189
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4190 4191

	intel_runtime_pm_put(dev_priv);
4192

4193
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4194

4195
	return 0;
4196 4197
}

4198 4199
static int
i915_cache_sharing_set(void *data, u64 val)
4200
{
4201
	struct drm_i915_private *dev_priv = data;
4202 4203
	u32 snpcr;

4204
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4205 4206
		return -ENODEV;

4207
	if (val > 3)
4208 4209
		return -EINVAL;

4210
	intel_runtime_pm_get(dev_priv);
4211
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4212 4213 4214 4215 4216 4217 4218

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4219
	intel_runtime_pm_put(dev_priv);
4220
	return 0;
4221 4222
}

4223 4224 4225
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4226

4227
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4228
					  struct sseu_dev_info *sseu)
4229
{
4230 4231 4232
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4247
		sseu->slice_mask = BIT(0);
4248
		sseu->subslice_mask[0] |= BIT(ss);
4249 4250 4251 4252
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4253 4254 4255
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4256
	}
4257
#undef SS_MAX
4258 4259
}

4260 4261 4262
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
4263
#define SS_MAX 6
4264
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
4265
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4266 4267
	int s, ss;

4268
	for (s = 0; s < info->sseu.max_slices; s++) {
4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289
		/*
		 * FIXME: Valid SS Mask respects the spec and read
		 * only valid bits for those registers, excluding reserverd
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4290
	for (s = 0; s < info->sseu.max_slices; s++) {
4291 4292 4293 4294 4295
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
4296
		sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
4297

4298
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
4313
#undef SS_MAX
4314 4315
}

4316
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4317
				    struct sseu_dev_info *sseu)
4318
{
4319
#define SS_MAX 3
4320
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
4321
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4322
	int s, ss;
4323

4324
	for (s = 0; s < info->sseu.max_slices; s++) {
4325 4326 4327 4328 4329
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4330 4331 4332 4333 4334 4335 4336 4337 4338
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4339
	for (s = 0; s < info->sseu.max_slices; s++) {
4340 4341 4342 4343
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4344
		sseu->slice_mask |= BIT(s);
4345

4346
		if (IS_GEN9_BC(dev_priv))
4347 4348
			sseu->subslice_mask[s] =
				INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
4349

4350
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4351 4352
			unsigned int eu_cnt;

4353
			if (IS_GEN9_LP(dev_priv)) {
4354 4355 4356
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4357

4358
				sseu->subslice_mask[s] |= BIT(ss);
4359
			}
4360

4361 4362
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4363 4364 4365 4366
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4367 4368
		}
	}
4369
#undef SS_MAX
4370 4371
}

4372
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4373
					 struct sseu_dev_info *sseu)
4374 4375
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4376
	int s;
4377

4378
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4379

4380
	if (sseu->slice_mask) {
4381 4382
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4383 4384 4385 4386
		for (s = 0; s < fls(sseu->slice_mask); s++) {
			sseu->subslice_mask[s] =
				INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
		}
4387 4388
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4389 4390

		/* subtract fused off EU(s) from enabled slice(s) */
4391
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4392 4393
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4394

4395
			sseu->eu_total -= hweight8(subslice_7eu);
4396 4397 4398 4399
		}
	}
}

4400 4401 4402 4403 4404
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
4405
	int s;
4406

4407 4408
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4409
	seq_printf(m, "  %s Slice Total: %u\n", type,
4410
		   hweight8(sseu->slice_mask));
4411
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4412
		   sseu_subslice_total(sseu));
4413 4414 4415 4416
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
			   s, hweight8(sseu->subslice_mask[s]));
	}
4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4437 4438
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4439
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4440
	struct sseu_dev_info sseu;
4441

4442
	if (INTEL_GEN(dev_priv) < 8)
4443 4444 4445
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4446
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4447

4448
	seq_puts(m, "SSEU Device Status\n");
4449
	memset(&sseu, 0, sizeof(sseu));
4450 4451 4452 4453
	sseu.max_slices = INTEL_INFO(dev_priv)->sseu.max_slices;
	sseu.max_subslices = INTEL_INFO(dev_priv)->sseu.max_subslices;
	sseu.max_eus_per_subslice =
		INTEL_INFO(dev_priv)->sseu.max_eus_per_subslice;
4454 4455 4456

	intel_runtime_pm_get(dev_priv);

4457
	if (IS_CHERRYVIEW(dev_priv)) {
4458
		cherryview_sseu_device_status(dev_priv, &sseu);
4459
	} else if (IS_BROADWELL(dev_priv)) {
4460
		broadwell_sseu_device_status(dev_priv, &sseu);
4461
	} else if (IS_GEN9(dev_priv)) {
4462
		gen9_sseu_device_status(dev_priv, &sseu);
4463 4464
	} else if (INTEL_GEN(dev_priv) >= 10) {
		gen10_sseu_device_status(dev_priv, &sseu);
4465
	}
4466 4467 4468

	intel_runtime_pm_put(dev_priv);

4469
	i915_print_sseu_info(m, false, &sseu);
4470

4471 4472 4473
	return 0;
}

4474 4475
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4476
	struct drm_i915_private *i915 = inode->i_private;
4477

4478
	if (INTEL_GEN(i915) < 6)
4479 4480
		return 0;

4481 4482
	intel_runtime_pm_get(i915);
	intel_uncore_forcewake_user_get(i915);
4483 4484 4485 4486

	return 0;
}

4487
static int i915_forcewake_release(struct inode *inode, struct file *file)
4488
{
4489
	struct drm_i915_private *i915 = inode->i_private;
4490

4491
	if (INTEL_GEN(i915) < 6)
4492 4493
		return 0;

4494 4495
	intel_uncore_forcewake_user_put(i915);
	intel_runtime_pm_put(i915);
4496 4497 4498 4499 4500 4501 4502 4503 4504 4505

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
	struct intel_crtc *intel_crtc;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp;

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

	drm_modeset_lock_all(dev);
	for_each_intel_crtc(dev, intel_crtc) {
		if (!intel_crtc->base.state->active ||
					!intel_crtc->config->has_drrs)
			continue;

		for_each_encoder_on_crtc(dev, &intel_crtc->base, encoder) {
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
							intel_crtc->config);
			else
				intel_edp_drrs_disable(intel_dp,
							intel_crtc->config);
		}
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4682
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4683
	{"i915_capabilities", i915_capabilities, 0},
4684
	{"i915_gem_objects", i915_gem_object_info, 0},
4685
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4686
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4687
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4688
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4689
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4690
	{"i915_guc_info", i915_guc_info, 0},
4691
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4692
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4693
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4694
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4695
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4696
	{"i915_frequency_info", i915_frequency_info, 0},
4697
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4698
	{"i915_reset_info", i915_reset_info, 0},
4699
	{"i915_drpc_info", i915_drpc_info, 0},
4700
	{"i915_emon_status", i915_emon_status, 0},
4701
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4702
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4703
	{"i915_fbc_status", i915_fbc_status, 0},
4704
	{"i915_ips_status", i915_ips_status, 0},
4705
	{"i915_sr_status", i915_sr_status, 0},
4706
	{"i915_opregion", i915_opregion, 0},
4707
	{"i915_vbt", i915_vbt, 0},
4708
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4709
	{"i915_context_status", i915_context_status, 0},
4710
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4711
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4712
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4713
	{"i915_llc", i915_llc, 0},
4714
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4715
	{"i915_energy_uJ", i915_energy_uJ, 0},
4716
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4717
	{"i915_power_domain_info", i915_power_domain_info, 0},
4718
	{"i915_dmc_info", i915_dmc_info, 0},
4719
	{"i915_display_info", i915_display_info, 0},
4720
	{"i915_engine_info", i915_engine_info, 0},
4721
	{"i915_rcs_topology", i915_rcs_topology, 0},
4722
	{"i915_shrinker_info", i915_shrinker_info, 0},
4723
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4724
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4725
	{"i915_wa_registers", i915_wa_registers, 0},
4726
	{"i915_ddb_info", i915_ddb_info, 0},
4727
	{"i915_sseu_status", i915_sseu_status, 0},
4728
	{"i915_drrs_status", i915_drrs_status, 0},
4729
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4730
};
4731
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4732

4733
static const struct i915_debugfs_files {
4734 4735 4736 4737 4738
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4739 4740
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4741
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4742
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4743
	{"i915_error_state", &i915_error_state_fops},
4744
	{"i915_gpu_info", &i915_gpu_info_fops},
4745
#endif
4746
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4747
	{"i915_next_seqno", &i915_next_seqno_fops},
4748 4749 4750
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4751
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4752 4753
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4754
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4755 4756
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4757
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4758
	{"i915_ipc_status", &i915_ipc_status_fops},
4759 4760
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4761 4762
};

4763
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4764
{
4765
	struct drm_minor *minor = dev_priv->drm.primary;
4766
	struct dentry *ent;
4767
	int i;
4768

4769 4770 4771 4772 4773
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4774

4775
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4776 4777 4778 4779
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4780
					  i915_debugfs_files[i].fops);
4781 4782
		if (!ent)
			return -ENOMEM;
4783
	}
4784

4785 4786
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4787 4788 4789
					minor->debugfs_root, minor);
}

4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4823 4824 4825
	if (connector->status != connector_status_connected)
		return -ENODEV;

4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4846
	}
4847 4848 4849

	return 0;
}
4850
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4851

4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4872
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4873

4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4893 4894 4895
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

4896
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
4897 4898
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4899 4900 4901
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
4902 4903 4904

	return 0;
}