chip.c 117.8 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227
static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
			      struct mii_bus *bus,
			      int addr, int reg, u16 *val)
228 229 230 231
{
	return mv88e6xxx_read(chip, addr, reg, val);
}

232 233 234
static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
			       struct mii_bus *bus,
			       int addr, int reg, u16 val)
235 236 237 238
{
	return mv88e6xxx_write(chip, addr, reg, val);
}

239 240 241 242 243 244 245 246 247 248 249 250
static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

251 252 253 254
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
255
	struct mii_bus *bus;
256

257 258
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
259 260
		return -EOPNOTSUPP;

261
	if (!chip->info->ops->phy_read)
262 263 264
		return -EOPNOTSUPP;

	return chip->info->ops->phy_read(chip, bus, addr, reg, val);
265 266 267 268 269 270
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
271
	struct mii_bus *bus;
272

273 274
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
275 276
		return -EOPNOTSUPP;

277
	if (!chip->info->ops->phy_write)
278 279 280
		return -EOPNOTSUPP;

	return chip->info->ops->phy_write(chip, bus, addr, reg, val);
281 282
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
452 453 454 455 456 457 458
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
459

460
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
461
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
462 463 464
		irq_dispose_mapping(virq);
	}

465
	irq_domain_remove(chip->g1_irq.domain);
466 467 468 469
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
470 471
	int err, irq, virq;
	u16 reg, mask;
472 473 474 475 476 477 478 479 480 481 482 483 484 485

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

486
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
487
	if (err)
488
		goto out_mapping;
489

490
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
491

492
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
493
	if (err)
494
		goto out_disable;
495 496 497 498

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
499
		goto out_disable;
500 501 502 503 504 505

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
506
		goto out_disable;
507 508 509

	return 0;

510 511 512 513 514 515 516 517 518 519 520
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
521 522 523 524

	return err;
}

525
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
526
{
527
	int i;
528

529
	for (i = 0; i < 16; i++) {
530 531 532 533 534 535 536 537 538 539 540 541 542
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

543
	dev_err(chip->dev, "Timeout while waiting for switch\n");
544 545 546
	return -ETIMEDOUT;
}

547
/* Indirect write to single pointer-data register with an Update bit */
548
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
549 550
{
	u16 val;
551
	int err;
552 553

	/* Wait until the previous operation is completed */
554 555 556
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
557 558 559 560 561 562 563

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

564
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
565
{
566 567
	if (!chip->info->ops->ppu_disable)
		return 0;
568

569
	return chip->info->ops->ppu_disable(chip);
570 571
}

572
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
573
{
574 575
	if (!chip->info->ops->ppu_enable)
		return 0;
576

577
	return chip->info->ops->ppu_enable(chip);
578 579 580 581
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
582
	struct mv88e6xxx_chip *chip;
583

584
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
585

586
	mutex_lock(&chip->reg_lock);
587

588 589 590 591
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
592
	}
593

594
	mutex_unlock(&chip->reg_lock);
595 596 597 598
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
599
	struct mv88e6xxx_chip *chip = (void *)_ps;
600

601
	schedule_work(&chip->ppu_work);
602 603
}

604
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
605 606 607
{
	int ret;

608
	mutex_lock(&chip->ppu_mutex);
609

610
	/* If the PHY polling unit is enabled, disable it so that
611 612 613 614
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
615 616
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
617
		if (ret < 0) {
618
			mutex_unlock(&chip->ppu_mutex);
619 620
			return ret;
		}
621
		chip->ppu_disabled = 1;
622
	} else {
623
		del_timer(&chip->ppu_timer);
624
		ret = 0;
625 626 627 628 629
	}

	return ret;
}

630
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
631
{
632
	/* Schedule a timer to re-enable the PHY polling unit. */
633 634
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
635 636
}

637
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
638
{
639 640
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
641 642
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
643 644
}

645 646 647 648 649
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

650 651 652
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
				  struct mii_bus *bus,
				  int addr, int reg, u16 *val)
653
{
654
	int err;
655

656 657 658
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
659
		mv88e6xxx_ppu_access_put(chip);
660 661
	}

662
	return err;
663 664
}

665 666 667
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
				   struct mii_bus *bus,
				   int addr, int reg, u16 val)
668
{
669
	int err;
670

671 672 673
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
674
		mv88e6xxx_ppu_access_put(chip);
675 676
	}

677
	return err;
678 679
}

680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

712 713 714 715 716 717
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

718 719 720 721 722 723 724 725 726
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

727 728 729 730
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
731 732
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
733
{
V
Vivien Didelot 已提交
734
	struct mv88e6xxx_chip *chip = ds->priv;
735
	int err;
736 737 738 739

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

740
	mutex_lock(&chip->reg_lock);
741 742
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
743
	mutex_unlock(&chip->reg_lock);
744 745 746

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
747 748
}

749
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
750
{
751 752
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
753

754
	return chip->info->ops->stats_snapshot(chip, port);
755 756
}

757
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
817 818
};

819
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
820
					    struct mv88e6xxx_hw_stat *s,
821 822
					    int port, u16 bank1_select,
					    u16 histogram)
823 824 825
{
	u32 low;
	u32 high = 0;
826
	u16 reg = 0;
827
	int err;
828 829
	u64 value;

830
	switch (s->type) {
831
	case STATS_TYPE_PORT:
832 833
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
834 835
			return UINT64_MAX;

836
		low = reg;
837
		if (s->sizeof_stat == 4) {
838 839
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
840
				return UINT64_MAX;
841
			high = reg;
842
		}
843
		break;
844
	case STATS_TYPE_BANK1:
845
		reg = bank1_select;
846 847
		/* fall through */
	case STATS_TYPE_BANK0:
848
		reg |= s->reg | histogram;
849
		mv88e6xxx_g1_stats_read(chip, reg, &low);
850
		if (s->sizeof_stat == 8)
851
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
852 853 854
		break;
	default:
		return UINT64_MAX;
855 856 857 858 859
	}
	value = (((u64)high) << 16) | low;
	return value;
}

860 861
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
862
{
863 864
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
865

866 867
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
868
		if (stat->type & types) {
869 870 871 872
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
873
	}
874 875
}

876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
892
{
V
Vivien Didelot 已提交
893
	struct mv88e6xxx_chip *chip = ds->priv;
894 895 896 897 898 899 900 901

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
902 903 904 905 906
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
907
		if (stat->type & types)
908 909 910
			j++;
	}
	return j;
911 912
}

913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

935
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
936 937
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
938 939 940 941 942 943 944
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
945 946 947
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
948 949 950 951 952 953 954 955 956
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
957 958
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
959 960 961 962 963 964
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
965 966 967 968 969 970 971 972 973 974 975
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
976 977 978 979 980 981 982 983 984
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

985 986
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
987
{
V
Vivien Didelot 已提交
988
	struct mv88e6xxx_chip *chip = ds->priv;
989 990
	int ret;

991
	mutex_lock(&chip->reg_lock);
992

993
	ret = mv88e6xxx_stats_snapshot(chip, port);
994
	if (ret < 0) {
995
		mutex_unlock(&chip->reg_lock);
996 997
		return;
	}
998 999

	mv88e6xxx_get_stats(chip, port, data);
1000

1001
	mutex_unlock(&chip->reg_lock);
1002 1003
}

1004 1005 1006 1007 1008 1009 1010 1011
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1012
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1013 1014 1015 1016
{
	return 32 * sizeof(u16);
}

1017 1018
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1019
{
V
Vivien Didelot 已提交
1020
	struct mv88e6xxx_chip *chip = ds->priv;
1021 1022
	int err;
	u16 reg;
1023 1024 1025 1026 1027 1028 1029
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1030
	mutex_lock(&chip->reg_lock);
1031

1032 1033
	for (i = 0; i < 32; i++) {

1034 1035 1036
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1037
	}
1038

1039
	mutex_unlock(&chip->reg_lock);
1040 1041
}

1042 1043
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1044
{
V
Vivien Didelot 已提交
1045
	struct mv88e6xxx_chip *chip = ds->priv;
1046 1047
	u16 reg;
	int err;
1048

1049
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1050 1051
		return -EOPNOTSUPP;

1052
	mutex_lock(&chip->reg_lock);
1053

1054 1055
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1056
		goto out;
1057 1058 1059 1060

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1061
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1062
	if (err)
1063
		goto out;
1064

1065
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1066
out:
1067
	mutex_unlock(&chip->reg_lock);
1068 1069

	return err;
1070 1071
}

1072 1073
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1074
{
V
Vivien Didelot 已提交
1075
	struct mv88e6xxx_chip *chip = ds->priv;
1076 1077
	u16 reg;
	int err;
1078

1079
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1080 1081
		return -EOPNOTSUPP;

1082
	mutex_lock(&chip->reg_lock);
1083

1084 1085
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1086 1087
		goto out;

1088
	reg &= ~0x0300;
1089 1090 1091 1092 1093
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1094
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1095
out:
1096
	mutex_unlock(&chip->reg_lock);
1097

1098
	return err;
1099 1100
}

1101
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1102
{
1103 1104 1105
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
1106 1107
	int i;

1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

1134
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1135 1136
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1137 1138 1139

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1140

1141
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1142 1143
}

1144 1145
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1146
{
V
Vivien Didelot 已提交
1147
	struct mv88e6xxx_chip *chip = ds->priv;
1148
	int stp_state;
1149
	int err;
1150 1151 1152

	switch (state) {
	case BR_STATE_DISABLED:
1153
		stp_state = PORT_CONTROL_STATE_DISABLED;
1154 1155 1156
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1157
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1158 1159
		break;
	case BR_STATE_LEARNING:
1160
		stp_state = PORT_CONTROL_STATE_LEARNING;
1161 1162 1163
		break;
	case BR_STATE_FORWARDING:
	default:
1164
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1165 1166 1167
		break;
	}

1168
	mutex_lock(&chip->reg_lock);
1169
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1170
	mutex_unlock(&chip->reg_lock);
1171 1172

	if (err)
1173
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1174 1175
}

1176 1177
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
1178 1179
	int err;

1180 1181 1182 1183
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

1184 1185 1186 1187
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

1188 1189 1190
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1191 1192 1193 1194 1195 1196 1197 1198 1199
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
1200
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
1201 1202 1203 1204

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

1205 1206
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
1207 1208 1209
	int dev, port;
	int err;

1210 1211 1212 1213 1214 1215
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1229 1230
}

1231 1232 1233 1234 1235 1236
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1237
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1238 1239 1240 1241 1242 1243
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1244 1245 1246 1247 1248 1249 1250 1251
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1252 1253 1254 1255 1256 1257 1258 1259 1260
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1261 1262 1263 1264 1265 1266 1267 1268 1269
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1270 1271 1272
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1273
{
V
Vivien Didelot 已提交
1274
	struct mv88e6xxx_chip *chip = ds->priv;
1275 1276 1277
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1278 1279 1280
	u16 pvid;
	int err;

1281
	if (!chip->info->max_vid)
1282 1283
		return -EOPNOTSUPP;

1284
	mutex_lock(&chip->reg_lock);
1285

1286
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1287 1288 1289 1290
	if (err)
		goto unlock;

	do {
1291
		err = mv88e6xxx_vtu_getnext(chip, &next);
1292 1293 1294 1295 1296 1297
		if (err)
			break;

		if (!next.valid)
			break;

1298
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1299 1300 1301
			continue;

		/* reinit and dump this VLAN obj */
1302 1303
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1304 1305
		vlan->flags = 0;

1306
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1307 1308 1309 1310 1311 1312 1313 1314
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1315
	} while (next.vid < chip->info->max_vid);
1316 1317

unlock:
1318
	mutex_unlock(&chip->reg_lock);
1319 1320 1321 1322

	return err;
}

1323
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1324 1325
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1326 1327 1328
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1329
	int i, err;
1330 1331 1332

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1333
	/* Set every FID bit used by the (un)bridged ports */
1334
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1335
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1336 1337 1338 1339 1340 1341
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1342 1343
	/* Set every FID bit used by the VLAN entries */
	do {
1344
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1345 1346 1347 1348 1349 1350 1351
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1352
	} while (vlan.vid < chip->info->max_vid);
1353 1354 1355 1356 1357

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1358
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1359 1360 1361
		return -ENOSPC;

	/* Clear the database */
1362
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1363 1364
}

1365 1366
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1367 1368 1369 1370 1371 1372
{
	int err;

	if (!vid)
		return -EINVAL;

1373 1374
	entry->vid = vid - 1;
	entry->valid = false;
1375

1376
	err = mv88e6xxx_vtu_getnext(chip, entry);
1377 1378 1379
	if (err)
		return err;

1380 1381
	if (entry->vid == vid && entry->valid)
		return 0;
1382

1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

		/* Include only CPU and DSA ports */
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
			entry->member[i] = dsa_is_normal_port(chip->ds, i) ?
				GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER :
				GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;

		return mv88e6xxx_atu_new(chip, &entry->fid);
1398 1399
	}

1400 1401
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1402 1403
}

1404 1405 1406
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1407
	struct mv88e6xxx_chip *chip = ds->priv;
1408 1409 1410
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1411 1412 1413 1414 1415
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1416
	mutex_lock(&chip->reg_lock);
1417 1418

	do {
1419
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1420 1421 1422 1423 1424 1425 1426 1427 1428
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1429
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1430 1431 1432
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1433 1434 1435
			if (!ds->ports[port].netdev)
				continue;

1436
			if (vlan.member[i] ==
1437 1438 1439
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1440 1441
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1442 1443
				break; /* same bridge, check next VLAN */

1444
			if (!ds->ports[i].bridge_dev)
1445 1446
				continue;

1447
			netdev_warn(ds->ports[port].netdev,
1448 1449
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1450
				    netdev_name(ds->ports[i].bridge_dev));
1451 1452 1453 1454 1455 1456
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1457
	mutex_unlock(&chip->reg_lock);
1458 1459 1460 1461

	return err;
}

1462 1463
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1464
{
V
Vivien Didelot 已提交
1465
	struct mv88e6xxx_chip *chip = ds->priv;
1466
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1467
		PORT_CONTROL_2_8021Q_DISABLED;
1468
	int err;
1469

1470
	if (!chip->info->max_vid)
1471 1472
		return -EOPNOTSUPP;

1473
	mutex_lock(&chip->reg_lock);
1474
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1475
	mutex_unlock(&chip->reg_lock);
1476

1477
	return err;
1478 1479
}

1480 1481 1482 1483
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1484
{
V
Vivien Didelot 已提交
1485
	struct mv88e6xxx_chip *chip = ds->priv;
1486 1487
	int err;

1488
	if (!chip->info->max_vid)
1489 1490
		return -EOPNOTSUPP;

1491 1492 1493 1494 1495 1496 1497 1498
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1499 1500 1501 1502 1503 1504
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1505
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1506
				    u16 vid, bool untagged)
1507
{
1508
	struct mv88e6xxx_vtu_entry vlan;
1509 1510
	int err;

1511
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1512
	if (err)
1513
		return err;
1514

1515
	vlan.member[port] = untagged ?
1516 1517 1518
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1519
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1520 1521
}

1522 1523 1524
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1525
{
V
Vivien Didelot 已提交
1526
	struct mv88e6xxx_chip *chip = ds->priv;
1527 1528 1529 1530
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1531
	if (!chip->info->max_vid)
1532 1533
		return;

1534
	mutex_lock(&chip->reg_lock);
1535

1536
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1537
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1538 1539
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1540
				   vid, untagged ? 'u' : 't');
1541

1542
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1543
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1544
			   vlan->vid_end);
1545

1546
	mutex_unlock(&chip->reg_lock);
1547 1548
}

1549
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1550
				    int port, u16 vid)
1551
{
1552
	struct dsa_switch *ds = chip->ds;
1553
	struct mv88e6xxx_vtu_entry vlan;
1554 1555
	int i, err;

1556
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1557
	if (err)
1558
		return err;
1559

1560
	/* Tell switchdev if this VLAN is handled in software */
1561
	if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1562
		return -EOPNOTSUPP;
1563

1564
	vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1565 1566

	/* keep the VLAN unless all ports are excluded */
1567
	vlan.valid = false;
1568
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1569
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1570 1571
			continue;

1572
		if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1573
			vlan.valid = true;
1574 1575 1576 1577
			break;
		}
	}

1578
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1579 1580 1581
	if (err)
		return err;

1582
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1583 1584
}

1585 1586
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1587
{
V
Vivien Didelot 已提交
1588
	struct mv88e6xxx_chip *chip = ds->priv;
1589 1590 1591
	u16 pvid, vid;
	int err = 0;

1592
	if (!chip->info->max_vid)
1593 1594
		return -EOPNOTSUPP;

1595
	mutex_lock(&chip->reg_lock);
1596

1597
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1598 1599 1600
	if (err)
		goto unlock;

1601
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1602
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1603 1604 1605 1606
		if (err)
			goto unlock;

		if (vid == pvid) {
1607
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1608 1609 1610 1611 1612
			if (err)
				goto unlock;
		}
	}

1613
unlock:
1614
	mutex_unlock(&chip->reg_lock);
1615 1616 1617 1618

	return err;
}

1619 1620 1621
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1622
{
1623
	struct mv88e6xxx_vtu_entry vlan;
1624
	struct mv88e6xxx_atu_entry entry;
1625 1626
	int err;

1627 1628
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1629
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1630
	else
1631
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1632 1633
	if (err)
		return err;
1634

1635 1636 1637 1638 1639
	entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1640 1641 1642
	if (err)
		return err;

1643 1644 1645 1646 1647 1648 1649
	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1650 1651
	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
1652 1653
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1654 1655
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
1656
		entry.portvec |= BIT(port);
1657
		entry.state = state;
1658 1659
	}

1660
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1661 1662
}

1663 1664 1665
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1666 1667 1668 1669 1670 1671 1672
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1673 1674 1675
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1676
{
V
Vivien Didelot 已提交
1677
	struct mv88e6xxx_chip *chip = ds->priv;
1678

1679
	mutex_lock(&chip->reg_lock);
1680 1681 1682
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
1683
	mutex_unlock(&chip->reg_lock);
1684 1685
}

1686 1687
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1688
{
V
Vivien Didelot 已提交
1689
	struct mv88e6xxx_chip *chip = ds->priv;
1690
	int err;
1691

1692
	mutex_lock(&chip->reg_lock);
1693 1694
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
1695
	mutex_unlock(&chip->reg_lock);
1696

1697
	return err;
1698 1699
}

1700 1701 1702 1703
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
1704
{
1705
	struct mv88e6xxx_atu_entry addr;
1706 1707
	int err;

1708 1709
	addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	eth_broadcast_addr(addr.mac);
1710 1711

	do {
1712
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1713
		if (err)
1714
			return err;
1715 1716 1717 1718

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

1719
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1720 1721 1722 1723
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1724

1725 1726 1727 1728
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1729 1730
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1731 1732 1733 1734
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1735 1736 1737 1738 1739 1740 1741 1742 1743
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1744 1745
		} else {
			return -EOPNOTSUPP;
1746
		}
1747 1748 1749 1750

		err = cb(obj);
		if (err)
			return err;
1751 1752 1753 1754 1755
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1756 1757 1758
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
1759
{
1760
	struct mv88e6xxx_vtu_entry vlan = {
1761
		.vid = chip->info->max_vid,
1762
	};
1763
	u16 fid;
1764 1765
	int err;

1766
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1767
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1768
	if (err)
1769
		return err;
1770

1771
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1772
	if (err)
1773
		return err;
1774

1775
	/* Dump VLANs' Filtering Information Databases */
1776
	do {
1777
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1778
		if (err)
1779
			return err;
1780 1781 1782 1783

		if (!vlan.valid)
			break;

1784 1785
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1786
		if (err)
1787
			return err;
1788
	} while (vlan.vid < chip->info->max_vid);
1789

1790 1791 1792 1793 1794 1795 1796
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
1797
	struct mv88e6xxx_chip *chip = ds->priv;
1798 1799 1800 1801
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1802
	mutex_unlock(&chip->reg_lock);
1803 1804 1805 1806

	return err;
}

1807 1808
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1809
{
1810
	struct dsa_switch *ds;
1811
	int port;
1812
	int dev;
1813
	int err;
1814

1815 1816 1817 1818
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1819
			if (err)
1820
				return err;
1821 1822 1823
		}
	}

1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1853
	mutex_unlock(&chip->reg_lock);
1854

1855
	return err;
1856 1857
}

1858 1859
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1860
{
V
Vivien Didelot 已提交
1861
	struct mv88e6xxx_chip *chip = ds->priv;
1862

1863
	mutex_lock(&chip->reg_lock);
1864 1865 1866
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1867
	mutex_unlock(&chip->reg_lock);
1868 1869
}

1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1900 1901 1902 1903 1904 1905 1906 1907
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1921
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1922
{
1923
	int i, err;
1924

1925
	/* Set all ports to the Disabled state */
1926
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1927 1928
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
1929 1930
		if (err)
			return err;
1931 1932
	}

1933 1934 1935
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1936 1937
	usleep_range(2000, 4000);

1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1949
	mv88e6xxx_hardware_reset(chip);
1950

1951
	return mv88e6xxx_software_reset(chip);
1952 1953
}

1954
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
1955
{
1956 1957
	u16 val;
	int err;
1958

1959 1960 1961 1962
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
1963

1964 1965 1966
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
1967 1968
	}

1969
	return err;
1970 1971
}

1972 1973 1974
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
				   enum mv88e6xxx_frame_mode frame, u16 egress,
				   u16 etype)
1975 1976 1977
{
	int err;

1978 1979 1980 1981
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1982 1983 1984
	if (err)
		return err;

1985 1986 1987 1988 1989 1990 1991 1992
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1993 1994
}

1995
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1996
{
1997 1998 1999 2000
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
2001

2002 2003 2004 2005 2006 2007
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
2008

2009 2010 2011 2012 2013 2014
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
				       PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
}
2015

2016 2017 2018 2019
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2020

2021 2022
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
2023

2024 2025 2026
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2027

2028 2029
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
2030

2031
	return -EINVAL;
2032 2033
}

2034
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2035
{
2036
	bool message = dsa_is_dsa_port(chip->ds, port);
2037

2038
	return mv88e6xxx_port_set_message_port(chip, port, message);
2039
}
2040

2041
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2042
{
2043
	bool flood = port == dsa_upstream_port(chip->ds);
2044

2045 2046 2047 2048
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
2049

2050
	return 0;
2051 2052
}

2053
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2054
{
2055
	struct dsa_switch *ds = chip->ds;
2056
	int err;
2057
	u16 reg;
2058

2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2088
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2089 2090
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
2091 2092 2093
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
2094

2095
	err = mv88e6xxx_setup_port_mode(chip, port);
2096 2097
	if (err)
		return err;
2098

2099
	err = mv88e6xxx_setup_egress_floods(chip, port);
2100 2101 2102
	if (err)
		return err;

2103 2104 2105
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2106
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2117 2118 2119
		}
	}

2120
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2121
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2122 2123 2124
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2125
	 */
2126 2127 2128
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2129

2130 2131 2132 2133
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
2134 2135
		if (err)
			return err;
2136 2137
	}

2138 2139 2140 2141 2142
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
					    PORT_CONTROL_2_8021Q_DISABLED);
	if (err)
		return err;

2143 2144 2145 2146 2147 2148
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

2149 2150 2151 2152 2153
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2154
	reg = 1 << port;
2155 2156
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2157
		reg = 0;
2158

2159 2160 2161
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2162 2163

	/* Egress rate control 2: disable egress rate control. */
2164 2165 2166
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2167

2168 2169
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
2170 2171
		if (err)
			return err;
2172
	}
2173

2174 2175 2176 2177 2178 2179
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

2180 2181
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
2182 2183
		if (err)
			return err;
2184
	}
2185

2186 2187
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2188 2189
		if (err)
			return err;
2190 2191
	}

2192 2193
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2194 2195
		if (err)
			return err;
2196 2197
	}

2198
	err = mv88e6xxx_setup_message_port(chip, port);
2199 2200
	if (err)
		return err;
2201

2202
	/* Port based VLAN map: give each port the same default address
2203 2204
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2205
	 */
2206
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2207 2208
	if (err)
		return err;
2209

2210
	err = mv88e6xxx_port_vlan_map(chip, port);
2211 2212
	if (err)
		return err;
2213 2214 2215 2216

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2217
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2218 2219
}

2220
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2221 2222 2223
{
	int err;

2224
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2225 2226 2227
	if (err)
		return err;

2228
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2229 2230 2231
	if (err)
		return err;

2232 2233 2234 2235 2236
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2237 2238
}

2239 2240 2241
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2242
	struct mv88e6xxx_chip *chip = ds->priv;
2243 2244 2245
	int err;

	mutex_lock(&chip->reg_lock);
2246
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2247 2248 2249 2250 2251
	mutex_unlock(&chip->reg_lock);

	return err;
}

2252
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2253
{
2254
	struct dsa_switch *ds = chip->ds;
2255
	u32 upstream_port = dsa_upstream_port(ds);
2256
	int err;
2257

2258 2259 2260
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2261
	err = mv88e6xxx_ppu_enable(chip);
2262 2263 2264
	if (err)
		return err;

2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2276

2277
	/* Disable remote management, and set the switch's DSA device number. */
2278 2279 2280
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2281 2282 2283
	if (err)
		return err;

2284
	/* Configure the IP ToS mapping registers. */
2285
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2286
	if (err)
2287
		return err;
2288
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2289
	if (err)
2290
		return err;
2291
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2292
	if (err)
2293
		return err;
2294
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2295
	if (err)
2296
		return err;
2297
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2298
	if (err)
2299
		return err;
2300
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2301
	if (err)
2302
		return err;
2303
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2304
	if (err)
2305
		return err;
2306
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2307
	if (err)
2308
		return err;
2309 2310

	/* Configure the IEEE 802.1p priority mapping register. */
2311
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2312
	if (err)
2313
		return err;
2314

2315 2316 2317 2318 2319
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2320
	/* Clear the statistics counters for all ports */
2321 2322
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2323 2324 2325 2326
	if (err)
		return err;

	/* Wait for the flush to complete. */
2327
	err = mv88e6xxx_g1_stats_wait(chip);
2328 2329 2330 2331 2332 2333
	if (err)
		return err;

	return 0;
}

2334
static int mv88e6xxx_setup(struct dsa_switch *ds)
2335
{
V
Vivien Didelot 已提交
2336
	struct mv88e6xxx_chip *chip = ds->priv;
2337
	int err;
2338 2339
	int i;

2340
	chip->ds = ds;
2341
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2342

2343
	mutex_lock(&chip->reg_lock);
2344

2345
	/* Setup Switch Port Registers */
2346
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2347 2348 2349 2350 2351 2352 2353
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2354 2355 2356
	if (err)
		goto unlock;

2357 2358 2359
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2360 2361 2362
		if (err)
			goto unlock;
	}
2363

2364 2365 2366 2367
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2368 2369 2370 2371
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2372 2373 2374 2375
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2387
unlock:
2388
	mutex_unlock(&chip->reg_lock);
2389

2390
	return err;
2391 2392
}

2393 2394
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2395
	struct mv88e6xxx_chip *chip = ds->priv;
2396 2397
	int err;

2398 2399
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2400

2401 2402
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2403 2404 2405 2406 2407
	mutex_unlock(&chip->reg_lock);

	return err;
}

2408
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2409
{
2410 2411
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2412 2413
	u16 val;
	int err;
2414

2415 2416 2417
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2418
	mutex_lock(&chip->reg_lock);
2419
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2420
	mutex_unlock(&chip->reg_lock);
2421

2422 2423 2424 2425 2426 2427 2428 2429
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
			val |= PORT_SWITCH_ID_PROD_NUM_6390;
	}

2430
	return err ? err : val;
2431 2432
}

2433
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2434
{
2435 2436
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2437
	int err;
2438

2439 2440 2441
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2442
	mutex_lock(&chip->reg_lock);
2443
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2444
	mutex_unlock(&chip->reg_lock);
2445 2446

	return err;
2447 2448
}

2449
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2450 2451
				   struct device_node *np,
				   bool external)
2452 2453
{
	static int index;
2454
	struct mv88e6xxx_mdio_bus *mdio_bus;
2455 2456 2457
	struct mii_bus *bus;
	int err;

2458
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2459 2460 2461
	if (!bus)
		return -ENOMEM;

2462
	mdio_bus = bus->priv;
2463
	mdio_bus->bus = bus;
2464
	mdio_bus->chip = chip;
2465 2466
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2467

2468 2469 2470 2471 2472 2473 2474 2475 2476 2477
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2478
	bus->parent = chip->dev;
2479

2480 2481
	if (np)
		err = of_mdiobus_register(bus, np);
2482 2483 2484
	else
		err = mdiobus_register(bus);
	if (err) {
2485
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2486
		return err;
2487
	}
2488 2489 2490 2491 2492

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2493 2494

	return 0;
2495
}
2496

2497 2498 2499 2500 2501
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2502

2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2533 2534
}

2535
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2536 2537

{
2538 2539
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2540

2541 2542
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2543

2544 2545
		mdiobus_unregister(bus);
	}
2546 2547
}

2548 2549
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2550
	struct mv88e6xxx_chip *chip = ds->priv;
2551 2552 2553 2554 2555 2556 2557

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2558
	struct mv88e6xxx_chip *chip = ds->priv;
2559 2560
	int err;

2561 2562
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2563

2564 2565
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2579
	struct mv88e6xxx_chip *chip = ds->priv;
2580 2581
	int err;

2582 2583 2584
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2585 2586 2587 2588
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2589
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2590 2591 2592 2593 2594
	mutex_unlock(&chip->reg_lock);

	return err;
}

2595
static const struct mv88e6xxx_ops mv88e6085_ops = {
2596
	/* MV88E6XXX_FAMILY_6097 */
2597
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2598 2599
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2600
	.port_set_link = mv88e6xxx_port_set_link,
2601
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2602
	.port_set_speed = mv88e6185_port_set_speed,
2603
	.port_tag_remap = mv88e6095_port_tag_remap,
2604
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2605
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2606
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2607
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2608
	.port_pause_config = mv88e6097_port_pause_config,
2609
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2610
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2611
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2612 2613
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2614
	.stats_get_stats = mv88e6095_stats_get_stats,
2615 2616
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2617
	.watchdog_ops = &mv88e6097_watchdog_ops,
2618
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2619 2620
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2621
	.reset = mv88e6185_g1_reset,
2622
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2623
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2624 2625 2626
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2627
	/* MV88E6XXX_FAMILY_6095 */
2628
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2629 2630
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2631
	.port_set_link = mv88e6xxx_port_set_link,
2632
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2633
	.port_set_speed = mv88e6185_port_set_speed,
2634
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2635
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2636
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2637
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2638 2639
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2640
	.stats_get_stats = mv88e6095_stats_get_stats,
2641
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2642 2643
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2644
	.reset = mv88e6185_g1_reset,
2645
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2646
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2647 2648
};

2649
static const struct mv88e6xxx_ops mv88e6097_ops = {
2650
	/* MV88E6XXX_FAMILY_6097 */
2651 2652 2653 2654 2655 2656
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2657
	.port_tag_remap = mv88e6095_port_tag_remap,
2658
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2659
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2660
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2661
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2662
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2663
	.port_pause_config = mv88e6097_port_pause_config,
2664
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2665
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2666 2667 2668 2669
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2670 2671
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2672
	.watchdog_ops = &mv88e6097_watchdog_ops,
2673
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2674
	.reset = mv88e6352_g1_reset,
2675
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2676
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2677 2678
};

2679
static const struct mv88e6xxx_ops mv88e6123_ops = {
2680
	/* MV88E6XXX_FAMILY_6165 */
2681
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2682 2683
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2684
	.port_set_link = mv88e6xxx_port_set_link,
2685
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2686
	.port_set_speed = mv88e6185_port_set_speed,
2687
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2688
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2689
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2690
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2691
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2692 2693
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2694
	.stats_get_stats = mv88e6095_stats_get_stats,
2695 2696
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2697
	.watchdog_ops = &mv88e6097_watchdog_ops,
2698
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2699
	.reset = mv88e6352_g1_reset,
2700
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2701
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2702 2703 2704
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2705
	/* MV88E6XXX_FAMILY_6185 */
2706
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2707 2708
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2709
	.port_set_link = mv88e6xxx_port_set_link,
2710
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2711
	.port_set_speed = mv88e6185_port_set_speed,
2712
	.port_tag_remap = mv88e6095_port_tag_remap,
2713
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2714
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2715
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2716
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2717
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2718
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2719
	.port_pause_config = mv88e6097_port_pause_config,
2720
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2721 2722
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2723
	.stats_get_stats = mv88e6095_stats_get_stats,
2724 2725
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2726
	.watchdog_ops = &mv88e6097_watchdog_ops,
2727
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2728 2729
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2730
	.reset = mv88e6185_g1_reset,
2731
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2732
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2733 2734
};

2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2764
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2765
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2766 2767
};

2768
static const struct mv88e6xxx_ops mv88e6161_ops = {
2769
	/* MV88E6XXX_FAMILY_6165 */
2770
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2771 2772
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2773
	.port_set_link = mv88e6xxx_port_set_link,
2774
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2775
	.port_set_speed = mv88e6185_port_set_speed,
2776
	.port_tag_remap = mv88e6095_port_tag_remap,
2777
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2778
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2779
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2780
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2781
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2782
	.port_pause_config = mv88e6097_port_pause_config,
2783
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2784
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2785
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2786 2787
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2788
	.stats_get_stats = mv88e6095_stats_get_stats,
2789 2790
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2791
	.watchdog_ops = &mv88e6097_watchdog_ops,
2792
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2793
	.reset = mv88e6352_g1_reset,
2794
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2795
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2796 2797 2798
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2799
	/* MV88E6XXX_FAMILY_6165 */
2800
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2801 2802
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2803
	.port_set_link = mv88e6xxx_port_set_link,
2804
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2805
	.port_set_speed = mv88e6185_port_set_speed,
2806
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2807
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2808
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2809 2810
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2811
	.stats_get_stats = mv88e6095_stats_get_stats,
2812 2813
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2814
	.watchdog_ops = &mv88e6097_watchdog_ops,
2815
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2816
	.reset = mv88e6352_g1_reset,
2817
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2818
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2819 2820 2821
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2822
	/* MV88E6XXX_FAMILY_6351 */
2823
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2824 2825
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2826
	.port_set_link = mv88e6xxx_port_set_link,
2827
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2828
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2829
	.port_set_speed = mv88e6185_port_set_speed,
2830
	.port_tag_remap = mv88e6095_port_tag_remap,
2831
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2832
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2833
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2834
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2835
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2836
	.port_pause_config = mv88e6097_port_pause_config,
2837
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2838
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2839
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2840 2841
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2842
	.stats_get_stats = mv88e6095_stats_get_stats,
2843 2844
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2845
	.watchdog_ops = &mv88e6097_watchdog_ops,
2846
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2847
	.reset = mv88e6352_g1_reset,
2848
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2849
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2850 2851 2852
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2853
	/* MV88E6XXX_FAMILY_6352 */
2854 2855
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2856
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2857 2858
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2859
	.port_set_link = mv88e6xxx_port_set_link,
2860
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2861
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2862
	.port_set_speed = mv88e6352_port_set_speed,
2863
	.port_tag_remap = mv88e6095_port_tag_remap,
2864
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2865
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2866
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2867
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2868
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2869
	.port_pause_config = mv88e6097_port_pause_config,
2870
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2871
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2872
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2873 2874
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2875
	.stats_get_stats = mv88e6095_stats_get_stats,
2876 2877
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2878
	.watchdog_ops = &mv88e6097_watchdog_ops,
2879
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2880
	.reset = mv88e6352_g1_reset,
2881
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2882
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2883 2884 2885
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2886
	/* MV88E6XXX_FAMILY_6351 */
2887
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2888 2889
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2890
	.port_set_link = mv88e6xxx_port_set_link,
2891
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2892
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2893
	.port_set_speed = mv88e6185_port_set_speed,
2894
	.port_tag_remap = mv88e6095_port_tag_remap,
2895
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2896
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2897
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2898
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2899
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2900
	.port_pause_config = mv88e6097_port_pause_config,
2901
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2902
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2903
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2904 2905
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2906
	.stats_get_stats = mv88e6095_stats_get_stats,
2907 2908
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2909
	.watchdog_ops = &mv88e6097_watchdog_ops,
2910
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2911
	.reset = mv88e6352_g1_reset,
2912
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2913
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2914 2915 2916
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2917
	/* MV88E6XXX_FAMILY_6352 */
2918 2919
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2920
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2921 2922
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2923
	.port_set_link = mv88e6xxx_port_set_link,
2924
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2925
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2926
	.port_set_speed = mv88e6352_port_set_speed,
2927
	.port_tag_remap = mv88e6095_port_tag_remap,
2928
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2929
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2930
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2931
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2932
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2933
	.port_pause_config = mv88e6097_port_pause_config,
2934
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2935
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2936
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2937 2938
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2939
	.stats_get_stats = mv88e6095_stats_get_stats,
2940 2941
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2942
	.watchdog_ops = &mv88e6097_watchdog_ops,
2943
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2944
	.reset = mv88e6352_g1_reset,
2945
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2946
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2947 2948 2949
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2950
	/* MV88E6XXX_FAMILY_6185 */
2951
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2952 2953
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2954
	.port_set_link = mv88e6xxx_port_set_link,
2955
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2956
	.port_set_speed = mv88e6185_port_set_speed,
2957
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2958
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2959
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2960
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2961
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2962 2963
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2964
	.stats_get_stats = mv88e6095_stats_get_stats,
2965 2966
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2967
	.watchdog_ops = &mv88e6097_watchdog_ops,
2968
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2969 2970
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2971
	.reset = mv88e6185_g1_reset,
2972
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2973
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2974 2975
};

2976
static const struct mv88e6xxx_ops mv88e6190_ops = {
2977
	/* MV88E6XXX_FAMILY_6390 */
2978 2979
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2980 2981 2982 2983 2984 2985 2986
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2987
	.port_tag_remap = mv88e6390_port_tag_remap,
2988
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2989
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2990
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2991
	.port_pause_config = mv88e6390_port_pause_config,
2992
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2993
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2994
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2995
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2996 2997
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2998
	.stats_get_stats = mv88e6390_stats_get_stats,
2999 3000
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3001
	.watchdog_ops = &mv88e6390_watchdog_ops,
3002
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3003
	.reset = mv88e6352_g1_reset,
3004 3005
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3006 3007 3008
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3009
	/* MV88E6XXX_FAMILY_6390 */
3010 3011
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3012 3013 3014 3015 3016 3017 3018
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3019
	.port_tag_remap = mv88e6390_port_tag_remap,
3020
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3021
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3022
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3023
	.port_pause_config = mv88e6390_port_pause_config,
3024
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3025
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3026
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3027
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3028 3029
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3030
	.stats_get_stats = mv88e6390_stats_get_stats,
3031 3032
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3033
	.watchdog_ops = &mv88e6390_watchdog_ops,
3034
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3035
	.reset = mv88e6352_g1_reset,
3036 3037
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3038 3039 3040
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3041
	/* MV88E6XXX_FAMILY_6390 */
3042 3043
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3044 3045 3046 3047 3048 3049 3050
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3051
	.port_tag_remap = mv88e6390_port_tag_remap,
3052
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3053
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3054
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3055
	.port_pause_config = mv88e6390_port_pause_config,
3056
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3057
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3058
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3059
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3060 3061
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3062
	.stats_get_stats = mv88e6390_stats_get_stats,
3063 3064
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3065
	.watchdog_ops = &mv88e6390_watchdog_ops,
3066
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3067
	.reset = mv88e6352_g1_reset,
3068 3069
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3070 3071
};

3072
static const struct mv88e6xxx_ops mv88e6240_ops = {
3073
	/* MV88E6XXX_FAMILY_6352 */
3074 3075
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3076
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3077 3078
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3079
	.port_set_link = mv88e6xxx_port_set_link,
3080
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3081
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3082
	.port_set_speed = mv88e6352_port_set_speed,
3083
	.port_tag_remap = mv88e6095_port_tag_remap,
3084
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3085
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3086
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3087
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3088
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3089
	.port_pause_config = mv88e6097_port_pause_config,
3090
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3091
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3092
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3093 3094
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3095
	.stats_get_stats = mv88e6095_stats_get_stats,
3096 3097
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3098
	.watchdog_ops = &mv88e6097_watchdog_ops,
3099
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3100
	.reset = mv88e6352_g1_reset,
3101
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3102
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3103 3104
};

3105
static const struct mv88e6xxx_ops mv88e6290_ops = {
3106
	/* MV88E6XXX_FAMILY_6390 */
3107 3108
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3109 3110 3111 3112 3113 3114 3115
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3116
	.port_tag_remap = mv88e6390_port_tag_remap,
3117
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3118
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3119
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3120
	.port_pause_config = mv88e6390_port_pause_config,
3121
	.port_set_cmode = mv88e6390x_port_set_cmode,
3122
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3123
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3124
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3125
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3126 3127
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3128
	.stats_get_stats = mv88e6390_stats_get_stats,
3129 3130
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3131
	.watchdog_ops = &mv88e6390_watchdog_ops,
3132
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3133
	.reset = mv88e6352_g1_reset,
3134 3135
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3136 3137
};

3138
static const struct mv88e6xxx_ops mv88e6320_ops = {
3139
	/* MV88E6XXX_FAMILY_6320 */
3140 3141
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3142
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3143 3144
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3145
	.port_set_link = mv88e6xxx_port_set_link,
3146
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3147
	.port_set_speed = mv88e6185_port_set_speed,
3148
	.port_tag_remap = mv88e6095_port_tag_remap,
3149
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3150
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3151
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3152
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3153
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3154
	.port_pause_config = mv88e6097_port_pause_config,
3155
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3156
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3157
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3158 3159
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3160
	.stats_get_stats = mv88e6320_stats_get_stats,
3161 3162
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3163
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3164
	.reset = mv88e6352_g1_reset,
3165
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3166
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3167 3168 3169
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3170
	/* MV88E6XXX_FAMILY_6321 */
3171 3172
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3173
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3174 3175
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3176
	.port_set_link = mv88e6xxx_port_set_link,
3177
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3178
	.port_set_speed = mv88e6185_port_set_speed,
3179
	.port_tag_remap = mv88e6095_port_tag_remap,
3180
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3181
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3182
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3183
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3184
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3185
	.port_pause_config = mv88e6097_port_pause_config,
3186
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3187
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3188
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3189 3190
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3191
	.stats_get_stats = mv88e6320_stats_get_stats,
3192 3193
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3194
	.reset = mv88e6352_g1_reset,
3195
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3196
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3197 3198
};

3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
3228
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3229
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3230 3231
};

3232
static const struct mv88e6xxx_ops mv88e6350_ops = {
3233
	/* MV88E6XXX_FAMILY_6351 */
3234
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3235 3236
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3237
	.port_set_link = mv88e6xxx_port_set_link,
3238
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3239
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3240
	.port_set_speed = mv88e6185_port_set_speed,
3241
	.port_tag_remap = mv88e6095_port_tag_remap,
3242
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3243
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3244
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3245
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3246
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3247
	.port_pause_config = mv88e6097_port_pause_config,
3248
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3249
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3250
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3251 3252
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3253
	.stats_get_stats = mv88e6095_stats_get_stats,
3254 3255
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3256
	.watchdog_ops = &mv88e6097_watchdog_ops,
3257
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3258
	.reset = mv88e6352_g1_reset,
3259
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3260
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3261 3262 3263
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3264
	/* MV88E6XXX_FAMILY_6351 */
3265
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3266 3267
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3268
	.port_set_link = mv88e6xxx_port_set_link,
3269
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3270
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3271
	.port_set_speed = mv88e6185_port_set_speed,
3272
	.port_tag_remap = mv88e6095_port_tag_remap,
3273
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3274
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3275
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3276
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3277
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3278
	.port_pause_config = mv88e6097_port_pause_config,
3279
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3280
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3281
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3282 3283
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3284
	.stats_get_stats = mv88e6095_stats_get_stats,
3285 3286
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3287
	.watchdog_ops = &mv88e6097_watchdog_ops,
3288
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3289
	.reset = mv88e6352_g1_reset,
3290
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3291
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3292 3293 3294
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3295
	/* MV88E6XXX_FAMILY_6352 */
3296 3297
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3298
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3299 3300
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3301
	.port_set_link = mv88e6xxx_port_set_link,
3302
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3303
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3304
	.port_set_speed = mv88e6352_port_set_speed,
3305
	.port_tag_remap = mv88e6095_port_tag_remap,
3306
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3307
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3308
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3309
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3310
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3311
	.port_pause_config = mv88e6097_port_pause_config,
3312
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3313
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3314
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3315 3316
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3317
	.stats_get_stats = mv88e6095_stats_get_stats,
3318 3319
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3320
	.watchdog_ops = &mv88e6097_watchdog_ops,
3321
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3322
	.reset = mv88e6352_g1_reset,
3323
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3324
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3325 3326
};

3327
static const struct mv88e6xxx_ops mv88e6390_ops = {
3328
	/* MV88E6XXX_FAMILY_6390 */
3329 3330
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3331 3332 3333 3334 3335 3336 3337
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3338
	.port_tag_remap = mv88e6390_port_tag_remap,
3339
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3340
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3341
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3342
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3343
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3344
	.port_pause_config = mv88e6390_port_pause_config,
3345
	.port_set_cmode = mv88e6390x_port_set_cmode,
3346
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3347
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3348
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3349
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3350 3351
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3352
	.stats_get_stats = mv88e6390_stats_get_stats,
3353 3354
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3355
	.watchdog_ops = &mv88e6390_watchdog_ops,
3356
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3357
	.reset = mv88e6352_g1_reset,
3358 3359
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3360 3361 3362
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3363
	/* MV88E6XXX_FAMILY_6390 */
3364 3365
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3366 3367 3368 3369 3370 3371 3372
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3373
	.port_tag_remap = mv88e6390_port_tag_remap,
3374
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3375
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3376
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3377
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3378
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3379
	.port_pause_config = mv88e6390_port_pause_config,
3380
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3381
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3382
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3383
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3384 3385
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3386
	.stats_get_stats = mv88e6390_stats_get_stats,
3387 3388
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3389
	.watchdog_ops = &mv88e6390_watchdog_ops,
3390
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3391
	.reset = mv88e6352_g1_reset,
3392 3393
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3394 3395
};

3396 3397 3398 3399 3400 3401 3402
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3403
		.max_vid = 4095,
3404
		.port_base_addr = 0x10,
3405
		.global1_addr = 0x1b,
3406
		.age_time_coeff = 15000,
3407
		.g1_irqs = 8,
3408
		.atu_move_port_mask = 0xf,
3409
		.pvt = true,
3410
		.tag_protocol = DSA_TAG_PROTO_DSA,
3411
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3412
		.ops = &mv88e6085_ops,
3413 3414 3415 3416 3417 3418 3419 3420
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3421
		.max_vid = 4095,
3422
		.port_base_addr = 0x10,
3423
		.global1_addr = 0x1b,
3424
		.age_time_coeff = 15000,
3425
		.g1_irqs = 8,
3426
		.atu_move_port_mask = 0xf,
3427
		.tag_protocol = DSA_TAG_PROTO_DSA,
3428
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3429
		.ops = &mv88e6095_ops,
3430 3431
	},

3432 3433 3434 3435 3436 3437
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3438
		.max_vid = 4095,
3439 3440 3441
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3442
		.g1_irqs = 8,
3443
		.atu_move_port_mask = 0xf,
3444
		.pvt = true,
3445
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3446 3447 3448 3449
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3450 3451 3452 3453 3454 3455
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3456
		.max_vid = 4095,
3457
		.port_base_addr = 0x10,
3458
		.global1_addr = 0x1b,
3459
		.age_time_coeff = 15000,
3460
		.g1_irqs = 9,
3461
		.atu_move_port_mask = 0xf,
3462
		.pvt = true,
3463
		.tag_protocol = DSA_TAG_PROTO_DSA,
3464
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3465
		.ops = &mv88e6123_ops,
3466 3467 3468 3469 3470 3471 3472 3473
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3474
		.max_vid = 4095,
3475
		.port_base_addr = 0x10,
3476
		.global1_addr = 0x1b,
3477
		.age_time_coeff = 15000,
3478
		.g1_irqs = 9,
3479
		.atu_move_port_mask = 0xf,
3480
		.tag_protocol = DSA_TAG_PROTO_DSA,
3481
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3482
		.ops = &mv88e6131_ops,
3483 3484
	},

3485 3486 3487 3488 3489 3490
	[MV88E6141] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3491
		.max_vid = 4095,
3492 3493 3494 3495
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3496
		.pvt = true,
3497 3498 3499 3500 3501
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3502 3503 3504 3505 3506 3507
	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3508
		.max_vid = 4095,
3509
		.port_base_addr = 0x10,
3510
		.global1_addr = 0x1b,
3511
		.age_time_coeff = 15000,
3512
		.g1_irqs = 9,
3513
		.atu_move_port_mask = 0xf,
3514
		.pvt = true,
3515
		.tag_protocol = DSA_TAG_PROTO_DSA,
3516
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3517
		.ops = &mv88e6161_ops,
3518 3519 3520 3521 3522 3523 3524 3525
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3526
		.max_vid = 4095,
3527
		.port_base_addr = 0x10,
3528
		.global1_addr = 0x1b,
3529
		.age_time_coeff = 15000,
3530
		.g1_irqs = 9,
3531
		.atu_move_port_mask = 0xf,
3532
		.pvt = true,
3533
		.tag_protocol = DSA_TAG_PROTO_DSA,
3534
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3535
		.ops = &mv88e6165_ops,
3536 3537 3538 3539 3540 3541 3542 3543
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3544
		.max_vid = 4095,
3545
		.port_base_addr = 0x10,
3546
		.global1_addr = 0x1b,
3547
		.age_time_coeff = 15000,
3548
		.g1_irqs = 9,
3549
		.atu_move_port_mask = 0xf,
3550
		.pvt = true,
3551
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3552
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3553
		.ops = &mv88e6171_ops,
3554 3555 3556 3557 3558 3559 3560 3561
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3562
		.max_vid = 4095,
3563
		.port_base_addr = 0x10,
3564
		.global1_addr = 0x1b,
3565
		.age_time_coeff = 15000,
3566
		.g1_irqs = 9,
3567
		.atu_move_port_mask = 0xf,
3568
		.pvt = true,
3569
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3570
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3571
		.ops = &mv88e6172_ops,
3572 3573 3574 3575 3576 3577 3578 3579
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3580
		.max_vid = 4095,
3581
		.port_base_addr = 0x10,
3582
		.global1_addr = 0x1b,
3583
		.age_time_coeff = 15000,
3584
		.g1_irqs = 9,
3585
		.atu_move_port_mask = 0xf,
3586
		.pvt = true,
3587
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3588
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3589
		.ops = &mv88e6175_ops,
3590 3591 3592 3593 3594 3595 3596 3597
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3598
		.max_vid = 4095,
3599
		.port_base_addr = 0x10,
3600
		.global1_addr = 0x1b,
3601
		.age_time_coeff = 15000,
3602
		.g1_irqs = 9,
3603
		.atu_move_port_mask = 0xf,
3604
		.pvt = true,
3605
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3606
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3607
		.ops = &mv88e6176_ops,
3608 3609 3610 3611 3612 3613 3614 3615
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3616
		.max_vid = 4095,
3617
		.port_base_addr = 0x10,
3618
		.global1_addr = 0x1b,
3619
		.age_time_coeff = 15000,
3620
		.g1_irqs = 8,
3621
		.atu_move_port_mask = 0xf,
3622
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3623
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3624
		.ops = &mv88e6185_ops,
3625 3626
	},

3627 3628 3629 3630 3631 3632
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3633
		.max_vid = 8191,
3634 3635
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3636
		.tag_protocol = DSA_TAG_PROTO_DSA,
3637
		.age_time_coeff = 3750,
3638
		.g1_irqs = 9,
3639
		.pvt = true,
3640
		.atu_move_port_mask = 0x1f,
3641 3642 3643 3644 3645 3646 3647 3648 3649 3650
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3651
		.max_vid = 8191,
3652 3653
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3654
		.age_time_coeff = 3750,
3655
		.g1_irqs = 9,
3656
		.atu_move_port_mask = 0x1f,
3657
		.pvt = true,
3658
		.tag_protocol = DSA_TAG_PROTO_DSA,
3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3669
		.max_vid = 8191,
3670 3671
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3672
		.age_time_coeff = 3750,
3673
		.g1_irqs = 9,
3674
		.atu_move_port_mask = 0x1f,
3675
		.pvt = true,
3676
		.tag_protocol = DSA_TAG_PROTO_DSA,
3677
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3678
		.ops = &mv88e6191_ops,
3679 3680
	},

3681 3682 3683 3684 3685 3686
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3687
		.max_vid = 4095,
3688
		.port_base_addr = 0x10,
3689
		.global1_addr = 0x1b,
3690
		.age_time_coeff = 15000,
3691
		.g1_irqs = 9,
3692
		.atu_move_port_mask = 0xf,
3693
		.pvt = true,
3694
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3695
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3696
		.ops = &mv88e6240_ops,
3697 3698
	},

3699 3700 3701 3702 3703 3704
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3705
		.max_vid = 8191,
3706 3707
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3708
		.age_time_coeff = 3750,
3709
		.g1_irqs = 9,
3710
		.atu_move_port_mask = 0x1f,
3711
		.pvt = true,
3712
		.tag_protocol = DSA_TAG_PROTO_DSA,
3713 3714 3715 3716
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3717 3718 3719 3720 3721 3722
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3723
		.max_vid = 4095,
3724
		.port_base_addr = 0x10,
3725
		.global1_addr = 0x1b,
3726
		.age_time_coeff = 15000,
3727
		.g1_irqs = 8,
3728
		.atu_move_port_mask = 0xf,
3729
		.pvt = true,
3730
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3731
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3732
		.ops = &mv88e6320_ops,
3733 3734 3735 3736 3737 3738 3739 3740
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3741
		.max_vid = 4095,
3742
		.port_base_addr = 0x10,
3743
		.global1_addr = 0x1b,
3744
		.age_time_coeff = 15000,
3745
		.g1_irqs = 8,
3746
		.atu_move_port_mask = 0xf,
3747
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3748
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3749
		.ops = &mv88e6321_ops,
3750 3751
	},

3752 3753 3754 3755 3756 3757
	[MV88E6341] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3758
		.max_vid = 4095,
3759 3760 3761
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3762
		.atu_move_port_mask = 0x1f,
3763
		.pvt = true,
3764 3765 3766 3767 3768
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3769 3770 3771 3772 3773 3774
	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3775
		.max_vid = 4095,
3776
		.port_base_addr = 0x10,
3777
		.global1_addr = 0x1b,
3778
		.age_time_coeff = 15000,
3779
		.g1_irqs = 9,
3780
		.atu_move_port_mask = 0xf,
3781
		.pvt = true,
3782
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3783
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3784
		.ops = &mv88e6350_ops,
3785 3786 3787 3788 3789 3790 3791 3792
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3793
		.max_vid = 4095,
3794
		.port_base_addr = 0x10,
3795
		.global1_addr = 0x1b,
3796
		.age_time_coeff = 15000,
3797
		.g1_irqs = 9,
3798
		.atu_move_port_mask = 0xf,
3799
		.pvt = true,
3800
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3801
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3802
		.ops = &mv88e6351_ops,
3803 3804 3805 3806 3807 3808 3809 3810
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3811
		.max_vid = 4095,
3812
		.port_base_addr = 0x10,
3813
		.global1_addr = 0x1b,
3814
		.age_time_coeff = 15000,
3815
		.g1_irqs = 9,
3816
		.atu_move_port_mask = 0xf,
3817
		.pvt = true,
3818
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3819
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3820
		.ops = &mv88e6352_ops,
3821
	},
3822 3823 3824 3825 3826 3827
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3828
		.max_vid = 8191,
3829 3830
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3831
		.age_time_coeff = 3750,
3832
		.g1_irqs = 9,
3833
		.atu_move_port_mask = 0x1f,
3834
		.pvt = true,
3835
		.tag_protocol = DSA_TAG_PROTO_DSA,
3836 3837 3838 3839 3840 3841 3842 3843 3844
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3845
		.max_vid = 8191,
3846 3847
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3848
		.age_time_coeff = 3750,
3849
		.g1_irqs = 9,
3850
		.atu_move_port_mask = 0x1f,
3851
		.pvt = true,
3852
		.tag_protocol = DSA_TAG_PROTO_DSA,
3853 3854 3855
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3856 3857
};

3858
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3859
{
3860
	int i;
3861

3862 3863 3864
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3865 3866 3867 3868

	return NULL;
}

3869
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3870 3871
{
	const struct mv88e6xxx_info *info;
3872 3873 3874
	unsigned int prod_num, rev;
	u16 id;
	int err;
3875

3876 3877 3878 3879 3880
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3881 3882 3883 3884 3885 3886 3887 3888

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3889
	/* Update the compatible info with the probed one */
3890
	chip->info = info;
3891

3892 3893 3894 3895
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3896 3897
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3898 3899 3900 3901

	return 0;
}

3902
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3903
{
3904
	struct mv88e6xxx_chip *chip;
3905

3906 3907
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3908 3909
		return NULL;

3910
	chip->dev = dev;
3911

3912
	mutex_init(&chip->reg_lock);
3913
	INIT_LIST_HEAD(&chip->mdios);
3914

3915
	return chip;
3916 3917
}

3918 3919
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
3920
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
3921 3922 3923
		mv88e6xxx_ppu_state_init(chip);
}

3924 3925
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
3926
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
3927 3928 3929
		mv88e6xxx_ppu_state_destroy(chip);
}

3930
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3931 3932
			      struct mii_bus *bus, int sw_addr)
{
3933
	if (sw_addr == 0)
3934
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3935
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3936
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3937 3938 3939
	else
		return -EINVAL;

3940 3941
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3942 3943 3944 3945

	return 0;
}

3946 3947
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3948
	struct mv88e6xxx_chip *chip = ds->priv;
3949

3950
	return chip->info->tag_protocol;
3951 3952
}

3953 3954 3955
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3956
{
3957
	struct mv88e6xxx_chip *chip;
3958
	struct mii_bus *bus;
3959
	int err;
3960

3961
	bus = dsa_host_dev_to_mii_bus(host_dev);
3962 3963 3964
	if (!bus)
		return NULL;

3965 3966
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3967 3968
		return NULL;

3969
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3970
	chip->info = &mv88e6xxx_table[MV88E6085];
3971

3972
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3973 3974 3975
	if (err)
		goto free;

3976
	err = mv88e6xxx_detect(chip);
3977
	if (err)
3978
		goto free;
3979

3980 3981 3982 3983 3984 3985
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3986 3987
	mv88e6xxx_phy_init(chip);

3988
	err = mv88e6xxx_mdios_register(chip, NULL);
3989
	if (err)
3990
		goto free;
3991

3992
	*priv = chip;
3993

3994
	return chip->info->name;
3995
free:
3996
	devm_kfree(dsa_dev, chip);
3997 3998

	return NULL;
3999 4000
}

4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
4016
	struct mv88e6xxx_chip *chip = ds->priv;
4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4028
	struct mv88e6xxx_chip *chip = ds->priv;
4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4043
	struct mv88e6xxx_chip *chip = ds->priv;
4044 4045 4046 4047 4048 4049 4050 4051 4052
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4053
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4054
	.probe			= mv88e6xxx_drv_probe,
4055
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4056 4057 4058 4059 4060 4061 4062 4063
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
4064
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4065 4066 4067 4068
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4069
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4070 4071 4072
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4073
	.port_fast_age		= mv88e6xxx_port_fast_age,
4074 4075 4076 4077 4078 4079 4080 4081 4082
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4083 4084 4085 4086
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4087 4088
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
4089 4090
};

4091 4092 4093 4094
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4095
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
4096
{
4097
	struct device *dev = chip->dev;
4098 4099
	struct dsa_switch *ds;

4100
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
4101 4102 4103
	if (!ds)
		return -ENOMEM;

4104
	ds->priv = chip;
4105
	ds->ops = &mv88e6xxx_switch_ops;
4106 4107
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
4108 4109 4110

	dev_set_drvdata(dev, ds);

4111
	return dsa_register_switch(ds, dev);
4112 4113
}

4114
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4115
{
4116
	dsa_unregister_switch(chip->ds);
4117 4118
}

4119
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4120
{
4121
	struct device *dev = &mdiodev->dev;
4122
	struct device_node *np = dev->of_node;
4123
	const struct mv88e6xxx_info *compat_info;
4124
	struct mv88e6xxx_chip *chip;
4125
	u32 eeprom_len;
4126
	int err;
4127

4128 4129 4130 4131
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4132 4133
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4134 4135
		return -ENOMEM;

4136
	chip->info = compat_info;
4137

4138
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4139 4140
	if (err)
		return err;
4141

4142 4143 4144 4145
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4146
	err = mv88e6xxx_detect(chip);
4147 4148
	if (err)
		return err;
4149

4150 4151
	mv88e6xxx_phy_init(chip);

4152
	if (chip->info->ops->get_eeprom &&
4153
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4154
		chip->eeprom_len = eeprom_len;
4155

4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4187
	err = mv88e6xxx_mdios_register(chip, np);
4188
	if (err)
4189
		goto out_g2_irq;
4190

4191
	err = mv88e6xxx_register_switch(chip);
4192 4193
	if (err)
		goto out_mdio;
4194

4195
	return 0;
4196 4197

out_mdio:
4198
	mv88e6xxx_mdios_unregister(chip);
4199
out_g2_irq:
4200
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4201 4202
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4203 4204
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4205
		mv88e6xxx_g1_irq_free(chip);
4206 4207
		mutex_unlock(&chip->reg_lock);
	}
4208 4209
out:
	return err;
4210
}
4211 4212 4213 4214

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4215
	struct mv88e6xxx_chip *chip = ds->priv;
4216

4217
	mv88e6xxx_phy_destroy(chip);
4218
	mv88e6xxx_unregister_switch(chip);
4219
	mv88e6xxx_mdios_unregister(chip);
4220

4221 4222 4223 4224 4225
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4226 4227 4228
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4229 4230 4231 4232
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4233 4234 4235 4236
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4253
	register_switch_driver(&mv88e6xxx_switch_drv);
4254 4255
	return mdio_driver_register(&mv88e6xxx_driver);
}
4256 4257 4258 4259
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4260
	mdio_driver_unregister(&mv88e6xxx_driver);
4261
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4262 4263
}
module_exit(mv88e6xxx_cleanup);
4264 4265 4266 4267

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");