chip.c 119.7 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7 8
 * Copyright (c) 2015 CMC Electronics, Inc.
 *	Added support for VLAN Table Unit operations
 *
9 10
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227 228 229
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */

230
	if (!chip->info->ops->phy_read)
231 232
		return -EOPNOTSUPP;

233
	return chip->info->ops->phy_read(chip, addr, reg, val);
234 235 236 237 238 239 240
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */

241
	if (!chip->info->ops->phy_write)
242 243
		return -EOPNOTSUPP;

244
	return chip->info->ops->phy_write(chip, addr, reg, val);
245 246
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
416 417 418 419 420 421 422
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
423

424
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
425
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
426 427 428
		irq_dispose_mapping(virq);
	}

429
	irq_domain_remove(chip->g1_irq.domain);
430 431 432 433
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
434 435
	int err, irq, virq;
	u16 reg, mask;
436 437 438 439 440 441 442 443 444 445 446 447 448 449

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

450
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
451
	if (err)
452
		goto out_mapping;
453

454
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
455

456
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
457
	if (err)
458
		goto out_disable;
459 460 461 462

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
463
		goto out_disable;
464 465 466 467 468 469

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
470
		goto out_disable;
471 472 473

	return 0;

474 475 476 477 478 479 480 481 482 483 484
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
485 486 487 488

	return err;
}

489
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
490
{
491
	int i;
492

493
	for (i = 0; i < 16; i++) {
494 495 496 497 498 499 500 501 502 503 504 505 506
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

507
	dev_err(chip->dev, "Timeout while waiting for switch\n");
508 509 510
	return -ETIMEDOUT;
}

511
/* Indirect write to single pointer-data register with an Update bit */
512
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
513 514
{
	u16 val;
515
	int err;
516 517

	/* Wait until the previous operation is completed */
518 519 520
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
521 522 523 524 525 526 527

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

528
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
529 530
{
	u16 val;
531
	int i, err;
532

533
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
534 535 536
	if (err)
		return err;

537 538 539 540
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
				 val & ~GLOBAL_CONTROL_PPU_ENABLE);
	if (err)
		return err;
541

542
	for (i = 0; i < 16; i++) {
543 544 545
		err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
		if (err)
			return err;
546

547
		usleep_range(1000, 2000);
548
		if ((val & GLOBAL_STATUS_PPU_MASK) != GLOBAL_STATUS_PPU_POLLING)
549
			return 0;
550 551 552 553 554
	}

	return -ETIMEDOUT;
}

555
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
556
{
557 558
	u16 val;
	int i, err;
559

560 561 562
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
	if (err)
		return err;
563

564 565
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
				 val | GLOBAL_CONTROL_PPU_ENABLE);
566 567
	if (err)
		return err;
568

569
	for (i = 0; i < 16; i++) {
570 571 572
		err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
		if (err)
			return err;
573

574
		usleep_range(1000, 2000);
575
		if ((val & GLOBAL_STATUS_PPU_MASK) == GLOBAL_STATUS_PPU_POLLING)
576
			return 0;
577 578 579 580 581 582 583
	}

	return -ETIMEDOUT;
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
584
	struct mv88e6xxx_chip *chip;
585

586
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
587

588
	mutex_lock(&chip->reg_lock);
589

590 591 592 593
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
594
	}
595

596
	mutex_unlock(&chip->reg_lock);
597 598 599 600
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
601
	struct mv88e6xxx_chip *chip = (void *)_ps;
602

603
	schedule_work(&chip->ppu_work);
604 605
}

606
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
607 608 609
{
	int ret;

610
	mutex_lock(&chip->ppu_mutex);
611

612
	/* If the PHY polling unit is enabled, disable it so that
613 614 615 616
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
617 618
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
619
		if (ret < 0) {
620
			mutex_unlock(&chip->ppu_mutex);
621 622
			return ret;
		}
623
		chip->ppu_disabled = 1;
624
	} else {
625
		del_timer(&chip->ppu_timer);
626
		ret = 0;
627 628 629 630 631
	}

	return ret;
}

632
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
633
{
634
	/* Schedule a timer to re-enable the PHY polling unit. */
635 636
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
637 638
}

639
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
640
{
641 642
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
643 644
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
645 646
}

647 648 649 650 651
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

652 653
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
				  int reg, u16 *val)
654
{
655
	int err;
656

657 658 659
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
660
		mv88e6xxx_ppu_access_put(chip);
661 662
	}

663
	return err;
664 665
}

666 667
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
				   int reg, u16 val)
668
{
669
	int err;
670

671 672 673
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
674
		mv88e6xxx_ppu_access_put(chip);
675 676
	}

677
	return err;
678 679
}

680
static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
681
{
682
	return chip->info->family == MV88E6XXX_FAMILY_6095;
683 684
}

685
static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
686
{
687
	return chip->info->family == MV88E6XXX_FAMILY_6097;
688 689
}

690
static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
691
{
692
	return chip->info->family == MV88E6XXX_FAMILY_6165;
693 694
}

695
static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
696
{
697
	return chip->info->family == MV88E6XXX_FAMILY_6185;
698 699
}

700
static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
701
{
702
	return chip->info->family == MV88E6XXX_FAMILY_6320;
703 704
}

705
static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
706
{
707
	return chip->info->family == MV88E6XXX_FAMILY_6351;
708 709
}

710
static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
711
{
712
	return chip->info->family == MV88E6XXX_FAMILY_6352;
713 714
}

715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

756 757 758 759
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
760 761
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
762
{
V
Vivien Didelot 已提交
763
	struct mv88e6xxx_chip *chip = ds->priv;
764
	int err;
765 766 767 768

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

769
	mutex_lock(&chip->reg_lock);
770 771
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
772
	mutex_unlock(&chip->reg_lock);
773 774 775

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
776 777
}

778
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
779
{
780 781
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
782

783
	return chip->info->ops->stats_snapshot(chip, port);
784 785
}

786
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
846 847
};

848
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
849
					    struct mv88e6xxx_hw_stat *s,
850 851
					    int port, u16 bank1_select,
					    u16 histogram)
852 853 854
{
	u32 low;
	u32 high = 0;
855
	u16 reg = 0;
856
	int err;
857 858
	u64 value;

859
	switch (s->type) {
860
	case STATS_TYPE_PORT:
861 862
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
863 864
			return UINT64_MAX;

865
		low = reg;
866
		if (s->sizeof_stat == 4) {
867 868
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
869
				return UINT64_MAX;
870
			high = reg;
871
		}
872
		break;
873
	case STATS_TYPE_BANK1:
874
		reg = bank1_select;
875 876
		/* fall through */
	case STATS_TYPE_BANK0:
877
		reg |= s->reg | histogram;
878
		mv88e6xxx_g1_stats_read(chip, reg, &low);
879
		if (s->sizeof_stat == 8)
880
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
881 882 883 884 885
	}
	value = (((u64)high) << 16) | low;
	return value;
}

886 887
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
888
{
889 890
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
891

892 893
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
894
		if (stat->type & types) {
895 896 897 898
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
899
	}
900 901
}

902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
918
{
V
Vivien Didelot 已提交
919
	struct mv88e6xxx_chip *chip = ds->priv;
920 921 922 923 924 925 926 927

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
928 929 930 931 932
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
933
		if (stat->type & types)
934 935 936
			j++;
	}
	return j;
937 938
}

939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

961
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
962 963
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
964 965 966 967 968 969 970
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
971 972 973
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
974 975 976 977 978 979 980 981 982
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
983 984
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
985 986 987 988 989 990
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
991 992 993 994 995 996 997 998 999 1000 1001
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
1002 1003 1004 1005 1006 1007 1008 1009 1010
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

1011 1012
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1013
{
V
Vivien Didelot 已提交
1014
	struct mv88e6xxx_chip *chip = ds->priv;
1015 1016
	int ret;

1017
	mutex_lock(&chip->reg_lock);
1018

1019
	ret = mv88e6xxx_stats_snapshot(chip, port);
1020
	if (ret < 0) {
1021
		mutex_unlock(&chip->reg_lock);
1022 1023
		return;
	}
1024 1025

	mv88e6xxx_get_stats(chip, port, data);
1026

1027
	mutex_unlock(&chip->reg_lock);
1028 1029
}

1030 1031 1032 1033 1034 1035 1036 1037
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1038
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1039 1040 1041 1042
{
	return 32 * sizeof(u16);
}

1043 1044
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1045
{
V
Vivien Didelot 已提交
1046
	struct mv88e6xxx_chip *chip = ds->priv;
1047 1048
	int err;
	u16 reg;
1049 1050 1051 1052 1053 1054 1055
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1056
	mutex_lock(&chip->reg_lock);
1057

1058 1059
	for (i = 0; i < 32; i++) {

1060 1061 1062
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1063
	}
1064

1065
	mutex_unlock(&chip->reg_lock);
1066 1067
}

1068
static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
1069
{
1070
	return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
1071 1072
}

1073 1074
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1075
{
V
Vivien Didelot 已提交
1076
	struct mv88e6xxx_chip *chip = ds->priv;
1077 1078
	u16 reg;
	int err;
1079

1080
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1081 1082
		return -EOPNOTSUPP;

1083
	mutex_lock(&chip->reg_lock);
1084

1085 1086
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1087
		goto out;
1088 1089 1090 1091

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1092
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1093
	if (err)
1094
		goto out;
1095

1096
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1097
out:
1098
	mutex_unlock(&chip->reg_lock);
1099 1100

	return err;
1101 1102
}

1103 1104
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1105
{
V
Vivien Didelot 已提交
1106
	struct mv88e6xxx_chip *chip = ds->priv;
1107 1108
	u16 reg;
	int err;
1109

1110
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1111 1112
		return -EOPNOTSUPP;

1113
	mutex_lock(&chip->reg_lock);
1114

1115 1116
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1117 1118
		goto out;

1119
	reg &= ~0x0300;
1120 1121 1122 1123 1124
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1125
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1126
out:
1127
	mutex_unlock(&chip->reg_lock);
1128

1129
	return err;
1130 1131
}

1132
static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
1133
{
1134 1135
	u16 val;
	int err;
1136

1137
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
1138 1139 1140
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
		if (err)
			return err;
1141
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1142
		/* ATU DBNum[7:4] are located in ATU Control 15:12 */
1143 1144 1145
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
		if (err)
			return err;
1146

1147 1148 1149 1150
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
					 (val & 0xfff) | ((fid << 8) & 0xf000));
		if (err)
			return err;
1151 1152 1153

		/* ATU DBNum[3:0] are located in ATU Operation 3:0 */
		cmd |= fid & 0xf;
1154 1155
	}

1156 1157 1158
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
	if (err)
		return err;
1159

1160
	return _mv88e6xxx_atu_wait(chip);
1161 1162
}

1163
static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
				     struct mv88e6xxx_atu_entry *entry)
{
	u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;

	if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

		if (entry->trunk) {
			data |= GLOBAL_ATU_DATA_TRUNK;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

		data |= (entry->portv_trunkid << shift) & mask;
	}

1183
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
1184 1185
}

1186
static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
1187 1188
				     struct mv88e6xxx_atu_entry *entry,
				     bool static_too)
1189
{
1190 1191
	int op;
	int err;
1192

1193
	err = _mv88e6xxx_atu_wait(chip);
1194 1195
	if (err)
		return err;
1196

1197
	err = _mv88e6xxx_atu_data_write(chip, entry);
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
	if (err)
		return err;

	if (entry->fid) {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
	} else {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
	}

1209
	return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
1210 1211
}

1212
static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
1213
				u16 fid, bool static_too)
1214 1215 1216 1217 1218
{
	struct mv88e6xxx_atu_entry entry = {
		.fid = fid,
		.state = 0, /* EntryState bits must be 0 */
	};
1219

1220
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1221 1222
}

1223
static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
1224
			       int from_port, int to_port, bool static_too)
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
{
	struct mv88e6xxx_atu_entry entry = {
		.trunk = false,
		.fid = fid,
	};

	/* EntryState bits must be 0xF */
	entry.state = GLOBAL_ATU_DATA_STATE_MASK;

	/* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
	entry.portv_trunkid = (to_port & 0x0f) << 4;
	entry.portv_trunkid |= from_port & 0x0f;

1238
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1239 1240
}

1241
static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
1242
				 int port, bool static_too)
1243 1244
{
	/* Destination port 0xF means remove the entries */
1245
	return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
1246 1247
}

1248
static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
1249
{
1250 1251
	struct net_device *bridge = chip->ports[port].bridge_dev;
	struct dsa_switch *ds = chip->ds;
1252 1253 1254 1255 1256
	u16 output_ports = 0;
	int i;

	/* allow CPU port or DSA link(s) to send frames to every port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1257
		output_ports = ~0;
1258
	} else {
1259
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1260
			/* allow sending frames to every group member */
1261
			if (bridge && chip->ports[i].bridge_dev == bridge)
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
				output_ports |= BIT(i);

			/* allow sending frames to CPU port and DSA link(s) */
			if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
				output_ports |= BIT(i);
		}
	}

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1272

1273
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1274 1275
}

1276 1277
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1278
{
V
Vivien Didelot 已提交
1279
	struct mv88e6xxx_chip *chip = ds->priv;
1280
	int stp_state;
1281
	int err;
1282 1283 1284

	switch (state) {
	case BR_STATE_DISABLED:
1285
		stp_state = PORT_CONTROL_STATE_DISABLED;
1286 1287 1288
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1289
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1290 1291
		break;
	case BR_STATE_LEARNING:
1292
		stp_state = PORT_CONTROL_STATE_LEARNING;
1293 1294 1295
		break;
	case BR_STATE_FORWARDING:
	default:
1296
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1297 1298 1299
		break;
	}

1300
	mutex_lock(&chip->reg_lock);
1301
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1302
	mutex_unlock(&chip->reg_lock);
1303 1304

	if (err)
1305
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1306 1307
}

1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = _mv88e6xxx_atu_remove(chip, 0, port, false);
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1321
static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
1322
{
1323
	return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
1324 1325
}

1326
static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
1327
{
1328
	int err;
1329

1330 1331 1332
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
	if (err)
		return err;
1333

1334
	return _mv88e6xxx_vtu_wait(chip);
1335 1336
}

1337
static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
1338 1339 1340
{
	int ret;

1341
	ret = _mv88e6xxx_vtu_wait(chip);
1342 1343 1344
	if (ret < 0)
		return ret;

1345
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
1346 1347
}

1348
static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
1349
					struct mv88e6xxx_vtu_entry *entry,
1350 1351 1352
					unsigned int nibble_offset)
{
	u16 regs[3];
1353
	int i, err;
1354 1355

	for (i = 0; i < 3; ++i) {
1356
		u16 *reg = &regs[i];
1357

1358 1359 1360
		err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1361 1362
	}

1363
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1364 1365 1366 1367 1368 1369 1370 1371 1372
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u16 reg = regs[i / 4];

		entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
	}

	return 0;
}

1373
static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
1374
				   struct mv88e6xxx_vtu_entry *entry)
1375
{
1376
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
1377 1378
}

1379
static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
1380
				   struct mv88e6xxx_vtu_entry *entry)
1381
{
1382
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
1383 1384
}

1385
static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
1386
					 struct mv88e6xxx_vtu_entry *entry,
1387 1388 1389
					 unsigned int nibble_offset)
{
	u16 regs[3] = { 0 };
1390
	int i, err;
1391

1392
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1393 1394 1395 1396 1397 1398 1399
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u8 data = entry->data[i];

		regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
	}

	for (i = 0; i < 3; ++i) {
1400 1401 1402 1403 1404
		u16 reg = regs[i];

		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1405 1406 1407 1408 1409
	}

	return 0;
}

1410
static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
1411
				    struct mv88e6xxx_vtu_entry *entry)
1412
{
1413
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
1414 1415
}

1416
static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
1417
				    struct mv88e6xxx_vtu_entry *entry)
1418
{
1419
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
1420 1421
}

1422
static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
1423
{
1424 1425
	return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
				  vid & GLOBAL_VTU_VID_MASK);
1426 1427
}

1428
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1429
				  struct mv88e6xxx_vtu_entry *entry)
1430
{
1431
	struct mv88e6xxx_vtu_entry next = { 0 };
1432 1433
	u16 val;
	int err;
1434

1435 1436 1437
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1438

1439 1440 1441
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
	if (err)
		return err;
1442

1443 1444 1445
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1446

1447 1448
	next.vid = val & GLOBAL_VTU_VID_MASK;
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1449 1450

	if (next.valid) {
1451 1452 1453
		err = mv88e6xxx_vtu_data_read(chip, &next);
		if (err)
			return err;
1454

1455
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1456 1457 1458
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
			if (err)
				return err;
1459

1460
			next.fid = val & GLOBAL_VTU_FID_MASK;
1461
		} else if (mv88e6xxx_num_databases(chip) == 256) {
1462 1463 1464
			/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
			 * VTU DBNum[3:0] are located in VTU Operation 3:0
			 */
1465 1466 1467
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
			if (err)
				return err;
1468

1469 1470
			next.fid = (val & 0xf00) >> 4;
			next.fid |= val & 0xf;
1471
		}
1472

1473
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1474 1475 1476
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
			if (err)
				return err;
1477

1478
			next.sid = val & GLOBAL_VTU_SID_MASK;
1479 1480 1481 1482 1483 1484 1485
		}
	}

	*entry = next;
	return 0;
}

1486 1487 1488
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1489
{
V
Vivien Didelot 已提交
1490
	struct mv88e6xxx_chip *chip = ds->priv;
1491
	struct mv88e6xxx_vtu_entry next;
1492 1493 1494
	u16 pvid;
	int err;

1495
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1496 1497
		return -EOPNOTSUPP;

1498
	mutex_lock(&chip->reg_lock);
1499

1500
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1501 1502 1503
	if (err)
		goto unlock;

1504
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1505 1506 1507 1508
	if (err)
		goto unlock;

	do {
1509
		err = _mv88e6xxx_vtu_getnext(chip, &next);
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
		if (err)
			break;

		if (!next.valid)
			break;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;

		/* reinit and dump this VLAN obj */
1520 1521
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
		vlan->flags = 0;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
	} while (next.vid < GLOBAL_VTU_VID_MASK);

unlock:
1536
	mutex_unlock(&chip->reg_lock);
1537 1538 1539 1540

	return err;
}

1541
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1542
				    struct mv88e6xxx_vtu_entry *entry)
1543
{
1544
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1545
	u16 reg = 0;
1546
	int err;
1547

1548 1549 1550
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1551 1552 1553 1554 1555

	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1556 1557 1558
	err = mv88e6xxx_vtu_data_write(chip, entry);
	if (err)
		return err;
1559

1560
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1561
		reg = entry->sid & GLOBAL_VTU_SID_MASK;
1562 1563 1564
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
		if (err)
			return err;
1565
	}
1566

1567
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1568
		reg = entry->fid & GLOBAL_VTU_FID_MASK;
1569 1570 1571
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
		if (err)
			return err;
1572
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1573 1574 1575 1576 1577
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1578 1579 1580 1581 1582
	}

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
	reg |= entry->vid & GLOBAL_VTU_VID_MASK;
1583 1584 1585
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1586

1587
	return _mv88e6xxx_vtu_cmd(chip, op);
1588 1589
}

1590
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
1591
				  struct mv88e6xxx_vtu_entry *entry)
1592
{
1593
	struct mv88e6xxx_vtu_entry next = { 0 };
1594 1595
	u16 val;
	int err;
1596

1597 1598 1599
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1600

1601 1602 1603 1604
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
				 sid & GLOBAL_VTU_SID_MASK);
	if (err)
		return err;
1605

1606 1607 1608
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
	if (err)
		return err;
1609

1610 1611 1612
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
	if (err)
		return err;
1613

1614
	next.sid = val & GLOBAL_VTU_SID_MASK;
1615

1616 1617 1618
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1619

1620
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1621 1622

	if (next.valid) {
1623 1624 1625
		err = mv88e6xxx_stu_data_read(chip, &next);
		if (err)
			return err;
1626 1627 1628 1629 1630 1631
	}

	*entry = next;
	return 0;
}

1632
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
1633
				    struct mv88e6xxx_vtu_entry *entry)
1634 1635
{
	u16 reg = 0;
1636
	int err;
1637

1638 1639 1640
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1641 1642 1643 1644 1645

	if (!entry->valid)
		goto loadpurge;

	/* Write port states */
1646 1647 1648
	err = mv88e6xxx_stu_data_write(chip, entry);
	if (err)
		return err;
1649 1650 1651

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
1652 1653 1654
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1655 1656

	reg = entry->sid & GLOBAL_VTU_SID_MASK;
1657 1658 1659
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
	if (err)
		return err;
1660

1661
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1662 1663
}

1664
static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
1665 1666
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1667
	struct mv88e6xxx_vtu_entry vlan;
1668
	int i, err;
1669 1670 1671

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1672
	/* Set every FID bit used by the (un)bridged ports */
1673
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1674
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1675 1676 1677 1678 1679 1680
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1681
	/* Set every FID bit used by the VLAN entries */
1682
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1683 1684 1685 1686
	if (err)
		return err;

	do {
1687
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1701
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1702 1703 1704
		return -ENOSPC;

	/* Clear the database */
1705
	return _mv88e6xxx_atu_flush(chip, *fid, true);
1706 1707
}

1708
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1709
			      struct mv88e6xxx_vtu_entry *entry)
1710
{
1711
	struct dsa_switch *ds = chip->ds;
1712
	struct mv88e6xxx_vtu_entry vlan = {
1713 1714 1715
		.valid = true,
		.vid = vid,
	};
1716 1717
	int i, err;

1718
	err = _mv88e6xxx_fid_new(chip, &vlan.fid);
1719 1720
	if (err)
		return err;
1721

1722
	/* exclude all ports except the CPU and DSA ports */
1723
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1724 1725 1726
		vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1727

1728 1729
	if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
	    mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
1730
		struct mv88e6xxx_vtu_entry vstp;
1731 1732 1733 1734 1735 1736

		/* Adding a VTU entry requires a valid STU entry. As VSTP is not
		 * implemented, only one STU entry is needed to cover all VTU
		 * entries. Thus, validate the SID 0.
		 */
		vlan.sid = 0;
1737
		err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
1738 1739 1740 1741 1742 1743 1744 1745
		if (err)
			return err;

		if (vstp.sid != vlan.sid || !vstp.valid) {
			memset(&vstp, 0, sizeof(vstp));
			vstp.valid = true;
			vstp.sid = vlan.sid;

1746
			err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
1747 1748 1749 1750 1751 1752 1753 1754 1755
			if (err)
				return err;
		}
	}

	*entry = vlan;
	return 0;
}

1756
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1757
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1758 1759 1760 1761 1762 1763
{
	int err;

	if (!vid)
		return -EINVAL;

1764
	err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
1765 1766 1767
	if (err)
		return err;

1768
	err = _mv88e6xxx_vtu_getnext(chip, entry);
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1779
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1780 1781 1782 1783 1784
	}

	return err;
}

1785 1786 1787
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1788
	struct mv88e6xxx_chip *chip = ds->priv;
1789
	struct mv88e6xxx_vtu_entry vlan;
1790 1791 1792 1793 1794
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1795
	mutex_lock(&chip->reg_lock);
1796

1797
	err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
1798 1799 1800 1801
	if (err)
		goto unlock;

	do {
1802
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1803 1804 1805 1806 1807 1808 1809 1810 1811
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1812
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1813 1814 1815 1816 1817 1818 1819
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

			if (vlan.data[i] ==
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1820 1821
			if (chip->ports[i].bridge_dev ==
			    chip->ports[port].bridge_dev)
1822 1823
				break; /* same bridge, check next VLAN */

1824
			netdev_warn(ds->ports[port].netdev,
1825 1826
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1827
				    netdev_name(chip->ports[i].bridge_dev));
1828 1829 1830 1831 1832 1833
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1834
	mutex_unlock(&chip->reg_lock);
1835 1836 1837 1838

	return err;
}

1839 1840
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1841
{
V
Vivien Didelot 已提交
1842
	struct mv88e6xxx_chip *chip = ds->priv;
1843
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1844
		PORT_CONTROL_2_8021Q_DISABLED;
1845
	int err;
1846

1847
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1848 1849
		return -EOPNOTSUPP;

1850
	mutex_lock(&chip->reg_lock);
1851
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1852
	mutex_unlock(&chip->reg_lock);
1853

1854
	return err;
1855 1856
}

1857 1858 1859 1860
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1861
{
V
Vivien Didelot 已提交
1862
	struct mv88e6xxx_chip *chip = ds->priv;
1863 1864
	int err;

1865
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1866 1867
		return -EOPNOTSUPP;

1868 1869 1870 1871 1872 1873 1874 1875
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1876 1877 1878 1879 1880 1881
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1882
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1883
				    u16 vid, bool untagged)
1884
{
1885
	struct mv88e6xxx_vtu_entry vlan;
1886 1887
	int err;

1888
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1889
	if (err)
1890
		return err;
1891 1892 1893 1894 1895

	vlan.data[port] = untagged ?
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1896
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1897 1898
}

1899 1900 1901
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1902
{
V
Vivien Didelot 已提交
1903
	struct mv88e6xxx_chip *chip = ds->priv;
1904 1905 1906 1907
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1908
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1909 1910
		return;

1911
	mutex_lock(&chip->reg_lock);
1912

1913
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1914
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1915 1916
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1917
				   vid, untagged ? 'u' : 't');
1918

1919
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1920
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1921
			   vlan->vid_end);
1922

1923
	mutex_unlock(&chip->reg_lock);
1924 1925
}

1926
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1927
				    int port, u16 vid)
1928
{
1929
	struct dsa_switch *ds = chip->ds;
1930
	struct mv88e6xxx_vtu_entry vlan;
1931 1932
	int i, err;

1933
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1934
	if (err)
1935
		return err;
1936

1937 1938
	/* Tell switchdev if this VLAN is handled in software */
	if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1939
		return -EOPNOTSUPP;
1940 1941 1942 1943

	vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;

	/* keep the VLAN unless all ports are excluded */
1944
	vlan.valid = false;
1945
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1946
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1947 1948 1949
			continue;

		if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1950
			vlan.valid = true;
1951 1952 1953 1954
			break;
		}
	}

1955
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1956 1957 1958
	if (err)
		return err;

1959
	return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
1960 1961
}

1962 1963
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1964
{
V
Vivien Didelot 已提交
1965
	struct mv88e6xxx_chip *chip = ds->priv;
1966 1967 1968
	u16 pvid, vid;
	int err = 0;

1969
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1970 1971
		return -EOPNOTSUPP;

1972
	mutex_lock(&chip->reg_lock);
1973

1974
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1975 1976 1977
	if (err)
		goto unlock;

1978
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1979
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1980 1981 1982 1983
		if (err)
			goto unlock;

		if (vid == pvid) {
1984
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1985 1986 1987 1988 1989
			if (err)
				goto unlock;
		}
	}

1990
unlock:
1991
	mutex_unlock(&chip->reg_lock);
1992 1993 1994 1995

	return err;
}

1996
static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
1997
				    const unsigned char *addr)
1998
{
1999
	int i, err;
2000 2001

	for (i = 0; i < 3; i++) {
2002 2003 2004 2005
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
					 (addr[i * 2] << 8) | addr[i * 2 + 1]);
		if (err)
			return err;
2006 2007 2008 2009 2010
	}

	return 0;
}

2011
static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
2012
				   unsigned char *addr)
2013
{
2014 2015
	u16 val;
	int i, err;
2016 2017

	for (i = 0; i < 3; i++) {
2018 2019 2020 2021 2022 2023
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
		if (err)
			return err;

		addr[i * 2] = val >> 8;
		addr[i * 2 + 1] = val & 0xff;
2024 2025 2026 2027 2028
	}

	return 0;
}

2029
static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
2030
			       struct mv88e6xxx_atu_entry *entry)
2031
{
2032 2033
	int ret;

2034
	ret = _mv88e6xxx_atu_wait(chip);
2035 2036 2037
	if (ret < 0)
		return ret;

2038
	ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
2039 2040 2041
	if (ret < 0)
		return ret;

2042
	ret = _mv88e6xxx_atu_data_write(chip, entry);
2043
	if (ret < 0)
2044 2045
		return ret;

2046
	return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
2047
}
2048

2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
				  struct mv88e6xxx_atu_entry *entry);

static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
			     const u8 *addr, struct mv88e6xxx_atu_entry *entry)
{
	struct mv88e6xxx_atu_entry next;
	int err;

	eth_broadcast_addr(next.mac);

	err = _mv88e6xxx_atu_mac_write(chip, next.mac);
	if (err)
		return err;

	do {
		err = _mv88e6xxx_atu_getnext(chip, fid, &next);
		if (err)
			return err;

		if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

		if (ether_addr_equal(next.mac, addr)) {
			*entry = next;
			return 0;
		}
	} while (!is_broadcast_ether_addr(next.mac));

	memset(entry, 0, sizeof(*entry));
	entry->fid = fid;
	ether_addr_copy(entry->mac, addr);

	return 0;
}

2085 2086 2087
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
2088
{
2089
	struct mv88e6xxx_vtu_entry vlan;
2090
	struct mv88e6xxx_atu_entry entry;
2091 2092
	int err;

2093 2094
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
2095
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
2096
	else
2097
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
2098 2099
	if (err)
		return err;
2100

2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112
	err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
	if (err)
		return err;

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
		entry.portv_trunkid &= ~BIT(port);
		if (!entry.portv_trunkid)
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portv_trunkid |= BIT(port);
		entry.state = state;
2113 2114
	}

2115
	return _mv88e6xxx_atu_load(chip, &entry);
2116 2117
}

2118 2119 2120
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
2121 2122 2123 2124 2125 2126 2127
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

2128 2129 2130
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
2131
{
V
Vivien Didelot 已提交
2132
	struct mv88e6xxx_chip *chip = ds->priv;
2133

2134
	mutex_lock(&chip->reg_lock);
2135 2136 2137
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
2138
	mutex_unlock(&chip->reg_lock);
2139 2140
}

2141 2142
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
2143
{
V
Vivien Didelot 已提交
2144
	struct mv88e6xxx_chip *chip = ds->priv;
2145
	int err;
2146

2147
	mutex_lock(&chip->reg_lock);
2148 2149
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
2150
	mutex_unlock(&chip->reg_lock);
2151

2152
	return err;
2153 2154
}

2155
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2156
				  struct mv88e6xxx_atu_entry *entry)
2157
{
2158
	struct mv88e6xxx_atu_entry next = { 0 };
2159 2160
	u16 val;
	int err;
2161 2162

	next.fid = fid;
2163

2164 2165 2166
	err = _mv88e6xxx_atu_wait(chip);
	if (err)
		return err;
2167

2168 2169 2170
	err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
	if (err)
		return err;
2171

2172 2173 2174
	err = _mv88e6xxx_atu_mac_read(chip, next.mac);
	if (err)
		return err;
2175

2176 2177 2178
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
	if (err)
		return err;
2179

2180
	next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
2181 2182 2183
	if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

2184
		if (val & GLOBAL_ATU_DATA_TRUNK) {
2185 2186 2187 2188 2189 2190 2191 2192 2193
			next.trunk = true;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			next.trunk = false;
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

2194
		next.portv_trunkid = (val & mask) >> shift;
2195
	}
2196

2197
	*entry = next;
2198 2199 2200
	return 0;
}

2201 2202 2203 2204
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
2205 2206 2207 2208 2209 2210
{
	struct mv88e6xxx_atu_entry addr = {
		.mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
	};
	int err;

2211
	err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
2212 2213 2214 2215
	if (err)
		return err;

	do {
2216
		err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
2217
		if (err)
2218
			return err;
2219 2220 2221 2222

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

2223 2224 2225 2226 2227
		if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
2228

2229 2230 2231 2232
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
2233 2234
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
2235 2236 2237 2238
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
2239 2240 2241 2242 2243 2244 2245 2246 2247
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
2248 2249
		} else {
			return -EOPNOTSUPP;
2250
		}
2251 2252 2253 2254

		err = cb(obj);
		if (err)
			return err;
2255 2256 2257 2258 2259
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2260 2261 2262
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
2263
{
2264
	struct mv88e6xxx_vtu_entry vlan = {
2265 2266
		.vid = GLOBAL_VTU_VID_MASK, /* all ones */
	};
2267
	u16 fid;
2268 2269
	int err;

2270
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2271
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2272
	if (err)
2273
		return err;
2274

2275
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2276
	if (err)
2277
		return err;
2278

2279
	/* Dump VLANs' Filtering Information Databases */
2280
	err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2281
	if (err)
2282
		return err;
2283 2284

	do {
2285
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2286
		if (err)
2287
			return err;
2288 2289 2290 2291

		if (!vlan.valid)
			break;

2292 2293
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
2294
		if (err)
2295
			return err;
2296 2297
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

2298 2299 2300 2301 2302 2303 2304
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
2305
	struct mv88e6xxx_chip *chip = ds->priv;
2306 2307 2308 2309
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
2310
	mutex_unlock(&chip->reg_lock);
2311 2312 2313 2314

	return err;
}

2315 2316
static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *bridge)
2317
{
V
Vivien Didelot 已提交
2318
	struct mv88e6xxx_chip *chip = ds->priv;
2319
	int i, err = 0;
2320

2321
	mutex_lock(&chip->reg_lock);
2322

2323
	/* Assign the bridge and remap each port's VLANTable */
2324
	chip->ports[port].bridge_dev = bridge;
2325

2326
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2327 2328
		if (chip->ports[i].bridge_dev == bridge) {
			err = _mv88e6xxx_port_based_vlan_map(chip, i);
2329 2330 2331 2332 2333
			if (err)
				break;
		}
	}

2334
	mutex_unlock(&chip->reg_lock);
2335

2336
	return err;
2337 2338
}

2339
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
2340
{
V
Vivien Didelot 已提交
2341
	struct mv88e6xxx_chip *chip = ds->priv;
2342
	struct net_device *bridge = chip->ports[port].bridge_dev;
2343
	int i;
2344

2345
	mutex_lock(&chip->reg_lock);
2346

2347
	/* Unassign the bridge and remap each port's VLANTable */
2348
	chip->ports[port].bridge_dev = NULL;
2349

2350
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2351 2352
		if (i == port || chip->ports[i].bridge_dev == bridge)
			if (_mv88e6xxx_port_based_vlan_map(chip, i))
2353 2354
				netdev_warn(ds->ports[i].netdev,
					    "failed to remap\n");
2355

2356
	mutex_unlock(&chip->reg_lock);
2357 2358
}

2359
static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
2360
{
2361
	bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
2362
	u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
2363
	struct gpio_desc *gpiod = chip->reset;
2364
	unsigned long timeout;
2365
	u16 reg;
2366
	int err;
2367 2368 2369
	int i;

	/* Set all ports to the disabled state. */
2370
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2371 2372
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
2373 2374
		if (err)
			return err;
2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
	}

	/* Wait for transmit queues to drain. */
	usleep_range(2000, 4000);

	/* If there is a gpio connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}

	/* Reset the switch. Keep the PPU active if requested. The PPU
	 * needs to be active to support indirect phy register access
	 * through global registers 0x18 and 0x19.
	 */
	if (ppu_active)
2393
		err = mv88e6xxx_g1_write(chip, 0x04, 0xc000);
2394
	else
2395
		err = mv88e6xxx_g1_write(chip, 0x04, 0xc400);
2396 2397
	if (err)
		return err;
2398 2399 2400 2401

	/* Wait up to one second for reset to complete. */
	timeout = jiffies + 1 * HZ;
	while (time_before(jiffies, timeout)) {
2402 2403 2404
		err = mv88e6xxx_g1_read(chip, 0x00, &reg);
		if (err)
			return err;
2405

2406
		if ((reg & is_reset) == is_reset)
2407 2408 2409 2410
			break;
		usleep_range(1000, 2000);
	}
	if (time_after(jiffies, timeout))
2411
		err = -ETIMEDOUT;
2412
	else
2413
		err = 0;
2414

2415
	return err;
2416 2417
}

2418
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2419
{
2420 2421
	u16 val;
	int err;
2422

2423 2424 2425 2426
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2427

2428 2429 2430
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2431 2432
	}

2433
	return err;
2434 2435
}

2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
static int mv88e6xxx_setup_port_dsa(struct mv88e6xxx_chip *chip, int port,
				    int upstream_port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_DSA);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(
		chip, port, port == upstream_port);
}

static int mv88e6xxx_setup_port_cpu(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	switch (chip->info->tag_protocol) {
	case DSA_TAG_PROTO_EDSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_ETHERTYPE);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_ADD_TAG);
		if (err)
			return err;

		if (chip->info->ops->port_set_ether_type)
			err = chip->info->ops->port_set_ether_type(
				chip, port, ETH_P_EDSA);
		break;

	case DSA_TAG_PROTO_DSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_DSA);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_UNMODIFIED);
		break;
	default:
		err = -EINVAL;
	}

	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, true);
}

static int mv88e6xxx_setup_port_normal(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_NORMAL);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, false);
}

2502
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2503
{
2504
	struct dsa_switch *ds = chip->ds;
2505
	int err;
2506
	u16 reg;
2507

2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2537
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2538 2539
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
2540 2541 2542
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
2543

2544 2545 2546 2547 2548 2549 2550
	if (dsa_is_cpu_port(ds, port)) {
		err = mv88e6xxx_setup_port_cpu(chip, port);
	} else if (dsa_is_dsa_port(ds, port)) {
		err = mv88e6xxx_setup_port_dsa(chip, port,
					       dsa_upstream_port(ds));
	} else {
		err = mv88e6xxx_setup_port_normal(chip, port);
2551
	}
2552 2553
	if (err)
		return err;
2554

2555 2556 2557
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2558
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2569 2570 2571
		}
	}

2572
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2573
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2574 2575 2576
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2577 2578
	 */
	reg = 0;
2579 2580 2581 2582
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
	    mv88e6xxx_6185_family(chip))
2583 2584
		reg = PORT_CONTROL_2_MAP_DA;

2585
	if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
2586 2587 2588 2589 2590 2591 2592 2593 2594
		/* Set the upstream port this port should use */
		reg |= dsa_upstream_port(ds);
		/* enable forwarding of unknown multicast addresses to
		 * the upstream port
		 */
		if (port == dsa_upstream_port(ds))
			reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
	}

2595
	reg |= PORT_CONTROL_2_8021Q_DISABLED;
2596

2597
	if (reg) {
2598 2599 2600
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
		if (err)
			return err;
2601 2602
	}

2603 2604 2605 2606 2607 2608
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

2609 2610 2611 2612 2613
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2614
	reg = 1 << port;
2615 2616
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2617
		reg = 0;
2618

2619 2620 2621
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2622 2623

	/* Egress rate control 2: disable egress rate control. */
2624 2625 2626
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2627

2628 2629
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
2630 2631
		if (err)
			return err;
2632
	}
2633

2634 2635 2636
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6320_family(chip)) {
2637 2638 2639 2640
		/* Port ATU control: disable limiting the number of
		 * address database entries that this port is allowed
		 * to use.
		 */
2641 2642
		err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
					   0x0000);
2643 2644 2645
		/* Priority Override: disable DA, SA and VTU priority
		 * override.
		 */
2646 2647 2648 2649
		err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
					   0x0000);
		if (err)
			return err;
2650
	}
2651

2652 2653
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2654 2655
		if (err)
			return err;
2656 2657
	}

2658 2659
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2660 2661
		if (err)
			return err;
2662 2663
	}

2664 2665
	/* Port Control 1: disable trunking, disable sending
	 * learning messages to this port.
2666
	 */
2667 2668 2669
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
	if (err)
		return err;
2670

2671
	/* Port based VLAN map: give each port the same default address
2672 2673
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2674
	 */
2675
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2676 2677
	if (err)
		return err;
2678

2679 2680 2681
	err = _mv88e6xxx_port_based_vlan_map(chip, port);
	if (err)
		return err;
2682 2683 2684 2685

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2686
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2687 2688
}

2689
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2690 2691 2692
{
	int err;

2693
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2694 2695 2696
	if (err)
		return err;

2697
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2698 2699 2700
	if (err)
		return err;

2701 2702 2703 2704 2705
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2706 2707
}

2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
				     unsigned int msecs)
{
	const unsigned int coeff = chip->info->age_time_coeff;
	const unsigned int min = 0x01 * coeff;
	const unsigned int max = 0xff * coeff;
	u8 age_time;
	u16 val;
	int err;

	if (msecs < min || msecs > max)
		return -ERANGE;

	/* Round to nearest multiple of coeff */
	age_time = (msecs + coeff / 2) / coeff;

2724
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
2725 2726 2727 2728 2729 2730 2731
	if (err)
		return err;

	/* AgeTime is 11:4 bits */
	val &= ~0xff0;
	val |= age_time << 4;

2732
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
2733 2734
}

2735 2736 2737
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2738
	struct mv88e6xxx_chip *chip = ds->priv;
2739 2740 2741 2742 2743 2744 2745 2746 2747
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
	mutex_unlock(&chip->reg_lock);

	return err;
}

2748
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2749
{
2750
	struct dsa_switch *ds = chip->ds;
2751
	u32 upstream_port = dsa_upstream_port(ds);
2752
	u16 reg;
2753
	int err;
2754

2755 2756 2757
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2758 2759 2760 2761 2762
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err < 0)
		return err;

	reg &= ~GLOBAL_CONTROL_PPU_ENABLE;
2763 2764
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
	    mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
2765 2766
		reg |= GLOBAL_CONTROL_PPU_ENABLE;

2767
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
2768 2769 2770
	if (err)
		return err;

2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2782

2783
	/* Disable remote management, and set the switch's DSA device number. */
2784 2785 2786
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2787 2788 2789
	if (err)
		return err;

2790 2791 2792 2793 2794
	/* Clear all the VTU and STU entries */
	err = _mv88e6xxx_vtu_stu_flush(chip);
	if (err < 0)
		return err;

2795 2796 2797 2798
	/* Set the default address aging time to 5 minutes, and
	 * enable address learn messages to be sent to all message
	 * ports.
	 */
2799 2800
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
				 GLOBAL_ATU_CONTROL_LEARN2ALL);
2801
	if (err)
2802
		return err;
2803

2804 2805
	err = mv88e6xxx_g1_set_age_time(chip, 300000);
	if (err)
2806 2807 2808 2809 2810 2811 2812
		return err;

	/* Clear all ATU entries */
	err = _mv88e6xxx_atu_flush(chip, 0, true);
	if (err)
		return err;

2813
	/* Configure the IP ToS mapping registers. */
2814
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2815
	if (err)
2816
		return err;
2817
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2818
	if (err)
2819
		return err;
2820
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2821
	if (err)
2822
		return err;
2823
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2824
	if (err)
2825
		return err;
2826
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2827
	if (err)
2828
		return err;
2829
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2830
	if (err)
2831
		return err;
2832
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2833
	if (err)
2834
		return err;
2835
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2836
	if (err)
2837
		return err;
2838 2839

	/* Configure the IEEE 802.1p priority mapping register. */
2840
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2841
	if (err)
2842
		return err;
2843

2844 2845 2846 2847 2848
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2849
	/* Clear the statistics counters for all ports */
2850 2851
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2852 2853 2854 2855
	if (err)
		return err;

	/* Wait for the flush to complete. */
2856
	err = mv88e6xxx_g1_stats_wait(chip);
2857 2858 2859 2860 2861 2862
	if (err)
		return err;

	return 0;
}

2863
static int mv88e6xxx_setup(struct dsa_switch *ds)
2864
{
V
Vivien Didelot 已提交
2865
	struct mv88e6xxx_chip *chip = ds->priv;
2866
	int err;
2867 2868
	int i;

2869 2870
	chip->ds = ds;
	ds->slave_mii_bus = chip->mdio_bus;
2871

2872
	mutex_lock(&chip->reg_lock);
2873

2874
	/* Setup Switch Port Registers */
2875
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2876 2877 2878 2879 2880 2881 2882
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2883 2884 2885
	if (err)
		goto unlock;

2886 2887 2888
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2889 2890 2891
		if (err)
			goto unlock;
	}
2892

2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2904
unlock:
2905
	mutex_unlock(&chip->reg_lock);
2906

2907
	return err;
2908 2909
}

2910 2911
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2912
	struct mv88e6xxx_chip *chip = ds->priv;
2913 2914
	int err;

2915 2916
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2917

2918 2919
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2920 2921 2922 2923 2924
	mutex_unlock(&chip->reg_lock);

	return err;
}

2925
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2926
{
2927
	struct mv88e6xxx_chip *chip = bus->priv;
2928 2929
	u16 val;
	int err;
2930

2931
	if (phy >= mv88e6xxx_num_ports(chip))
2932
		return 0xffff;
2933

2934
	mutex_lock(&chip->reg_lock);
2935
	err = mv88e6xxx_phy_read(chip, phy, reg, &val);
2936
	mutex_unlock(&chip->reg_lock);
2937 2938

	return err ? err : val;
2939 2940
}

2941
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2942
{
2943
	struct mv88e6xxx_chip *chip = bus->priv;
2944
	int err;
2945

2946
	if (phy >= mv88e6xxx_num_ports(chip))
2947
		return 0xffff;
2948

2949
	mutex_lock(&chip->reg_lock);
2950
	err = mv88e6xxx_phy_write(chip, phy, reg, val);
2951
	mutex_unlock(&chip->reg_lock);
2952 2953

	return err;
2954 2955
}

2956
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2957 2958 2959 2960 2961 2962 2963
				   struct device_node *np)
{
	static int index;
	struct mii_bus *bus;
	int err;

	if (np)
2964
		chip->mdio_np = of_get_child_by_name(np, "mdio");
2965

2966
	bus = devm_mdiobus_alloc(chip->dev);
2967 2968 2969
	if (!bus)
		return -ENOMEM;

2970
	bus->priv = (void *)chip;
2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2981
	bus->parent = chip->dev;
2982

2983 2984
	if (chip->mdio_np)
		err = of_mdiobus_register(bus, chip->mdio_np);
2985 2986 2987
	else
		err = mdiobus_register(bus);
	if (err) {
2988
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2989 2990
		goto out;
	}
2991
	chip->mdio_bus = bus;
2992 2993 2994 2995

	return 0;

out:
2996 2997
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
2998 2999 3000 3001

	return err;
}

3002
static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
3003 3004

{
3005
	struct mii_bus *bus = chip->mdio_bus;
3006 3007 3008

	mdiobus_unregister(bus);

3009 3010
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
3011 3012
}

3013 3014 3015 3016
#ifdef CONFIG_NET_DSA_HWMON

static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
{
V
Vivien Didelot 已提交
3017
	struct mv88e6xxx_chip *chip = ds->priv;
3018
	u16 val;
3019 3020 3021 3022
	int ret;

	*temp = 0;

3023
	mutex_lock(&chip->reg_lock);
3024

3025
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
3026 3027 3028 3029
	if (ret < 0)
		goto error;

	/* Enable temperature sensor */
3030
	ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
3031 3032 3033
	if (ret < 0)
		goto error;

3034
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
3035 3036 3037 3038 3039 3040
	if (ret < 0)
		goto error;

	/* Wait for temperature to stabilize */
	usleep_range(10000, 12000);

3041 3042
	ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
	if (ret < 0)
3043 3044 3045
		goto error;

	/* Disable temperature sensor */
3046
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
3047 3048 3049 3050 3051 3052
	if (ret < 0)
		goto error;

	*temp = ((val & 0x1f) - 5) * 5;

error:
3053
	mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
3054
	mutex_unlock(&chip->reg_lock);
3055 3056 3057 3058 3059
	return ret;
}

static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
{
V
Vivien Didelot 已提交
3060
	struct mv88e6xxx_chip *chip = ds->priv;
3061
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3062
	u16 val;
3063 3064 3065 3066
	int ret;

	*temp = 0;

3067 3068 3069
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
	mutex_unlock(&chip->reg_lock);
3070 3071 3072
	if (ret < 0)
		return ret;

3073
	*temp = (val & 0xff) - 25;
3074 3075 3076 3077

	return 0;
}

3078
static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
3079
{
V
Vivien Didelot 已提交
3080
	struct mv88e6xxx_chip *chip = ds->priv;
3081

3082
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
3083 3084
		return -EOPNOTSUPP;

3085
	if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
3086 3087 3088 3089 3090
		return mv88e63xx_get_temp(ds, temp);

	return mv88e61xx_get_temp(ds, temp);
}

3091
static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
3092
{
V
Vivien Didelot 已提交
3093
	struct mv88e6xxx_chip *chip = ds->priv;
3094
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3095
	u16 val;
3096 3097
	int ret;

3098
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3099 3100 3101 3102
		return -EOPNOTSUPP;

	*temp = 0;

3103 3104 3105
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	mutex_unlock(&chip->reg_lock);
3106 3107 3108
	if (ret < 0)
		return ret;

3109
	*temp = (((val >> 8) & 0x1f) * 5) - 25;
3110 3111 3112 3113

	return 0;
}

3114
static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
3115
{
V
Vivien Didelot 已提交
3116
	struct mv88e6xxx_chip *chip = ds->priv;
3117
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3118 3119
	u16 val;
	int err;
3120

3121
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3122 3123
		return -EOPNOTSUPP;

3124 3125 3126 3127
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	if (err)
		goto unlock;
3128
	temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
3129 3130 3131 3132 3133 3134
	err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
				       (val & 0xe0ff) | (temp << 8));
unlock:
	mutex_unlock(&chip->reg_lock);

	return err;
3135 3136
}

3137
static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
3138
{
V
Vivien Didelot 已提交
3139
	struct mv88e6xxx_chip *chip = ds->priv;
3140
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3141
	u16 val;
3142 3143
	int ret;

3144
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3145 3146 3147 3148
		return -EOPNOTSUPP;

	*alarm = false;

3149 3150 3151
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	mutex_unlock(&chip->reg_lock);
3152 3153 3154
	if (ret < 0)
		return ret;

3155
	*alarm = !!(val & 0x40);
3156 3157 3158 3159 3160

	return 0;
}
#endif /* CONFIG_NET_DSA_HWMON */

3161 3162
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3163
	struct mv88e6xxx_chip *chip = ds->priv;
3164 3165 3166 3167 3168 3169 3170

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3171
	struct mv88e6xxx_chip *chip = ds->priv;
3172 3173
	int err;

3174 3175
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
3176

3177 3178
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3192
	struct mv88e6xxx_chip *chip = ds->priv;
3193 3194
	int err;

3195 3196 3197
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

3198 3199 3200 3201
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
3202
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
3203 3204 3205 3206 3207
	mutex_unlock(&chip->reg_lock);

	return err;
}

3208
static const struct mv88e6xxx_ops mv88e6085_ops = {
3209
	/* MV88E6XXX_FAMILY_6097 */
3210
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3211 3212
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3213
	.port_set_link = mv88e6xxx_port_set_link,
3214
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3215
	.port_set_speed = mv88e6185_port_set_speed,
3216
	.port_tag_remap = mv88e6095_port_tag_remap,
3217 3218 3219
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3220
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3221
	.port_pause_config = mv88e6097_port_pause_config,
3222
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3223 3224
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3225
	.stats_get_stats = mv88e6095_stats_get_stats,
3226 3227
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3228
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3229 3230 3231
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
3232
	/* MV88E6XXX_FAMILY_6095 */
3233
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3234 3235
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3236
	.port_set_link = mv88e6xxx_port_set_link,
3237
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3238
	.port_set_speed = mv88e6185_port_set_speed,
3239 3240
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3241
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3242 3243
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3244
	.stats_get_stats = mv88e6095_stats_get_stats,
3245
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3246 3247
};

3248
static const struct mv88e6xxx_ops mv88e6097_ops = {
3249
	/* MV88E6XXX_FAMILY_6097 */
3250 3251 3252 3253 3254 3255
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
3256
	.port_tag_remap = mv88e6095_port_tag_remap,
3257 3258 3259
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3260
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3261
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3262
	.port_pause_config = mv88e6097_port_pause_config,
3263 3264 3265 3266
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
3267 3268
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3269
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3270 3271
};

3272
static const struct mv88e6xxx_ops mv88e6123_ops = {
3273
	/* MV88E6XXX_FAMILY_6165 */
3274
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3275 3276
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3277
	.port_set_link = mv88e6xxx_port_set_link,
3278
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3279
	.port_set_speed = mv88e6185_port_set_speed,
3280 3281
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3282
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3283 3284
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3285
	.stats_get_stats = mv88e6095_stats_get_stats,
3286 3287
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3288
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3289 3290 3291
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3292
	/* MV88E6XXX_FAMILY_6185 */
3293
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3294 3295
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3296
	.port_set_link = mv88e6xxx_port_set_link,
3297
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3298
	.port_set_speed = mv88e6185_port_set_speed,
3299
	.port_tag_remap = mv88e6095_port_tag_remap,
3300 3301 3302
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3303
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3304
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3305
	.port_pause_config = mv88e6097_port_pause_config,
3306
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3307 3308
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3309
	.stats_get_stats = mv88e6095_stats_get_stats,
3310 3311
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3312
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3313 3314 3315
};

static const struct mv88e6xxx_ops mv88e6161_ops = {
3316
	/* MV88E6XXX_FAMILY_6165 */
3317
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3318 3319
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3320
	.port_set_link = mv88e6xxx_port_set_link,
3321
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3322
	.port_set_speed = mv88e6185_port_set_speed,
3323
	.port_tag_remap = mv88e6095_port_tag_remap,
3324 3325 3326
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3327
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3328
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3329
	.port_pause_config = mv88e6097_port_pause_config,
3330
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3331 3332
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3333
	.stats_get_stats = mv88e6095_stats_get_stats,
3334 3335
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3336
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3337 3338 3339
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3340
	/* MV88E6XXX_FAMILY_6165 */
3341
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3342 3343
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3344
	.port_set_link = mv88e6xxx_port_set_link,
3345
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3346
	.port_set_speed = mv88e6185_port_set_speed,
3347
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3348 3349
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3350
	.stats_get_stats = mv88e6095_stats_get_stats,
3351 3352
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3353
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3354 3355 3356
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3357
	/* MV88E6XXX_FAMILY_6351 */
3358
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3359 3360
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3361
	.port_set_link = mv88e6xxx_port_set_link,
3362
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3363
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3364
	.port_set_speed = mv88e6185_port_set_speed,
3365
	.port_tag_remap = mv88e6095_port_tag_remap,
3366 3367 3368
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3369
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3370
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3371
	.port_pause_config = mv88e6097_port_pause_config,
3372
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3373 3374
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3375
	.stats_get_stats = mv88e6095_stats_get_stats,
3376 3377
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3378
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3379 3380 3381
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3382
	/* MV88E6XXX_FAMILY_6352 */
3383 3384
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3385
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3386 3387
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3388
	.port_set_link = mv88e6xxx_port_set_link,
3389
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3390
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3391
	.port_set_speed = mv88e6352_port_set_speed,
3392
	.port_tag_remap = mv88e6095_port_tag_remap,
3393 3394 3395
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3396
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3397
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3398
	.port_pause_config = mv88e6097_port_pause_config,
3399
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3400 3401
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3402
	.stats_get_stats = mv88e6095_stats_get_stats,
3403 3404
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3405
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3406 3407 3408
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3409
	/* MV88E6XXX_FAMILY_6351 */
3410
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3411 3412
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3413
	.port_set_link = mv88e6xxx_port_set_link,
3414
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3415
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3416
	.port_set_speed = mv88e6185_port_set_speed,
3417
	.port_tag_remap = mv88e6095_port_tag_remap,
3418 3419 3420
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3421
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3422
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3423
	.port_pause_config = mv88e6097_port_pause_config,
3424
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3425 3426
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3427
	.stats_get_stats = mv88e6095_stats_get_stats,
3428 3429
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3430
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3431 3432 3433
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3434
	/* MV88E6XXX_FAMILY_6352 */
3435 3436
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3437
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3438 3439
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3440
	.port_set_link = mv88e6xxx_port_set_link,
3441
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3442
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3443
	.port_set_speed = mv88e6352_port_set_speed,
3444
	.port_tag_remap = mv88e6095_port_tag_remap,
3445 3446 3447
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3448
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3449
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3450
	.port_pause_config = mv88e6097_port_pause_config,
3451
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3452 3453
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3454
	.stats_get_stats = mv88e6095_stats_get_stats,
3455 3456
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3457
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3458 3459 3460
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3461
	/* MV88E6XXX_FAMILY_6185 */
3462
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3463 3464
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3465
	.port_set_link = mv88e6xxx_port_set_link,
3466
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3467
	.port_set_speed = mv88e6185_port_set_speed,
3468 3469
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3470
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3471
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3472 3473
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3474
	.stats_get_stats = mv88e6095_stats_get_stats,
3475 3476
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3477
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3478 3479
};

3480
static const struct mv88e6xxx_ops mv88e6190_ops = {
3481
	/* MV88E6XXX_FAMILY_6390 */
3482 3483 3484 3485 3486 3487 3488
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3489
	.port_tag_remap = mv88e6390_port_tag_remap,
3490 3491 3492
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3493
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3494
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3495 3496
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3497
	.stats_get_stats = mv88e6390_stats_get_stats,
3498 3499
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3500
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3501 3502 3503
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3504
	/* MV88E6XXX_FAMILY_6390 */
3505 3506 3507 3508 3509 3510 3511
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3512
	.port_tag_remap = mv88e6390_port_tag_remap,
3513 3514 3515
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3516
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3517
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3518 3519
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3520
	.stats_get_stats = mv88e6390_stats_get_stats,
3521 3522
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3523
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3524 3525 3526
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3527
	/* MV88E6XXX_FAMILY_6390 */
3528 3529 3530 3531 3532 3533 3534
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3535
	.port_tag_remap = mv88e6390_port_tag_remap,
3536 3537 3538
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3539
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3540
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3541 3542
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3543
	.stats_get_stats = mv88e6390_stats_get_stats,
3544 3545
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3546
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3547 3548
};

3549
static const struct mv88e6xxx_ops mv88e6240_ops = {
3550
	/* MV88E6XXX_FAMILY_6352 */
3551 3552
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3553
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3554 3555
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3556
	.port_set_link = mv88e6xxx_port_set_link,
3557
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3558
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3559
	.port_set_speed = mv88e6352_port_set_speed,
3560
	.port_tag_remap = mv88e6095_port_tag_remap,
3561 3562 3563
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3564
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3565
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3566
	.port_pause_config = mv88e6097_port_pause_config,
3567
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3568 3569
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3570
	.stats_get_stats = mv88e6095_stats_get_stats,
3571 3572
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3573
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3574 3575
};

3576
static const struct mv88e6xxx_ops mv88e6290_ops = {
3577
	/* MV88E6XXX_FAMILY_6390 */
3578 3579 3580 3581 3582 3583 3584
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3585
	.port_tag_remap = mv88e6390_port_tag_remap,
3586 3587 3588
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3589
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3590
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3591 3592
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3593
	.stats_get_stats = mv88e6390_stats_get_stats,
3594 3595
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3596
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3597 3598
};

3599
static const struct mv88e6xxx_ops mv88e6320_ops = {
3600
	/* MV88E6XXX_FAMILY_6320 */
3601 3602
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3603
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3604 3605
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3606
	.port_set_link = mv88e6xxx_port_set_link,
3607
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3608
	.port_set_speed = mv88e6185_port_set_speed,
3609
	.port_tag_remap = mv88e6095_port_tag_remap,
3610 3611 3612
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3613
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3614
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3615
	.port_pause_config = mv88e6097_port_pause_config,
3616
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3617 3618
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3619
	.stats_get_stats = mv88e6320_stats_get_stats,
3620 3621
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3622
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3623 3624 3625
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3626
	/* MV88E6XXX_FAMILY_6321 */
3627 3628
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3629
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3630 3631
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3632
	.port_set_link = mv88e6xxx_port_set_link,
3633
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3634
	.port_set_speed = mv88e6185_port_set_speed,
3635
	.port_tag_remap = mv88e6095_port_tag_remap,
3636 3637 3638
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3639
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3640
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3641
	.port_pause_config = mv88e6097_port_pause_config,
3642
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3643 3644
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3645
	.stats_get_stats = mv88e6320_stats_get_stats,
3646 3647
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3648 3649 3650
};

static const struct mv88e6xxx_ops mv88e6350_ops = {
3651
	/* MV88E6XXX_FAMILY_6351 */
3652
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3653 3654
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3655
	.port_set_link = mv88e6xxx_port_set_link,
3656
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3657
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3658
	.port_set_speed = mv88e6185_port_set_speed,
3659
	.port_tag_remap = mv88e6095_port_tag_remap,
3660 3661 3662
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3663
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3664
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3665
	.port_pause_config = mv88e6097_port_pause_config,
3666
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3667 3668
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3669
	.stats_get_stats = mv88e6095_stats_get_stats,
3670 3671
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3672
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3673 3674 3675
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3676
	/* MV88E6XXX_FAMILY_6351 */
3677
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3678 3679
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3680
	.port_set_link = mv88e6xxx_port_set_link,
3681
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3682
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3683
	.port_set_speed = mv88e6185_port_set_speed,
3684
	.port_tag_remap = mv88e6095_port_tag_remap,
3685 3686 3687
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3688
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3689
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3690
	.port_pause_config = mv88e6097_port_pause_config,
3691
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3692 3693
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3694
	.stats_get_stats = mv88e6095_stats_get_stats,
3695 3696
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3697
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3698 3699 3700
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3701
	/* MV88E6XXX_FAMILY_6352 */
3702 3703
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3704
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3705 3706
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3707
	.port_set_link = mv88e6xxx_port_set_link,
3708
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3709
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3710
	.port_set_speed = mv88e6352_port_set_speed,
3711
	.port_tag_remap = mv88e6095_port_tag_remap,
3712 3713 3714
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3715
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3716
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3717
	.port_pause_config = mv88e6097_port_pause_config,
3718
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3719 3720
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3721
	.stats_get_stats = mv88e6095_stats_get_stats,
3722 3723
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3724
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3725 3726
};

3727
static const struct mv88e6xxx_ops mv88e6390_ops = {
3728
	/* MV88E6XXX_FAMILY_6390 */
3729 3730 3731 3732 3733 3734 3735
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3736
	.port_tag_remap = mv88e6390_port_tag_remap,
3737 3738 3739
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3740
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3741
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3742
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3743
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3744 3745
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3746
	.stats_get_stats = mv88e6390_stats_get_stats,
3747 3748
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3749
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3750 3751 3752
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3753
	/* MV88E6XXX_FAMILY_6390 */
3754 3755 3756 3757 3758 3759 3760
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3761
	.port_tag_remap = mv88e6390_port_tag_remap,
3762 3763 3764
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3765
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3766
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3767
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3768
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3769 3770
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3771
	.stats_get_stats = mv88e6390_stats_get_stats,
3772 3773
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3774
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3775 3776 3777
};

static const struct mv88e6xxx_ops mv88e6391_ops = {
3778
	/* MV88E6XXX_FAMILY_6390 */
3779 3780 3781 3782 3783 3784 3785
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3786
	.port_tag_remap = mv88e6390_port_tag_remap,
3787 3788 3789
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3790
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3791
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3792 3793
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3794
	.stats_get_stats = mv88e6390_stats_get_stats,
3795 3796
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3797
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3798 3799
};

3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815
static int mv88e6xxx_verify_madatory_ops(struct mv88e6xxx_chip *chip,
					 const struct mv88e6xxx_ops *ops)
{
	if (!ops->port_set_frame_mode) {
		dev_err(chip->dev, "Missing port_set_frame_mode");
		return -EINVAL;
	}

	if (!ops->port_set_egress_unknowns) {
		dev_err(chip->dev, "Missing port_set_egress_mode");
		return -EINVAL;
	}

	return 0;
}

3816 3817 3818 3819 3820 3821 3822
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3823
		.port_base_addr = 0x10,
3824
		.global1_addr = 0x1b,
3825
		.age_time_coeff = 15000,
3826
		.g1_irqs = 8,
3827
		.tag_protocol = DSA_TAG_PROTO_DSA,
3828
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3829
		.ops = &mv88e6085_ops,
3830 3831 3832 3833 3834 3835 3836 3837
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3838
		.port_base_addr = 0x10,
3839
		.global1_addr = 0x1b,
3840
		.age_time_coeff = 15000,
3841
		.g1_irqs = 8,
3842
		.tag_protocol = DSA_TAG_PROTO_DSA,
3843
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3844
		.ops = &mv88e6095_ops,
3845 3846
	},

3847 3848 3849 3850 3851 3852 3853 3854 3855
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3856
		.g1_irqs = 8,
3857 3858 3859 3860
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3861 3862 3863 3864 3865 3866
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3867
		.port_base_addr = 0x10,
3868
		.global1_addr = 0x1b,
3869
		.age_time_coeff = 15000,
3870
		.g1_irqs = 9,
3871
		.tag_protocol = DSA_TAG_PROTO_DSA,
3872
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3873
		.ops = &mv88e6123_ops,
3874 3875 3876 3877 3878 3879 3880 3881
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3882
		.port_base_addr = 0x10,
3883
		.global1_addr = 0x1b,
3884
		.age_time_coeff = 15000,
3885
		.g1_irqs = 9,
3886
		.tag_protocol = DSA_TAG_PROTO_DSA,
3887
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3888
		.ops = &mv88e6131_ops,
3889 3890 3891 3892 3893 3894 3895 3896
	},

	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3897
		.port_base_addr = 0x10,
3898
		.global1_addr = 0x1b,
3899
		.age_time_coeff = 15000,
3900
		.g1_irqs = 9,
3901
		.tag_protocol = DSA_TAG_PROTO_DSA,
3902
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3903
		.ops = &mv88e6161_ops,
3904 3905 3906 3907 3908 3909 3910 3911
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3912
		.port_base_addr = 0x10,
3913
		.global1_addr = 0x1b,
3914
		.age_time_coeff = 15000,
3915
		.g1_irqs = 9,
3916
		.tag_protocol = DSA_TAG_PROTO_DSA,
3917
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3918
		.ops = &mv88e6165_ops,
3919 3920 3921 3922 3923 3924 3925 3926
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3927
		.port_base_addr = 0x10,
3928
		.global1_addr = 0x1b,
3929
		.age_time_coeff = 15000,
3930
		.g1_irqs = 9,
3931
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3932
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3933
		.ops = &mv88e6171_ops,
3934 3935 3936 3937 3938 3939 3940 3941
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3942
		.port_base_addr = 0x10,
3943
		.global1_addr = 0x1b,
3944
		.age_time_coeff = 15000,
3945
		.g1_irqs = 9,
3946
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3947
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3948
		.ops = &mv88e6172_ops,
3949 3950 3951 3952 3953 3954 3955 3956
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3957
		.port_base_addr = 0x10,
3958
		.global1_addr = 0x1b,
3959
		.age_time_coeff = 15000,
3960
		.g1_irqs = 9,
3961
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3962
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3963
		.ops = &mv88e6175_ops,
3964 3965 3966 3967 3968 3969 3970 3971
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3972
		.port_base_addr = 0x10,
3973
		.global1_addr = 0x1b,
3974
		.age_time_coeff = 15000,
3975
		.g1_irqs = 9,
3976
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3977
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3978
		.ops = &mv88e6176_ops,
3979 3980 3981 3982 3983 3984 3985 3986
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3987
		.port_base_addr = 0x10,
3988
		.global1_addr = 0x1b,
3989
		.age_time_coeff = 15000,
3990
		.g1_irqs = 8,
3991
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3992
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3993
		.ops = &mv88e6185_ops,
3994 3995
	},

3996 3997 3998 3999 4000 4001 4002 4003
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4004
		.tag_protocol = DSA_TAG_PROTO_DSA,
4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4021
		.tag_protocol = DSA_TAG_PROTO_DSA,
4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
4035 4036
		.g1_irqs = 9,
		.tag_protocol = DSA_TAG_PROTO_DSA,
4037 4038 4039 4040
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6391_ops,
	},

4041 4042 4043 4044 4045 4046
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
4047
		.port_base_addr = 0x10,
4048
		.global1_addr = 0x1b,
4049
		.age_time_coeff = 15000,
4050
		.g1_irqs = 9,
4051
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4052
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
4053
		.ops = &mv88e6240_ops,
4054 4055
	},

4056 4057 4058 4059 4060 4061 4062 4063 4064 4065
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4066
		.tag_protocol = DSA_TAG_PROTO_DSA,
4067 4068 4069 4070
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

4071 4072 4073 4074 4075 4076
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
4077
		.port_base_addr = 0x10,
4078
		.global1_addr = 0x1b,
4079
		.age_time_coeff = 15000,
4080
		.g1_irqs = 8,
4081
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4082
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
4083
		.ops = &mv88e6320_ops,
4084 4085 4086 4087 4088 4089 4090 4091
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
4092
		.port_base_addr = 0x10,
4093
		.global1_addr = 0x1b,
4094
		.age_time_coeff = 15000,
4095
		.g1_irqs = 8,
4096
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4097
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
4098
		.ops = &mv88e6321_ops,
4099 4100 4101 4102 4103 4104 4105 4106
	},

	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
4107
		.port_base_addr = 0x10,
4108
		.global1_addr = 0x1b,
4109
		.age_time_coeff = 15000,
4110
		.g1_irqs = 9,
4111
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4112
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4113
		.ops = &mv88e6350_ops,
4114 4115 4116 4117 4118 4119 4120 4121
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
4122
		.port_base_addr = 0x10,
4123
		.global1_addr = 0x1b,
4124
		.age_time_coeff = 15000,
4125
		.g1_irqs = 9,
4126
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4127
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4128
		.ops = &mv88e6351_ops,
4129 4130 4131 4132 4133 4134 4135 4136
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
4137
		.port_base_addr = 0x10,
4138
		.global1_addr = 0x1b,
4139
		.age_time_coeff = 15000,
4140
		.g1_irqs = 9,
4141
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4142
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
4143
		.ops = &mv88e6352_ops,
4144
	},
4145 4146 4147 4148 4149 4150 4151 4152 4153 4154
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4155
		.tag_protocol = DSA_TAG_PROTO_DSA,
4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4169
		.tag_protocol = DSA_TAG_PROTO_DSA,
4170 4171 4172
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
4173 4174
};

4175
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
4176
{
4177
	int i;
4178

4179 4180 4181
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4182 4183 4184 4185

	return NULL;
}

4186
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4187 4188
{
	const struct mv88e6xxx_info *info;
4189 4190 4191
	unsigned int prod_num, rev;
	u16 id;
	int err;
4192

4193 4194 4195 4196 4197
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4198 4199 4200 4201 4202 4203 4204 4205

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4206
	/* Update the compatible info with the probed one */
4207
	chip->info = info;
4208

4209 4210 4211 4212
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4213 4214
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4215 4216 4217 4218

	return 0;
}

4219
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4220
{
4221
	struct mv88e6xxx_chip *chip;
4222

4223 4224
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4225 4226
		return NULL;

4227
	chip->dev = dev;
4228

4229
	mutex_init(&chip->reg_lock);
4230

4231
	return chip;
4232 4233
}

4234 4235
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
4236
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
4237 4238 4239
		mv88e6xxx_ppu_state_init(chip);
}

4240 4241
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
4242
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
4243 4244 4245
		mv88e6xxx_ppu_state_destroy(chip);
}

4246
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4247 4248 4249 4250 4251 4252
			      struct mii_bus *bus, int sw_addr)
{
	/* ADDR[0] pin is unavailable externally and considered zero */
	if (sw_addr & 0x1)
		return -EINVAL;

4253
	if (sw_addr == 0)
4254
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4255
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
4256
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4257 4258 4259
	else
		return -EINVAL;

4260 4261
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4262 4263 4264 4265

	return 0;
}

4266 4267
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
4268
	struct mv88e6xxx_chip *chip = ds->priv;
4269

4270
	return chip->info->tag_protocol;
4271 4272
}

4273 4274 4275
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4276
{
4277
	struct mv88e6xxx_chip *chip;
4278
	struct mii_bus *bus;
4279
	int err;
4280

4281
	bus = dsa_host_dev_to_mii_bus(host_dev);
4282 4283 4284
	if (!bus)
		return NULL;

4285 4286
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4287 4288
		return NULL;

4289
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4290
	chip->info = &mv88e6xxx_table[MV88E6085];
4291

4292
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4293 4294 4295
	if (err)
		goto free;

4296
	err = mv88e6xxx_detect(chip);
4297
	if (err)
4298
		goto free;
4299

4300 4301 4302 4303 4304 4305
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4306 4307
	mv88e6xxx_phy_init(chip);

4308
	err = mv88e6xxx_mdio_register(chip, NULL);
4309
	if (err)
4310
		goto free;
4311

4312
	*priv = chip;
4313

4314
	return chip->info->name;
4315
free:
4316
	devm_kfree(dsa_dev, chip);
4317 4318

	return NULL;
4319 4320
}

4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
4336
	struct mv88e6xxx_chip *chip = ds->priv;
4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4348
	struct mv88e6xxx_chip *chip = ds->priv;
4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4363
	struct mv88e6xxx_chip *chip = ds->priv;
4364 4365 4366 4367 4368 4369 4370 4371 4372
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4373
static struct dsa_switch_ops mv88e6xxx_switch_ops = {
4374
	.probe			= mv88e6xxx_drv_probe,
4375
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
#ifdef CONFIG_NET_DSA_HWMON
	.get_temp		= mv88e6xxx_get_temp,
	.get_temp_limit		= mv88e6xxx_get_temp_limit,
	.set_temp_limit		= mv88e6xxx_set_temp_limit,
	.get_temp_alarm		= mv88e6xxx_get_temp_alarm,
#endif
4390
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4391 4392 4393 4394
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4395
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4396 4397 4398
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4399
	.port_fast_age		= mv88e6xxx_port_fast_age,
4400 4401 4402 4403 4404 4405 4406 4407 4408
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4409 4410 4411 4412
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4413 4414
};

4415
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
4416 4417
				     struct device_node *np)
{
4418
	struct device *dev = chip->dev;
4419 4420 4421 4422 4423 4424 4425
	struct dsa_switch *ds;

	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
	if (!ds)
		return -ENOMEM;

	ds->dev = dev;
4426
	ds->priv = chip;
4427
	ds->ops = &mv88e6xxx_switch_ops;
4428 4429 4430 4431 4432 4433

	dev_set_drvdata(dev, ds);

	return dsa_register_switch(ds, np);
}

4434
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4435
{
4436
	dsa_unregister_switch(chip->ds);
4437 4438
}

4439
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4440
{
4441
	struct device *dev = &mdiodev->dev;
4442
	struct device_node *np = dev->of_node;
4443
	const struct mv88e6xxx_info *compat_info;
4444
	struct mv88e6xxx_chip *chip;
4445
	u32 eeprom_len;
4446
	int err;
4447

4448 4449 4450 4451
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4452 4453
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4454 4455
		return -ENOMEM;

4456
	chip->info = compat_info;
4457

4458 4459 4460 4461
	err = mv88e6xxx_verify_madatory_ops(chip, chip->info->ops);
	if (err)
		return err;

4462
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4463 4464
	if (err)
		return err;
4465

4466 4467 4468 4469
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4470
	err = mv88e6xxx_detect(chip);
4471 4472
	if (err)
		return err;
4473

4474 4475
	mv88e6xxx_phy_init(chip);

4476
	if (chip->info->ops->get_eeprom &&
4477
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4478
		chip->eeprom_len = eeprom_len;
4479

4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4511
	err = mv88e6xxx_mdio_register(chip, np);
4512
	if (err)
4513
		goto out_g2_irq;
4514

4515
	err = mv88e6xxx_register_switch(chip, np);
4516 4517
	if (err)
		goto out_mdio;
4518

4519
	return 0;
4520 4521 4522 4523

out_mdio:
	mv88e6xxx_mdio_unregister(chip);
out_g2_irq:
4524
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4525 4526
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4527 4528
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4529
		mv88e6xxx_g1_irq_free(chip);
4530 4531
		mutex_unlock(&chip->reg_lock);
	}
4532 4533
out:
	return err;
4534
}
4535 4536 4537 4538

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4539
	struct mv88e6xxx_chip *chip = ds->priv;
4540

4541
	mv88e6xxx_phy_destroy(chip);
4542 4543
	mv88e6xxx_unregister_switch(chip);
	mv88e6xxx_mdio_unregister(chip);
4544

4545 4546 4547 4548 4549
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4550 4551 4552
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4553 4554 4555 4556
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4557 4558 4559 4560
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4577
	register_switch_driver(&mv88e6xxx_switch_ops);
4578 4579
	return mdio_driver_register(&mv88e6xxx_driver);
}
4580 4581 4582 4583
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4584
	mdio_driver_unregister(&mv88e6xxx_driver);
4585
	unregister_switch_driver(&mv88e6xxx_switch_ops);
4586 4587
}
module_exit(mv88e6xxx_cleanup);
4588 4589 4590 4591

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");