i915_irq.c 126.7 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
142 143
static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
144 145 146 147 148 149 150
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151
	     i915_mmio_reg_offset(reg), val);
152 153 154 155 156
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
157

P
Paulo Zanoni 已提交
158
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159
	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
160
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
161 162
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
163 164 165
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166
	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
167
	I915_WRITE(type##IER, (ier_val)); \
168 169
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
170 171
} while (0)

172 173
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

	assert_spin_locked(&dev_priv->irq_lock);
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

212 213 214 215 216 217 218 219 220
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
				   uint32_t interrupt_mask,
				   uint32_t enabled_irq_mask)
221
{
222 223
	uint32_t new_val;

224 225
	assert_spin_locked(&dev_priv->irq_lock);

226 227
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

228
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229 230
		return;

231 232 233 234 235 236
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
237
		I915_WRITE(DEIMR, dev_priv->irq_mask);
238
		POSTING_READ(DEIMR);
239 240 241
	}
}

242
void
243
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
244
{
245 246
	ilk_update_display_irq(dev_priv, mask, mask);
}
247

248 249 250 251
void
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
{
	ilk_update_display_irq(dev_priv, mask, 0);
252 253
}

P
Paulo Zanoni 已提交
254 255 256 257 258 259 260 261 262 263 264 265
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

266 267
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

268
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
269 270
		return;

P
Paulo Zanoni 已提交
271 272 273 274 275 276
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

277
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
278 279 280 281
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

282
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
283 284 285 286
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

287
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
288 289 290 291
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

292
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
293 294 295 296
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

297
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
298 299 300 301
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
302 303 304 305 306 307 308 309 310 311
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
312
	uint32_t new_val;
P
Paulo Zanoni 已提交
313

314 315
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
316 317
	assert_spin_locked(&dev_priv->irq_lock);

318
	new_val = dev_priv->pm_irq_mask;
319 320 321
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

322 323
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
324 325
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
326
	}
P
Paulo Zanoni 已提交
327 328
}

329
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
330
{
331 332 333
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
334 335 336
	snb_update_pm_irq(dev_priv, mask, mask);
}

337 338
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
339 340 341 342
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

343 344 345 346 347 348 349 350
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
351 352 353
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
354
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
355 356 357 358 359

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
360
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
361 362 363
	spin_unlock_irq(&dev_priv->irq_lock);
}

364 365 366 367 368
void gen6_enable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	spin_lock_irq(&dev_priv->irq_lock);
369

370
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
371
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
372
	dev_priv->rps.interrupts_enabled = true;
373 374
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
375
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
376

377 378 379
	spin_unlock_irq(&dev_priv->irq_lock);
}

380 381 382
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
383
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
384
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
385 386
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
387 388 389 390 391 392 393 394 395 396
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

397 398 399 400
void gen6_disable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

I
Imre Deak 已提交
401 402 403 404 405 406
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

407 408
	spin_lock_irq(&dev_priv->irq_lock);

409
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
410 411

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
412 413
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
414 415 416 417

	spin_unlock_irq(&dev_priv->irq_lock);

	synchronize_irq(dev->irq);
418 419
}

420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
/**
  * bdw_update_port_irq - update DE port interrupt
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

452 453 454 455 456 457
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
458 459 460
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
461 462 463 464 465
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

466 467
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

468 469
	assert_spin_locked(&dev_priv->irq_lock);

470
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
471 472
		return;

473 474 475
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
476

D
Daniel Vetter 已提交
477
static void
478 479
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
480
{
481
	i915_reg_t reg = PIPESTAT(pipe);
482
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
483

484
	assert_spin_locked(&dev_priv->irq_lock);
485
	WARN_ON(!intel_irqs_enabled(dev_priv));
486

487 488 489 490
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
491 492 493
		return;

	if ((pipestat & enable_mask) == enable_mask)
494 495
		return;

496 497
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

498
	/* Enable the interrupt, clear any pending status */
499
	pipestat |= enable_mask | status_mask;
500 501
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
502 503
}

D
Daniel Vetter 已提交
504
static void
505 506
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
507
{
508
	i915_reg_t reg = PIPESTAT(pipe);
509
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
510

511
	assert_spin_locked(&dev_priv->irq_lock);
512
	WARN_ON(!intel_irqs_enabled(dev_priv));
513

514 515 516 517
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
518 519
		return;

520 521 522
	if ((pipestat & enable_mask) == 0)
		return;

523 524
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

525
	pipestat &= ~enable_mask;
526 527
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
528 529
}

530 531 532 533 534
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
535 536
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
537 538 539
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
540 541 542 543 544 545
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
546 547 548 549 550 551 552 553 554 555 556 557

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

558 559 560 561 562 563
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

564 565 566 567 568
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
569 570 571 572 573 574 575 576 577
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

578 579 580 581 582
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
583 584 585
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

586
/**
587
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
588
 * @dev: drm device
589
 */
590
static void i915_enable_asle_pipestat(struct drm_device *dev)
591
{
592
	struct drm_i915_private *dev_priv = dev->dev_private;
593

594 595 596
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

597
	spin_lock_irq(&dev_priv->irq_lock);
598

599
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
600
	if (INTEL_INFO(dev)->gen >= 4)
601
		i915_enable_pipestat(dev_priv, PIPE_A,
602
				     PIPE_LEGACY_BLC_EVENT_STATUS);
603

604
	spin_unlock_irq(&dev_priv->irq_lock);
605 606
}

607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

657
static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
658 659 660 661 662
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

663 664 665
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
666
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
667
{
668
	struct drm_i915_private *dev_priv = dev->dev_private;
669
	i915_reg_t high_frame, low_frame;
670
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
671 672
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
673
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
674

675 676 677 678 679
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
680

681 682 683 684 685 686
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

687 688
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
689

690 691 692 693 694 695
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
696
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
697
		low   = I915_READ(low_frame);
698
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
699 700
	} while (high1 != high2);

701
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
702
	pixel = low & PIPE_PIXEL_MASK;
703
	low >>= PIPE_FRAME_LOW_SHIFT;
704 705 706 707 708 709

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
710
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
711 712
}

713
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
714
{
715
	struct drm_i915_private *dev_priv = dev->dev_private;
716

717
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
718 719
}

720
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
721 722 723 724
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
725
	const struct drm_display_mode *mode = &crtc->base.hwmode;
726
	enum pipe pipe = crtc->pipe;
727
	int position, vtotal;
728

729
	vtotal = mode->crtc_vtotal;
730 731 732 733
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
734
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
735
	else
736
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
737

738 739 740 741 742 743 744 745 746 747 748 749
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
750
	if (HAS_DDI(dev) && !position) {
751 752 753 754 755 756 757 758 759 760 761 762 763
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
				DSL_LINEMASK_GEN3;
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

764
	/*
765 766
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
767
	 */
768
	return (position + crtc->scanline_offset) % vtotal;
769 770
}

771
static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
772
				    unsigned int flags, int *vpos, int *hpos,
773 774
				    ktime_t *stime, ktime_t *etime,
				    const struct drm_display_mode *mode)
775
{
776 777 778
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
779
	int position;
780
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
781 782
	bool in_vbl = true;
	int ret = 0;
783
	unsigned long irqflags;
784

785
	if (WARN_ON(!mode->crtc_clock)) {
786
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
787
				 "pipe %c\n", pipe_name(pipe));
788 789 790
		return 0;
	}

791
	htotal = mode->crtc_htotal;
792
	hsync_start = mode->crtc_hsync_start;
793 794 795
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
796

797 798 799 800 801 802
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

803 804
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

805 806 807 808 809 810
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
811

812 813 814 815 816 817
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

818
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
819 820 821
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
822
		position = __intel_get_crtc_scanline(intel_crtc);
823 824 825 826 827
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
828
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
829

830 831 832 833
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
834

835 836 837 838 839 840 841 842 843 844 845 846
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

847 848 849 850 851 852 853 854 855 856
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
857 858
	}

859 860 861 862 863 864 865 866
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

867 868 869 870 871 872 873 874 875 876 877 878
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
879

880
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
881 882 883 884 885 886
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
887 888 889

	/* In vblank? */
	if (in_vbl)
890
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
891 892 893 894

	return ret;
}

895 896 897 898 899 900 901 902 903 904 905 906 907
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

908
static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
909 910 911 912
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
913
	struct drm_crtc *crtc;
914

915 916
	if (pipe >= INTEL_INFO(dev)->num_pipes) {
		DRM_ERROR("Invalid crtc %u\n", pipe);
917 918 919 920
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
921 922
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
923
		DRM_ERROR("Invalid crtc %u\n", pipe);
924 925 926
		return -EINVAL;
	}

927
	if (!crtc->hwmode.crtc_clock) {
928
		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
929 930
		return -EBUSY;
	}
931 932

	/* Helper routine in DRM core does all the work: */
933 934
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
935
						     &crtc->hwmode);
936 937
}

938
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
939
{
940
	struct drm_i915_private *dev_priv = dev->dev_private;
941
	u32 busy_up, busy_down, max_avg, min_avg;
942 943
	u8 new_delay;

944
	spin_lock(&mchdev_lock);
945

946 947
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

948
	new_delay = dev_priv->ips.cur_delay;
949

950
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
951 952
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
953 954 955 956
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
957
	if (busy_up > max_avg) {
958 959 960 961
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
962
	} else if (busy_down < min_avg) {
963 964 965 966
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
967 968
	}

969
	if (ironlake_set_drps(dev, new_delay))
970
		dev_priv->ips.cur_delay = new_delay;
971

972
	spin_unlock(&mchdev_lock);
973

974 975 976
	return;
}

C
Chris Wilson 已提交
977
static void notify_ring(struct intel_engine_cs *ring)
978
{
979
	if (!intel_ring_initialized(ring))
980 981
		return;

982
	trace_i915_gem_request_notify(ring);
983

984 985 986
	wake_up_all(&ring->irq_queue);
}

987 988
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
989
{
990 991 992 993
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
994

995 996 997 998 999 1000
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
1001
	unsigned int mul = 100;
1002

1003 1004
	if (old->cz_clock == 0)
		return false;
1005

1006 1007 1008
	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
		mul <<= 8;

1009
	time = now->cz_clock - old->cz_clock;
1010
	time *= threshold * dev_priv->czclk_freq;
1011

1012 1013 1014
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1015
	 */
1016 1017
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
1018
	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
1019

1020
	return c0 >= time;
1021 1022
}

1023
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1024
{
1025 1026 1027
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1028

1029 1030 1031 1032
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1033

1034
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1035
		return 0;
1036

1037 1038 1039
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1040

1041 1042 1043
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1044
				  dev_priv->rps.down_threshold))
1045 1046 1047
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1048

1049 1050 1051
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1052
				 dev_priv->rps.up_threshold))
1053 1054
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1055 1056
	}

1057
	return events;
1058 1059
}

1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
static bool any_waiters(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		if (ring->irq_refcount)
			return true;

	return false;
}

1072
static void gen6_pm_rps_work(struct work_struct *work)
1073
{
1074 1075
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1076 1077
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1078
	u32 pm_iir;
1079

1080
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1081 1082 1083 1084 1085
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1086 1087
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1088 1089
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1090 1091
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1092
	spin_unlock_irq(&dev_priv->irq_lock);
1093

1094
	/* Make sure we didn't queue anything we're not going to process. */
1095
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1096

1097
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1098 1099
		return;

1100
	mutex_lock(&dev_priv->rps.hw_lock);
1101

1102 1103
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1104
	adj = dev_priv->rps.last_adj;
1105
	new_delay = dev_priv->rps.cur_freq;
1106 1107 1108 1109 1110 1111 1112
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;

	if (client_boost) {
		new_delay = dev_priv->rps.max_freq_softlimit;
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1113 1114
		if (adj > 0)
			adj *= 2;
1115 1116
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1117 1118 1119 1120
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1121
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1122
			new_delay = dev_priv->rps.efficient_freq;
1123 1124
			adj = 0;
		}
1125 1126
	} else if (any_waiters(dev_priv)) {
		adj = 0;
1127
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1128 1129
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1130
		else
1131
			new_delay = dev_priv->rps.min_freq_softlimit;
1132 1133 1134 1135
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1136 1137
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1138
	} else { /* unknown event */
1139
		adj = 0;
1140
	}
1141

1142 1143
	dev_priv->rps.last_adj = adj;

1144 1145 1146
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1147
	new_delay += adj;
1148
	new_delay = clamp_t(int, new_delay, min, max);
1149

1150
	intel_set_rps(dev_priv->dev, new_delay);
1151

1152
	mutex_unlock(&dev_priv->rps.hw_lock);
1153 1154
}

1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1167 1168
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1169
	u32 error_status, row, bank, subbank;
1170
	char *parity_event[6];
1171
	uint32_t misccpctl;
1172
	uint8_t slice = 0;
1173 1174 1175 1176 1177 1178 1179

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1180 1181 1182 1183
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1184 1185 1186 1187
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1188
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1189
		i915_reg_t reg;
1190

1191 1192 1193
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1194

1195
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1196

1197
		reg = GEN7_L3CDERRST1(slice);
1198

1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1214
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1215
				   KOBJ_CHANGE, parity_event);
1216

1217 1218
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1219

1220 1221 1222 1223 1224
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1225

1226
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1227

1228 1229
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1230
	spin_lock_irq(&dev_priv->irq_lock);
1231
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1232
	spin_unlock_irq(&dev_priv->irq_lock);
1233 1234

	mutex_unlock(&dev_priv->dev->struct_mutex);
1235 1236
}

1237
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1238
{
1239
	struct drm_i915_private *dev_priv = dev->dev_private;
1240

1241
	if (!HAS_L3_DPF(dev))
1242 1243
		return;

1244
	spin_lock(&dev_priv->irq_lock);
1245
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1246
	spin_unlock(&dev_priv->irq_lock);
1247

1248 1249 1250 1251 1252 1253 1254
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1255
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1256 1257
}

1258 1259 1260 1261 1262 1263
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1264
		notify_ring(&dev_priv->ring[RCS]);
1265
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1266
		notify_ring(&dev_priv->ring[VCS]);
1267 1268
}

1269 1270 1271 1272 1273
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1274 1275
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1276
		notify_ring(&dev_priv->ring[RCS]);
1277
	if (gt_iir & GT_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1278
		notify_ring(&dev_priv->ring[VCS]);
1279
	if (gt_iir & GT_BLT_USER_INTERRUPT)
C
Chris Wilson 已提交
1280
		notify_ring(&dev_priv->ring[BCS]);
1281

1282 1283
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1284 1285
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1286

1287 1288
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1289 1290
}

1291
static __always_inline void
1292
gen8_cs_irq_handler(struct intel_engine_cs *ring, u32 iir, int test_shift)
1293 1294 1295 1296 1297 1298 1299
{
	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
		notify_ring(ring);
	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
		intel_lrc_irq_handler(ring);
}

C
Chris Wilson 已提交
1300
static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1301 1302 1303 1304 1305
				       u32 master_ctl)
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1306 1307 1308
		u32 iir = I915_READ_FW(GEN8_GT_IIR(0));
		if (iir) {
			I915_WRITE_FW(GEN8_GT_IIR(0), iir);
1309
			ret = IRQ_HANDLED;
1310

1311 1312
			gen8_cs_irq_handler(&dev_priv->ring[RCS],
					iir, GEN8_RCS_IRQ_SHIFT);
C
Chris Wilson 已提交
1313

1314 1315
			gen8_cs_irq_handler(&dev_priv->ring[BCS],
					iir, GEN8_BCS_IRQ_SHIFT);
1316 1317 1318 1319
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1320
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1321 1322 1323
		u32 iir = I915_READ_FW(GEN8_GT_IIR(1));
		if (iir) {
			I915_WRITE_FW(GEN8_GT_IIR(1), iir);
1324
			ret = IRQ_HANDLED;
1325

1326 1327
			gen8_cs_irq_handler(&dev_priv->ring[VCS],
					iir, GEN8_VCS1_IRQ_SHIFT);
1328

1329 1330
			gen8_cs_irq_handler(&dev_priv->ring[VCS2],
					iir, GEN8_VCS2_IRQ_SHIFT);
1331
		} else
1332
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1333 1334
	}

1335
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1336 1337 1338
		u32 iir = I915_READ_FW(GEN8_GT_IIR(3));
		if (iir) {
			I915_WRITE_FW(GEN8_GT_IIR(3), iir);
1339
			ret = IRQ_HANDLED;
1340

1341 1342
			gen8_cs_irq_handler(&dev_priv->ring[VECS],
					iir, GEN8_VECS_IRQ_SHIFT);
1343 1344 1345 1346
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1347
	if (master_ctl & GEN8_GT_PM_IRQ) {
1348 1349
		u32 iir = I915_READ_FW(GEN8_GT_IIR(2));
		if (iir & dev_priv->pm_rps_events) {
1350
			I915_WRITE_FW(GEN8_GT_IIR(2),
1351
				      iir & dev_priv->pm_rps_events);
1352
			ret = IRQ_HANDLED;
1353
			gen6_rps_irq_handler(dev_priv, iir);
1354 1355 1356 1357
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1358 1359 1360
	return ret;
}

1361 1362 1363 1364
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1365
		return val & PORTA_HOTPLUG_LONG_DETECT;
1366 1367 1368 1369 1370 1371 1372 1373 1374
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1411
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1412 1413 1414
{
	switch (port) {
	case PORT_B:
1415
		return val & PORTB_HOTPLUG_LONG_DETECT;
1416
	case PORT_C:
1417
		return val & PORTC_HOTPLUG_LONG_DETECT;
1418
	case PORT_D:
1419 1420 1421
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1422 1423 1424
	}
}

1425
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1426 1427 1428
{
	switch (port) {
	case PORT_B:
1429
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1430
	case PORT_C:
1431
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1432
	case PORT_D:
1433 1434 1435
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1436 1437 1438
	}
}

1439 1440 1441 1442 1443 1444 1445
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1446
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1447
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1448 1449
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1450
{
1451
	enum port port;
1452 1453 1454
	int i;

	for_each_hpd_pin(i) {
1455 1456
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1457

1458 1459
		*pin_mask |= BIT(i);

1460 1461 1462
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1463
		if (long_pulse_detect(port, dig_hotplug_reg))
1464
			*long_mask |= BIT(i);
1465 1466 1467 1468 1469 1470 1471
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1472 1473
static void gmbus_irq_handler(struct drm_device *dev)
{
1474
	struct drm_i915_private *dev_priv = dev->dev_private;
1475 1476

	wake_up_all(&dev_priv->gmbus_wait_queue);
1477 1478
}

1479 1480
static void dp_aux_irq_handler(struct drm_device *dev)
{
1481
	struct drm_i915_private *dev_priv = dev->dev_private;
1482 1483

	wake_up_all(&dev_priv->gmbus_wait_queue);
1484 1485
}

1486
#if defined(CONFIG_DEBUG_FS)
1487 1488 1489 1490
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1491 1492 1493 1494
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1495
	int head, tail;
1496

1497 1498
	spin_lock(&pipe_crc->lock);

1499
	if (!pipe_crc->entries) {
1500
		spin_unlock(&pipe_crc->lock);
1501
		DRM_DEBUG_KMS("spurious interrupt\n");
1502 1503 1504
		return;
	}

1505 1506
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1507 1508

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1509
		spin_unlock(&pipe_crc->lock);
1510 1511 1512 1513 1514
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1515

1516
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1517 1518 1519 1520 1521
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1522 1523

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1524 1525 1526
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1527 1528

	wake_up_interruptible(&pipe_crc->wq);
1529
}
1530 1531 1532 1533 1534 1535 1536 1537
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1538

1539
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1540 1541 1542
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1543 1544 1545
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1546 1547
}

1548
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1549 1550 1551
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1552 1553 1554 1555 1556 1557
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1558
}
1559

1560
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1561 1562
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1574

1575 1576 1577 1578 1579
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1580
}
1581

1582 1583 1584 1585
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1586
{
1587
	if (pm_iir & dev_priv->pm_rps_events) {
1588
		spin_lock(&dev_priv->irq_lock);
1589
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1590 1591 1592 1593
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1594
		spin_unlock(&dev_priv->irq_lock);
1595 1596
	}

1597 1598 1599
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1600 1601
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
C
Chris Wilson 已提交
1602
			notify_ring(&dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1603

1604 1605
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1606
	}
1607 1608
}

1609 1610 1611 1612 1613 1614 1615 1616
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1617 1618 1619
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1620
	u32 pipe_stats[I915_MAX_PIPES] = { };
1621 1622
	int pipe;

1623
	spin_lock(&dev_priv->irq_lock);
1624
	for_each_pipe(dev_priv, pipe) {
1625
		i915_reg_t reg;
1626
		u32 mask, iir_bit = 0;
1627

1628 1629 1630 1631 1632 1633 1634
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1635 1636 1637

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1638 1639 1640 1641 1642 1643 1644 1645

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1646 1647 1648
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1649 1650 1651 1652 1653
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1654 1655 1656
			continue;

		reg = PIPESTAT(pipe);
1657 1658
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1659 1660 1661 1662

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1663 1664
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1665 1666
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1667
	spin_unlock(&dev_priv->irq_lock);
1668

1669
	for_each_pipe(dev_priv, pipe) {
1670 1671 1672
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1673

1674
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1675 1676 1677 1678 1679 1680 1681
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1682 1683
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1684 1685 1686 1687 1688 1689
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1690 1691 1692 1693
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1694
	u32 pin_mask = 0, long_mask = 0;
1695

1696 1697
	if (!hotplug_status)
		return;
1698

1699 1700 1701 1702 1703 1704
	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
1705

1706 1707
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1708

1709 1710 1711 1712 1713 1714 1715
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

			intel_hpd_irq_handler(dev, pin_mask, long_mask);
		}
1716 1717 1718

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
1719 1720
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1721

1722 1723
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1724
					   hotplug_trigger, hpd_status_i915,
1725 1726 1727
					   i9xx_port_hotplug_long_detect);
			intel_hpd_irq_handler(dev, pin_mask, long_mask);
		}
1728
	}
1729 1730
}

1731
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1732
{
1733
	struct drm_device *dev = arg;
1734
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1735 1736 1737
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

1738 1739 1740
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
1741
	while (true) {
1742 1743
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1744
		gt_iir = I915_READ(GTIIR);
1745 1746 1747
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1748
		pm_iir = I915_READ(GEN6_PMIIR);
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1759 1760 1761 1762 1763 1764

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1765 1766
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1767
		if (pm_iir)
1768
			gen6_rps_irq_handler(dev_priv, pm_iir);
1769 1770 1771
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1772 1773 1774 1775 1776 1777
	}

out:
	return ret;
}

1778 1779
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1780
	struct drm_device *dev = arg;
1781 1782 1783 1784
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1785 1786 1787
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1788 1789 1790
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1791

1792 1793
		if (master_ctl == 0 && iir == 0)
			break;
1794

1795 1796
		ret = IRQ_HANDLED;

1797
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1798

1799
		/* Find, clear, then process each source of interrupt */
1800

1801 1802 1803 1804 1805 1806
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1807

C
Chris Wilson 已提交
1808
		gen8_gt_irq_handler(dev_priv, master_ctl);
1809

1810 1811 1812
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1813

1814 1815 1816
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1817

1818 1819 1820
	return ret;
}

1821 1822 1823 1824 1825 1826
static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
				const u32 hpd[HPD_NUM_PINS])
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

1827 1828 1829 1830 1831 1832
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
1833
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1834 1835 1836 1837 1838 1839 1840 1841
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

1842
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1843 1844
	if (!hotplug_trigger)
		return;
1845 1846 1847 1848 1849 1850 1851 1852

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

	intel_hpd_irq_handler(dev, pin_mask, long_mask);
}

1853
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1854
{
1855
	struct drm_i915_private *dev_priv = dev->dev_private;
1856
	int pipe;
1857
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1858

1859
	ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1860

1861 1862 1863
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1864
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1865 1866
				 port_name(port));
	}
1867

1868 1869 1870
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1871
	if (pch_iir & SDE_GMBUS)
1872
		gmbus_irq_handler(dev);
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1883
	if (pch_iir & SDE_FDI_MASK)
1884
		for_each_pipe(dev_priv, pipe)
1885 1886 1887
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1888 1889 1890 1891 1892 1893 1894 1895

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1896
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1897 1898

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1899
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1900 1901 1902 1903 1904 1905
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1906
	enum pipe pipe;
1907

1908 1909 1910
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1911
	for_each_pipe(dev_priv, pipe) {
1912 1913
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1914

D
Daniel Vetter 已提交
1915 1916
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1917
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1918
			else
1919
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1920 1921
		}
	}
1922

1923 1924 1925 1926 1927 1928 1929 1930
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1931 1932 1933
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1934
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1935
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1936 1937

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1938
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1939 1940

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1941
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
1942 1943

	I915_WRITE(SERR_INT, serr_int);
1944 1945
}

1946 1947
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1948
	struct drm_i915_private *dev_priv = dev->dev_private;
1949
	int pipe;
1950
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1951

1952
	ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1953

1954 1955 1956 1957 1958 1959
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1960 1961

	if (pch_iir & SDE_AUX_MASK_CPT)
1962
		dp_aux_irq_handler(dev);
1963 1964

	if (pch_iir & SDE_GMBUS_CPT)
1965
		gmbus_irq_handler(dev);
1966 1967 1968 1969 1970 1971 1972 1973

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
1974
		for_each_pipe(dev_priv, pipe)
1975 1976 1977
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1978 1979 1980

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1981 1982
}

1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
1999
				   spt_port_hotplug_long_detect);
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
		intel_hpd_irq_handler(dev, pin_mask, long_mask);

	if (pch_iir & SDE_GMBUS_CPT)
		gmbus_irq_handler(dev);
}

2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
				const u32 hpd[HPD_NUM_PINS])
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

	intel_hpd_irq_handler(dev, pin_mask, long_mask);
}

2036 2037 2038
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2039
	enum pipe pipe;
2040 2041
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2042 2043
	if (hotplug_trigger)
		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
2044 2045 2046 2047 2048 2049 2050 2051 2052 2053

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2054
	for_each_pipe(dev_priv, pipe) {
2055 2056 2057
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2058

2059
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2060
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2061

2062 2063
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2064

2065 2066 2067 2068 2069
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2089 2090 2091
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2092
	enum pipe pipe;
2093 2094
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2095 2096
	if (hotplug_trigger)
		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2107
	for_each_pipe(dev_priv, pipe) {
2108 2109 2110
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2111 2112

		/* plane/pipes map 1:1 on ilk+ */
2113 2114 2115
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2130 2131 2132 2133 2134 2135 2136 2137
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2138
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2139
{
2140
	struct drm_device *dev = arg;
2141
	struct drm_i915_private *dev_priv = dev->dev_private;
2142
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2143
	irqreturn_t ret = IRQ_NONE;
2144

2145 2146 2147
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2148 2149
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2150
	intel_uncore_check_errors(dev);
2151

2152 2153 2154
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2155
	POSTING_READ(DEIER);
2156

2157 2158 2159 2160 2161
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2162 2163 2164 2165 2166
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2167

2168 2169
	/* Find, clear, then process each source of interrupt */

2170
	gt_iir = I915_READ(GTIIR);
2171
	if (gt_iir) {
2172 2173
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2174
		if (INTEL_INFO(dev)->gen >= 6)
2175
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2176 2177
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2178 2179
	}

2180 2181
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2182 2183
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2184 2185 2186 2187
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2188 2189
	}

2190 2191 2192 2193 2194
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2195
			gen6_rps_irq_handler(dev_priv, pm_iir);
2196
		}
2197
	}
2198 2199 2200

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2201 2202 2203 2204
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2205 2206 2207 2208

	return ret;
}

2209 2210
static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
				const u32 hpd[HPD_NUM_PINS])
2211
{
2212 2213
	struct drm_i915_private *dev_priv = to_i915(dev);
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2214

2215 2216
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2217

2218
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2219
			   dig_hotplug_reg, hpd,
2220
			   bxt_port_hotplug_long_detect);
2221

2222
	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2223 2224
}

2225 2226 2227 2228 2229 2230 2231
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2232
	enum pipe pipe;
J
Jesse Barnes 已提交
2233 2234
	u32 aux_mask = GEN8_AUX_CHANNEL_A;

2235 2236 2237
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2238
	if (INTEL_INFO(dev_priv)->gen >= 9)
J
Jesse Barnes 已提交
2239 2240
		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
2241

2242
	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2243 2244 2245 2246
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

2247
	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2248

2249 2250
	/* Find, clear, then process each source of interrupt */

C
Chris Wilson 已提交
2251
	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2252 2253 2254 2255 2256 2257

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2258 2259 2260 2261
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2262
		}
2263 2264
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2265 2266
	}

2267 2268 2269
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
2270
			bool found = false;
2271 2272 2273 2274 2275 2276
			u32 hotplug_trigger = 0;

			if (IS_BROXTON(dev_priv))
				hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
			else if (IS_BROADWELL(dev_priv))
				hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
2277

2278 2279
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2280

2281
			if (tmp & aux_mask) {
2282
				dp_aux_irq_handler(dev);
2283 2284 2285
				found = true;
			}

2286 2287 2288 2289 2290
			if (hotplug_trigger) {
				if (IS_BROXTON(dev))
					bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
				else
					ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
2291 2292 2293
				found = true;
			}

S
Shashank Sharma 已提交
2294 2295 2296 2297 2298
			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev);
				found = true;
			}

2299
			if (!found)
2300
				DRM_ERROR("Unexpected DE Port interrupt\n");
2301
		}
2302 2303
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2304 2305
	}

2306
	for_each_pipe(dev_priv, pipe) {
2307
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2308

2309 2310
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2311

2312 2313 2314 2315
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2316

2317 2318 2319
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2320

2321
			if (INTEL_INFO(dev_priv)->gen >= 9)
2322 2323 2324 2325 2326
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2327 2328 2329 2330 2331 2332 2333
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2334 2335 2336
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2337

2338

2339
			if (INTEL_INFO(dev_priv)->gen >= 9)
2340 2341 2342 2343 2344
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2345 2346 2347
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2348
		} else
2349 2350 2351
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2352 2353
	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
	    master_ctl & GEN8_DE_PCH_IRQ) {
2354 2355 2356 2357 2358 2359 2360 2361 2362
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2363 2364 2365 2366 2367

			if (HAS_PCH_SPT(dev_priv))
				spt_irq_handler(dev, pch_iir);
			else
				cpt_irq_handler(dev, pch_iir);
2368 2369 2370
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2371 2372
	}

2373 2374
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2375 2376 2377 2378

	return ret;
}

2379 2380 2381
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2382
	struct intel_engine_cs *ring;
2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2407
/**
2408
 * i915_reset_and_wakeup - do process context error handling work
2409
 * @dev: drm device
2410 2411 2412 2413
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2414
static void i915_reset_and_wakeup(struct drm_device *dev)
2415
{
2416 2417
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
2418 2419 2420
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2421
	int ret;
2422

2423
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2424

2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2436
		DRM_DEBUG_DRIVER("resetting chip\n");
2437
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2438
				   reset_event);
2439

2440 2441 2442 2443 2444 2445 2446 2447
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2448 2449 2450

		intel_prepare_reset(dev);

2451 2452 2453 2454 2455 2456
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2457 2458
		ret = i915_reset(dev);

2459
		intel_finish_reset(dev);
2460

2461 2462
		intel_runtime_pm_put(dev_priv);

2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2474
			smp_mb__before_atomic();
2475 2476
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2477
			kobject_uevent_env(&dev->primary->kdev->kobj,
2478
					   KOBJ_CHANGE, reset_done_event);
2479
		} else {
2480
			atomic_or(I915_WEDGED, &error->reset_counter);
2481
		}
2482

2483 2484 2485 2486 2487
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2488
	}
2489 2490
}

2491
static void i915_report_and_clear_eir(struct drm_device *dev)
2492 2493
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2494
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2495
	u32 eir = I915_READ(EIR);
2496
	int pipe, i;
2497

2498 2499
	if (!eir)
		return;
2500

2501
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2502

2503 2504
	i915_get_extra_instdone(dev, instdone);

2505 2506 2507 2508
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2509 2510
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2511 2512
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2513 2514
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2515
			I915_WRITE(IPEIR_I965, ipeir);
2516
			POSTING_READ(IPEIR_I965);
2517 2518 2519
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2520 2521
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2522
			I915_WRITE(PGTBL_ER, pgtbl_err);
2523
			POSTING_READ(PGTBL_ER);
2524 2525 2526
		}
	}

2527
	if (!IS_GEN2(dev)) {
2528 2529
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2530 2531
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2532
			I915_WRITE(PGTBL_ER, pgtbl_err);
2533
			POSTING_READ(PGTBL_ER);
2534 2535 2536 2537
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2538
		pr_err("memory refresh error:\n");
2539
		for_each_pipe(dev_priv, pipe)
2540
			pr_err("pipe %c stat: 0x%08x\n",
2541
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2542 2543 2544
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2545 2546
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2547 2548
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2549
		if (INTEL_INFO(dev)->gen < 4) {
2550 2551
			u32 ipeir = I915_READ(IPEIR);

2552 2553 2554
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2555
			I915_WRITE(IPEIR, ipeir);
2556
			POSTING_READ(IPEIR);
2557 2558 2559
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2560 2561 2562 2563
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2564
			I915_WRITE(IPEIR_I965, ipeir);
2565
			POSTING_READ(IPEIR_I965);
2566 2567 2568 2569
		}
	}

	I915_WRITE(EIR, eir);
2570
	POSTING_READ(EIR);
2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2581 2582 2583
}

/**
2584
 * i915_handle_error - handle a gpu error
2585 2586
 * @dev: drm device
 *
2587
 * Do some basic checking of register state at error time and
2588 2589 2590 2591 2592
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2593 2594
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2595 2596
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2597 2598
	va_list args;
	char error_msg[80];
2599

2600 2601 2602 2603 2604
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2605
	i915_report_and_clear_eir(dev);
2606

2607
	if (wedged) {
2608
		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2609
				&dev_priv->gpu_error.reset_counter);
2610

2611
		/*
2612 2613 2614
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2615 2616 2617 2618 2619 2620 2621 2622
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2623
		 */
2624
		i915_error_wake_up(dev_priv, false);
2625 2626
	}

2627
	i915_reset_and_wakeup(dev);
2628 2629
}

2630 2631 2632
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2633
static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
2634
{
2635
	struct drm_i915_private *dev_priv = dev->dev_private;
2636
	unsigned long irqflags;
2637

2638
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2639
	if (INTEL_INFO(dev)->gen >= 4)
2640
		i915_enable_pipestat(dev_priv, pipe,
2641
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2642
	else
2643
		i915_enable_pipestat(dev_priv, pipe,
2644
				     PIPE_VBLANK_INTERRUPT_STATUS);
2645
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2646

2647 2648 2649
	return 0;
}

2650
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2651
{
2652
	struct drm_i915_private *dev_priv = dev->dev_private;
2653
	unsigned long irqflags;
2654
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2655
						     DE_PIPE_VBLANK(pipe);
2656 2657

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2658
	ironlake_enable_display_irq(dev_priv, bit);
2659 2660 2661 2662 2663
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2664
static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2665
{
2666
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2667 2668 2669
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2670
	i915_enable_pipestat(dev_priv, pipe,
2671
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2672 2673 2674 2675 2676
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2677
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2678 2679 2680 2681 2682
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2683 2684 2685
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2686 2687 2688 2689
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2690 2691 2692
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2693
static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
2694
{
2695
	struct drm_i915_private *dev_priv = dev->dev_private;
2696
	unsigned long irqflags;
2697

2698
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2699
	i915_disable_pipestat(dev_priv, pipe,
2700 2701
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2702 2703 2704
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2705
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2706
{
2707
	struct drm_i915_private *dev_priv = dev->dev_private;
2708
	unsigned long irqflags;
2709
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2710
						     DE_PIPE_VBLANK(pipe);
2711 2712

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2713
	ironlake_disable_display_irq(dev_priv, bit);
2714 2715 2716
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2717
static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2718
{
2719
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2720 2721 2722
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2723
	i915_disable_pipestat(dev_priv, pipe,
2724
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2725 2726 2727
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2728
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2729 2730 2731 2732 2733
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2734 2735 2736
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2737 2738 2739
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2740
static bool
2741
ring_idle(struct intel_engine_cs *ring, u32 seqno)
2742 2743
{
	return (list_empty(&ring->request_list) ||
2744
		i915_seqno_passed(seqno, ring->last_submitted_seqno));
B
Ben Gamari 已提交
2745 2746
}

2747 2748 2749 2750
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2751
		return (ipehr >> 23) == 0x1c;
2752 2753 2754 2755 2756 2757 2758
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2759
static struct intel_engine_cs *
2760
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2761 2762
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2763
	struct intel_engine_cs *signaller;
2764 2765 2766
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2767 2768 2769 2770 2771 2772 2773
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2774 2775 2776 2777 2778 2779 2780
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2781
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2782 2783 2784 2785
				return signaller;
		}
	}

2786 2787
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2788 2789 2790 2791

	return NULL;
}

2792 2793
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2794 2795
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2796
	u32 cmd, ipehr, head;
2797 2798
	u64 offset = 0;
	int i, backwards;
2799

2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819
	/*
	 * This function does not support execlist mode - any attempt to
	 * proceed further into this function will result in a kernel panic
	 * when dereferencing ring->buffer, which is not set up in execlist
	 * mode.
	 *
	 * The correct way of doing it would be to derive the currently
	 * executing ring buffer from the current context, which is derived
	 * from the currently running request. Unfortunately, to get the
	 * current request we would have to grab the struct_mutex before doing
	 * anything else, which would be ill-advised since some other thread
	 * might have grabbed it already and managed to hang itself, causing
	 * the hang checker to deadlock.
	 *
	 * Therefore, this function does not support execlist mode in its
	 * current form. Just return NULL and move on.
	 */
	if (ring->buffer == NULL)
		return NULL;

2820
	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2821
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2822
		return NULL;
2823

2824 2825 2826
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2827 2828
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2829 2830
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2831
	 */
2832
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2833
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2834

2835
	for (i = backwards; i; --i) {
2836 2837 2838 2839 2840
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2841
		head &= ring->buffer->size - 1;
2842 2843

		/* This here seems to blow up */
2844
		cmd = ioread32(ring->buffer->virtual_start + head);
2845 2846 2847
		if (cmd == ipehr)
			break;

2848 2849
		head -= 4;
	}
2850

2851 2852
	if (!i)
		return NULL;
2853

2854
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2855 2856 2857 2858 2859 2860
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2861 2862
}

2863
static int semaphore_passed(struct intel_engine_cs *ring)
2864 2865
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2866
	struct intel_engine_cs *signaller;
2867
	u32 seqno;
2868

2869
	ring->hangcheck.deadlock++;
2870 2871

	signaller = semaphore_waits_for(ring, &seqno);
2872 2873 2874 2875 2876
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2877 2878
		return -1;

2879 2880 2881
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2882 2883 2884
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2885 2886 2887
		return -1;

	return 0;
2888 2889 2890 2891
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2892
	struct intel_engine_cs *ring;
2893 2894 2895
	int i;

	for_each_ring(ring, dev_priv, i)
2896
		ring->hangcheck.deadlock = 0;
2897 2898
}

2899
static enum intel_ring_hangcheck_action
2900
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2901 2902 2903
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2904 2905
	u32 tmp;

2906 2907 2908 2909 2910 2911 2912 2913
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2914

2915
	if (IS_GEN2(dev))
2916
		return HANGCHECK_HUNG;
2917 2918 2919 2920 2921 2922 2923

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2924
	if (tmp & RING_WAIT) {
2925 2926 2927
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2928
		I915_WRITE_CTL(ring, tmp);
2929
		return HANGCHECK_KICK;
2930 2931 2932 2933 2934
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2935
			return HANGCHECK_HUNG;
2936
		case 1:
2937 2938 2939
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2940
			I915_WRITE_CTL(ring, tmp);
2941
			return HANGCHECK_KICK;
2942
		case 0:
2943
			return HANGCHECK_WAIT;
2944
		}
2945
	}
2946

2947
	return HANGCHECK_HUNG;
2948 2949
}

2950
/*
B
Ben Gamari 已提交
2951
 * This is called when the chip hasn't reported back with completed
2952 2953 2954 2955 2956
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2957
 */
2958
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
2959
{
2960 2961 2962 2963
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
	struct drm_device *dev = dev_priv->dev;
2964
	struct intel_engine_cs *ring;
2965
	int i;
2966
	int busy_count = 0, rings_hung = 0;
2967 2968 2969 2970
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2971

2972
	if (!i915.enable_hangcheck)
2973 2974
		return;

2975
	for_each_ring(ring, dev_priv, i) {
2976 2977
		u64 acthd;
		u32 seqno;
2978
		bool busy = true;
2979

2980 2981
		semaphore_clear_deadlocks(dev_priv);

2982 2983
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2984

2985
		if (ring->hangcheck.seqno == seqno) {
2986
			if (ring_idle(ring, seqno)) {
2987 2988
				ring->hangcheck.action = HANGCHECK_IDLE;

2989 2990
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2991
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2992 2993 2994 2995 2996 2997
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2998 2999 3000 3001
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
3002 3003
				} else
					busy = false;
3004
			} else {
3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3020 3021 3022 3023
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
3024
				case HANGCHECK_IDLE:
3025 3026
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
3027 3028
					break;
				case HANGCHECK_ACTIVE_LOOP:
3029
					ring->hangcheck.score += BUSY;
3030
					break;
3031
				case HANGCHECK_KICK:
3032
					ring->hangcheck.score += KICK;
3033
					break;
3034
				case HANGCHECK_HUNG:
3035
					ring->hangcheck.score += HUNG;
3036 3037 3038
					stuck[i] = true;
					break;
				}
3039
			}
3040
		} else {
3041 3042
			ring->hangcheck.action = HANGCHECK_ACTIVE;

3043 3044 3045 3046 3047
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
3048 3049

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3050 3051
		}

3052 3053
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
3054
		busy_count += busy;
3055
	}
3056

3057
	for_each_ring(ring, dev_priv, i) {
3058
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3059 3060 3061
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
3062
			rings_hung++;
3063 3064 3065
		}
	}

3066
	if (rings_hung)
3067
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
3068

3069 3070 3071
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3072 3073 3074 3075 3076
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
3077
	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3078

3079
	if (!i915.enable_hangcheck)
3080 3081
		return;

3082 3083 3084 3085 3086 3087 3088
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3089 3090
}

3091
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3092 3093 3094 3095 3096 3097
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3098
	GEN5_IRQ_RESET(SDE);
3099 3100 3101

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3102
}
3103

P
Paulo Zanoni 已提交
3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3120 3121 3122 3123
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3124
static void gen5_gt_irq_reset(struct drm_device *dev)
3125 3126 3127
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3128
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3129
	if (INTEL_INFO(dev)->gen >= 6)
3130
		GEN5_IRQ_RESET(GEN6_PM);
3131 3132
}

L
Linus Torvalds 已提交
3133 3134
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3135
static void ironlake_irq_reset(struct drm_device *dev)
3136
{
3137
	struct drm_i915_private *dev_priv = dev->dev_private;
3138

3139
	I915_WRITE(HWSTAM, 0xffffffff);
3140

3141
	GEN5_IRQ_RESET(DE);
3142 3143
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3144

3145
	gen5_gt_irq_reset(dev);
3146

3147
	ibx_irq_reset(dev);
3148
}
3149

3150 3151 3152 3153
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

3154
	i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
3155 3156 3157 3158 3159 3160 3161 3162
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
3163 3164
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3165
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3166 3167 3168 3169 3170 3171 3172

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

3173
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3174

3175
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
3176

3177
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3178 3179
}

3180 3181 3182 3183 3184 3185 3186 3187
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3188
static void gen8_irq_reset(struct drm_device *dev)
3189 3190 3191 3192 3193 3194 3195
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3196
	gen8_gt_irq_reset(dev_priv);
3197

3198
	for_each_pipe(dev_priv, pipe)
3199 3200
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3201
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3202

3203 3204 3205
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3206

3207 3208
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
3209
}
3210

3211 3212
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3213
{
3214
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3215

3216
	spin_lock_irq(&dev_priv->irq_lock);
3217 3218 3219 3220
	if (pipe_mask & 1 << PIPE_A)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
				  dev_priv->de_irq_mask[PIPE_A],
				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
3221 3222 3223 3224 3225 3226 3227 3228
	if (pipe_mask & 1 << PIPE_B)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
				  dev_priv->de_irq_mask[PIPE_B],
				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
	if (pipe_mask & 1 << PIPE_C)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
				  dev_priv->de_irq_mask[PIPE_C],
				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
3229
	spin_unlock_irq(&dev_priv->irq_lock);
3230 3231
}

3232 3233 3234 3235 3236 3237 3238
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3239
	gen8_gt_irq_reset(dev_priv);
3240 3241 3242 3243 3244

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

3245
	vlv_display_irq_reset(dev_priv);
3246 3247
}

3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261
static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
				  const u32 hpd[HPD_NUM_PINS])
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

	for_each_intel_encoder(dev, encoder)
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3262
static void ibx_hpd_irq_setup(struct drm_device *dev)
3263
{
3264
	struct drm_i915_private *dev_priv = dev->dev_private;
3265
	u32 hotplug_irqs, hotplug, enabled_irqs;
3266 3267

	if (HAS_PCH_IBX(dev)) {
3268
		hotplug_irqs = SDE_HOTPLUG_MASK;
3269
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
3270
	} else {
3271
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3272
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
3273
	}
3274

3275
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3276 3277 3278

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3279 3280
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3281
	 */
3282 3283 3284 3285 3286
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3287 3288 3289 3290 3291 3292
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
	if (HAS_PCH_LPT_LP(dev))
		hotplug |= PORTA_HOTPLUG_ENABLE;
3293
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3294
}
X
Xiong Zhang 已提交
3295

3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
static void spt_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_irqs, hotplug, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3309
		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
3310 3311 3312 3313 3314
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3315 3316
}

3317 3318 3319 3320 3321
static void ilk_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_irqs, hotplug, enabled_irqs;

3322 3323 3324 3325 3326 3327
	if (INTEL_INFO(dev)->gen >= 8) {
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
	} else if (INTEL_INFO(dev)->gen >= 7) {
3328 3329
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
3330 3331

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3332 3333 3334
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
3335

3336 3337
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3338 3339 3340 3341

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3342
	 * The pulse duration bits are reserved on HSW+.
3343 3344 3345 3346 3347 3348 3349 3350 3351
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

	ibx_hpd_irq_setup(dev);
}

3352 3353 3354
static void bxt_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3355
	u32 hotplug_irqs, hotplug, enabled_irqs;
3356

3357 3358
	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3359

3360
	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3361

3362 3363 3364 3365
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
		PORTA_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3366 3367
}

P
Paulo Zanoni 已提交
3368 3369
static void ibx_irq_postinstall(struct drm_device *dev)
{
3370
	struct drm_i915_private *dev_priv = dev->dev_private;
3371
	u32 mask;
3372

D
Daniel Vetter 已提交
3373 3374 3375
	if (HAS_PCH_NOP(dev))
		return;

3376
	if (HAS_PCH_IBX(dev))
3377
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3378
	else
3379
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3380

3381
	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3382 3383 3384
	I915_WRITE(SDEIMR, ~mask);
}

3385 3386 3387 3388 3389 3390 3391 3392
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3393
	if (HAS_L3_DPF(dev)) {
3394
		/* L3 parity interrupt is always unmasked. */
3395 3396
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3397 3398 3399 3400 3401 3402 3403 3404 3405 3406
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3407
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3408 3409

	if (INTEL_INFO(dev)->gen >= 6) {
3410 3411 3412 3413
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3414 3415 3416
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3417
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3418
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3419 3420 3421
	}
}

3422
static int ironlake_irq_postinstall(struct drm_device *dev)
3423
{
3424
	struct drm_i915_private *dev_priv = dev->dev_private;
3425 3426 3427 3428 3429 3430
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3431
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3432
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3433 3434
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3435 3436 3437
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3438 3439 3440
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3441 3442 3443
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3444
	}
3445

3446
	dev_priv->irq_mask = ~display_mask;
3447

3448 3449
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3450 3451
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3452
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3453

3454
	gen5_gt_irq_postinstall(dev);
3455

P
Paulo Zanoni 已提交
3456
	ibx_irq_postinstall(dev);
3457

3458
	if (IS_IRONLAKE_M(dev)) {
3459 3460 3461
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3462 3463
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3464
		spin_lock_irq(&dev_priv->irq_lock);
3465
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3466
		spin_unlock_irq(&dev_priv->irq_lock);
3467 3468
	}

3469 3470 3471
	return 0;
}

3472 3473 3474 3475
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3476
	enum pipe pipe;
3477 3478 3479 3480

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3481 3482
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3483 3484 3485 3486 3487
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3488 3489 3490
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3491 3492 3493 3494

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3495 3496
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3497 3498 3499 3500 3501
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3502 3503
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3504 3505 3506 3507 3508 3509
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3510
	enum pipe pipe;
3511 3512 3513

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3514
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3515 3516
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3517 3518 3519

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3520
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3521 3522 3523 3524 3525 3526 3527
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3528 3529 3530
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3531 3532 3533

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3534 3535 3536

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3549
	if (intel_irqs_enabled(dev_priv))
3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3562
	if (intel_irqs_enabled(dev_priv))
3563 3564 3565
		valleyview_display_irqs_uninstall(dev_priv);
}

3566
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3567
{
3568
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3569

3570
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3571 3572
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3573
	I915_WRITE(VLV_IIR, 0xffffffff);
3574 3575 3576 3577
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3578

3579 3580
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3581
	spin_lock_irq(&dev_priv->irq_lock);
3582 3583
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3584
	spin_unlock_irq(&dev_priv->irq_lock);
3585 3586 3587 3588 3589 3590 3591
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3592

3593
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3594 3595 3596 3597 3598 3599 3600 3601

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3602 3603 3604 3605

	return 0;
}

3606 3607 3608 3609 3610
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3611
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3612
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3613 3614
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3615
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3616 3617 3618
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3619
		0,
3620 3621
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3622 3623
		};

3624
	dev_priv->pm_irq_mask = 0xffffffff;
3625 3626
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3627 3628 3629 3630 3631
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3632
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3633 3634 3635 3636
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3637 3638
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3639 3640 3641
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
	enum pipe pipe;
3642

3643
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3644 3645
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3646 3647
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3648
		if (IS_BROXTON(dev_priv))
3649 3650
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3651 3652
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3653
	}
3654 3655 3656 3657

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3658
	de_port_enables = de_port_masked;
3659 3660 3661
	if (IS_BROXTON(dev_priv))
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3662 3663
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3664 3665 3666
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3667

3668
	for_each_pipe(dev_priv, pipe)
3669
		if (intel_display_power_is_enabled(dev_priv,
3670 3671 3672 3673
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3674

3675
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3676 3677 3678 3679 3680 3681
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3682 3683
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3684

3685 3686 3687
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3688 3689
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3690 3691 3692 3693 3694 3695 3696

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3697 3698 3699 3700
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3701
	vlv_display_irq_postinstall(dev_priv);
3702 3703 3704 3705 3706 3707 3708 3709 3710

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3711 3712 3713 3714 3715 3716 3717
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3718
	gen8_irq_reset(dev);
3719 3720
}

3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731
static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
{
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irq(&dev_priv->irq_lock);

	vlv_display_irq_reset(dev_priv);

3732
	dev_priv->irq_mask = ~0;
3733 3734
}

J
Jesse Barnes 已提交
3735 3736
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3737
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3738 3739 3740 3741

	if (!dev_priv)
		return;

3742 3743
	I915_WRITE(VLV_MASTER_IER, 0);

3744 3745
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3746
	I915_WRITE(HWSTAM, 0xffffffff);
3747

3748
	vlv_display_irq_uninstall(dev_priv);
J
Jesse Barnes 已提交
3749 3750
}

3751 3752 3753 3754 3755 3756 3757 3758 3759 3760
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3761
	gen8_gt_irq_reset(dev_priv);
3762

3763
	GEN5_IRQ_RESET(GEN8_PCU_);
3764

3765
	vlv_display_irq_uninstall(dev_priv);
3766 3767
}

3768
static void ironlake_irq_uninstall(struct drm_device *dev)
3769
{
3770
	struct drm_i915_private *dev_priv = dev->dev_private;
3771 3772 3773 3774

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3775
	ironlake_irq_reset(dev);
3776 3777
}

3778
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3779
{
3780
	struct drm_i915_private *dev_priv = dev->dev_private;
3781
	int pipe;
3782

3783
	for_each_pipe(dev_priv, pipe)
3784
		I915_WRITE(PIPESTAT(pipe), 0);
3785 3786 3787
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3788 3789 3790 3791
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3792
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3793 3794 3795 3796 3797 3798 3799 3800 3801

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3802
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3803 3804 3805 3806 3807 3808 3809 3810
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3811 3812
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3813
	spin_lock_irq(&dev_priv->irq_lock);
3814 3815
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3816
	spin_unlock_irq(&dev_priv->irq_lock);
3817

C
Chris Wilson 已提交
3818 3819 3820
	return 0;
}

3821 3822 3823 3824
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3825
			       int plane, int pipe, u32 iir)
3826
{
3827
	struct drm_i915_private *dev_priv = dev->dev_private;
3828
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3829

3830
	if (!intel_pipe_handle_vblank(dev, pipe))
3831 3832 3833
		return false;

	if ((iir & flip_pending) == 0)
3834
		goto check_page_flip;
3835 3836 3837 3838 3839 3840 3841 3842

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3843
		goto check_page_flip;
3844

3845
	intel_prepare_page_flip(dev, plane);
3846 3847
	intel_finish_page_flip(dev, pipe);
	return true;
3848 3849 3850 3851

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3852 3853
}

3854
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3855
{
3856
	struct drm_device *dev = arg;
3857
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3858 3859 3860 3861 3862 3863 3864
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

3865 3866 3867
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

C
Chris Wilson 已提交
3868 3869 3870 3871 3872 3873 3874 3875 3876 3877
	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3878
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3879
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3880
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3881

3882
		for_each_pipe(dev_priv, pipe) {
3883
			i915_reg_t reg = PIPESTAT(pipe);
C
Chris Wilson 已提交
3884 3885 3886 3887 3888
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3889
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3890 3891
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3892
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3893 3894 3895 3896 3897

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3898
			notify_ring(&dev_priv->ring[RCS]);
C
Chris Wilson 已提交
3899

3900
		for_each_pipe(dev_priv, pipe) {
3901
			int plane = pipe;
3902
			if (HAS_FBC(dev))
3903 3904
				plane = !plane;

3905
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3906 3907
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3908

3909
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3910
				i9xx_pipe_crc_irq_handler(dev, pipe);
3911

3912 3913 3914
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3915
		}
C
Chris Wilson 已提交
3916 3917 3918 3919 3920 3921 3922 3923 3924

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3925
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3926 3927
	int pipe;

3928
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3929 3930 3931 3932 3933 3934 3935 3936 3937
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3938 3939
static void i915_irq_preinstall(struct drm_device * dev)
{
3940
	struct drm_i915_private *dev_priv = dev->dev_private;
3941 3942 3943
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
3944
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3945 3946 3947
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3948
	I915_WRITE16(HWSTAM, 0xeffe);
3949
	for_each_pipe(dev_priv, pipe)
3950 3951 3952 3953 3954 3955 3956 3957
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3958
	struct drm_i915_private *dev_priv = dev->dev_private;
3959
	u32 enable_mask;
3960

3961 3962 3963 3964 3965 3966 3967 3968
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3969
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3970 3971 3972 3973 3974 3975 3976

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

3977
	if (I915_HAS_HOTPLUG(dev)) {
3978
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3979 3980
		POSTING_READ(PORT_HOTPLUG_EN);

3981 3982 3983 3984 3985 3986 3987 3988 3989 3990
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3991
	i915_enable_asle_pipestat(dev);
3992

3993 3994
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3995
	spin_lock_irq(&dev_priv->irq_lock);
3996 3997
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3998
	spin_unlock_irq(&dev_priv->irq_lock);
3999

4000 4001 4002
	return 0;
}

4003 4004 4005 4006 4007 4008
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
4009
	struct drm_i915_private *dev_priv = dev->dev_private;
4010 4011
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

4012
	if (!intel_pipe_handle_vblank(dev, pipe))
4013 4014 4015
		return false;

	if ((iir & flip_pending) == 0)
4016
		goto check_page_flip;
4017 4018 4019 4020 4021 4022 4023 4024

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
4025
		goto check_page_flip;
4026

4027
	intel_prepare_page_flip(dev, plane);
4028 4029
	intel_finish_page_flip(dev, pipe);
	return true;
4030 4031 4032 4033

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
4034 4035
}

4036
static irqreturn_t i915_irq_handler(int irq, void *arg)
4037
{
4038
	struct drm_device *dev = arg;
4039
	struct drm_i915_private *dev_priv = dev->dev_private;
4040
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4041 4042 4043 4044
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4045

4046 4047 4048
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4049
	iir = I915_READ(IIR);
4050 4051
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4052
		bool blc_event = false;
4053 4054 4055 4056 4057 4058

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4059
		spin_lock(&dev_priv->irq_lock);
4060
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4061
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4062

4063
		for_each_pipe(dev_priv, pipe) {
4064
			i915_reg_t reg = PIPESTAT(pipe);
4065 4066
			pipe_stats[pipe] = I915_READ(reg);

4067
			/* Clear the PIPE*STAT regs before the IIR */
4068 4069
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4070
				irq_received = true;
4071 4072
			}
		}
4073
		spin_unlock(&dev_priv->irq_lock);
4074 4075 4076 4077 4078

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4079 4080 4081
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4082

4083
		I915_WRITE(IIR, iir & ~flip_mask);
4084 4085 4086
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
4087
			notify_ring(&dev_priv->ring[RCS]);
4088

4089
		for_each_pipe(dev_priv, pipe) {
4090
			int plane = pipe;
4091
			if (HAS_FBC(dev))
4092
				plane = !plane;
4093

4094
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4095 4096
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4097 4098 4099

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4100 4101

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4102
				i9xx_pipe_crc_irq_handler(dev, pipe);
4103

4104 4105 4106
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4127
		ret = IRQ_HANDLED;
4128
		iir = new_iir;
4129
	} while (iir & ~flip_mask);
4130 4131 4132 4133 4134 4135

	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4136
	struct drm_i915_private *dev_priv = dev->dev_private;
4137 4138 4139
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4140
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4141 4142 4143
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4144
	I915_WRITE16(HWSTAM, 0xffff);
4145
	for_each_pipe(dev_priv, pipe) {
4146
		/* Clear enable bits; then clear status bits */
4147
		I915_WRITE(PIPESTAT(pipe), 0);
4148 4149
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4150 4151 4152 4153 4154 4155 4156 4157
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4158
	struct drm_i915_private *dev_priv = dev->dev_private;
4159 4160
	int pipe;

4161
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4162
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4163 4164

	I915_WRITE(HWSTAM, 0xeffe);
4165
	for_each_pipe(dev_priv, pipe)
4166 4167 4168 4169 4170 4171 4172 4173
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4174
	struct drm_i915_private *dev_priv = dev->dev_private;
4175
	u32 enable_mask;
4176 4177 4178
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4179
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4180
			       I915_DISPLAY_PORT_INTERRUPT |
4181 4182 4183 4184 4185 4186 4187
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4188 4189
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4190 4191 4192 4193
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4194

4195 4196
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4197
	spin_lock_irq(&dev_priv->irq_lock);
4198 4199 4200
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4201
	spin_unlock_irq(&dev_priv->irq_lock);
4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4222
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4223 4224
	POSTING_READ(PORT_HOTPLUG_EN);

4225
	i915_enable_asle_pipestat(dev);
4226 4227 4228 4229

	return 0;
}

4230
static void i915_hpd_irq_setup(struct drm_device *dev)
4231
{
4232
	struct drm_i915_private *dev_priv = dev->dev_private;
4233 4234
	u32 hotplug_en;

4235 4236
	assert_spin_locked(&dev_priv->irq_lock);

4237 4238
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4239
	hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
4240 4241 4242 4243 4244 4245 4246 4247 4248
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
	if (IS_G4X(dev))
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4249
	i915_hotplug_interrupt_update_locked(dev_priv,
4250 4251 4252 4253
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4254 4255
}

4256
static irqreturn_t i965_irq_handler(int irq, void *arg)
4257
{
4258
	struct drm_device *dev = arg;
4259
	struct drm_i915_private *dev_priv = dev->dev_private;
4260 4261 4262
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4263 4264 4265
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4266

4267 4268 4269
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4270 4271 4272
	iir = I915_READ(IIR);

	for (;;) {
4273
		bool irq_received = (iir & ~flip_mask) != 0;
4274 4275
		bool blc_event = false;

4276 4277 4278 4279 4280
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4281
		spin_lock(&dev_priv->irq_lock);
4282
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4283
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4284

4285
		for_each_pipe(dev_priv, pipe) {
4286
			i915_reg_t reg = PIPESTAT(pipe);
4287 4288 4289 4290 4291 4292 4293
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4294
				irq_received = true;
4295 4296
			}
		}
4297
		spin_unlock(&dev_priv->irq_lock);
4298 4299 4300 4301 4302 4303 4304

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4305 4306
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4307

4308
		I915_WRITE(IIR, iir & ~flip_mask);
4309 4310 4311
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
4312
			notify_ring(&dev_priv->ring[RCS]);
4313
		if (iir & I915_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
4314
			notify_ring(&dev_priv->ring[VCS]);
4315

4316
		for_each_pipe(dev_priv, pipe) {
4317
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4318 4319
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4320 4321 4322

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4323 4324

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4325
				i9xx_pipe_crc_irq_handler(dev, pipe);
4326

4327 4328
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4329
		}
4330 4331 4332 4333

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4334 4335 4336
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4360
	struct drm_i915_private *dev_priv = dev->dev_private;
4361 4362 4363 4364 4365
	int pipe;

	if (!dev_priv)
		return;

4366
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4367
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4368 4369

	I915_WRITE(HWSTAM, 0xffffffff);
4370
	for_each_pipe(dev_priv, pipe)
4371 4372 4373 4374
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4375
	for_each_pipe(dev_priv, pipe)
4376 4377 4378 4379 4380
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4381 4382 4383 4384 4385 4386 4387
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4388
void intel_irq_init(struct drm_i915_private *dev_priv)
4389
{
4390
	struct drm_device *dev = dev_priv->dev;
4391

4392 4393
	intel_hpd_init_work(dev_priv);

4394
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4395
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4396

4397
	/* Let's track the enabled rps events */
4398
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4399
		/* WaGsvRC0ResidencyMethod:vlv */
4400
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4401 4402
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4403

4404 4405
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4406

4407
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4408

4409
	if (IS_GEN2(dev_priv)) {
4410 4411
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4412
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4413
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4414
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4415 4416 4417
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4418 4419
	}

4420 4421 4422 4423 4424
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4425
	if (!IS_GEN2(dev_priv))
4426 4427
		dev->vblank_disable_immediate = true;

4428 4429
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4430

4431
	if (IS_CHERRYVIEW(dev_priv)) {
4432 4433 4434 4435 4436 4437 4438
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4439
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4440 4441 4442 4443 4444 4445
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4446
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4447
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4448
		dev->driver->irq_handler = gen8_irq_handler;
4449
		dev->driver->irq_preinstall = gen8_irq_reset;
4450 4451 4452 4453
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4454
		if (IS_BROXTON(dev))
4455
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4456 4457 4458
		else if (HAS_PCH_SPT(dev))
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4459
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4460 4461
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4462
		dev->driver->irq_preinstall = ironlake_irq_reset;
4463 4464 4465 4466
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4467
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4468
	} else {
4469
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4470 4471 4472 4473
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4474
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4475 4476 4477 4478
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4479
		} else {
4480 4481 4482 4483
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4484
		}
4485 4486
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4487 4488 4489 4490
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4491

4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4515 4516 4517 4518 4519 4520 4521
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4522 4523 4524 4525 4526 4527 4528
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4529 4530 4531 4532 4533 4534 4535
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4536
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4537
{
4538
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4539
	dev_priv->pm.irqs_enabled = false;
4540
	synchronize_irq(dev_priv->dev->irq);
4541 4542
}

4543 4544 4545 4546 4547 4548 4549
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4550
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4551
{
4552
	dev_priv->pm.irqs_enabled = true;
4553 4554
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4555
}