i915_debugfs.c 149.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

43 44 45 46 47
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
65
	node->info_ent = (void *)key;
66 67 68 69 70 71 72 73

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

74 75
static int i915_capabilities(struct seq_file *m, void *data)
{
76 77
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
78

79 80
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
81
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
82
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
83
#undef PRINT_FLAG
84 85 86

	return 0;
}
87

88
static char get_active_flag(struct drm_i915_gem_object *obj)
89
{
90
	return i915_gem_object_is_active(obj) ? '*' : ' ';
91 92
}

93
static char get_pin_flag(struct drm_i915_gem_object *obj)
94 95 96 97
{
	return obj->pin_display ? 'p' : ' ';
}

98
static char get_tiling_flag(struct drm_i915_gem_object *obj)
99
{
100
	switch (i915_gem_object_get_tiling(obj)) {
101
	default:
102 103 104
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
105
	}
106 107
}

108
static char get_global_flag(struct drm_i915_gem_object *obj)
109
{
C
Chris Wilson 已提交
110
	return i915_gem_object_to_ggtt(obj, NULL) ?  'g' : ' ';
111 112
}

113
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
114
{
115
	return obj->mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
116 117
}

118 119 120 121 122
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

123
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
124
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
125 126 127 128 129 130
			size += vma->node.size;
	}

	return size;
}

131 132 133
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
134
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
135
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
136
	struct i915_vma *vma;
137
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
138
	int pin_count = 0;
139
	enum intel_engine_id id;
B
Ben Widawsky 已提交
140

141 142
	lockdep_assert_held(&obj->base.dev->struct_mutex);

143
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
144
		   &obj->base,
145
		   get_active_flag(obj),
146 147
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
148
		   get_global_flag(obj),
149
		   get_pin_mapped_flag(obj),
150
		   obj->base.size / 1024,
151
		   obj->base.read_domains,
152
		   obj->base.write_domain);
153
	for_each_engine_id(engine, dev_priv, id)
154
		seq_printf(m, "%x ",
155 156
			   i915_gem_active_get_seqno(&obj->last_read[id],
						     &obj->base.dev->struct_mutex));
157
	seq_printf(m, "] %x %s%s%s",
158 159
		   i915_gem_active_get_seqno(&obj->last_write,
					     &obj->base.dev->struct_mutex),
160
		   i915_cache_level_str(dev_priv, obj->cache_level),
161 162 163 164
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
165
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
166
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
167
			pin_count++;
D
Dan Carpenter 已提交
168 169
	}
	seq_printf(m, " (pinned x %d)", pin_count);
170 171
	if (obj->pin_display)
		seq_printf(m, " (display)");
172
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
173 174 175
		if (!drm_mm_node_allocated(&vma->node))
			continue;

176
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
177
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
178
			   vma->node.start, vma->node.size);
179
		if (i915_vma_is_ggtt(vma))
180
			seq_printf(m, ", type: %u", vma->ggtt_view.type);
181 182 183 184
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
185
		seq_puts(m, ")");
B
Ben Widawsky 已提交
186
	}
187
	if (obj->stolen)
188
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
189
	if (obj->pin_display || obj->fault_mappable) {
190
		char s[3], *t = s;
191
		if (obj->pin_display)
192 193 194 195 196 197
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
198

199
	engine = i915_gem_active_get_engine(&obj->last_write,
200
					    &dev_priv->drm.struct_mutex);
201 202 203
	if (engine)
		seq_printf(m, " (%s)", engine->name);

204 205 206
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
207 208
}

209 210 211 212
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
213
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
214
	struct drm_i915_gem_object *b =
215
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
216

R
Rasmus Villemoes 已提交
217 218 219 220 221
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
222 223 224 225
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
226 227
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
228
	struct drm_i915_gem_object *obj;
229
	u64 total_obj_size, total_gtt_size;
230 231 232 233 234 235 236 237 238 239 240 241
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

242
		list_add(&obj->obj_exec_link, &stolen);
243 244

		total_obj_size += obj->base.size;
245
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
246 247 248 249 250 251
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

252
		list_add(&obj->obj_exec_link, &stolen);
253 254 255 256 257 258 259

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
260
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
261 262 263
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
264
		list_del_init(&obj->obj_exec_link);
265 266 267
	}
	mutex_unlock(&dev->struct_mutex);

268
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
269 270 271 272
		   count, total_obj_size, total_gtt_size);
	return 0;
}

273
struct file_stats {
274
	struct drm_i915_file_private *file_priv;
275 276 277 278
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
279 280 281 282 283 284
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
285
	struct i915_vma *vma;
286 287 288

	stats->count++;
	stats->total += obj->base.size;
289 290
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
291 292 293
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

294 295 296
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
297

298
		if (i915_vma_is_ggtt(vma)) {
299 300 301
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
302

303
			if (ppgtt->base.file != stats->file_priv)
304 305
				continue;
		}
306

307
		if (i915_vma_is_active(vma))
308 309 310
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
311 312 313 314 315
	}

	return 0;
}

316 317
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
318
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
319 320 321 322 323 324 325 326 327
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
328 329 330 331 332 333

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
334
	struct intel_engine_cs *engine;
335
	int j;
336 337 338

	memset(&stats, 0, sizeof(stats));

339
	for_each_engine(engine, dev_priv) {
340
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
341
			list_for_each_entry(obj,
342
					    &engine->batch_pool.cache_list[j],
343 344 345
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
346
	}
347

348
	print_file_stats(m, "[k]batch pool", stats);
349 350
}

351 352 353 354 355 356 357
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
358
			per_file_stats(0, ctx->engine[n].state->obj, data);
359
		if (ctx->engine[n].ring)
360
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
361 362 363 364 365 366 367 368
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
369
	struct drm_device *dev = &dev_priv->drm;
370 371 372 373 374
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

375
	mutex_lock(&dev->struct_mutex);
376 377 378
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

379
	list_for_each_entry(file, &dev->filelist, lhead) {
380 381 382
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
383
	mutex_unlock(&dev->struct_mutex);
384 385 386 387

	print_file_stats(m, "[k]contexts", stats);
}

388
static int i915_gem_object_info(struct seq_file *m, void *data)
389
{
390 391
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
392
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
393 394
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
395
	struct drm_i915_gem_object *obj;
396
	struct drm_file *file;
397 398 399 400 401 402
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

403 404 405 406
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

407 408 409
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
410
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
411 412 413 414 415 416 417 418
		size += obj->base.size;
		++count;

		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

419
		if (obj->mapping) {
420 421
			mapped_count++;
			mapped_size += obj->base.size;
422
		}
423
	}
424
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
425

426
	size = count = dpy_size = dpy_count = 0;
427
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
428 429 430
		size += obj->base.size;
		++count;

431
		if (obj->pin_display) {
432 433
			dpy_size += obj->base.size;
			++dpy_count;
434
		}
435

436 437 438 439
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
440

441
		if (obj->mapping) {
442 443
			mapped_count++;
			mapped_size += obj->base.size;
444
		}
445
	}
446 447
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
448
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
449
		   purgeable_count, purgeable_size);
450 451 452 453
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
454

455
	seq_printf(m, "%llu [%llu] gtt total\n",
456
		   ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
457

458 459
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
460 461 462
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
463
	print_context_stats(m, dev_priv);
464 465
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
466 467
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
468
		struct task_struct *task;
469 470

		memset(&stats, 0, sizeof(stats));
471
		stats.file_priv = file->driver_priv;
472
		spin_lock(&file->table_lock);
473
		idr_for_each(&file->object_idr, per_file_stats, &stats);
474
		spin_unlock(&file->table_lock);
475 476 477 478 479 480
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
481 482 483 484
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
						   client_list);
485
		rcu_read_lock();
486 487 488
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
489
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
490
		rcu_read_unlock();
491
		mutex_unlock(&dev->struct_mutex);
492
	}
493
	mutex_unlock(&dev->filelist_mutex);
494 495 496 497

	return 0;
}

498
static int i915_gem_gtt_info(struct seq_file *m, void *data)
499
{
500
	struct drm_info_node *node = m->private;
501 502
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
503
	bool show_pin_display_only = !!node->info_ent->data;
504
	struct drm_i915_gem_object *obj;
505
	u64 total_obj_size, total_gtt_size;
506 507 508 509 510 511 512
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
513
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
514
		if (show_pin_display_only && !obj->pin_display)
515 516
			continue;

517
		seq_puts(m, "   ");
518
		describe_obj(m, obj);
519
		seq_putc(m, '\n');
520
		total_obj_size += obj->base.size;
521
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
522 523 524 525 526
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

527
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
528 529 530 531 532
		   count, total_obj_size, total_gtt_size);

	return 0;
}

533 534
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
535 536
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
537
	struct intel_crtc *crtc;
538 539 540 541 542
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
543

544
	for_each_intel_crtc(dev, crtc) {
545 546
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
547
		struct intel_flip_work *work;
548

549
		spin_lock_irq(&dev->event_lock);
550 551
		work = crtc->flip_work;
		if (work == NULL) {
552
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
553 554
				   pipe, plane);
		} else {
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
				struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);

				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
					   engine->name,
					   i915_gem_request_get_seqno(work->flip_queued_req),
					   dev_priv->next_seqno,
573
					   intel_engine_get_seqno(engine),
574
					   i915_gem_request_completed(work->flip_queued_req));
575 576 577 578 579 580 581 582
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

583
			if (INTEL_GEN(dev_priv) >= 4)
584 585 586 587 588 589 590 591
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
592 593
			}
		}
594
		spin_unlock_irq(&dev->event_lock);
595 596
	}

597 598
	mutex_unlock(&dev->struct_mutex);

599 600 601
	return 0;
}

602 603
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
604 605
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
606
	struct drm_i915_gem_object *obj;
607
	struct intel_engine_cs *engine;
608
	int total = 0;
609
	int ret, j;
610 611 612 613 614

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

615
	for_each_engine(engine, dev_priv) {
616
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
617 618 619 620
			int count;

			count = 0;
			list_for_each_entry(obj,
621
					    &engine->batch_pool.cache_list[j],
622 623 624
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
625
				   engine->name, j, count);
626 627

			list_for_each_entry(obj,
628
					    &engine->batch_pool.cache_list[j],
629 630 631 632 633 634 635
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
636
		}
637 638
	}

639
	seq_printf(m, "total: %d\n", total);
640 641 642 643 644 645

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
	struct pid *pid = rq->ctx->pid;
	struct task_struct *task;

	rcu_read_lock();
	task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
	seq_printf(m, "%s%x [%x:%x] @ %d: %s [%d]\n", prefix,
		   rq->fence.seqno, rq->ctx->hw_id, rq->fence.seqno,
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
		   task ? task->comm : "<unknown>",
		   task ? task->pid : -1);
	rcu_read_unlock();
}

663 664
static int i915_gem_request_info(struct seq_file *m, void *data)
{
665 666
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
667
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
668
	struct drm_i915_gem_request *req;
669
	int ret, any;
670 671 672 673

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
674

675
	any = 0;
676
	for_each_engine(engine, dev_priv) {
677 678 679
		int count;

		count = 0;
680
		list_for_each_entry(req, &engine->request_list, link)
681 682
			count++;
		if (count == 0)
683 684
			continue;

685
		seq_printf(m, "%s requests: %d\n", engine->name, count);
686 687
		list_for_each_entry(req, &engine->request_list, link)
			print_request(m, req, "    ");
688 689

		any++;
690
	}
691 692
	mutex_unlock(&dev->struct_mutex);

693
	if (any == 0)
694
		seq_puts(m, "No requests\n");
695

696 697 698
	return 0;
}

699
static void i915_ring_seqno_info(struct seq_file *m,
700
				 struct intel_engine_cs *engine)
701
{
702 703 704
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

705
	seq_printf(m, "Current sequence (%s): %x\n",
706
		   engine->name, intel_engine_get_seqno(engine));
707 708 709 710 711 712 713 714 715

	spin_lock(&b->lock);
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
	spin_unlock(&b->lock);
716 717
}

718 719
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
720
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
721
	struct intel_engine_cs *engine;
722

723
	for_each_engine(engine, dev_priv)
724
		i915_ring_seqno_info(m, engine);
725

726 727 728 729 730 731
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
732
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
733
	struct intel_engine_cs *engine;
734
	int i, pipe;
735

736
	intel_runtime_pm_get(dev_priv);
737

738
	if (IS_CHERRYVIEW(dev_priv)) {
739 740 741 742 743 744 745 746 747 748 749
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
750
		for_each_pipe(dev_priv, pipe)
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
777
	} else if (INTEL_GEN(dev_priv) >= 8) {
778 779 780 781 782 783 784 785 786 787 788 789
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

790
		for_each_pipe(dev_priv, pipe) {
791 792 793 794 795
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
796 797 798 799
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
800
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
801 802
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
803
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
804 805
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
806
			seq_printf(m, "Pipe %c IER:\t%08x\n",
807 808
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
809 810

			intel_display_power_put(dev_priv, power_domain);
811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
833
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
834 835 836 837 838 839 840 841
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
842
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

871
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
872 873 874 875 876 877
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
878
		for_each_pipe(dev_priv, pipe)
879 880 881
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
902
	for_each_engine(engine, dev_priv) {
903
		if (INTEL_GEN(dev_priv) >= 6) {
904 905
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
906
				   engine->name, I915_READ_IMR(engine));
907
		}
908
		i915_ring_seqno_info(m, engine);
909
	}
910
	intel_runtime_pm_put(dev_priv);
911

912 913 914
	return 0;
}

915 916
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
917 918
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
919 920 921 922 923
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
924 925 926

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
927
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
928

C
Chris Wilson 已提交
929 930
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
931
		if (!vma)
932
			seq_puts(m, "unused");
933
		else
934
			describe_obj(m, vma->obj);
935
		seq_putc(m, '\n');
936 937
	}

938
	mutex_unlock(&dev->struct_mutex);
939 940 941
	return 0;
}

942 943
static int i915_hws_info(struct seq_file *m, void *data)
{
944
	struct drm_info_node *node = m->private;
945
	struct drm_i915_private *dev_priv = node_to_i915(node);
946
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
947
	const u32 *hws;
948 949
	int i;

950
	engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
951
	hws = engine->status_page.page_addr;
952 953 954 955 956 957 958 959 960 961 962
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

963 964 965 966 967 968
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
969
	struct i915_error_state_file_priv *error_priv = filp->private_data;
970 971

	DRM_DEBUG_DRIVER("Resetting error state\n");
972
	i915_destroy_error_state(error_priv->dev);
973 974 975 976 977 978

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
979
	struct drm_i915_private *dev_priv = inode->i_private;
980 981 982 983 984 985
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

986
	error_priv->dev = &dev_priv->drm;
987

988
	i915_error_state_get(&dev_priv->drm, error_priv);
989

990 991 992
	file->private_data = error_priv;

	return 0;
993 994 995 996
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
997
	struct i915_error_state_file_priv *error_priv = file->private_data;
998

999
	i915_error_state_put(error_priv);
1000 1001
	kfree(error_priv);

1002 1003 1004
	return 0;
}

1005 1006 1007 1008 1009 1010 1011 1012 1013
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1014 1015
	ret = i915_error_state_buf_init(&error_str,
					to_i915(error_priv->dev), count, *pos);
1016 1017
	if (ret)
		return ret;
1018

1019
	ret = i915_error_state_to_str(&error_str, error_priv);
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1032
	i915_error_state_buf_release(&error_str);
1033
	return ret ?: ret_count;
1034 1035 1036 1037 1038
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1039
	.read = i915_error_state_read,
1040 1041 1042 1043 1044
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1045 1046
static int
i915_next_seqno_get(void *data, u64 *val)
1047
{
1048
	struct drm_i915_private *dev_priv = data;
1049 1050
	int ret;

1051
	ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
1052 1053 1054
	if (ret)
		return ret;

1055
	*val = dev_priv->next_seqno;
1056
	mutex_unlock(&dev_priv->drm.struct_mutex);
1057

1058
	return 0;
1059 1060
}

1061 1062 1063
static int
i915_next_seqno_set(void *data, u64 val)
{
1064 1065
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1066 1067 1068 1069 1070 1071
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1072
	ret = i915_gem_set_seqno(dev, val);
1073 1074
	mutex_unlock(&dev->struct_mutex);

1075
	return ret;
1076 1077
}

1078 1079
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1080
			"0x%llx\n");
1081

1082
static int i915_frequency_info(struct seq_file *m, void *unused)
1083
{
1084 1085
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1086 1087 1088
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1089

1090
	if (IS_GEN5(dev_priv)) {
1091 1092 1093 1094 1095 1096 1097 1098 1099
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1100
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1127
	} else if (INTEL_GEN(dev_priv) >= 6) {
1128 1129 1130
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1131
		u32 rpmodectl, rpinclimit, rpdeclimit;
1132
		u32 rpstat, cagf, reqf;
1133 1134
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1135
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1136 1137
		int max_freq;

1138
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1139
		if (IS_BROXTON(dev_priv)) {
1140 1141 1142 1143 1144 1145 1146
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1147
		/* RPSTAT1 is in the GT power well */
1148 1149
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1150
			goto out;
1151

1152
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1153

1154
		reqf = I915_READ(GEN6_RPNSWREQ);
1155
		if (IS_GEN9(dev_priv))
1156 1157 1158
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1159
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1160 1161 1162 1163
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1164
		reqf = intel_gpu_freq(dev_priv, reqf);
1165

1166 1167 1168 1169
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1170
		rpstat = I915_READ(GEN6_RPSTAT1);
1171 1172 1173 1174 1175 1176
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1177
		if (IS_GEN9(dev_priv))
1178
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1179
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1180 1181 1182
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1183
		cagf = intel_gpu_freq(dev_priv, cagf);
1184

1185
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1186 1187
		mutex_unlock(&dev->struct_mutex);

1188
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1201
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1202
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1203
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1204 1205
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1206
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1207 1208 1209 1210
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1211 1212 1213 1214
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1215
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1216
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1217 1218 1219 1220 1221 1222
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1223 1224 1225
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1226 1227 1228 1229 1230 1231
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1232 1233
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1234

1235
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
1236
			    rp_state_cap >> 16) & 0xff;
1237
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1238
			     GEN9_FREQ_SCALER : 1);
1239
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1240
			   intel_gpu_freq(dev_priv, max_freq));
1241 1242

		max_freq = (rp_state_cap & 0xff00) >> 8;
1243
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1244
			     GEN9_FREQ_SCALER : 1);
1245
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1246
			   intel_gpu_freq(dev_priv, max_freq));
1247

1248
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
1249
			    rp_state_cap >> 0) & 0xff;
1250
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1251
			     GEN9_FREQ_SCALER : 1);
1252
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1253
			   intel_gpu_freq(dev_priv, max_freq));
1254
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1255
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1256

1257 1258 1259
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1260 1261
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1262 1263
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1264 1265
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1266 1267 1268 1269 1270
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1271
	} else {
1272
		seq_puts(m, "no P-state info available\n");
1273
	}
1274

1275 1276 1277 1278
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1279 1280 1281
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1282 1283
}

1284 1285 1286 1287
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1288 1289 1290
	int slice;
	int subslice;

1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1303 1304 1305 1306 1307 1308 1309
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1310 1311
}

1312 1313
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1314
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1315
	struct intel_engine_cs *engine;
1316 1317
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1318
	struct intel_instdone instdone;
1319
	enum intel_engine_id id;
1320

1321 1322 1323 1324 1325 1326 1327 1328 1329
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
		seq_printf(m, "Wedged\n");
	if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
		seq_printf(m, "Reset in progress\n");
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
		seq_printf(m, "Waiter holding struct mutex\n");
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
		seq_printf(m, "struct_mutex blocked for reset\n");

1330 1331 1332 1333 1334
	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1335 1336
	intel_runtime_pm_get(dev_priv);

1337
	for_each_engine_id(engine, dev_priv, id) {
1338
		acthd[id] = intel_engine_get_active_head(engine);
1339
		seqno[id] = intel_engine_get_seqno(engine);
1340 1341
	}

1342
	i915_get_engine_instdone(dev_priv, RCS, &instdone);
1343

1344 1345
	intel_runtime_pm_put(dev_priv);

1346 1347 1348 1349 1350 1351 1352
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1353
	for_each_engine_id(engine, dev_priv, id) {
1354 1355 1356
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1357
		seq_printf(m, "%s:\n", engine->name);
1358 1359 1360 1361
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
			   engine->hangcheck.seqno,
			   seqno[id],
			   engine->last_submitted_seqno);
1362 1363 1364 1365
		seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
					  &dev_priv->gpu_error.missed_irq_rings)));
1366 1367 1368 1369 1370 1371 1372 1373 1374
		spin_lock(&b->lock);
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
		spin_unlock(&b->lock);

1375
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1376
			   (long long)engine->hangcheck.acthd,
1377
			   (long long)acthd[id]);
1378 1379
		seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
		seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
1380

1381
		if (engine->id == RCS) {
1382
			seq_puts(m, "\tinstdone read =\n");
1383

1384
			i915_instdone_info(dev_priv, m, &instdone);
1385

1386
			seq_puts(m, "\tinstdone accu =\n");
1387

1388 1389
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1390
		}
1391 1392 1393 1394 1395
	}

	return 0;
}

1396
static int ironlake_drpc_info(struct seq_file *m)
1397
{
1398 1399
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1400 1401 1402 1403 1404 1405 1406
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1407
	intel_runtime_pm_get(dev_priv);
1408 1409 1410 1411 1412

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1413
	intel_runtime_pm_put(dev_priv);
1414
	mutex_unlock(&dev->struct_mutex);
1415

1416
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1417 1418 1419 1420
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1421
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1422
	seq_printf(m, "SW control enabled: %s\n",
1423
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1424
	seq_printf(m, "Gated voltage change: %s\n",
1425
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1426 1427
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1428
	seq_printf(m, "Max P-state: P%d\n",
1429
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1430 1431 1432 1433
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1434
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1435
	seq_puts(m, "Current RS state: ");
1436 1437
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1438
		seq_puts(m, "on\n");
1439 1440
		break;
	case RSX_STATUS_RC1:
1441
		seq_puts(m, "RC1\n");
1442 1443
		break;
	case RSX_STATUS_RC1E:
1444
		seq_puts(m, "RC1E\n");
1445 1446
		break;
	case RSX_STATUS_RS1:
1447
		seq_puts(m, "RS1\n");
1448 1449
		break;
	case RSX_STATUS_RS2:
1450
		seq_puts(m, "RS2 (RC6)\n");
1451 1452
		break;
	case RSX_STATUS_RS3:
1453
		seq_puts(m, "RC3 (RC6+)\n");
1454 1455
		break;
	default:
1456
		seq_puts(m, "unknown\n");
1457 1458
		break;
	}
1459 1460 1461 1462

	return 0;
}

1463
static int i915_forcewake_domains(struct seq_file *m, void *data)
1464
{
1465
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1466 1467 1468
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1469
	for_each_fw_domain(fw_domain, dev_priv) {
1470
		seq_printf(m, "%s.wake_count = %u\n",
1471
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1472 1473 1474
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1475

1476 1477 1478 1479 1480
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1481
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1482
	u32 rpmodectl1, rcctl1, pw_status;
1483

1484 1485
	intel_runtime_pm_get(dev_priv);

1486
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1487 1488 1489
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1490 1491
	intel_runtime_pm_put(dev_priv);

1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1505
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1506
	seq_printf(m, "Media Power Well: %s\n",
1507
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1508

1509 1510 1511 1512 1513
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1514
	return i915_forcewake_domains(m, NULL);
1515 1516
}

1517 1518
static int gen6_drpc_info(struct seq_file *m)
{
1519 1520
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
B
Ben Widawsky 已提交
1521
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1522
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1523
	unsigned forcewake_count;
1524
	int count = 0, ret;
1525 1526 1527 1528

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1529
	intel_runtime_pm_get(dev_priv);
1530

1531
	spin_lock_irq(&dev_priv->uncore.lock);
1532
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1533
	spin_unlock_irq(&dev_priv->uncore.lock);
1534 1535

	if (forcewake_count) {
1536 1537
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1538 1539 1540 1541 1542 1543 1544
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1545
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1546
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1547 1548 1549

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1550
	if (INTEL_GEN(dev_priv) >= 9) {
1551 1552 1553
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1554
	mutex_unlock(&dev->struct_mutex);
1555 1556 1557
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1558

1559 1560
	intel_runtime_pm_put(dev_priv);

1561 1562 1563 1564 1565 1566 1567
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1568
	seq_printf(m, "RC1e Enabled: %s\n",
1569 1570 1571
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1572
	if (INTEL_GEN(dev_priv) >= 9) {
1573 1574 1575 1576 1577
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1578 1579 1580 1581
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1582
	seq_puts(m, "Current RC state: ");
1583 1584 1585
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1586
			seq_puts(m, "Core Power Down\n");
1587
		else
1588
			seq_puts(m, "on\n");
1589 1590
		break;
	case GEN6_RC3:
1591
		seq_puts(m, "RC3\n");
1592 1593
		break;
	case GEN6_RC6:
1594
		seq_puts(m, "RC6\n");
1595 1596
		break;
	case GEN6_RC7:
1597
		seq_puts(m, "RC7\n");
1598 1599
		break;
	default:
1600
		seq_puts(m, "Unknown\n");
1601 1602 1603 1604 1605
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1606
	if (INTEL_GEN(dev_priv) >= 9) {
1607 1608 1609 1610 1611 1612 1613
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1625 1626 1627 1628 1629 1630
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1631
	return i915_forcewake_domains(m, NULL);
1632 1633 1634 1635
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1636
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1637

1638
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1639
		return vlv_drpc_info(m);
1640
	else if (INTEL_GEN(dev_priv) >= 6)
1641 1642 1643 1644 1645
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1646 1647
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1648
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1659 1660
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1661
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1662

1663
	if (!HAS_FBC(dev_priv)) {
1664
		seq_puts(m, "FBC unsupported on this chipset\n");
1665 1666 1667
		return 0;
	}

1668
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1669
	mutex_lock(&dev_priv->fbc.lock);
1670

1671
	if (intel_fbc_is_active(dev_priv))
1672
		seq_puts(m, "FBC enabled\n");
1673 1674
	else
		seq_printf(m, "FBC disabled: %s\n",
1675
			   dev_priv->fbc.no_fbc_reason);
1676

1677 1678
	if (intel_fbc_is_active(dev_priv) &&
	    INTEL_GEN(dev_priv) >= 7)
1679 1680 1681 1682
		seq_printf(m, "Compressing: %s\n",
			   yesno(I915_READ(FBC_STATUS2) &
				 FBC_COMPRESSION_MASK));

P
Paulo Zanoni 已提交
1683
	mutex_unlock(&dev_priv->fbc.lock);
1684 1685
	intel_runtime_pm_put(dev_priv);

1686 1687 1688
	return 0;
}

1689 1690
static int i915_fbc_fc_get(void *data, u64 *val)
{
1691
	struct drm_i915_private *dev_priv = data;
1692

1693
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1694 1695 1696 1697 1698 1699 1700 1701 1702
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1703
	struct drm_i915_private *dev_priv = data;
1704 1705
	u32 reg;

1706
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1707 1708
		return -ENODEV;

P
Paulo Zanoni 已提交
1709
	mutex_lock(&dev_priv->fbc.lock);
1710 1711 1712 1713 1714 1715 1716 1717

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1718
	mutex_unlock(&dev_priv->fbc.lock);
1719 1720 1721 1722 1723 1724 1725
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1726 1727
static int i915_ips_status(struct seq_file *m, void *unused)
{
1728
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1729

1730
	if (!HAS_IPS(dev_priv)) {
1731 1732 1733 1734
		seq_puts(m, "not supported\n");
		return 0;
	}

1735 1736
	intel_runtime_pm_get(dev_priv);

1737 1738 1739
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1740
	if (INTEL_GEN(dev_priv) >= 8) {
1741 1742 1743 1744 1745 1746 1747
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1748

1749 1750
	intel_runtime_pm_put(dev_priv);

1751 1752 1753
	return 0;
}

1754 1755
static int i915_sr_status(struct seq_file *m, void *unused)
{
1756
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1757 1758
	bool sr_enabled = false;

1759 1760
	intel_runtime_pm_get(dev_priv);

1761
	if (HAS_PCH_SPLIT(dev_priv))
1762
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1763 1764
	else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1765
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1766
	else if (IS_I915GM(dev_priv))
1767
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1768
	else if (IS_PINEVIEW(dev_priv))
1769
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1770
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1771
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1772

1773 1774
	intel_runtime_pm_put(dev_priv);

1775 1776
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1777 1778 1779 1780

	return 0;
}

1781 1782
static int i915_emon_status(struct seq_file *m, void *unused)
{
1783 1784
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1785
	unsigned long temp, chipset, gfx;
1786 1787
	int ret;

1788
	if (!IS_GEN5(dev_priv))
1789 1790
		return -ENODEV;

1791 1792 1793
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1794 1795 1796 1797

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1798
	mutex_unlock(&dev->struct_mutex);
1799 1800 1801 1802 1803 1804 1805 1806 1807

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1808 1809
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1810
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1811
	int ret = 0;
1812
	int gpu_freq, ia_freq;
1813
	unsigned int max_gpu_freq, min_gpu_freq;
1814

1815
	if (!HAS_LLC(dev_priv)) {
1816
		seq_puts(m, "unsupported on this chipset\n");
1817 1818 1819
		return 0;
	}

1820 1821
	intel_runtime_pm_get(dev_priv);

1822
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1823
	if (ret)
1824
		goto out;
1825

1826
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1837
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1838

1839
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1840 1841 1842 1843
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1844
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1845
			   intel_gpu_freq(dev_priv, (gpu_freq *
1846
				(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1847
				 GEN9_FREQ_SCALER : 1))),
1848 1849
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1850 1851
	}

1852
	mutex_unlock(&dev_priv->rps.hw_lock);
1853

1854 1855 1856
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1857 1858
}

1859 1860
static int i915_opregion(struct seq_file *m, void *unused)
{
1861 1862
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1863 1864 1865 1866 1867
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1868
		goto out;
1869

1870 1871
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1872 1873 1874

	mutex_unlock(&dev->struct_mutex);

1875
out:
1876 1877 1878
	return 0;
}

1879 1880
static int i915_vbt(struct seq_file *m, void *unused)
{
1881
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1882 1883 1884 1885 1886 1887 1888

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1889 1890
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1891 1892
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1893
	struct intel_framebuffer *fbdev_fb = NULL;
1894
	struct drm_framebuffer *drm_fb;
1895 1896 1897 1898 1899
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1900

1901
#ifdef CONFIG_DRM_FBDEV_EMULATION
1902 1903
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
			   fbdev_fb->base.depth,
			   fbdev_fb->base.bits_per_pixel,
			   fbdev_fb->base.modifier[0],
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1915
#endif
1916

1917
	mutex_lock(&dev->mode_config.fb_lock);
1918
	drm_for_each_fb(drm_fb, dev) {
1919 1920
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1921 1922
			continue;

1923
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1924 1925 1926
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1927
			   fb->base.bits_per_pixel,
1928
			   fb->base.modifier[0],
1929
			   drm_framebuffer_read_refcount(&fb->base));
1930
		describe_obj(m, fb->obj);
1931
		seq_putc(m, '\n');
1932
	}
1933
	mutex_unlock(&dev->mode_config.fb_lock);
1934
	mutex_unlock(&dev->struct_mutex);
1935 1936 1937 1938

	return 0;
}

1939
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1940 1941
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1942 1943
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1944 1945
}

1946 1947
static int i915_context_status(struct seq_file *m, void *unused)
{
1948 1949
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1950
	struct intel_engine_cs *engine;
1951
	struct i915_gem_context *ctx;
1952
	int ret;
1953

1954
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1955 1956 1957
	if (ret)
		return ret;

1958
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1959
		seq_printf(m, "HW context %u ", ctx->hw_id);
1960
		if (ctx->pid) {
1961 1962
			struct task_struct *task;

1963
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1964 1965 1966 1967 1968
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1969 1970
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1971 1972 1973 1974
		} else {
			seq_puts(m, "(kernel) ");
		}

1975 1976
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1977

1978 1979 1980 1981 1982 1983
		for_each_engine(engine, dev_priv) {
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1984
				describe_obj(m, ce->state->obj);
1985
			if (ce->ring)
1986
				describe_ctx_ring(m, ce->ring);
1987 1988
			seq_putc(m, '\n');
		}
1989 1990

		seq_putc(m, '\n');
1991 1992
	}

1993
	mutex_unlock(&dev->struct_mutex);
1994 1995 1996 1997

	return 0;
}

1998
static void i915_dump_lrc_obj(struct seq_file *m,
1999
			      struct i915_gem_context *ctx,
2000
			      struct intel_engine_cs *engine)
2001
{
2002
	struct i915_vma *vma = ctx->engine[engine->id].state;
2003 2004 2005
	struct page *page;
	int j;

2006 2007
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

2008 2009
	if (!vma) {
		seq_puts(m, "\tFake context\n");
2010 2011 2012
		return;
	}

2013 2014
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
2015
			   i915_ggtt_offset(vma));
2016

2017 2018
	if (i915_gem_object_get_pages(vma->obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n\n");
2019 2020 2021
		return;
	}

2022 2023 2024
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2025 2026

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2027 2028 2029
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2030 2031 2032 2033 2034 2035 2036 2037 2038
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

2039 2040
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2041 2042
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2043
	struct intel_engine_cs *engine;
2044
	struct i915_gem_context *ctx;
2045
	int ret;
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2056
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2057 2058
		for_each_engine(engine, dev_priv)
			i915_dump_lrc_obj(m, ctx, engine);
2059 2060 2061 2062 2063 2064

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2065 2066
static const char *swizzle_string(unsigned swizzle)
{
2067
	switch (swizzle) {
2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2083
		return "unknown";
2084 2085 2086 2087 2088 2089 2090
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2091 2092
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2093 2094 2095 2096 2097
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2098
	intel_runtime_pm_get(dev_priv);
2099 2100 2101 2102 2103 2104

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2105
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2106 2107
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2108 2109
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2110 2111 2112 2113
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2114
	} else if (INTEL_GEN(dev_priv) >= 6) {
2115 2116 2117 2118 2119 2120 2121 2122
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2123
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2124 2125 2126 2127 2128
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2129 2130
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2131
	}
2132 2133 2134 2135

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2136
	intel_runtime_pm_put(dev_priv);
2137 2138 2139 2140 2141
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2142 2143
static int per_file_ctx(int id, void *ptr, void *data)
{
2144
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2145
	struct seq_file *m = data;
2146 2147 2148 2149 2150 2151 2152
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2153

2154 2155 2156
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2157
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2158 2159 2160 2161 2162
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2163 2164
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2165
{
2166
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
2167
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2168
	int i;
D
Daniel Vetter 已提交
2169

B
Ben Widawsky 已提交
2170 2171 2172
	if (!ppgtt)
		return;

2173
	for_each_engine(engine, dev_priv) {
2174
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2175
		for (i = 0; i < 4; i++) {
2176
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2177
			pdp <<= 32;
2178
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2179
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2180 2181 2182 2183
		}
	}
}

2184 2185
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2186
{
2187
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
2188

2189
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2190 2191
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2192
	for_each_engine(engine, dev_priv) {
2193
		seq_printf(m, "%s\n", engine->name);
2194
		if (IS_GEN7(dev_priv))
2195 2196 2197 2198 2199 2200 2201 2202
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2203 2204 2205 2206
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2207
		seq_puts(m, "aliasing PPGTT:\n");
2208
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2209

B
Ben Widawsky 已提交
2210
		ppgtt->debug_dump(ppgtt, m);
2211
	}
B
Ben Widawsky 已提交
2212

D
Daniel Vetter 已提交
2213
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2214 2215 2216 2217
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2218 2219
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2220
	struct drm_file *file;
2221
	int ret;
B
Ben Widawsky 已提交
2222

2223 2224
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2225
	if (ret)
2226 2227
		goto out_unlock;

2228
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2229

2230 2231 2232 2233
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2234

2235 2236
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2237
		struct task_struct *task;
2238

2239
		task = get_pid_task(file->pid, PIDTYPE_PID);
2240 2241
		if (!task) {
			ret = -ESRCH;
2242
			goto out_rpm;
2243
		}
2244 2245
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2246 2247 2248 2249
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2250
out_rpm:
2251
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2252
	mutex_unlock(&dev->struct_mutex);
2253 2254
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2255
	return ret;
D
Daniel Vetter 已提交
2256 2257
}

2258 2259
static int count_irq_waiters(struct drm_i915_private *i915)
{
2260
	struct intel_engine_cs *engine;
2261 2262
	int count = 0;

2263
	for_each_engine(engine, i915)
2264
		count += intel_engine_has_waiter(engine);
2265 2266 2267 2268

	return count;
}

2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2283 2284
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2285 2286
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2287 2288
	struct drm_file *file;

2289
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2290 2291
	seq_printf(m, "GPU busy? %s [%x]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
2292
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2293 2294 2295
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2296 2297 2298 2299
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2300 2301 2302 2303
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2304 2305

	mutex_lock(&dev->filelist_mutex);
2306
	spin_lock(&dev_priv->rps.client_lock);
2307 2308 2309 2310 2311 2312 2313 2314 2315
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2316 2317
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2318 2319
		rcu_read_unlock();
	}
2320
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2321
	spin_unlock(&dev_priv->rps.client_lock);
2322
	mutex_unlock(&dev->filelist_mutex);
2323

2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
	    dev_priv->gt.active_engines) {
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
			   100 * rpup / rpupei,
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
			   100 * rpdown / rpdownei,
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2349
	return 0;
2350 2351
}

2352 2353
static int i915_llc(struct seq_file *m, void *data)
{
2354
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2355
	const bool edram = INTEL_GEN(dev_priv) > 8;
2356

2357
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2358 2359
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2360 2361 2362 2363

	return 0;
}

2364 2365
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2366
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2367 2368 2369
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

2370
	if (!HAS_GUC_UCODE(dev_priv))
2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
A
Alex Dai 已提交
2384 2385 2386 2387 2388 2389
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2407 2408 2409 2410
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2411
	struct intel_engine_cs *engine;
2412
	enum intel_engine_id id;
2413 2414 2415 2416 2417 2418 2419 2420 2421
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
		client->doorbell_id, client->doorbell_offset, client->cookie);
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2422
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2423 2424 2425
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2426 2427 2428
	for_each_engine_id(engine, dev_priv, id) {
		u64 submissions = client->submissions[id];
		tot += submissions;
2429
		seq_printf(m, "\tSubmissions: %llu %s\n",
2430
				submissions, engine->name);
2431 2432 2433 2434 2435 2436
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2437 2438
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2439
	struct intel_guc guc;
2440
	struct i915_guc_client client = {};
2441
	struct intel_engine_cs *engine;
2442
	enum intel_engine_id id;
2443 2444
	u64 total = 0;

2445
	if (!HAS_GUC_SCHED(dev_priv))
2446 2447
		return 0;

A
Alex Dai 已提交
2448 2449 2450
	if (mutex_lock_interruptible(&dev->struct_mutex))
		return 0;

2451 2452
	/* Take a local copy of the GuC data, so we can dump it at leisure */
	guc = dev_priv->guc;
A
Alex Dai 已提交
2453
	if (guc.execbuf_client)
2454
		client = *guc.execbuf_client;
A
Alex Dai 已提交
2455 2456

	mutex_unlock(&dev->struct_mutex);
2457

2458 2459 2460 2461
	seq_printf(m, "Doorbell map:\n");
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);

2462 2463 2464 2465 2466 2467 2468
	seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc.action_err);

	seq_printf(m, "\nGuC submissions:\n");
2469 2470 2471
	for_each_engine_id(engine, dev_priv, id) {
		u64 submissions = guc.submissions[id];
		total += submissions;
2472
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2473
			engine->name, submissions, guc.last_seqno[id]);
2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
	i915_guc_client_info(m, dev_priv, &client);

	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2485 2486
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2487
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2488
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2489 2490
	int i = 0, pg;

2491
	if (!dev_priv->guc.log_vma)
A
Alex Dai 已提交
2492 2493
		return 0;

2494 2495 2496
	obj = dev_priv->guc.log_vma->obj;
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2511 2512
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2513
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2514
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2515 2516
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2517
	bool enabled = false;
2518

2519
	if (!HAS_PSR(dev_priv)) {
2520 2521 2522 2523
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2524 2525
	intel_runtime_pm_get(dev_priv);

2526
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2527 2528
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2529
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2530
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2531 2532 2533 2534
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2535

2536
	if (HAS_DDI(dev_priv))
2537
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2538 2539 2540 2541 2542 2543 2544
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2545 2546
		}
	}
2547 2548 2549 2550

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2551 2552
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2553
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2554 2555 2556 2557 2558 2559
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2560

2561 2562 2563 2564
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2565
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2566
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2567
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2568 2569 2570

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2571
	mutex_unlock(&dev_priv->psr.lock);
2572

2573
	intel_runtime_pm_put(dev_priv);
2574 2575 2576
	return 0;
}

2577 2578
static int i915_sink_crc(struct seq_file *m, void *data)
{
2579 2580
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2581 2582 2583 2584 2585 2586
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2587
	for_each_intel_connector(dev, connector) {
2588
		struct drm_crtc *crtc;
2589

2590
		if (!connector->base.state->best_encoder)
2591 2592
			continue;

2593 2594
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2595 2596
			continue;

2597
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2598 2599
			continue;

2600
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2617 2618
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2619
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2620 2621 2622
	u64 power;
	u32 units;

2623
	if (INTEL_GEN(dev_priv) < 6)
2624 2625
		return -ENODEV;

2626 2627
	intel_runtime_pm_get(dev_priv);

2628 2629 2630 2631 2632 2633
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2634 2635
	intel_runtime_pm_put(dev_priv);

2636
	seq_printf(m, "%llu", (long long unsigned)power);
2637 2638 2639 2640

	return 0;
}

2641
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2642
{
2643
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2644
	struct pci_dev *pdev = dev_priv->drm.pdev;
2645

2646 2647
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2648

2649
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2650
	seq_printf(m, "IRQs disabled: %s\n",
2651
		   yesno(!intel_irqs_enabled(dev_priv)));
2652
#ifdef CONFIG_PM
2653
	seq_printf(m, "Usage count: %d\n",
2654
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2655 2656 2657
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2658
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2659 2660
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2661

2662 2663 2664
	return 0;
}

2665 2666
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2667
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2688
				 intel_display_power_domain_str(power_domain),
2689 2690 2691 2692 2693 2694 2695 2696 2697
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2698 2699
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2700
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2701 2702
	struct intel_csr *csr;

2703
	if (!HAS_CSR(dev_priv)) {
2704 2705 2706 2707 2708 2709
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2710 2711
	intel_runtime_pm_get(dev_priv);

2712 2713 2714 2715
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2716
		goto out;
2717 2718 2719 2720

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2721
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2722 2723 2724 2725
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2726
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2727 2728
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2729 2730
	}

2731 2732 2733 2734 2735
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2736 2737
	intel_runtime_pm_put(dev_priv);

2738 2739 2740
	return 0;
}

2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2763 2764
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2765 2766 2767 2768 2769 2770
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2771
		   encoder->base.id, encoder->name);
2772 2773 2774 2775
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2776
			   connector->name,
2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2790 2791
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2792 2793
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2794 2795
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2796

2797
	if (fb)
2798
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2799 2800
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2801 2802
	else
		seq_puts(m, "\tprimary plane disabled\n");
2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2822
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2823
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2824
		intel_panel_info(m, &intel_connector->panel);
2825 2826 2827

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2828 2829 2830 2831 2832 2833 2834 2835
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2836
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2850
	struct drm_display_mode *mode;
2851 2852

	seq_printf(m, "connector %d: type %s, status: %s\n",
2853
		   connector->base.id, connector->name,
2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2865 2866 2867 2868 2869 2870 2871

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
2872
		intel_dp_info(m, intel_connector);
2873 2874 2875
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2876
			intel_lvds_info(m, intel_connector);
2877 2878 2879 2880 2881 2882 2883 2884
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2885
	}
2886

2887 2888 2889
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2890 2891
}

2892
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
2893 2894 2895
{
	u32 state;

2896
	if (IS_845G(dev_priv) || IS_I865G(dev_priv))
2897
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
2898
	else
2899
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2900 2901 2902 2903

	return state;
}

2904 2905
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
2906 2907 2908
{
	u32 pos;

2909
	pos = I915_READ(CURPOS(pipe));
2910 2911 2912 2913 2914 2915 2916 2917 2918

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

2919
	return cursor_active(dev_priv, pipe);
2920 2921
}

2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
2949 2950 2951 2952 2953 2954
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
2955 2956 2957 2958 2959 2960 2961
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2962 2963
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
			   state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

		for (i = 0; i < SKL_NUM_SCALERS; i++) {
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3023 3024
static int i915_display_info(struct seq_file *m, void *unused)
{
3025 3026
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3027
	struct intel_crtc *crtc;
3028 3029
	struct drm_connector *connector;

3030
	intel_runtime_pm_get(dev_priv);
3031 3032 3033
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3034
	for_each_intel_crtc(dev, crtc) {
3035
		bool active;
3036
		struct intel_crtc_state *pipe_config;
3037
		int x, y;
3038

3039 3040
		pipe_config = to_intel_crtc_state(crtc->base.state);

3041
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3042
			   crtc->base.base.id, pipe_name(crtc->pipe),
3043
			   yesno(pipe_config->base.active),
3044 3045 3046
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3047
		if (pipe_config->base.active) {
3048 3049
			intel_crtc_info(m, crtc);

3050
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3051
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3052
				   yesno(crtc->cursor_base),
3053 3054
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3055
				   crtc->cursor_addr, yesno(active));
3056 3057
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3058
		}
3059 3060 3061 3062

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3063 3064 3065 3066 3067 3068 3069 3070 3071
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3072
	intel_runtime_pm_put(dev_priv);
3073 3074 3075 3076

	return 0;
}

3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;

	for_each_engine(engine, dev_priv) {
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [score %d]\n",
			   intel_engine_get_seqno(engine),
			   engine->last_submitted_seqno,
			   engine->hangcheck.seqno,
			   engine->hangcheck.score);

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

		rq = list_first_entry(&engine->request_list,
				struct drm_i915_gem_request, link);
		if (&rq->link != &engine->request_list)
			print_request(m, rq, "\t\tfirst  ");

		rq = list_last_entry(&engine->request_list,
				struct drm_i915_gem_request, link);
		if (&rq->link != &engine->request_list)
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
				unsigned int idx = ++read % GEN8_CSB_ENTRIES;

				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
			rq = READ_ONCE(engine->execlist_port[0].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[0] ");
			else
				seq_printf(m, "\t\tELSP[0] idle\n");
			rq = READ_ONCE(engine->execlist_port[1].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[1] ");
			else
				seq_printf(m, "\t\tELSP[1] idle\n");
			rcu_read_unlock();
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

		spin_lock(&b->lock);
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
		spin_unlock(&b->lock);

		seq_puts(m, "\n");
	}

	return 0;
}

B
Ben Widawsky 已提交
3204 3205
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3206 3207
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3208
	struct intel_engine_cs *engine;
3209
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3210 3211
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3212

3213
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3214 3215 3216 3217 3218 3219 3220
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3221
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3222

3223
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3224 3225 3226
		struct page *page;
		uint64_t *seqno;

3227
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3228 3229

		seqno = (uint64_t *)kmap_atomic(page);
3230
		for_each_engine_id(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3231 3232
			uint64_t offset;

3233
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3234 3235 3236

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3237
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3238 3239 3240 3241 3242 3243 3244
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3245
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3246 3247 3248 3249 3250 3251 3252 3253 3254
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3255
		for_each_engine(engine, dev_priv)
B
Ben Widawsky 已提交
3256 3257
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3258
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3259 3260 3261 3262
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
3263 3264
	for_each_engine(engine, dev_priv) {
		for (j = 0; j < num_rings; j++)
3265 3266
			seq_printf(m, "  0x%08x ",
				   engine->semaphore.sync_seqno[j]);
B
Ben Widawsky 已提交
3267 3268 3269 3270
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

3271
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3272 3273 3274 3275
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3276 3277
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3278 3279
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3280 3281 3282 3283 3284 3285 3286
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3287 3288
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
			   pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
3289
		seq_printf(m, " tracked hardware state:\n");
3290 3291 3292 3293 3294 3295
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3296 3297 3298 3299 3300 3301
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3302
static int i915_wa_registers(struct seq_file *m, void *unused)
3303 3304 3305
{
	int i;
	int ret;
3306
	struct intel_engine_cs *engine;
3307 3308
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3309
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3310
	enum intel_engine_id id;
3311 3312 3313 3314 3315 3316 3317

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3318
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3319
	for_each_engine_id(engine, dev_priv, id)
3320
		seq_printf(m, "HW whitelist count for %s: %d\n",
3321
			   engine->name, workarounds->hw_whitelist_count[id]);
3322
	for (i = 0; i < workarounds->count; ++i) {
3323 3324
		i915_reg_t addr;
		u32 mask, value, read;
3325
		bool ok;
3326

3327 3328 3329
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3330 3331 3332
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3333
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3334 3335 3336 3337 3338 3339 3340 3341
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3342 3343
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3344 3345
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3346 3347 3348 3349 3350
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3351
	if (INTEL_GEN(dev_priv) < 9)
3352 3353
		return 0;

3354 3355 3356 3357 3358 3359 3360 3361 3362
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3363
		for_each_plane(dev_priv, pipe, plane) {
3364 3365 3366 3367 3368 3369
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3370
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3371 3372 3373 3374 3375 3376 3377 3378 3379
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3380
static void drrs_status_per_crtc(struct seq_file *m,
3381 3382
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3383
{
3384
	struct drm_i915_private *dev_priv = to_i915(dev);
3385 3386
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3387
	struct drm_connector *connector;
3388

3389 3390 3391 3392 3393
	drm_for_each_connector(connector, dev) {
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3407
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3451 3452
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3453 3454 3455
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3456
	drm_modeset_lock_all(dev);
3457
	for_each_intel_crtc(dev, intel_crtc) {
3458
		if (intel_crtc->base.state->active) {
3459 3460 3461 3462 3463 3464
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3465
	drm_modeset_unlock_all(dev);
3466 3467 3468 3469 3470 3471 3472

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3473 3474
struct pipe_crc_info {
	const char *name;
3475
	struct drm_i915_private *dev_priv;
3476 3477 3478
	enum pipe pipe;
};

3479 3480
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3481 3482
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3483 3484
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3485 3486
	struct drm_connector *connector;

3487
	drm_modeset_lock_all(dev);
3488 3489
	drm_for_each_connector(connector, dev) {
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3490
			continue;
3491 3492 3493 3494 3495 3496

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3497 3498
		if (!intel_dig_port->dp.can_mst)
			continue;
3499

3500 3501
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3502 3503 3504 3505 3506 3507
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3508 3509
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3510
	struct pipe_crc_info *info = inode->i_private;
3511
	struct drm_i915_private *dev_priv = info->dev_priv;
3512 3513
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3514
	if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
3515 3516
		return -ENODEV;

3517 3518 3519 3520
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3521 3522 3523
		return -EBUSY; /* already open */
	}

3524
	pipe_crc->opened = true;
3525 3526
	filep->private_data = inode->i_private;

3527 3528
	spin_unlock_irq(&pipe_crc->lock);

3529 3530 3531 3532 3533
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3534
	struct pipe_crc_info *info = inode->i_private;
3535
	struct drm_i915_private *dev_priv = info->dev_priv;
3536 3537
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3538 3539 3540
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3541

3542 3543 3544 3545 3546 3547 3548 3549 3550
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3551
{
3552 3553 3554
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3555 3556 3557 3558 3559 3560 3561
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
3562
	struct drm_i915_private *dev_priv = info->dev_priv;
3563 3564
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3565
	int n_entries;
3566 3567 3568 3569 3570 3571 3572 3573 3574 3575
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3576
		return 0;
3577 3578

	/* nothing to read */
3579
	spin_lock_irq(&pipe_crc->lock);
3580
	while (pipe_crc_data_count(pipe_crc) == 0) {
3581 3582 3583 3584
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3585
			return -EAGAIN;
3586
		}
3587

3588 3589 3590 3591 3592 3593
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3594 3595
	}

3596
	/* We now have one or more entries to read */
3597
	n_entries = count / PIPE_CRC_LINE_LEN;
3598

3599
	bytes_read = 0;
3600 3601 3602
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3603

3604 3605 3606 3607 3608 3609 3610
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3611 3612 3613 3614 3615 3616
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3617 3618
		spin_unlock_irq(&pipe_crc->lock);

3619
		if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
3620
			return -EFAULT;
3621

3622 3623 3624 3625 3626
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3627

3628 3629
	spin_unlock_irq(&pipe_crc->lock);

3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
3658
	struct drm_i915_private *dev_priv = to_i915(minor->dev);
3659 3660 3661
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

3662
	info->dev_priv = dev_priv;
3663 3664
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3665 3666
	if (!ent)
		return -ENOMEM;
3667 3668

	return drm_add_fake_info_node(minor, ent, info);
3669 3670
}

D
Daniel Vetter 已提交
3671
static const char * const pipe_crc_sources[] = {
3672 3673 3674 3675
	"none",
	"plane1",
	"plane2",
	"pf",
3676
	"pipe",
D
Daniel Vetter 已提交
3677 3678 3679 3680
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3681
	"auto",
3682 3683 3684 3685 3686 3687 3688 3689
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3690
static int display_crc_ctl_show(struct seq_file *m, void *data)
3691
{
3692
	struct drm_i915_private *dev_priv = m->private;
3693 3694 3695 3696 3697 3698 3699 3700 3701
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3702
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3703
{
3704
	return single_open(file, display_crc_ctl_show, inode->i_private);
3705 3706
}

3707
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3708 3709
				 uint32_t *val)
{
3710 3711 3712 3713
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3727 3728
static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
				     enum pipe pipe,
3729 3730
				     enum intel_pipe_crc_source *source)
{
3731
	struct drm_device *dev = &dev_priv->drm;
3732 3733
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3734
	struct intel_digital_port *dig_port;
3735 3736 3737 3738
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3739
	drm_modeset_lock_all(dev);
3740
	for_each_intel_encoder(dev, encoder) {
3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
3753
		case INTEL_OUTPUT_DP:
3754
		case INTEL_OUTPUT_EDP:
3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3771
			break;
3772 3773
		default:
			break;
3774 3775
		}
	}
3776
	drm_modeset_unlock_all(dev);
3777 3778 3779 3780

	return ret;
}

3781
static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3782 3783
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3784 3785
				uint32_t *val)
{
3786 3787
	bool need_stable_symbols = false;

3788
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3789
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3790 3791 3792 3793 3794
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3795 3796 3797 3798 3799
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3800
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3801 3802 3803
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3804
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3805
		break;
3806
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3807
		if (!IS_CHERRYVIEW(dev_priv))
3808 3809 3810 3811
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3812 3813 3814 3815 3816 3817 3818
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3832 3833
		switch (pipe) {
		case PIPE_A:
3834
			tmp |= PIPE_A_SCRAMBLE_RESET;
3835 3836
			break;
		case PIPE_B:
3837
			tmp |= PIPE_B_SCRAMBLE_RESET;
3838 3839 3840 3841 3842 3843 3844
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3845 3846 3847
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3848 3849 3850
	return 0;
}

3851
static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3852 3853
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3854 3855
				 uint32_t *val)
{
3856 3857
	bool need_stable_symbols = false;

3858
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3859
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3860 3861 3862 3863 3864
		if (ret)
			return ret;
	}

	switch (*source) {
3865 3866 3867 3868
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
3869
		if (!SUPPORTS_TV(dev_priv))
3870 3871 3872 3873
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
3874
		if (!IS_G4X(dev_priv))
3875 3876
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3877
		need_stable_symbols = true;
3878 3879
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
3880
		if (!IS_G4X(dev_priv))
3881 3882
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3883
		need_stable_symbols = true;
3884 3885
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3886
		if (!IS_G4X(dev_priv))
3887 3888
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3889
		need_stable_symbols = true;
3890 3891 3892 3893 3894 3895 3896 3897
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3910
		WARN_ON(!IS_G4X(dev_priv));
3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3923 3924 3925
	return 0;
}

3926
static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
3927 3928 3929 3930
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3931 3932
	switch (pipe) {
	case PIPE_A:
3933
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3934 3935
		break;
	case PIPE_B:
3936
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3937 3938 3939 3940 3941 3942 3943
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3944 3945 3946 3947 3948 3949
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3950
static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3967
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3968 3969
				uint32_t *val)
{
3970 3971 3972 3973
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3974 3975 3976 3977 3978 3979 3980 3981 3982
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3983
	case INTEL_PIPE_CRC_SOURCE_NONE:
3984 3985
		*val = 0;
		break;
D
Daniel Vetter 已提交
3986 3987
	default:
		return -EINVAL;
3988 3989 3990 3991 3992
	}

	return 0;
}

3993 3994
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
					bool enable)
3995
{
3996
	struct drm_device *dev = &dev_priv->drm;
3997 3998
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3999
	struct intel_crtc_state *pipe_config;
4000 4001
	struct drm_atomic_state *state;
	int ret = 0;
4002 4003

	drm_modeset_lock_all(dev);
4004 4005 4006 4007
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
4008 4009
	}

4010 4011 4012 4013 4014 4015
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
4016

4017 4018 4019 4020
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
4021

4022 4023
	ret = drm_atomic_commit(state);
out:
4024
	drm_modeset_unlock_all(dev);
4025 4026 4027
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
	if (ret)
		drm_atomic_state_free(state);
4028 4029
}

4030
static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
4031 4032
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
4033 4034
				uint32_t *val)
{
4035 4036 4037 4038
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
4039 4040 4041 4042 4043 4044 4045
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
4046 4047
		if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
4048

4049 4050
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
4051
	case INTEL_PIPE_CRC_SOURCE_NONE:
4052 4053
		*val = 0;
		break;
D
Daniel Vetter 已提交
4054 4055
	default:
		return -EINVAL;
4056 4057 4058 4059 4060
	}

	return 0;
}

4061 4062
static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
			       enum pipe pipe,
4063 4064
			       enum intel_pipe_crc_source source)
{
4065
	struct drm_device *dev = &dev_priv->drm;
4066
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4067 4068
	struct intel_crtc *crtc =
			to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
4069
	enum intel_display_power_domain power_domain;
4070
	u32 val = 0; /* shut up gcc */
4071
	int ret;
4072

4073 4074 4075
	if (pipe_crc->source == source)
		return 0;

4076 4077 4078 4079
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

4080 4081
	power_domain = POWER_DOMAIN_PIPE(pipe);
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
4082 4083 4084 4085
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

4086
	if (IS_GEN2(dev_priv))
4087
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
4088 4089 4090 4091 4092
	else if (INTEL_GEN(dev_priv) < 5)
		ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
4093
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
4094
	else
4095
		ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4096 4097

	if (ret != 0)
4098
		goto out;
4099

4100 4101
	/* none -> real source transition */
	if (source) {
4102 4103
		struct intel_pipe_crc_entry *entries;

4104 4105 4106
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

4107 4108
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
4109
				  GFP_KERNEL);
4110 4111 4112 4113
		if (!entries) {
			ret = -ENOMEM;
			goto out;
		}
4114

4115 4116 4117 4118 4119 4120 4121 4122
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

4123
		spin_lock_irq(&pipe_crc->lock);
4124
		kfree(pipe_crc->entries);
4125
		pipe_crc->entries = entries;
4126 4127 4128
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
4129 4130
	}

4131
	pipe_crc->source = source;
4132 4133 4134 4135

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

4136 4137
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
4138
		struct intel_pipe_crc_entry *entries;
4139 4140
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
4141

4142 4143 4144
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

4145
		drm_modeset_lock(&crtc->base.mutex, NULL);
4146
		if (crtc->base.state->active)
4147 4148
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
4149

4150 4151
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
4152
		pipe_crc->entries = NULL;
4153 4154
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
4155 4156 4157
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
4158

4159 4160 4161 4162 4163 4164
		if (IS_G4X(dev_priv))
			g4x_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			vlv_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
4165 4166

		hsw_enable_ips(crtc);
4167 4168
	}

4169 4170 4171 4172 4173 4174
	ret = 0;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4175 4176 4177 4178
}

/*
 * Parse pipe CRC command strings:
4179 4180 4181
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
4182 4183 4184 4185
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
4186 4187
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
4188
 */
4189
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

4220 4221 4222 4223
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
4224
static const char * const pipe_crc_objects[] = {
4225 4226 4227 4228
	"pipe",
};

static int
4229
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
4230 4231 4232 4233 4234
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
4235
			*o = i;
4236 4237 4238 4239 4240 4241
			return 0;
		    }

	return -EINVAL;
}

4242
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
4255
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
4256 4257 4258 4259 4260
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
4261
			*s = i;
4262 4263 4264 4265 4266 4267
			return 0;
		    }

	return -EINVAL;
}

4268 4269
static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
				 char *buf, size_t len)
4270
{
4271
#define N_WORDS 3
4272
	int n_words;
4273
	char *words[N_WORDS];
4274
	enum pipe pipe;
4275
	enum intel_pipe_crc_object object;
4276 4277
	enum intel_pipe_crc_source source;

4278
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
4279 4280 4281 4282 4283 4284
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

4285
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
4286
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
4287 4288 4289
		return -EINVAL;
	}

4290
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
4291
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4292 4293 4294
		return -EINVAL;
	}

4295
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
4296
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
4297 4298 4299
		return -EINVAL;
	}

4300
	return pipe_crc_set_source(dev_priv, pipe, source);
4301 4302
}

4303 4304
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
4305 4306
{
	struct seq_file *m = file->private_data;
4307
	struct drm_i915_private *dev_priv = m->private;
4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4330
	ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
4331 4332 4333 4334 4335 4336 4337 4338 4339 4340

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4341
static const struct file_operations i915_display_crc_ctl_fops = {
4342
	.owner = THIS_MODULE,
4343
	.open = display_crc_ctl_open,
4344 4345 4346
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4347
	.write = display_crc_ctl_write
4348 4349
};

4350
static ssize_t i915_displayport_test_active_write(struct file *file,
4351 4352
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
4353 4354 4355 4356 4357 4358 4359 4360 4361
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4362
	dev = ((struct seq_file *)file->private_data)->private;
4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4386
		if (connector->status == connector_status_connected &&
4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
4438
					     struct file *file)
4439
{
4440
	struct drm_i915_private *dev_priv = inode->i_private;
4441

4442 4443
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
4478
					   struct file *file)
4479
{
4480
	struct drm_i915_private *dev_priv = inode->i_private;
4481

4482 4483
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
4520
	struct drm_i915_private *dev_priv = inode->i_private;
4521

4522 4523
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
4524 4525 4526 4527 4528 4529 4530 4531 4532 4533
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4534
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4535
{
4536 4537
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4538
	int level;
4539 4540
	int num_levels;

4541
	if (IS_CHERRYVIEW(dev_priv))
4542
		num_levels = 3;
4543
	else if (IS_VALLEYVIEW(dev_priv))
4544 4545 4546
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;
4547 4548 4549 4550 4551 4552

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4553 4554
		/*
		 * - WM1+ latency values in 0.5us units
4555
		 * - latencies are in us on gen9/vlv/chv
4556
		 */
4557 4558
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
4559 4560
			latency *= 10;
		else if (level > 0)
4561 4562 4563
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4564
			   level, wm[level], latency / 10, latency % 10);
4565 4566 4567 4568 4569 4570 4571
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
4572
	struct drm_i915_private *dev_priv = m->private;
4573 4574
	const uint16_t *latencies;

4575
	if (INTEL_GEN(dev_priv) >= 9)
4576 4577
		latencies = dev_priv->wm.skl_latency;
	else
4578
		latencies = dev_priv->wm.pri_latency;
4579

4580
	wm_latency_show(m, latencies);
4581 4582 4583 4584 4585 4586

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
4587
	struct drm_i915_private *dev_priv = m->private;
4588 4589
	const uint16_t *latencies;

4590
	if (INTEL_GEN(dev_priv) >= 9)
4591 4592
		latencies = dev_priv->wm.skl_latency;
	else
4593
		latencies = dev_priv->wm.spr_latency;
4594

4595
	wm_latency_show(m, latencies);
4596 4597 4598 4599 4600 4601

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
4602
	struct drm_i915_private *dev_priv = m->private;
4603 4604
	const uint16_t *latencies;

4605
	if (INTEL_GEN(dev_priv) >= 9)
4606 4607
		latencies = dev_priv->wm.skl_latency;
	else
4608
		latencies = dev_priv->wm.cur_latency;
4609

4610
	wm_latency_show(m, latencies);
4611 4612 4613 4614 4615 4616

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
4617
	struct drm_i915_private *dev_priv = inode->i_private;
4618

4619
	if (INTEL_GEN(dev_priv) < 5)
4620 4621
		return -ENODEV;

4622
	return single_open(file, pri_wm_latency_show, dev_priv);
4623 4624 4625 4626
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
4627
	struct drm_i915_private *dev_priv = inode->i_private;
4628

4629
	if (HAS_GMCH_DISPLAY(dev_priv))
4630 4631
		return -ENODEV;

4632
	return single_open(file, spr_wm_latency_show, dev_priv);
4633 4634 4635 4636
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
4637
	struct drm_i915_private *dev_priv = inode->i_private;
4638

4639
	if (HAS_GMCH_DISPLAY(dev_priv))
4640 4641
		return -ENODEV;

4642
	return single_open(file, cur_wm_latency_show, dev_priv);
4643 4644 4645
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4646
				size_t len, loff_t *offp, uint16_t wm[8])
4647 4648
{
	struct seq_file *m = file->private_data;
4649 4650
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4651
	uint16_t new[8] = { 0 };
4652
	int num_levels;
4653 4654 4655 4656
	int level;
	int ret;
	char tmp[32];

4657
	if (IS_CHERRYVIEW(dev_priv))
4658
		num_levels = 3;
4659
	else if (IS_VALLEYVIEW(dev_priv))
4660 4661 4662 4663
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;

4664 4665 4666 4667 4668 4669 4670 4671
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4672 4673 4674
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4693
	struct drm_i915_private *dev_priv = m->private;
4694
	uint16_t *latencies;
4695

4696
	if (INTEL_GEN(dev_priv) >= 9)
4697 4698
		latencies = dev_priv->wm.skl_latency;
	else
4699
		latencies = dev_priv->wm.pri_latency;
4700 4701

	return wm_latency_write(file, ubuf, len, offp, latencies);
4702 4703 4704 4705 4706 4707
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4708
	struct drm_i915_private *dev_priv = m->private;
4709
	uint16_t *latencies;
4710

4711
	if (INTEL_GEN(dev_priv) >= 9)
4712 4713
		latencies = dev_priv->wm.skl_latency;
	else
4714
		latencies = dev_priv->wm.spr_latency;
4715 4716

	return wm_latency_write(file, ubuf, len, offp, latencies);
4717 4718 4719 4720 4721 4722
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4723
	struct drm_i915_private *dev_priv = m->private;
4724 4725
	uint16_t *latencies;

4726
	if (INTEL_GEN(dev_priv) >= 9)
4727 4728
		latencies = dev_priv->wm.skl_latency;
	else
4729
		latencies = dev_priv->wm.cur_latency;
4730

4731
	return wm_latency_write(file, ubuf, len, offp, latencies);
4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4761 4762
static int
i915_wedged_get(void *data, u64 *val)
4763
{
4764
	struct drm_i915_private *dev_priv = data;
4765

4766
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4767

4768
	return 0;
4769 4770
}

4771 4772
static int
i915_wedged_set(void *data, u64 val)
4773
{
4774
	struct drm_i915_private *dev_priv = data;
4775

4776 4777 4778 4779 4780 4781 4782 4783
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4784
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4785 4786
		return -EAGAIN;

4787
	intel_runtime_pm_get(dev_priv);
4788

4789
	i915_handle_error(dev_priv, val,
4790
			  "Manually setting wedged to %llu", val);
4791 4792 4793

	intel_runtime_pm_put(dev_priv);

4794
	return 0;
4795 4796
}

4797 4798
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4799
			"%llu\n");
4800

4801 4802 4803
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4804
	struct drm_i915_private *dev_priv = data;
4805 4806 4807 4808 4809 4810 4811 4812

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4813 4814
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4834
	struct drm_i915_private *dev_priv = data;
4835 4836 4837 4838 4839 4840 4841 4842 4843

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4844
	struct drm_i915_private *dev_priv = data;
4845

4846
	val &= INTEL_INFO(dev_priv)->ring_mask;
4847 4848 4849 4850 4851 4852 4853 4854 4855 4856
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
	dev_priv->gpu_error.test_irq_rings = val;

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4857 4858 4859 4860 4861 4862 4863 4864
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4865 4866
static int
i915_drop_caches_get(void *data, u64 *val)
4867
{
4868
	*val = DROP_ALL;
4869

4870
	return 0;
4871 4872
}

4873 4874
static int
i915_drop_caches_set(void *data, u64 val)
4875
{
4876 4877
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4878
	int ret;
4879

4880
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4881 4882 4883 4884 4885 4886 4887 4888

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4889 4890 4891
		ret = i915_gem_wait_for_idle(dev_priv,
					     I915_WAIT_INTERRUPTIBLE |
					     I915_WAIT_LOCKED);
4892 4893 4894 4895 4896
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4897
		i915_gem_retire_requests(dev_priv);
4898

4899 4900
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4901

4902 4903
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4904 4905 4906 4907

unlock:
	mutex_unlock(&dev->struct_mutex);

4908
	return ret;
4909 4910
}

4911 4912 4913
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4914

4915 4916
static int
i915_max_freq_get(void *data, u64 *val)
4917
{
4918
	struct drm_i915_private *dev_priv = data;
4919

4920
	if (INTEL_GEN(dev_priv) < 6)
4921 4922
		return -ENODEV;

4923
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4924
	return 0;
4925 4926
}

4927 4928
static int
i915_max_freq_set(void *data, u64 val)
4929
{
4930
	struct drm_i915_private *dev_priv = data;
4931
	u32 hw_max, hw_min;
4932
	int ret;
4933

4934
	if (INTEL_GEN(dev_priv) < 6)
4935
		return -ENODEV;
4936

4937
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4938

4939
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4940 4941 4942
	if (ret)
		return ret;

4943 4944 4945
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4946
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4947

4948 4949
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4950

4951
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4952 4953
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4954 4955
	}

4956
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4957

4958
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4959

4960
	mutex_unlock(&dev_priv->rps.hw_lock);
4961

4962
	return 0;
4963 4964
}

4965 4966
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4967
			"%llu\n");
4968

4969 4970
static int
i915_min_freq_get(void *data, u64 *val)
4971
{
4972
	struct drm_i915_private *dev_priv = data;
4973

4974
	if (INTEL_GEN(dev_priv) < 6)
4975 4976
		return -ENODEV;

4977
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4978
	return 0;
4979 4980
}

4981 4982
static int
i915_min_freq_set(void *data, u64 val)
4983
{
4984
	struct drm_i915_private *dev_priv = data;
4985
	u32 hw_max, hw_min;
4986
	int ret;
4987

4988
	if (INTEL_GEN(dev_priv) < 6)
4989
		return -ENODEV;
4990

4991
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4992

4993
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4994 4995 4996
	if (ret)
		return ret;

4997 4998 4999
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
5000
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
5001

5002 5003
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
5004

5005 5006
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
5007 5008
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
5009
	}
J
Jeff McGee 已提交
5010

5011
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
5012

5013
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
5014

5015
	mutex_unlock(&dev_priv->rps.hw_lock);
5016

5017
	return 0;
5018 5019
}

5020 5021
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
5022
			"%llu\n");
5023

5024 5025
static int
i915_cache_sharing_get(void *data, u64 *val)
5026
{
5027 5028
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
5029
	u32 snpcr;
5030
	int ret;
5031

5032
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
5033 5034
		return -ENODEV;

5035 5036 5037
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
5038
	intel_runtime_pm_get(dev_priv);
5039

5040
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5041 5042

	intel_runtime_pm_put(dev_priv);
5043
	mutex_unlock(&dev->struct_mutex);
5044

5045
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
5046

5047
	return 0;
5048 5049
}

5050 5051
static int
i915_cache_sharing_set(void *data, u64 val)
5052
{
5053
	struct drm_i915_private *dev_priv = data;
5054 5055
	u32 snpcr;

5056
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
5057 5058
		return -ENODEV;

5059
	if (val > 3)
5060 5061
		return -EINVAL;

5062
	intel_runtime_pm_get(dev_priv);
5063
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
5064 5065 5066 5067 5068 5069 5070

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

5071
	intel_runtime_pm_put(dev_priv);
5072
	return 0;
5073 5074
}

5075 5076 5077
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
5078

5079
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
5080
					  struct sseu_dev_info *sseu)
5081
{
5082
	int ss_max = 2;
5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

5098
		sseu->slice_mask = BIT(0);
5099
		sseu->subslice_mask |= BIT(ss);
5100 5101 5102 5103
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5104 5105 5106
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
5107 5108 5109
	}
}

5110
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
5111
				    struct sseu_dev_info *sseu)
5112
{
5113
	int s_max = 3, ss_max = 4;
5114 5115 5116
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

5117
	/* BXT has a single slice and at most 3 subslices. */
5118
	if (IS_BROXTON(dev_priv)) {
5119 5120 5121 5122 5123 5124 5125 5126 5127 5128
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

5143
		sseu->slice_mask |= BIT(s);
5144

5145
		if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
5146 5147
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
5148

5149 5150 5151
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

5152 5153 5154 5155
			if (IS_BROXTON(dev_priv)) {
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
5156

5157 5158
				sseu->subslice_mask |= BIT(ss);
			}
5159

5160 5161
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
5162 5163 5164 5165
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
5166 5167 5168 5169
		}
	}
}

5170
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
5171
					 struct sseu_dev_info *sseu)
5172 5173
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5174
	int s;
5175

5176
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
5177

5178
	if (sseu->slice_mask) {
5179
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
5180 5181
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
5182 5183
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
5184 5185

		/* subtract fused off EU(s) from enabled slice(s) */
5186
		for (s = 0; s < fls(sseu->slice_mask); s++) {
5187 5188
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
5189

5190
			sseu->eu_total -= hweight8(subslice_7eu);
5191 5192 5193 5194
		}
	}
}

5195 5196 5197 5198 5199 5200
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

5201 5202
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
5203
	seq_printf(m, "  %s Slice Total: %u\n", type,
5204
		   hweight8(sseu->slice_mask));
5205
	seq_printf(m, "  %s Subslice Total: %u\n", type,
5206
		   sseu_subslice_total(sseu));
5207 5208
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
5209
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
5210
		   hweight8(sseu->subslice_mask));
5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

5231 5232
static int i915_sseu_status(struct seq_file *m, void *unused)
{
5233
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
5234
	struct sseu_dev_info sseu;
5235

5236
	if (INTEL_GEN(dev_priv) < 8)
5237 5238 5239
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
5240
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
5241

5242
	seq_puts(m, "SSEU Device Status\n");
5243
	memset(&sseu, 0, sizeof(sseu));
5244 5245 5246

	intel_runtime_pm_get(dev_priv);

5247
	if (IS_CHERRYVIEW(dev_priv)) {
5248
		cherryview_sseu_device_status(dev_priv, &sseu);
5249
	} else if (IS_BROADWELL(dev_priv)) {
5250
		broadwell_sseu_device_status(dev_priv, &sseu);
5251
	} else if (INTEL_GEN(dev_priv) >= 9) {
5252
		gen9_sseu_device_status(dev_priv, &sseu);
5253
	}
5254 5255 5256

	intel_runtime_pm_put(dev_priv);

5257
	i915_print_sseu_info(m, false, &sseu);
5258

5259 5260 5261
	return 0;
}

5262 5263
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
5264
	struct drm_i915_private *dev_priv = inode->i_private;
5265

5266
	if (INTEL_GEN(dev_priv) < 6)
5267 5268
		return 0;

5269
	intel_runtime_pm_get(dev_priv);
5270
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5271 5272 5273 5274

	return 0;
}

5275
static int i915_forcewake_release(struct inode *inode, struct file *file)
5276
{
5277
	struct drm_i915_private *dev_priv = inode->i_private;
5278

5279
	if (INTEL_GEN(dev_priv) < 6)
5280 5281
		return 0;

5282
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5283
	intel_runtime_pm_put(dev_priv);
5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5299
				  S_IRUSR,
5300
				  root, to_i915(minor->dev),
5301
				  &i915_forcewake_fops);
5302 5303
	if (!ent)
		return -ENOMEM;
5304

B
Ben Widawsky 已提交
5305
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5306 5307
}

5308 5309 5310 5311
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5312 5313 5314
{
	struct dentry *ent;

5315
	ent = debugfs_create_file(name,
5316
				  S_IRUGO | S_IWUSR,
5317
				  root, to_i915(minor->dev),
5318
				  fops);
5319 5320
	if (!ent)
		return -ENOMEM;
5321

5322
	return drm_add_fake_info_node(minor, ent, fops);
5323 5324
}

5325
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5326
	{"i915_capabilities", i915_capabilities, 0},
5327
	{"i915_gem_objects", i915_gem_object_info, 0},
5328
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5329
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
5330
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5331
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5332 5333
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5334
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5335
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5336 5337 5338
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5339
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5340
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5341
	{"i915_guc_info", i915_guc_info, 0},
5342
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
5343
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
5344
	{"i915_frequency_info", i915_frequency_info, 0},
5345
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5346
	{"i915_drpc_info", i915_drpc_info, 0},
5347
	{"i915_emon_status", i915_emon_status, 0},
5348
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5349
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5350
	{"i915_fbc_status", i915_fbc_status, 0},
5351
	{"i915_ips_status", i915_ips_status, 0},
5352
	{"i915_sr_status", i915_sr_status, 0},
5353
	{"i915_opregion", i915_opregion, 0},
5354
	{"i915_vbt", i915_vbt, 0},
5355
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5356
	{"i915_context_status", i915_context_status, 0},
5357
	{"i915_dump_lrc", i915_dump_lrc, 0},
5358
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5359
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5360
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5361
	{"i915_llc", i915_llc, 0},
5362
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5363
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5364
	{"i915_energy_uJ", i915_energy_uJ, 0},
5365
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5366
	{"i915_power_domain_info", i915_power_domain_info, 0},
5367
	{"i915_dmc_info", i915_dmc_info, 0},
5368
	{"i915_display_info", i915_display_info, 0},
5369
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
5370
	{"i915_semaphore_status", i915_semaphore_status, 0},
5371
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5372
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5373
	{"i915_wa_registers", i915_wa_registers, 0},
5374
	{"i915_ddb_info", i915_ddb_info, 0},
5375
	{"i915_sseu_status", i915_sseu_status, 0},
5376
	{"i915_drrs_status", i915_drrs_status, 0},
5377
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5378
};
5379
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5380

5381
static const struct i915_debugfs_files {
5382 5383 5384 5385 5386 5387 5388
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
5389 5390
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5391 5392 5393
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
5394
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5395 5396 5397
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5398
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5399 5400 5401
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
	{"i915_dp_test_active", &i915_displayport_test_active_fops}
5402 5403
};

5404
void intel_display_crc_init(struct drm_i915_private *dev_priv)
5405
{
5406
	enum pipe pipe;
5407

5408
	for_each_pipe(dev_priv, pipe) {
5409
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5410

5411 5412
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5413 5414 5415 5416
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5417
int i915_debugfs_register(struct drm_i915_private *dev_priv)
5418
{
5419
	struct drm_minor *minor = dev_priv->drm.primary;
5420
	int ret, i;
5421

5422
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5423 5424
	if (ret)
		return ret;
5425

5426 5427 5428 5429 5430 5431
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5432 5433 5434 5435 5436 5437 5438
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5439

5440 5441
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5442 5443 5444
					minor->debugfs_root, minor);
}

5445
void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
5446
{
5447
	struct drm_minor *minor = dev_priv->drm.primary;
5448 5449
	int i;

5450 5451
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5452

5453
	drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
5454
				 1, minor);
5455

D
Daniel Vetter 已提交
5456
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5457 5458 5459 5460 5461 5462
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5463 5464
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
5465
			(struct drm_info_list *)i915_debugfs_files[i].fops;
5466 5467 5468

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5469
}
5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5504 5505 5506
	if (connector->status != connector_status_connected)
		return -ENODEV;

5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5527
	}
5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5598 5599 5600 5601 5602 5603
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5604 5605 5606

	return 0;
}