i915_debugfs.c 58.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/debugfs.h>
31
#include <linux/slab.h>
32
#include <linux/export.h>
33
#include <drm/drmP.h>
34
#include "intel_drv.h"
35
#include "intel_ringbuffer.h"
36
#include <drm/i915_drm.h>
37 38 39 40 41 42 43
#include "i915_drv.h"

#define DRM_I915_RING_DEBUG 1


#if defined(CONFIG_DEBUG_FS)

C
Chris Wilson 已提交
44
enum {
45
	ACTIVE_LIST,
C
Chris Wilson 已提交
46
	INACTIVE_LIST,
47
	PINNED_LIST,
C
Chris Wilson 已提交
48
};
49

50 51 52 53 54 55 56 57 58 59 60 61
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

static int i915_capabilities(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
62
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
63 64 65 66 67
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
68 69 70

	return 0;
}
71

72
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
73
{
74
	if (obj->user_pin_count > 0)
75
		return "P";
76
	else if (obj->pin_count > 0)
77 78 79 80 81
		return "p";
	else
		return " ";
}

82
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
83
{
84 85 86 87 88 89
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
90 91
}

B
Ben Widawsky 已提交
92 93 94 95 96
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
	return obj->has_global_gtt_mapping ? "g" : " ";
}

97 98 99
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
100 101
	struct i915_vma *vma;
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
102 103 104
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
105
		   get_global_flag(obj),
106
		   obj->base.size / 1024,
107 108
		   obj->base.read_domains,
		   obj->base.write_domain,
109 110
		   obj->last_read_seqno,
		   obj->last_write_seqno,
111
		   obj->last_fenced_seqno,
112
		   i915_cache_level_str(obj->cache_level),
113 114 115 116
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
117 118
	if (obj->pin_count)
		seq_printf(m, " (pinned x %d)", obj->pin_count);
119 120
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
121 122 123 124 125 126 127 128
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
		seq_printf(m, "gtt offset: %08lx, size: %08lx)",
			   vma->node.start, vma->node.size);
	}
129 130
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
131 132 133 134 135 136 137 138 139
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
140 141
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
142 143
}

144
static int i915_gem_object_list_info(struct seq_file *m, void *data)
145 146
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
147 148
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
149
	struct drm_device *dev = node->minor->dev;
150 151
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
152
	struct i915_vma *vma;
153 154
	size_t total_obj_size, total_gtt_size;
	int count, ret;
155 156 157 158

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
159

B
Ben Widawsky 已提交
160
	/* FIXME: the user of this interface might want more than just GGTT */
161 162
	switch (list) {
	case ACTIVE_LIST:
163
		seq_puts(m, "Active:\n");
164
		head = &vm->active_list;
165 166
		break;
	case INACTIVE_LIST:
167
		seq_puts(m, "Inactive:\n");
168
		head = &vm->inactive_list;
169 170
		break;
	default:
171 172
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
173 174
	}

175
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
176 177 178 179 180 181
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
182
		count++;
183
	}
184
	mutex_unlock(&dev->struct_mutex);
185

186 187
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
188 189 190
	return 0;
}

191 192
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
193
		size += i915_gem_obj_ggtt_size(obj); \
194 195
		++count; \
		if (obj->map_and_fenceable) { \
196
			mappable_size += i915_gem_obj_ggtt_size(obj); \
197 198 199
			++mappable_count; \
		} \
	} \
200
} while (0)
201

202 203 204 205 206 207 208 209 210 211 212 213 214
struct file_stats {
	int count;
	size_t total, active, inactive, unbound;
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;

	stats->count++;
	stats->total += obj->base.size;

215
	if (i915_gem_obj_ggtt_bound(obj)) {
216 217 218 219 220 221 222 223 224 225 226 227
		if (!list_empty(&obj->ring_list))
			stats->active += obj->base.size;
		else
			stats->inactive += obj->base.size;
	} else {
		if (!list_empty(&obj->global_list))
			stats->unbound += obj->base.size;
	}

	return 0;
}

B
Ben Widawsky 已提交
228 229 230 231 232 233 234 235 236 237 238 239
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
240 241 242 243
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
244 245
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
246
	struct drm_i915_gem_object *obj;
247
	struct i915_address_space *vm = &dev_priv->gtt.base;
248
	struct drm_file *file;
B
Ben Widawsky 已提交
249
	struct i915_vma *vma;
250 251 252 253 254 255
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

256 257 258 259 260
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
261
	count_objects(&dev_priv->mm.bound_list, global_list);
262 263 264 265
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
266
	count_vmas(&vm->active_list, mm_list);
267 268 269 270
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
271
	count_vmas(&vm->inactive_list, mm_list);
272 273 274
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

275
	size = count = purgeable_size = purgeable_count = 0;
276
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
277
		size += obj->base.size, ++count;
278 279 280
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
281 282
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

283
	size = count = mappable_size = mappable_count = 0;
284
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
285
		if (obj->fault_mappable) {
286
			size += i915_gem_obj_ggtt_size(obj);
287 288 289
			++count;
		}
		if (obj->pin_mappable) {
290
			mappable_size += i915_gem_obj_ggtt_size(obj);
291 292
			++mappable_count;
		}
293 294 295 296
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
297
	}
298 299
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
300 301 302 303 304
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

305
	seq_printf(m, "%zu [%lu] gtt total\n",
306 307
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
308

309
	seq_putc(m, '\n');
310 311 312 313 314 315 316 317 318 319 320 321 322 323
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;

		memset(&stats, 0, sizeof(stats));
		idr_for_each(&file->object_idr, per_file_stats, &stats);
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm,
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
			   stats.unbound);
	}

324 325 326 327 328
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

329
static int i915_gem_gtt_info(struct seq_file *m, void *data)
330 331 332
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
333
	uintptr_t list = (uintptr_t) node->info_ent->data;
334 335 336 337 338 339 340 341 342 343
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
344
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
345 346 347
		if (list == PINNED_LIST && obj->pin_count == 0)
			continue;

348
		seq_puts(m, "   ");
349
		describe_obj(m, obj);
350
		seq_putc(m, '\n');
351
		total_obj_size += obj->base.size;
352
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
353 354 355 356 357 358 359 360 361 362 363
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

364 365 366 367 368 369 370 371
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
372 373
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
374 375 376 377 378
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
379
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
380 381
				   pipe, plane);
		} else {
382
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
383
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
384 385
					   pipe, plane);
			} else {
386
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
387 388 389
					   pipe, plane);
			}
			if (work->enable_stall_check)
390
				seq_puts(m, "Stall check enabled, ");
391
			else
392
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
393
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
394 395

			if (work->old_fb_obj) {
396 397
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
398 399
					seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
400 401
			}
			if (work->pending_flip_obj) {
402 403
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
404 405
					seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
406 407 408 409 410 411 412 413
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

	return 0;
}

414 415 416 417 418
static int i915_gem_request_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
419
	struct intel_ring_buffer *ring;
420
	struct drm_i915_gem_request *gem_request;
421
	int ret, count, i;
422 423 424 425

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
426

427
	count = 0;
428 429 430 431 432
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
433
		list_for_each_entry(gem_request,
434
				    &ring->request_list,
435 436 437 438 439 440
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
441
	}
442 443
	mutex_unlock(&dev->struct_mutex);

444
	if (count == 0)
445
		seq_puts(m, "No requests\n");
446

447 448 449
	return 0;
}

450 451 452 453
static void i915_ring_seqno_info(struct seq_file *m,
				 struct intel_ring_buffer *ring)
{
	if (ring->get_seqno) {
454
		seq_printf(m, "Current sequence (%s): %u\n",
455
			   ring->name, ring->get_seqno(ring, false));
456 457 458
	}
}

459 460 461 462 463
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
464
	struct intel_ring_buffer *ring;
465
	int ret, i;
466 467 468 469

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
470

471 472
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
473 474 475

	mutex_unlock(&dev->struct_mutex);

476 477 478 479 480 481 482 483 484
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
485
	struct intel_ring_buffer *ring;
486
	int ret, i, pipe;
487 488 489 490

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
491

J
Jesse Barnes 已提交
492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
531 532 533 534 535 536
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
537 538 539 540
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
561 562
	seq_printf(m, "Interrupts received: %d\n",
		   atomic_read(&dev_priv->irq_received));
563
	for_each_ring(ring, dev_priv, i) {
564
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
565 566 567
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
568
		}
569
		i915_ring_seqno_info(m, ring);
570
	}
571 572
	mutex_unlock(&dev->struct_mutex);

573 574 575
	return 0;
}

576 577 578 579 580
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
581 582 583 584 585
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
586 587 588 589

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
590
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
591

C
Chris Wilson 已提交
592 593
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
594
		if (obj == NULL)
595
			seq_puts(m, "unused");
596
		else
597
			describe_obj(m, obj);
598
		seq_putc(m, '\n');
599 600
	}

601
	mutex_unlock(&dev->struct_mutex);
602 603 604
	return 0;
}

605 606 607 608 609
static int i915_hws_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
610
	struct intel_ring_buffer *ring;
D
Daniel Vetter 已提交
611
	const u32 *hws;
612 613
	int i;

614
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
615
	hws = ring->status_page.page_addr;
616 617 618 619 620 621 622 623 624 625 626
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

627 628 629 630 631 632
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
633
	struct i915_error_state_file_priv *error_priv = filp->private_data;
634
	struct drm_device *dev = error_priv->dev;
635
	int ret;
636 637 638

	DRM_DEBUG_DRIVER("Resetting error state\n");

639 640 641 642
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

660
	i915_error_state_get(dev, error_priv);
661

662 663 664
	file->private_data = error_priv;

	return 0;
665 666 667 668
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
669
	struct i915_error_state_file_priv *error_priv = file->private_data;
670

671
	i915_error_state_put(error_priv);
672 673
	kfree(error_priv);

674 675 676
	return 0;
}

677 678 679 680 681 682 683 684 685 686 687 688
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

	ret = i915_error_state_buf_init(&error_str, count, *pos);
	if (ret)
		return ret;
689

690
	ret = i915_error_state_to_str(&error_str, error_priv);
691 692 693 694 695 696 697 698 699 700 701 702
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
703
	i915_error_state_buf_release(&error_str);
704
	return ret ?: ret_count;
705 706 707 708 709
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
710
	.read = i915_error_state_read,
711 712 713 714 715
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

716 717
static int
i915_next_seqno_get(void *data, u64 *val)
718
{
719
	struct drm_device *dev = data;
720 721 722 723 724 725 726
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

727
	*val = dev_priv->next_seqno;
728 729
	mutex_unlock(&dev->struct_mutex);

730
	return 0;
731 732
}

733 734 735 736
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
737 738 739 740 741 742
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

743
	ret = i915_gem_set_seqno(dev, val);
744 745
	mutex_unlock(&dev->struct_mutex);

746
	return ret;
747 748
}

749 750
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
751
			"0x%llx\n");
752

753 754 755 756 757
static int i915_rstdby_delays(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
758 759 760 761 762 763 764 765 766 767
	u16 crstanddelay;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	crstanddelay = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
768 769 770 771 772 773 774 775 776 777 778

	seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));

	return 0;
}

static int i915_cur_delayinfo(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
779
	int ret;
780 781 782 783 784 785 786 787 788 789 790

	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
791
	} else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
792 793 794
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
B
Ben Widawsky 已提交
795
		u32 rpstat, cagf;
796 797
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
798 799 800
		int max_freq;

		/* RPSTAT1 is in the GT power well */
801 802 803 804
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
			return ret;

805
		gen6_gt_force_wake_get(dev_priv);
806

807 808 809 810 811 812 813
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
B
Ben Widawsky 已提交
814 815 816 817 818
		if (IS_HASWELL(dev))
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
819

820 821 822
		gen6_gt_force_wake_put(dev_priv);
		mutex_unlock(&dev->struct_mutex);

823
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
824
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
825 826 827 828 829 830
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
B
Ben Widawsky 已提交
831
		seq_printf(m, "CAGF: %dMHz\n", cagf);
832 833 834 835 836 837 838 839 840 841 842 843
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
844 845 846

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
847
			   max_freq * GT_FREQUENCY_MULTIPLIER);
848 849 850

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
851
			   max_freq * GT_FREQUENCY_MULTIPLIER);
852 853 854

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
855
			   max_freq * GT_FREQUENCY_MULTIPLIER);
856 857 858

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
			   dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
859 860 861
	} else if (IS_VALLEYVIEW(dev)) {
		u32 freq_sts, val;

862
		mutex_lock(&dev_priv->rps.hw_lock);
863
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
864 865 866
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

867
		val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
868 869 870
		seq_printf(m, "max GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

871
		val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
872 873 874 875 876 877
		seq_printf(m, "min GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq,
					(freq_sts >> 8) & 0xff));
878
		mutex_unlock(&dev_priv->rps.hw_lock);
879
	} else {
880
		seq_puts(m, "no P-state info available\n");
881
	}
882 883 884 885 886 887 888 889 890 891

	return 0;
}

static int i915_delayfreq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 delayfreq;
892 893 894 895 896
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
897 898 899

	for (i = 0; i < 16; i++) {
		delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
900 901
		seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
			   (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
902 903
	}

904 905
	mutex_unlock(&dev->struct_mutex);

906 907 908 909 910 911 912 913 914 915 916 917 918 919
	return 0;
}

static inline int MAP_TO_MV(int map)
{
	return 1250 - (map * 25);
}

static int i915_inttoext_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 inttoext;
920 921 922 923 924
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
925 926 927 928 929 930

	for (i = 1; i <= 32; i++) {
		inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
		seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
	}

931 932
	mutex_unlock(&dev->struct_mutex);

933 934 935
	return 0;
}

936
static int ironlake_drpc_info(struct seq_file *m)
937 938 939 940
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
941 942 943 944 945 946 947 948 949 950 951 952 953
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
954 955 956 957 958 959 960 961 962 963 964 965 966 967

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
968
	seq_printf(m, "Max P-state: P%d\n",
969
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
970 971 972 973 974
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
975
	seq_puts(m, "Current RS state: ");
976 977
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
978
		seq_puts(m, "on\n");
979 980
		break;
	case RSX_STATUS_RC1:
981
		seq_puts(m, "RC1\n");
982 983
		break;
	case RSX_STATUS_RC1E:
984
		seq_puts(m, "RC1E\n");
985 986
		break;
	case RSX_STATUS_RS1:
987
		seq_puts(m, "RS1\n");
988 989
		break;
	case RSX_STATUS_RS2:
990
		seq_puts(m, "RS2 (RC6)\n");
991 992
		break;
	case RSX_STATUS_RS3:
993
		seq_puts(m, "RC3 (RC6+)\n");
994 995
		break;
	default:
996
		seq_puts(m, "unknown\n");
997 998
		break;
	}
999 1000 1001 1002

	return 0;
}

1003 1004 1005 1006 1007 1008
static int gen6_drpc_info(struct seq_file *m)
{

	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1009
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1010
	unsigned forcewake_count;
1011
	int count = 0, ret;
1012 1013 1014 1015 1016

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1017 1018 1019
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1020 1021

	if (forcewake_count) {
1022 1023
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1024 1025 1026 1027 1028 1029 1030 1031
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1032
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1033 1034 1035 1036

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1037 1038 1039
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1040 1041 1042 1043 1044 1045 1046 1047

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1048
	seq_printf(m, "RC1e Enabled: %s\n",
1049 1050 1051 1052 1053 1054 1055
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1056
	seq_puts(m, "Current RC state: ");
1057 1058 1059
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1060
			seq_puts(m, "Core Power Down\n");
1061
		else
1062
			seq_puts(m, "on\n");
1063 1064
		break;
	case GEN6_RC3:
1065
		seq_puts(m, "RC3\n");
1066 1067
		break;
	case GEN6_RC6:
1068
		seq_puts(m, "RC6\n");
1069 1070
		break;
	case GEN6_RC7:
1071
		seq_puts(m, "RC7\n");
1072 1073
		break;
	default:
1074
		seq_puts(m, "Unknown\n");
1075 1076 1077 1078 1079
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1091 1092 1093 1094 1095 1096
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;

	if (IS_GEN6(dev) || IS_GEN7(dev))
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1111 1112 1113 1114 1115 1116
static int i915_fbc_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;

1117
	if (!I915_HAS_FBC(dev)) {
1118
		seq_puts(m, "FBC unsupported on this chipset\n");
1119 1120 1121
		return 0;
	}

1122
	if (intel_fbc_enabled(dev)) {
1123
		seq_puts(m, "FBC enabled\n");
1124
	} else {
1125
		seq_puts(m, "FBC disabled: ");
1126
		switch (dev_priv->fbc.no_fbc_reason) {
1127 1128 1129 1130 1131 1132
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1133
		case FBC_NO_OUTPUT:
1134
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1135
			break;
1136
		case FBC_STOLEN_TOO_SMALL:
1137
			seq_puts(m, "not enough stolen memory");
1138 1139
			break;
		case FBC_UNSUPPORTED_MODE:
1140
			seq_puts(m, "mode not supported");
1141 1142
			break;
		case FBC_MODE_TOO_LARGE:
1143
			seq_puts(m, "mode too large");
1144 1145
			break;
		case FBC_BAD_PLANE:
1146
			seq_puts(m, "FBC unsupported on plane");
1147 1148
			break;
		case FBC_NOT_TILED:
1149
			seq_puts(m, "scanout buffer not tiled");
1150
			break;
1151
		case FBC_MULTIPLE_PIPES:
1152
			seq_puts(m, "multiple pipes are enabled");
1153
			break;
1154
		case FBC_MODULE_PARAM:
1155
			seq_puts(m, "disabled per module param (default off)");
1156
			break;
1157
		case FBC_CHIP_DEFAULT:
1158
			seq_puts(m, "disabled per chip default");
1159
			break;
1160
		default:
1161
			seq_puts(m, "unknown reason");
1162
		}
1163
		seq_putc(m, '\n');
1164 1165 1166 1167
	}
	return 0;
}

1168 1169 1170 1171 1172 1173
static int i915_ips_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1174
	if (!HAS_IPS(dev)) {
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
		seq_puts(m, "not supported\n");
		return 0;
	}

	if (I915_READ(IPS_CTL) & IPS_ENABLE)
		seq_puts(m, "enabled\n");
	else
		seq_puts(m, "disabled\n");

	return 0;
}

1187 1188 1189 1190 1191 1192 1193
static int i915_sr_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	bool sr_enabled = false;

1194
	if (HAS_PCH_SPLIT(dev))
1195
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1196
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1197 1198 1199 1200 1201 1202
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1203 1204
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1205 1206 1207 1208

	return 0;
}

1209 1210 1211 1212 1213 1214
static int i915_emon_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long temp, chipset, gfx;
1215 1216
	int ret;

1217 1218 1219
	if (!IS_GEN5(dev))
		return -ENODEV;

1220 1221 1222
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1223 1224 1225 1226

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1227
	mutex_unlock(&dev->struct_mutex);
1228 1229 1230 1231 1232 1233 1234 1235 1236

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1237 1238 1239 1240 1241 1242 1243 1244
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
	int gpu_freq, ia_freq;

1245
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1246
		seq_puts(m, "unsupported on this chipset\n");
1247 1248 1249
		return 0;
	}

1250
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1251 1252 1253
	if (ret)
		return ret;

1254
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1255

1256 1257
	for (gpu_freq = dev_priv->rps.min_delay;
	     gpu_freq <= dev_priv->rps.max_delay;
1258
	     gpu_freq++) {
B
Ben Widawsky 已提交
1259 1260 1261 1262
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1263 1264 1265 1266
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1267 1268
	}

1269
	mutex_unlock(&dev_priv->rps.hw_lock);
1270 1271 1272 1273

	return 0;
}

1274 1275 1276 1277 1278
static int i915_gfxec(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1279 1280 1281 1282 1283
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1284 1285 1286

	seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));

1287 1288
	mutex_unlock(&dev->struct_mutex);

1289 1290 1291
	return 0;
}

1292 1293 1294 1295 1296 1297
static int i915_opregion(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_opregion *opregion = &dev_priv->opregion;
1298
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1299 1300
	int ret;

1301 1302 1303
	if (data == NULL)
		return -ENOMEM;

1304 1305
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1306
		goto out;
1307

1308 1309 1310 1311
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1312 1313 1314

	mutex_unlock(&dev->struct_mutex);

1315 1316
out:
	kfree(data);
1317 1318 1319
	return 0;
}

1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_fbdev *ifbdev;
	struct intel_framebuffer *fb;
	int ret;

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1336
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1337 1338 1339
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1340 1341
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1342
	describe_obj(m, fb->obj);
1343
	seq_putc(m, '\n');
1344
	mutex_unlock(&dev->mode_config.mutex);
1345

1346
	mutex_lock(&dev->mode_config.fb_lock);
1347 1348 1349 1350
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
		if (&fb->base == ifbdev->helper.fb)
			continue;

1351
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1352 1353 1354
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1355 1356
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1357
		describe_obj(m, fb->obj);
1358
		seq_putc(m, '\n');
1359
	}
1360
	mutex_unlock(&dev->mode_config.fb_lock);
1361 1362 1363 1364

	return 0;
}

1365 1366 1367 1368 1369
static int i915_context_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1370 1371
	struct intel_ring_buffer *ring;
	int ret, i;
1372 1373 1374 1375 1376

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

1377
	if (dev_priv->ips.pwrctx) {
1378
		seq_puts(m, "power context ");
1379
		describe_obj(m, dev_priv->ips.pwrctx);
1380
		seq_putc(m, '\n');
1381
	}
1382

1383
	if (dev_priv->ips.renderctx) {
1384
		seq_puts(m, "render context ");
1385
		describe_obj(m, dev_priv->ips.renderctx);
1386
		seq_putc(m, '\n');
1387
	}
1388

1389 1390 1391 1392
	for_each_ring(ring, dev_priv, i) {
		if (ring->default_context) {
			seq_printf(m, "HW default context %s ring ", ring->name);
			describe_obj(m, ring->default_context->obj);
1393
			seq_putc(m, '\n');
1394 1395 1396
		}
	}

1397 1398 1399 1400 1401
	mutex_unlock(&dev->mode_config.mutex);

	return 0;
}

1402 1403 1404 1405 1406
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1407
	unsigned forcewake_count;
1408

1409 1410 1411
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1412

1413
	seq_printf(m, "forcewake count = %u\n", forcewake_count);
1414 1415 1416 1417

	return 0;
}

1418 1419
static const char *swizzle_string(unsigned swizzle)
{
1420
	switch (swizzle) {
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1436
		return "unknown";
1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1447 1448 1449 1450 1451
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
	} else if (IS_GEN6(dev) || IS_GEN7(dev)) {
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
		seq_printf(m, "ARB_MODE = 0x%08x\n",
			   I915_READ(ARB_MODE));
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1478 1479 1480 1481 1482 1483
	}
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

D
Daniel Vetter 已提交
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
static int i915_ppgtt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i, ret;


	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1499
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

1510
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
1511 1512 1513 1514 1515 1516 1517 1518
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

J
Jesse Barnes 已提交
1519 1520 1521 1522 1523 1524 1525 1526 1527
static int i915_dpio_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;


	if (!IS_VALLEYVIEW(dev)) {
1528
		seq_puts(m, "unsupported\n");
J
Jesse Barnes 已提交
1529 1530 1531
		return 0;
	}

1532
	ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1533 1534 1535 1536 1537 1538
	if (ret)
		return ret;

	seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));

	seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
1539
		   vlv_dpio_read(dev_priv, _DPIO_DIV_A));
J
Jesse Barnes 已提交
1540
	seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
1541
		   vlv_dpio_read(dev_priv, _DPIO_DIV_B));
J
Jesse Barnes 已提交
1542 1543

	seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
1544
		   vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
J
Jesse Barnes 已提交
1545
	seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
1546
		   vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
J
Jesse Barnes 已提交
1547 1548

	seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
1549
		   vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
J
Jesse Barnes 已提交
1550
	seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
1551
		   vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
J
Jesse Barnes 已提交
1552

1553 1554 1555 1556
	seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
		   vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
	seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
		   vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
J
Jesse Barnes 已提交
1557 1558

	seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
1559
		   vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
J
Jesse Barnes 已提交
1560

1561
	mutex_unlock(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1562 1563 1564 1565

	return 0;
}

1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
static int i915_llc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

1579 1580 1581 1582 1583
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1584
	u32 psrstat, psrperf;
1585 1586 1587

	if (!IS_HASWELL(dev)) {
		seq_puts(m, "PSR not supported on this platform\n");
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
	} else if (IS_HASWELL(dev) && I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE) {
		seq_puts(m, "PSR enabled\n");
	} else {
		seq_puts(m, "PSR disabled: ");
		switch (dev_priv->no_psr_reason) {
		case PSR_NO_SOURCE:
			seq_puts(m, "not supported on this platform");
			break;
		case PSR_NO_SINK:
			seq_puts(m, "not supported by panel");
			break;
1599 1600 1601
		case PSR_MODULE_PARAM:
			seq_puts(m, "disabled by flag");
			break;
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
		case PSR_CRTC_NOT_ACTIVE:
			seq_puts(m, "crtc not active");
			break;
		case PSR_PWR_WELL_ENABLED:
			seq_puts(m, "power well enabled");
			break;
		case PSR_NOT_TILED:
			seq_puts(m, "not tiled");
			break;
		case PSR_SPRITE_ENABLED:
			seq_puts(m, "sprite enabled");
			break;
		case PSR_S3D_ENABLED:
			seq_puts(m, "stereo 3d enabled");
			break;
		case PSR_INTERLACED_ENABLED:
			seq_puts(m, "interlaced enabled");
			break;
		case PSR_HSW_NOT_DDIA:
			seq_puts(m, "HSW ties PSR to DDI A (eDP)");
			break;
		default:
			seq_puts(m, "unknown reason");
		}
		seq_puts(m, "\n");
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
		return 0;
	}

	psrstat = I915_READ(EDP_PSR_STATUS_CTL);

	seq_puts(m, "PSR Current State: ");
	switch (psrstat & EDP_PSR_STATUS_STATE_MASK) {
	case EDP_PSR_STATUS_STATE_IDLE:
		seq_puts(m, "Reset state\n");
		break;
	case EDP_PSR_STATUS_STATE_SRDONACK:
		seq_puts(m, "Wait for TG/Stream to send on frame of data after SRD conditions are met\n");
		break;
	case EDP_PSR_STATUS_STATE_SRDENT:
		seq_puts(m, "SRD entry\n");
		break;
	case EDP_PSR_STATUS_STATE_BUFOFF:
		seq_puts(m, "Wait for buffer turn off\n");
		break;
	case EDP_PSR_STATUS_STATE_BUFON:
		seq_puts(m, "Wait for buffer turn on\n");
		break;
	case EDP_PSR_STATUS_STATE_AUXACK:
		seq_puts(m, "Wait for AUX to acknowledge on SRD exit\n");
		break;
	case EDP_PSR_STATUS_STATE_SRDOFFACK:
		seq_puts(m, "Wait for TG/Stream to acknowledge the SRD VDM exit\n");
		break;
	default:
		seq_puts(m, "Unknown\n");
		break;
	}

	seq_puts(m, "Link Status: ");
	switch (psrstat & EDP_PSR_STATUS_LINK_MASK) {
	case EDP_PSR_STATUS_LINK_FULL_OFF:
		seq_puts(m, "Link is fully off\n");
		break;
	case EDP_PSR_STATUS_LINK_FULL_ON:
		seq_puts(m, "Link is fully on\n");
		break;
	case EDP_PSR_STATUS_LINK_STANDBY:
		seq_puts(m, "Link is in standby\n");
		break;
	default:
		seq_puts(m, "Unknown\n");
		break;
	}

	seq_printf(m, "PSR Entry Count: %u\n",
		   psrstat >> EDP_PSR_STATUS_COUNT_SHIFT &
		   EDP_PSR_STATUS_COUNT_MASK);

	seq_printf(m, "Max Sleep Timer Counter: %u\n",
		   psrstat >> EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT &
		   EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK);

	seq_printf(m, "Had AUX error: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_AUX_ERROR));

	seq_printf(m, "Sending AUX: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_AUX_SENDING));

	seq_printf(m, "Sending Idle: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_SENDING_IDLE));

	seq_printf(m, "Sending TP2 TP3: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_SENDING_TP2_TP3));

	seq_printf(m, "Sending TP1: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_SENDING_TP1));

	seq_printf(m, "Idle Count: %u\n",
		   psrstat & EDP_PSR_STATUS_IDLE_MASK);

	psrperf = (I915_READ(EDP_PSR_PERF_CNT)) & EDP_PSR_PERF_CNT_MASK;
	seq_printf(m, "Performance Counter: %u\n", psrperf);

	return 0;
}

1708 1709
static int
i915_wedged_get(void *data, u64 *val)
1710
{
1711
	struct drm_device *dev = data;
1712 1713
	drm_i915_private_t *dev_priv = dev->dev_private;

1714
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
1715

1716
	return 0;
1717 1718
}

1719 1720
static int
i915_wedged_set(void *data, u64 val)
1721
{
1722
	struct drm_device *dev = data;
1723

1724
	DRM_INFO("Manually setting wedged to %llu\n", val);
1725
	i915_handle_error(dev, val);
1726

1727
	return 0;
1728 1729
}

1730 1731
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
1732
			"%llu\n");
1733

1734 1735
static int
i915_ring_stop_get(void *data, u64 *val)
1736
{
1737
	struct drm_device *dev = data;
1738 1739
	drm_i915_private_t *dev_priv = dev->dev_private;

1740
	*val = dev_priv->gpu_error.stop_rings;
1741

1742
	return 0;
1743 1744
}

1745 1746
static int
i915_ring_stop_set(void *data, u64 val)
1747
{
1748
	struct drm_device *dev = data;
1749
	struct drm_i915_private *dev_priv = dev->dev_private;
1750
	int ret;
1751

1752
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
1753

1754 1755 1756 1757
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1758
	dev_priv->gpu_error.stop_rings = val;
1759 1760
	mutex_unlock(&dev->struct_mutex);

1761
	return 0;
1762 1763
}

1764 1765 1766
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
1767

1768 1769 1770 1771 1772 1773 1774 1775
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
1776 1777
static int
i915_drop_caches_get(void *data, u64 *val)
1778
{
1779
	*val = DROP_ALL;
1780

1781
	return 0;
1782 1783
}

1784 1785
static int
i915_drop_caches_set(void *data, u64 val)
1786
{
1787
	struct drm_device *dev = data;
1788 1789
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
B
Ben Widawsky 已提交
1790 1791
	struct i915_address_space *vm;
	struct i915_vma *vma, *x;
1792
	int ret;
1793

1794
	DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
B
Ben Widawsky 已提交
1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			list_for_each_entry_safe(vma, x, &vm->inactive_list,
						 mm_list) {
				if (vma->obj->pin_count)
					continue;

				ret = i915_vma_unbind(vma);
				if (ret)
					goto unlock;
			}
1822
		}
1823 1824 1825
	}

	if (val & DROP_UNBOUND) {
1826 1827
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
					 global_list)
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

1838
	return ret;
1839 1840
}

1841 1842 1843
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
1844

1845 1846
static int
i915_max_freq_get(void *data, u64 *val)
1847
{
1848
	struct drm_device *dev = data;
1849
	drm_i915_private_t *dev_priv = dev->dev_private;
1850
	int ret;
1851 1852 1853 1854

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1855
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1856 1857
	if (ret)
		return ret;
1858

1859 1860 1861 1862 1863
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.max_delay);
	else
		*val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
1864
	mutex_unlock(&dev_priv->rps.hw_lock);
1865

1866
	return 0;
1867 1868
}

1869 1870
static int
i915_max_freq_set(void *data, u64 val)
1871
{
1872
	struct drm_device *dev = data;
1873
	struct drm_i915_private *dev_priv = dev->dev_private;
1874
	int ret;
1875 1876 1877

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
1878

1879
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
1880

1881
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1882 1883 1884
	if (ret)
		return ret;

1885 1886 1887
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	}

1898
	mutex_unlock(&dev_priv->rps.hw_lock);
1899

1900
	return 0;
1901 1902
}

1903 1904
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
1905
			"%llu\n");
1906

1907 1908
static int
i915_min_freq_get(void *data, u64 *val)
1909
{
1910
	struct drm_device *dev = data;
1911
	drm_i915_private_t *dev_priv = dev->dev_private;
1912
	int ret;
1913 1914 1915 1916

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1917
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1918 1919
	if (ret)
		return ret;
1920

1921 1922 1923 1924 1925
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.min_delay);
	else
		*val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
1926
	mutex_unlock(&dev_priv->rps.hw_lock);
1927

1928
	return 0;
1929 1930
}

1931 1932
static int
i915_min_freq_set(void *data, u64 val)
1933
{
1934
	struct drm_device *dev = data;
1935
	struct drm_i915_private *dev_priv = dev->dev_private;
1936
	int ret;
1937 1938 1939

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
1940

1941
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1942

1943
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1944 1945 1946
	if (ret)
		return ret;

1947 1948 1949
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
1950 1951 1952 1953 1954 1955 1956 1957 1958
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.min_delay = val;
		valleyview_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.min_delay = val;
		gen6_set_rps(dev, val);
	}
1959
	mutex_unlock(&dev_priv->rps.hw_lock);
1960

1961
	return 0;
1962 1963
}

1964 1965
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
1966
			"%llu\n");
1967

1968 1969
static int
i915_cache_sharing_get(void *data, u64 *val)
1970
{
1971
	struct drm_device *dev = data;
1972 1973
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 snpcr;
1974
	int ret;
1975

1976 1977 1978
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1979 1980 1981 1982
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1983 1984 1985
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	mutex_unlock(&dev_priv->dev->struct_mutex);

1986
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
1987

1988
	return 0;
1989 1990
}

1991 1992
static int
i915_cache_sharing_set(void *data, u64 val)
1993
{
1994
	struct drm_device *dev = data;
1995 1996 1997
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

1998 1999 2000
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2001
	if (val > 3)
2002 2003
		return -EINVAL;

2004
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
2005 2006 2007 2008 2009 2010 2011

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

2012
	return 0;
2013 2014
}

2015 2016 2017
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
2018

2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;
2037 2038 2039 2040

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);
2041 2042 2043 2044

	return 0;
}

2045 2046 2047 2048 2049
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2050
	if (INTEL_INFO(dev)->gen < 6)
2051 2052 2053 2054 2055 2056 2057
		return 0;

	gen6_gt_force_wake_get(dev_priv);

	return 0;
}

2058
static int i915_forcewake_release(struct inode *inode, struct file *file)
2059 2060 2061 2062
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2063
	if (INTEL_INFO(dev)->gen < 6)
2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
		return 0;

	gen6_gt_force_wake_put(dev_priv);

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
2083
				  S_IRUSR,
2084 2085 2086 2087 2088
				  root, dev,
				  &i915_forcewake_fops);
	if (IS_ERR(ent))
		return PTR_ERR(ent);

B
Ben Widawsky 已提交
2089
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
2090 2091
}

2092 2093 2094 2095
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
2096 2097 2098 2099
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

2100
	ent = debugfs_create_file(name,
2101 2102
				  S_IRUGO | S_IWUSR,
				  root, dev,
2103
				  fops);
2104 2105 2106
	if (IS_ERR(ent))
		return PTR_ERR(ent);

2107
	return drm_add_fake_info_node(minor, ent, fops);
2108 2109
}

2110
static struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
2111
	{"i915_capabilities", i915_capabilities, 0},
2112
	{"i915_gem_objects", i915_gem_object_info, 0},
2113
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
2114
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
2115 2116
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
2117
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2118 2119
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
2120
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2121
	{"i915_gem_interrupt", i915_interrupt_info, 0},
2122 2123 2124
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
2125
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
2126 2127 2128 2129 2130
	{"i915_rstdby_delays", i915_rstdby_delays, 0},
	{"i915_cur_delayinfo", i915_cur_delayinfo, 0},
	{"i915_delayfreq_table", i915_delayfreq_table, 0},
	{"i915_inttoext_table", i915_inttoext_table, 0},
	{"i915_drpc_info", i915_drpc_info, 0},
2131
	{"i915_emon_status", i915_emon_status, 0},
2132
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
2133
	{"i915_gfxec", i915_gfxec, 0},
2134
	{"i915_fbc_status", i915_fbc_status, 0},
2135
	{"i915_ips_status", i915_ips_status, 0},
2136
	{"i915_sr_status", i915_sr_status, 0},
2137
	{"i915_opregion", i915_opregion, 0},
2138
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
2139
	{"i915_context_status", i915_context_status, 0},
2140
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
2141
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
2142
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
J
Jesse Barnes 已提交
2143
	{"i915_dpio", i915_dpio_info, 0},
2144
	{"i915_llc", i915_llc, 0},
2145
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
2146
};
2147
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2148

2149
static struct i915_debugfs_files {
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
};

2163
int i915_debugfs_init(struct drm_minor *minor)
2164
{
2165
	int ret, i;
2166

2167
	ret = i915_forcewake_create(minor->debugfs_root, minor);
2168 2169
	if (ret)
		return ret;
2170

2171 2172 2173 2174 2175 2176 2177
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
2178

2179 2180
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
2181 2182 2183
					minor->debugfs_root, minor);
}

2184
void i915_debugfs_cleanup(struct drm_minor *minor)
2185
{
2186 2187
	int i;

2188 2189
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
2190 2191
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
2192 2193 2194 2195 2196 2197
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
2198 2199 2200
}

#endif /* CONFIG_DEBUG_FS */