i915_debugfs.c 148.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

43 44 45 46 47
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
65
	node->info_ent = (void *)key;
66 67 68 69 70 71 72 73

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

74 75
static int i915_capabilities(struct seq_file *m, void *data)
{
76 77
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
78

79 80
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
81 82 83 84 85
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
86 87 88

	return 0;
}
89

90
static char get_active_flag(struct drm_i915_gem_object *obj)
91
{
92
	return i915_gem_object_is_active(obj) ? '*' : ' ';
93 94
}

95
static char get_pin_flag(struct drm_i915_gem_object *obj)
96 97 98 99
{
	return obj->pin_display ? 'p' : ' ';
}

100
static char get_tiling_flag(struct drm_i915_gem_object *obj)
101
{
102
	switch (i915_gem_object_get_tiling(obj)) {
103
	default:
104 105 106
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
107
	}
108 109
}

110
static char get_global_flag(struct drm_i915_gem_object *obj)
111
{
C
Chris Wilson 已提交
112
	return i915_gem_object_to_ggtt(obj, NULL) ?  'g' : ' ';
113 114
}

115
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
116
{
117
	return obj->mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
118 119
}

120 121 122 123 124
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

125
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
126
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
127 128 129 130 131 132
			size += vma->node.size;
	}

	return size;
}

133 134 135
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
136
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
137
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
138
	struct i915_vma *vma;
139
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
140
	int pin_count = 0;
141
	enum intel_engine_id id;
B
Ben Widawsky 已提交
142

143 144
	lockdep_assert_held(&obj->base.dev->struct_mutex);

145
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
146
		   &obj->base,
147
		   get_active_flag(obj),
148 149
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
150
		   get_global_flag(obj),
151
		   get_pin_mapped_flag(obj),
152
		   obj->base.size / 1024,
153
		   obj->base.read_domains,
154
		   obj->base.write_domain);
155
	for_each_engine_id(engine, dev_priv, id)
156
		seq_printf(m, "%x ",
157 158
			   i915_gem_active_get_seqno(&obj->last_read[id],
						     &obj->base.dev->struct_mutex));
159
	seq_printf(m, "] %x %s%s%s",
160 161
		   i915_gem_active_get_seqno(&obj->last_write,
					     &obj->base.dev->struct_mutex),
162
		   i915_cache_level_str(dev_priv, obj->cache_level),
163 164 165 166
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
167
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
168
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
169
			pin_count++;
D
Dan Carpenter 已提交
170 171
	}
	seq_printf(m, " (pinned x %d)", pin_count);
172 173
	if (obj->pin_display)
		seq_printf(m, " (display)");
174
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
175 176 177
		if (!drm_mm_node_allocated(&vma->node))
			continue;

178
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
179
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
180
			   vma->node.start, vma->node.size);
181
		if (i915_vma_is_ggtt(vma))
182
			seq_printf(m, ", type: %u", vma->ggtt_view.type);
183 184 185 186
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
187
		seq_puts(m, ")");
B
Ben Widawsky 已提交
188
	}
189
	if (obj->stolen)
190
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
191
	if (obj->pin_display || obj->fault_mappable) {
192
		char s[3], *t = s;
193
		if (obj->pin_display)
194 195 196 197 198 199
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
200

201
	engine = i915_gem_active_get_engine(&obj->last_write,
202
					    &dev_priv->drm.struct_mutex);
203 204 205
	if (engine)
		seq_printf(m, " (%s)", engine->name);

206 207 208
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
209 210
}

211 212 213 214
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
215
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
216
	struct drm_i915_gem_object *b =
217
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
218

R
Rasmus Villemoes 已提交
219 220 221 222 223
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
224 225 226 227
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
228 229
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
230
	struct drm_i915_gem_object *obj;
231
	u64 total_obj_size, total_gtt_size;
232 233 234 235 236 237 238 239 240 241 242 243
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

244
		list_add(&obj->obj_exec_link, &stolen);
245 246

		total_obj_size += obj->base.size;
247
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
248 249 250 251 252 253
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

254
		list_add(&obj->obj_exec_link, &stolen);
255 256 257 258 259 260 261

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
262
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
263 264 265
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
266
		list_del_init(&obj->obj_exec_link);
267 268 269
	}
	mutex_unlock(&dev->struct_mutex);

270
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
271 272 273 274
		   count, total_obj_size, total_gtt_size);
	return 0;
}

275
struct file_stats {
276
	struct drm_i915_file_private *file_priv;
277 278 279 280
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
281 282 283 284 285 286
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
287
	struct i915_vma *vma;
288 289 290

	stats->count++;
	stats->total += obj->base.size;
291 292
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
293 294 295
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

296 297 298
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
299

300
		if (i915_vma_is_ggtt(vma)) {
301 302 303
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
304

305
			if (ppgtt->base.file != stats->file_priv)
306 307
				continue;
		}
308

309
		if (i915_vma_is_active(vma))
310 311 312
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
313 314 315 316 317
	}

	return 0;
}

318 319
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
320
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
321 322 323 324 325 326 327 328 329
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
330 331 332 333 334 335

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
336
	struct intel_engine_cs *engine;
337
	int j;
338 339 340

	memset(&stats, 0, sizeof(stats));

341
	for_each_engine(engine, dev_priv) {
342
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
343
			list_for_each_entry(obj,
344
					    &engine->batch_pool.cache_list[j],
345 346 347
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
348
	}
349

350
	print_file_stats(m, "[k]batch pool", stats);
351 352
}

353 354 355 356 357 358 359
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
360
			per_file_stats(0, ctx->engine[n].state->obj, data);
361
		if (ctx->engine[n].ring)
362
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
363 364 365 366 367 368 369 370
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
371
	struct drm_device *dev = &dev_priv->drm;
372 373 374 375 376
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

377
	mutex_lock(&dev->struct_mutex);
378 379 380
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

381
	list_for_each_entry(file, &dev->filelist, lhead) {
382 383 384
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
385
	mutex_unlock(&dev->struct_mutex);
386 387 388 389

	print_file_stats(m, "[k]contexts", stats);
}

390
static int i915_gem_object_info(struct seq_file *m, void *data)
391
{
392 393
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
394
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
395 396
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
397
	struct drm_i915_gem_object *obj;
398
	struct drm_file *file;
399 400 401 402 403 404
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

405 406 407 408
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

409 410 411
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
412
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
413 414 415 416 417 418 419 420
		size += obj->base.size;
		++count;

		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

421
		if (obj->mapping) {
422 423
			mapped_count++;
			mapped_size += obj->base.size;
424
		}
425
	}
426
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
427

428
	size = count = dpy_size = dpy_count = 0;
429
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
430 431 432
		size += obj->base.size;
		++count;

433
		if (obj->pin_display) {
434 435
			dpy_size += obj->base.size;
			++dpy_count;
436
		}
437

438 439 440 441
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
442

443
		if (obj->mapping) {
444 445
			mapped_count++;
			mapped_size += obj->base.size;
446
		}
447
	}
448 449
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
450
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
451
		   purgeable_count, purgeable_size);
452 453 454 455
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
456

457
	seq_printf(m, "%llu [%llu] gtt total\n",
458
		   ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
459

460 461
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
462 463 464
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
465
	print_context_stats(m, dev_priv);
466 467
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
468 469
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
470
		struct task_struct *task;
471 472

		memset(&stats, 0, sizeof(stats));
473
		stats.file_priv = file->driver_priv;
474
		spin_lock(&file->table_lock);
475
		idr_for_each(&file->object_idr, per_file_stats, &stats);
476
		spin_unlock(&file->table_lock);
477 478 479 480 481 482
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
483 484 485 486
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
						   client_list);
487
		rcu_read_lock();
488 489 490
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
491
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
492
		rcu_read_unlock();
493
		mutex_unlock(&dev->struct_mutex);
494
	}
495
	mutex_unlock(&dev->filelist_mutex);
496 497 498 499

	return 0;
}

500
static int i915_gem_gtt_info(struct seq_file *m, void *data)
501
{
502
	struct drm_info_node *node = m->private;
503 504
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
505
	bool show_pin_display_only = !!node->info_ent->data;
506
	struct drm_i915_gem_object *obj;
507
	u64 total_obj_size, total_gtt_size;
508 509 510 511 512 513 514
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
515
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
516
		if (show_pin_display_only && !obj->pin_display)
517 518
			continue;

519
		seq_puts(m, "   ");
520
		describe_obj(m, obj);
521
		seq_putc(m, '\n');
522
		total_obj_size += obj->base.size;
523
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
524 525 526 527 528
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

529
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
530 531 532 533 534
		   count, total_obj_size, total_gtt_size);

	return 0;
}

535 536
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
537 538
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
539
	struct intel_crtc *crtc;
540 541 542 543 544
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
545

546
	for_each_intel_crtc(dev, crtc) {
547 548
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
549
		struct intel_flip_work *work;
550

551
		spin_lock_irq(&dev->event_lock);
552 553
		work = crtc->flip_work;
		if (work == NULL) {
554
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
555 556
				   pipe, plane);
		} else {
557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
				struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);

				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
					   engine->name,
					   i915_gem_request_get_seqno(work->flip_queued_req),
					   dev_priv->next_seqno,
575
					   intel_engine_get_seqno(engine),
576
					   i915_gem_request_completed(work->flip_queued_req));
577 578 579 580 581 582 583 584
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

585
			if (INTEL_GEN(dev_priv) >= 4)
586 587 588 589 590 591 592 593
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
594 595
			}
		}
596
		spin_unlock_irq(&dev->event_lock);
597 598
	}

599 600
	mutex_unlock(&dev->struct_mutex);

601 602 603
	return 0;
}

604 605
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
606 607
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
608
	struct drm_i915_gem_object *obj;
609
	struct intel_engine_cs *engine;
610
	int total = 0;
611
	int ret, j;
612 613 614 615 616

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

617
	for_each_engine(engine, dev_priv) {
618
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
619 620 621 622
			int count;

			count = 0;
			list_for_each_entry(obj,
623
					    &engine->batch_pool.cache_list[j],
624 625 626
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
627
				   engine->name, j, count);
628 629

			list_for_each_entry(obj,
630
					    &engine->batch_pool.cache_list[j],
631 632 633 634 635 636 637
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
638
		}
639 640
	}

641
	seq_printf(m, "total: %d\n", total);
642 643 644 645 646 647

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

648 649
static int i915_gem_request_info(struct seq_file *m, void *data)
{
650 651
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
652
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
653
	struct drm_i915_gem_request *req;
654
	int ret, any;
655 656 657 658

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
659

660
	any = 0;
661
	for_each_engine(engine, dev_priv) {
662 663 664
		int count;

		count = 0;
665
		list_for_each_entry(req, &engine->request_list, link)
666 667
			count++;
		if (count == 0)
668 669
			continue;

670
		seq_printf(m, "%s requests: %d\n", engine->name, count);
671
		list_for_each_entry(req, &engine->request_list, link) {
672
			struct pid *pid = req->ctx->pid;
673 674 675
			struct task_struct *task;

			rcu_read_lock();
676
			task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
677
			seq_printf(m, "    %x @ %d: %s [%d]\n",
678
				   req->fence.seqno,
D
Daniel Vetter 已提交
679
				   (int) (jiffies - req->emitted_jiffies),
680 681 682
				   task ? task->comm : "<unknown>",
				   task ? task->pid : -1);
			rcu_read_unlock();
683
		}
684 685

		any++;
686
	}
687 688
	mutex_unlock(&dev->struct_mutex);

689
	if (any == 0)
690
		seq_puts(m, "No requests\n");
691

692 693 694
	return 0;
}

695
static void i915_ring_seqno_info(struct seq_file *m,
696
				 struct intel_engine_cs *engine)
697
{
698 699 700
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

701
	seq_printf(m, "Current sequence (%s): %x\n",
702
		   engine->name, intel_engine_get_seqno(engine));
703 704 705 706 707 708 709 710 711

	spin_lock(&b->lock);
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
	spin_unlock(&b->lock);
712 713
}

714 715
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
716
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
717
	struct intel_engine_cs *engine;
718

719
	for_each_engine(engine, dev_priv)
720
		i915_ring_seqno_info(m, engine);
721

722 723 724 725 726 727
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
728
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
729
	struct intel_engine_cs *engine;
730
	int i, pipe;
731

732
	intel_runtime_pm_get(dev_priv);
733

734
	if (IS_CHERRYVIEW(dev_priv)) {
735 736 737 738 739 740 741 742 743 744 745
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
746
		for_each_pipe(dev_priv, pipe)
747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
773
	} else if (INTEL_GEN(dev_priv) >= 8) {
774 775 776 777 778 779 780 781 782 783 784 785
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

786
		for_each_pipe(dev_priv, pipe) {
787 788 789 790 791
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
792 793 794 795
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
796
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
797 798
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
799
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
800 801
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
802
			seq_printf(m, "Pipe %c IER:\t%08x\n",
803 804
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
805 806

			intel_display_power_put(dev_priv, power_domain);
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
829
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
830 831 832 833 834 835 836 837
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
838
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

867
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
868 869 870 871 872 873
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
874
		for_each_pipe(dev_priv, pipe)
875 876 877
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
898
	for_each_engine(engine, dev_priv) {
899
		if (INTEL_GEN(dev_priv) >= 6) {
900 901
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
902
				   engine->name, I915_READ_IMR(engine));
903
		}
904
		i915_ring_seqno_info(m, engine);
905
	}
906
	intel_runtime_pm_put(dev_priv);
907

908 909 910
	return 0;
}

911 912
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
913 914
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
915 916 917 918 919
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
920 921 922

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
923
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
924

C
Chris Wilson 已提交
925 926
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
927
		if (!vma)
928
			seq_puts(m, "unused");
929
		else
930
			describe_obj(m, vma->obj);
931
		seq_putc(m, '\n');
932 933
	}

934
	mutex_unlock(&dev->struct_mutex);
935 936 937
	return 0;
}

938 939
static int i915_hws_info(struct seq_file *m, void *data)
{
940
	struct drm_info_node *node = m->private;
941
	struct drm_i915_private *dev_priv = node_to_i915(node);
942
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
943
	const u32 *hws;
944 945
	int i;

946
	engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
947
	hws = engine->status_page.page_addr;
948 949 950 951 952 953 954 955 956 957 958
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

959 960 961 962 963 964
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
965
	struct i915_error_state_file_priv *error_priv = filp->private_data;
966 967

	DRM_DEBUG_DRIVER("Resetting error state\n");
968
	i915_destroy_error_state(error_priv->dev);
969 970 971 972 973 974

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
975
	struct drm_i915_private *dev_priv = inode->i_private;
976 977 978 979 980 981
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

982
	error_priv->dev = &dev_priv->drm;
983

984
	i915_error_state_get(&dev_priv->drm, error_priv);
985

986 987 988
	file->private_data = error_priv;

	return 0;
989 990 991 992
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
993
	struct i915_error_state_file_priv *error_priv = file->private_data;
994

995
	i915_error_state_put(error_priv);
996 997
	kfree(error_priv);

998 999 1000
	return 0;
}

1001 1002 1003 1004 1005 1006 1007 1008 1009
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1010 1011
	ret = i915_error_state_buf_init(&error_str,
					to_i915(error_priv->dev), count, *pos);
1012 1013
	if (ret)
		return ret;
1014

1015
	ret = i915_error_state_to_str(&error_str, error_priv);
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1028
	i915_error_state_buf_release(&error_str);
1029
	return ret ?: ret_count;
1030 1031 1032 1033 1034
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1035
	.read = i915_error_state_read,
1036 1037 1038 1039 1040
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1041 1042
static int
i915_next_seqno_get(void *data, u64 *val)
1043
{
1044
	struct drm_i915_private *dev_priv = data;
1045 1046
	int ret;

1047
	ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
1048 1049 1050
	if (ret)
		return ret;

1051
	*val = dev_priv->next_seqno;
1052
	mutex_unlock(&dev_priv->drm.struct_mutex);
1053

1054
	return 0;
1055 1056
}

1057 1058 1059
static int
i915_next_seqno_set(void *data, u64 val)
{
1060 1061
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1062 1063 1064 1065 1066 1067
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1068
	ret = i915_gem_set_seqno(dev, val);
1069 1070
	mutex_unlock(&dev->struct_mutex);

1071
	return ret;
1072 1073
}

1074 1075
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1076
			"0x%llx\n");
1077

1078
static int i915_frequency_info(struct seq_file *m, void *unused)
1079
{
1080 1081
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1082 1083 1084
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1085

1086
	if (IS_GEN5(dev_priv)) {
1087 1088 1089 1090 1091 1092 1093 1094 1095
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1096
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1123
	} else if (INTEL_GEN(dev_priv) >= 6) {
1124 1125 1126
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1127
		u32 rpmodectl, rpinclimit, rpdeclimit;
1128
		u32 rpstat, cagf, reqf;
1129 1130
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1131
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1132 1133
		int max_freq;

1134
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1135
		if (IS_BROXTON(dev_priv)) {
1136 1137 1138 1139 1140 1141 1142
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1143
		/* RPSTAT1 is in the GT power well */
1144 1145
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1146
			goto out;
1147

1148
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1149

1150
		reqf = I915_READ(GEN6_RPNSWREQ);
1151
		if (IS_GEN9(dev_priv))
1152 1153 1154
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1155
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1156 1157 1158 1159
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1160
		reqf = intel_gpu_freq(dev_priv, reqf);
1161

1162 1163 1164 1165
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1166
		rpstat = I915_READ(GEN6_RPSTAT1);
1167 1168 1169 1170 1171 1172
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1173
		if (IS_GEN9(dev_priv))
1174
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1175
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1176 1177 1178
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1179
		cagf = intel_gpu_freq(dev_priv, cagf);
1180

1181
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1182 1183
		mutex_unlock(&dev->struct_mutex);

1184
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1197
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1198
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1199
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1200 1201
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1202
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1203 1204 1205 1206
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1207 1208 1209 1210
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1211
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1212
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1213 1214 1215 1216 1217 1218
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1219 1220 1221
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1222 1223 1224 1225 1226 1227
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1228 1229
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1230

1231
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
1232
			    rp_state_cap >> 16) & 0xff;
1233
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1234
			     GEN9_FREQ_SCALER : 1);
1235
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1236
			   intel_gpu_freq(dev_priv, max_freq));
1237 1238

		max_freq = (rp_state_cap & 0xff00) >> 8;
1239
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1240
			     GEN9_FREQ_SCALER : 1);
1241
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1242
			   intel_gpu_freq(dev_priv, max_freq));
1243

1244
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
1245
			    rp_state_cap >> 0) & 0xff;
1246
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1247
			     GEN9_FREQ_SCALER : 1);
1248
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1249
			   intel_gpu_freq(dev_priv, max_freq));
1250
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1251
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1252

1253 1254 1255
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1256 1257
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1258 1259
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1260 1261
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1262 1263 1264 1265 1266
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1267
	} else {
1268
		seq_puts(m, "no P-state info available\n");
1269
	}
1270

1271 1272 1273 1274
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1275 1276 1277
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1278 1279
}

1280 1281 1282 1283
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1284 1285 1286
	int slice;
	int subslice;

1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1299 1300 1301 1302 1303 1304 1305
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1306 1307
}

1308 1309
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1310
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1311
	struct intel_engine_cs *engine;
1312 1313
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1314
	struct intel_instdone instdone;
1315
	enum intel_engine_id id;
1316

1317 1318 1319 1320 1321 1322 1323 1324 1325
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
		seq_printf(m, "Wedged\n");
	if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
		seq_printf(m, "Reset in progress\n");
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
		seq_printf(m, "Waiter holding struct mutex\n");
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
		seq_printf(m, "struct_mutex blocked for reset\n");

1326 1327 1328 1329 1330
	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1331 1332
	intel_runtime_pm_get(dev_priv);

1333
	for_each_engine_id(engine, dev_priv, id) {
1334
		acthd[id] = intel_engine_get_active_head(engine);
1335
		seqno[id] = intel_engine_get_seqno(engine);
1336 1337
	}

1338
	i915_get_engine_instdone(dev_priv, RCS, &instdone);
1339

1340 1341
	intel_runtime_pm_put(dev_priv);

1342 1343 1344 1345 1346 1347 1348
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1349
	for_each_engine_id(engine, dev_priv, id) {
1350
		seq_printf(m, "%s:\n", engine->name);
1351 1352 1353 1354
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
			   engine->hangcheck.seqno,
			   seqno[id],
			   engine->last_submitted_seqno);
1355 1356 1357 1358
		seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
					  &dev_priv->gpu_error.missed_irq_rings)));
1359
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1360
			   (long long)engine->hangcheck.acthd,
1361
			   (long long)acthd[id]);
1362 1363
		seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
		seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
1364

1365
		if (engine->id == RCS) {
1366
			seq_puts(m, "\tinstdone read =\n");
1367

1368
			i915_instdone_info(dev_priv, m, &instdone);
1369

1370
			seq_puts(m, "\tinstdone accu =\n");
1371

1372 1373
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1374
		}
1375 1376 1377 1378 1379
	}

	return 0;
}

1380
static int ironlake_drpc_info(struct seq_file *m)
1381
{
1382 1383
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1384 1385 1386 1387 1388 1389 1390
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1391
	intel_runtime_pm_get(dev_priv);
1392 1393 1394 1395 1396

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1397
	intel_runtime_pm_put(dev_priv);
1398
	mutex_unlock(&dev->struct_mutex);
1399

1400
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1401 1402 1403 1404
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1405
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1406
	seq_printf(m, "SW control enabled: %s\n",
1407
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1408
	seq_printf(m, "Gated voltage change: %s\n",
1409
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1410 1411
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1412
	seq_printf(m, "Max P-state: P%d\n",
1413
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1414 1415 1416 1417
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1418
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1419
	seq_puts(m, "Current RS state: ");
1420 1421
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1422
		seq_puts(m, "on\n");
1423 1424
		break;
	case RSX_STATUS_RC1:
1425
		seq_puts(m, "RC1\n");
1426 1427
		break;
	case RSX_STATUS_RC1E:
1428
		seq_puts(m, "RC1E\n");
1429 1430
		break;
	case RSX_STATUS_RS1:
1431
		seq_puts(m, "RS1\n");
1432 1433
		break;
	case RSX_STATUS_RS2:
1434
		seq_puts(m, "RS2 (RC6)\n");
1435 1436
		break;
	case RSX_STATUS_RS3:
1437
		seq_puts(m, "RC3 (RC6+)\n");
1438 1439
		break;
	default:
1440
		seq_puts(m, "unknown\n");
1441 1442
		break;
	}
1443 1444 1445 1446

	return 0;
}

1447
static int i915_forcewake_domains(struct seq_file *m, void *data)
1448
{
1449
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1450 1451 1452
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1453
	for_each_fw_domain(fw_domain, dev_priv) {
1454
		seq_printf(m, "%s.wake_count = %u\n",
1455
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1456 1457 1458
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1459

1460 1461 1462 1463 1464
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1465
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1466
	u32 rpmodectl1, rcctl1, pw_status;
1467

1468 1469
	intel_runtime_pm_get(dev_priv);

1470
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1471 1472 1473
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1474 1475
	intel_runtime_pm_put(dev_priv);

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1489
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1490
	seq_printf(m, "Media Power Well: %s\n",
1491
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1492

1493 1494 1495 1496 1497
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1498
	return i915_forcewake_domains(m, NULL);
1499 1500
}

1501 1502
static int gen6_drpc_info(struct seq_file *m)
{
1503 1504
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
B
Ben Widawsky 已提交
1505
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1506
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1507
	unsigned forcewake_count;
1508
	int count = 0, ret;
1509 1510 1511 1512

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1513
	intel_runtime_pm_get(dev_priv);
1514

1515
	spin_lock_irq(&dev_priv->uncore.lock);
1516
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1517
	spin_unlock_irq(&dev_priv->uncore.lock);
1518 1519

	if (forcewake_count) {
1520 1521
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1522 1523 1524 1525 1526 1527 1528
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1529
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1530
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1531 1532 1533

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1534
	if (INTEL_GEN(dev_priv) >= 9) {
1535 1536 1537
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1538
	mutex_unlock(&dev->struct_mutex);
1539 1540 1541
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1542

1543 1544
	intel_runtime_pm_put(dev_priv);

1545 1546 1547 1548 1549 1550 1551
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1552
	seq_printf(m, "RC1e Enabled: %s\n",
1553 1554 1555
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1556
	if (INTEL_GEN(dev_priv) >= 9) {
1557 1558 1559 1560 1561
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1562 1563 1564 1565
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1566
	seq_puts(m, "Current RC state: ");
1567 1568 1569
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1570
			seq_puts(m, "Core Power Down\n");
1571
		else
1572
			seq_puts(m, "on\n");
1573 1574
		break;
	case GEN6_RC3:
1575
		seq_puts(m, "RC3\n");
1576 1577
		break;
	case GEN6_RC6:
1578
		seq_puts(m, "RC6\n");
1579 1580
		break;
	case GEN6_RC7:
1581
		seq_puts(m, "RC7\n");
1582 1583
		break;
	default:
1584
		seq_puts(m, "Unknown\n");
1585 1586 1587 1588 1589
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1590
	if (INTEL_GEN(dev_priv) >= 9) {
1591 1592 1593 1594 1595 1596 1597
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1609 1610 1611 1612 1613 1614
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1615
	return i915_forcewake_domains(m, NULL);
1616 1617 1618 1619
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1620
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1621

1622
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1623
		return vlv_drpc_info(m);
1624
	else if (INTEL_GEN(dev_priv) >= 6)
1625 1626 1627 1628 1629
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1630 1631
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1632
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1643 1644
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1645
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1646

1647
	if (!HAS_FBC(dev_priv)) {
1648
		seq_puts(m, "FBC unsupported on this chipset\n");
1649 1650 1651
		return 0;
	}

1652
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1653
	mutex_lock(&dev_priv->fbc.lock);
1654

1655
	if (intel_fbc_is_active(dev_priv))
1656
		seq_puts(m, "FBC enabled\n");
1657 1658
	else
		seq_printf(m, "FBC disabled: %s\n",
1659
			   dev_priv->fbc.no_fbc_reason);
1660

1661
	if (INTEL_GEN(dev_priv) >= 7)
1662 1663 1664 1665
		seq_printf(m, "Compressing: %s\n",
			   yesno(I915_READ(FBC_STATUS2) &
				 FBC_COMPRESSION_MASK));

P
Paulo Zanoni 已提交
1666
	mutex_unlock(&dev_priv->fbc.lock);
1667 1668
	intel_runtime_pm_put(dev_priv);

1669 1670 1671
	return 0;
}

1672 1673
static int i915_fbc_fc_get(void *data, u64 *val)
{
1674
	struct drm_i915_private *dev_priv = data;
1675

1676
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1677 1678 1679 1680 1681 1682 1683 1684 1685
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1686
	struct drm_i915_private *dev_priv = data;
1687 1688
	u32 reg;

1689
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1690 1691
		return -ENODEV;

P
Paulo Zanoni 已提交
1692
	mutex_lock(&dev_priv->fbc.lock);
1693 1694 1695 1696 1697 1698 1699 1700

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1701
	mutex_unlock(&dev_priv->fbc.lock);
1702 1703 1704 1705 1706 1707 1708
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1709 1710
static int i915_ips_status(struct seq_file *m, void *unused)
{
1711
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1712

1713
	if (!HAS_IPS(dev_priv)) {
1714 1715 1716 1717
		seq_puts(m, "not supported\n");
		return 0;
	}

1718 1719
	intel_runtime_pm_get(dev_priv);

1720 1721 1722
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1723
	if (INTEL_GEN(dev_priv) >= 8) {
1724 1725 1726 1727 1728 1729 1730
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1731

1732 1733
	intel_runtime_pm_put(dev_priv);

1734 1735 1736
	return 0;
}

1737 1738
static int i915_sr_status(struct seq_file *m, void *unused)
{
1739
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1740 1741
	bool sr_enabled = false;

1742 1743
	intel_runtime_pm_get(dev_priv);

1744
	if (HAS_PCH_SPLIT(dev_priv))
1745
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1746 1747
	else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1748
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1749
	else if (IS_I915GM(dev_priv))
1750
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1751
	else if (IS_PINEVIEW(dev_priv))
1752
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1753
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1754
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1755

1756 1757
	intel_runtime_pm_put(dev_priv);

1758 1759
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1760 1761 1762 1763

	return 0;
}

1764 1765
static int i915_emon_status(struct seq_file *m, void *unused)
{
1766 1767
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1768
	unsigned long temp, chipset, gfx;
1769 1770
	int ret;

1771
	if (!IS_GEN5(dev_priv))
1772 1773
		return -ENODEV;

1774 1775 1776
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1777 1778 1779 1780

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1781
	mutex_unlock(&dev->struct_mutex);
1782 1783 1784 1785 1786 1787 1788 1789 1790

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1791 1792
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1793
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1794
	int ret = 0;
1795
	int gpu_freq, ia_freq;
1796
	unsigned int max_gpu_freq, min_gpu_freq;
1797

1798
	if (!HAS_LLC(dev_priv)) {
1799
		seq_puts(m, "unsupported on this chipset\n");
1800 1801 1802
		return 0;
	}

1803 1804
	intel_runtime_pm_get(dev_priv);

1805
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1806
	if (ret)
1807
		goto out;
1808

1809
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1820
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1821

1822
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1823 1824 1825 1826
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1827
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1828
			   intel_gpu_freq(dev_priv, (gpu_freq *
1829
				(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1830
				 GEN9_FREQ_SCALER : 1))),
1831 1832
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1833 1834
	}

1835
	mutex_unlock(&dev_priv->rps.hw_lock);
1836

1837 1838 1839
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1840 1841
}

1842 1843
static int i915_opregion(struct seq_file *m, void *unused)
{
1844 1845
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1846 1847 1848 1849 1850
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1851
		goto out;
1852

1853 1854
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1855 1856 1857

	mutex_unlock(&dev->struct_mutex);

1858
out:
1859 1860 1861
	return 0;
}

1862 1863
static int i915_vbt(struct seq_file *m, void *unused)
{
1864
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1865 1866 1867 1868 1869 1870 1871

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1872 1873
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1874 1875
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1876
	struct intel_framebuffer *fbdev_fb = NULL;
1877
	struct drm_framebuffer *drm_fb;
1878 1879 1880 1881 1882
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1883

1884
#ifdef CONFIG_DRM_FBDEV_EMULATION
1885 1886
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
			   fbdev_fb->base.depth,
			   fbdev_fb->base.bits_per_pixel,
			   fbdev_fb->base.modifier[0],
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1898
#endif
1899

1900
	mutex_lock(&dev->mode_config.fb_lock);
1901
	drm_for_each_fb(drm_fb, dev) {
1902 1903
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1904 1905
			continue;

1906
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1907 1908 1909
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1910
			   fb->base.bits_per_pixel,
1911
			   fb->base.modifier[0],
1912
			   drm_framebuffer_read_refcount(&fb->base));
1913
		describe_obj(m, fb->obj);
1914
		seq_putc(m, '\n');
1915
	}
1916
	mutex_unlock(&dev->mode_config.fb_lock);
1917
	mutex_unlock(&dev->struct_mutex);
1918 1919 1920 1921

	return 0;
}

1922
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1923 1924
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1925 1926
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1927 1928
}

1929 1930
static int i915_context_status(struct seq_file *m, void *unused)
{
1931 1932
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1933
	struct intel_engine_cs *engine;
1934
	struct i915_gem_context *ctx;
1935
	int ret;
1936

1937
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1938 1939 1940
	if (ret)
		return ret;

1941
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1942
		seq_printf(m, "HW context %u ", ctx->hw_id);
1943
		if (ctx->pid) {
1944 1945
			struct task_struct *task;

1946
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1947 1948 1949 1950 1951
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1952 1953
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1954 1955 1956 1957
		} else {
			seq_puts(m, "(kernel) ");
		}

1958 1959
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1960

1961 1962 1963 1964 1965 1966
		for_each_engine(engine, dev_priv) {
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1967
				describe_obj(m, ce->state->obj);
1968
			if (ce->ring)
1969
				describe_ctx_ring(m, ce->ring);
1970 1971
			seq_putc(m, '\n');
		}
1972 1973

		seq_putc(m, '\n');
1974 1975
	}

1976
	mutex_unlock(&dev->struct_mutex);
1977 1978 1979 1980

	return 0;
}

1981
static void i915_dump_lrc_obj(struct seq_file *m,
1982
			      struct i915_gem_context *ctx,
1983
			      struct intel_engine_cs *engine)
1984
{
1985
	struct i915_vma *vma = ctx->engine[engine->id].state;
1986 1987 1988
	struct page *page;
	int j;

1989 1990
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

1991 1992
	if (!vma) {
		seq_puts(m, "\tFake context\n");
1993 1994 1995
		return;
	}

1996 1997
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
1998
			   i915_ggtt_offset(vma));
1999

2000 2001
	if (i915_gem_object_get_pages(vma->obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n\n");
2002 2003 2004
		return;
	}

2005 2006 2007
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2008 2009

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2010 2011 2012
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2013 2014 2015 2016 2017 2018 2019 2020 2021
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

2022 2023
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2024 2025
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2026
	struct intel_engine_cs *engine;
2027
	struct i915_gem_context *ctx;
2028
	int ret;
2029 2030 2031 2032 2033 2034 2035 2036 2037 2038

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2039
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2040 2041
		for_each_engine(engine, dev_priv)
			i915_dump_lrc_obj(m, ctx, engine);
2042 2043 2044 2045 2046 2047

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2048 2049
static int i915_execlists(struct seq_file *m, void *data)
{
2050 2051
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2052
	struct intel_engine_cs *engine;
2053 2054 2055 2056 2057 2058
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
2059
	int i, ret;
2060 2061 2062 2063 2064 2065 2066 2067 2068 2069

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2070 2071
	intel_runtime_pm_get(dev_priv);

2072
	for_each_engine(engine, dev_priv) {
2073
		struct drm_i915_gem_request *head_req = NULL;
2074 2075
		int count = 0;

2076
		seq_printf(m, "%s\n", engine->name);
2077

2078 2079
		status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
		ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
2080 2081 2082
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

2083
		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
2084 2085
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

2086
		read_pointer = GEN8_CSB_READ_PTR(status_pointer);
2087
		write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
2088
		if (read_pointer > write_pointer)
2089
			write_pointer += GEN8_CSB_ENTRIES;
2090 2091 2092
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

2093
		for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
2094 2095
			status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
2096 2097 2098 2099 2100

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

2101
		spin_lock_bh(&engine->execlist_lock);
2102
		list_for_each(cursor, &engine->execlist_queue)
2103
			count++;
2104 2105 2106
		head_req = list_first_entry_or_null(&engine->execlist_queue,
						    struct drm_i915_gem_request,
						    execlist_link);
2107
		spin_unlock_bh(&engine->execlist_lock);
2108 2109 2110

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
2111 2112
			seq_printf(m, "\tHead request context: %u\n",
				   head_req->ctx->hw_id);
2113
			seq_printf(m, "\tHead request tail: %u\n",
2114
				   head_req->tail);
2115 2116 2117 2118 2119
		}

		seq_putc(m, '\n');
	}

2120
	intel_runtime_pm_put(dev_priv);
2121 2122 2123 2124 2125
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2126 2127
static const char *swizzle_string(unsigned swizzle)
{
2128
	switch (swizzle) {
2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2144
		return "unknown";
2145 2146 2147 2148 2149 2150 2151
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2152 2153
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2154 2155 2156 2157 2158
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2159
	intel_runtime_pm_get(dev_priv);
2160 2161 2162 2163 2164 2165

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2166
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2167 2168
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2169 2170
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2171 2172 2173 2174
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2175
	} else if (INTEL_GEN(dev_priv) >= 6) {
2176 2177 2178 2179 2180 2181 2182 2183
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2184
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2185 2186 2187 2188 2189
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2190 2191
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2192
	}
2193 2194 2195 2196

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2197
	intel_runtime_pm_put(dev_priv);
2198 2199 2200 2201 2202
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2203 2204
static int per_file_ctx(int id, void *ptr, void *data)
{
2205
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2206
	struct seq_file *m = data;
2207 2208 2209 2210 2211 2212 2213
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2214

2215 2216 2217
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2218
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2219 2220 2221 2222 2223
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2224 2225
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2226
{
2227
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
2228
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2229
	int i;
D
Daniel Vetter 已提交
2230

B
Ben Widawsky 已提交
2231 2232 2233
	if (!ppgtt)
		return;

2234
	for_each_engine(engine, dev_priv) {
2235
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2236
		for (i = 0; i < 4; i++) {
2237
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2238
			pdp <<= 32;
2239
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2240
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2241 2242 2243 2244
		}
	}
}

2245 2246
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2247
{
2248
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
2249

2250
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2251 2252
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2253
	for_each_engine(engine, dev_priv) {
2254
		seq_printf(m, "%s\n", engine->name);
2255
		if (IS_GEN7(dev_priv))
2256 2257 2258 2259 2260 2261 2262 2263
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2264 2265 2266 2267
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2268
		seq_puts(m, "aliasing PPGTT:\n");
2269
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2270

B
Ben Widawsky 已提交
2271
		ppgtt->debug_dump(ppgtt, m);
2272
	}
B
Ben Widawsky 已提交
2273

D
Daniel Vetter 已提交
2274
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2275 2276 2277 2278
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2279 2280
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2281
	struct drm_file *file;
2282
	int ret;
B
Ben Widawsky 已提交
2283

2284 2285
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2286
	if (ret)
2287 2288
		goto out_unlock;

2289
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2290

2291 2292 2293 2294
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2295

2296 2297
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2298
		struct task_struct *task;
2299

2300
		task = get_pid_task(file->pid, PIDTYPE_PID);
2301 2302
		if (!task) {
			ret = -ESRCH;
2303
			goto out_rpm;
2304
		}
2305 2306
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2307 2308 2309 2310
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2311
out_rpm:
2312
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2313
	mutex_unlock(&dev->struct_mutex);
2314 2315
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2316
	return ret;
D
Daniel Vetter 已提交
2317 2318
}

2319 2320
static int count_irq_waiters(struct drm_i915_private *i915)
{
2321
	struct intel_engine_cs *engine;
2322 2323
	int count = 0;

2324
	for_each_engine(engine, i915)
2325
		count += intel_engine_has_waiter(engine);
2326 2327 2328 2329

	return count;
}

2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2344 2345
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2346 2347
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2348 2349
	struct drm_file *file;

2350
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2351 2352
	seq_printf(m, "GPU busy? %s [%x]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
2353
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2354 2355 2356
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2357 2358 2359 2360
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2361 2362 2363 2364
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2365 2366

	mutex_lock(&dev->filelist_mutex);
2367
	spin_lock(&dev_priv->rps.client_lock);
2368 2369 2370 2371 2372 2373 2374 2375 2376
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2377 2378
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2379 2380
		rcu_read_unlock();
	}
2381
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2382
	spin_unlock(&dev_priv->rps.client_lock);
2383
	mutex_unlock(&dev->filelist_mutex);
2384

2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
	    dev_priv->gt.active_engines) {
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
			   100 * rpup / rpupei,
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
			   100 * rpdown / rpdownei,
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2410
	return 0;
2411 2412
}

2413 2414
static int i915_llc(struct seq_file *m, void *data)
{
2415
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2416
	const bool edram = INTEL_GEN(dev_priv) > 8;
2417

2418
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2419 2420
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2421 2422 2423 2424

	return 0;
}

2425 2426
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2427
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2428 2429 2430
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

2431
	if (!HAS_GUC_UCODE(dev_priv))
2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
A
Alex Dai 已提交
2445 2446 2447 2448 2449 2450
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2468 2469 2470 2471
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2472
	struct intel_engine_cs *engine;
2473
	enum intel_engine_id id;
2474 2475 2476 2477 2478 2479 2480 2481 2482
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
		client->doorbell_id, client->doorbell_offset, client->cookie);
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2483
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2484 2485 2486
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2487 2488 2489
	for_each_engine_id(engine, dev_priv, id) {
		u64 submissions = client->submissions[id];
		tot += submissions;
2490
		seq_printf(m, "\tSubmissions: %llu %s\n",
2491
				submissions, engine->name);
2492 2493 2494 2495 2496 2497
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2498 2499
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2500
	struct intel_guc guc;
2501
	struct i915_guc_client client = {};
2502
	struct intel_engine_cs *engine;
2503
	enum intel_engine_id id;
2504 2505
	u64 total = 0;

2506
	if (!HAS_GUC_SCHED(dev_priv))
2507 2508
		return 0;

A
Alex Dai 已提交
2509 2510 2511
	if (mutex_lock_interruptible(&dev->struct_mutex))
		return 0;

2512 2513
	/* Take a local copy of the GuC data, so we can dump it at leisure */
	guc = dev_priv->guc;
A
Alex Dai 已提交
2514
	if (guc.execbuf_client)
2515
		client = *guc.execbuf_client;
A
Alex Dai 已提交
2516 2517

	mutex_unlock(&dev->struct_mutex);
2518

2519 2520 2521 2522
	seq_printf(m, "Doorbell map:\n");
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);

2523 2524 2525 2526 2527 2528 2529
	seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc.action_err);

	seq_printf(m, "\nGuC submissions:\n");
2530 2531 2532
	for_each_engine_id(engine, dev_priv, id) {
		u64 submissions = guc.submissions[id];
		total += submissions;
2533
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2534
			engine->name, submissions, guc.last_seqno[id]);
2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
	i915_guc_client_info(m, dev_priv, &client);

	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2546 2547
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2548
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2549
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2550 2551
	int i = 0, pg;

2552
	if (!dev_priv->guc.log_vma)
A
Alex Dai 已提交
2553 2554
		return 0;

2555 2556 2557
	obj = dev_priv->guc.log_vma->obj;
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2572 2573
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2574
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2575
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2576 2577
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2578
	bool enabled = false;
2579

2580
	if (!HAS_PSR(dev_priv)) {
2581 2582 2583 2584
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2585 2586
	intel_runtime_pm_get(dev_priv);

2587
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2588 2589
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2590
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2591
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2592 2593 2594 2595
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2596

2597
	if (HAS_DDI(dev_priv))
2598
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2599 2600 2601 2602 2603 2604 2605
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2606 2607
		}
	}
2608 2609 2610 2611

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2612 2613
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2614
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2615 2616 2617 2618 2619 2620
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2621

2622 2623 2624 2625
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2626
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2627
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2628
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2629 2630 2631

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2632
	mutex_unlock(&dev_priv->psr.lock);
2633

2634
	intel_runtime_pm_put(dev_priv);
2635 2636 2637
	return 0;
}

2638 2639
static int i915_sink_crc(struct seq_file *m, void *data)
{
2640 2641
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2642 2643 2644 2645 2646 2647
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2648
	for_each_intel_connector(dev, connector) {
2649
		struct drm_crtc *crtc;
2650

2651
		if (!connector->base.state->best_encoder)
2652 2653
			continue;

2654 2655
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2656 2657
			continue;

2658
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2659 2660
			continue;

2661
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2678 2679
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2680
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2681 2682 2683
	u64 power;
	u32 units;

2684
	if (INTEL_GEN(dev_priv) < 6)
2685 2686
		return -ENODEV;

2687 2688
	intel_runtime_pm_get(dev_priv);

2689 2690 2691 2692 2693 2694
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2695 2696
	intel_runtime_pm_put(dev_priv);

2697
	seq_printf(m, "%llu", (long long unsigned)power);
2698 2699 2700 2701

	return 0;
}

2702
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2703
{
2704
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2705
	struct pci_dev *pdev = dev_priv->drm.pdev;
2706

2707 2708
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2709

2710
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2711
	seq_printf(m, "IRQs disabled: %s\n",
2712
		   yesno(!intel_irqs_enabled(dev_priv)));
2713
#ifdef CONFIG_PM
2714
	seq_printf(m, "Usage count: %d\n",
2715
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2716 2717 2718
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2719
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2720 2721
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2722

2723 2724 2725
	return 0;
}

2726 2727
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2728
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2749
				 intel_display_power_domain_str(power_domain),
2750 2751 2752 2753 2754 2755 2756 2757 2758
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2759 2760
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2761
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2762 2763
	struct intel_csr *csr;

2764
	if (!HAS_CSR(dev_priv)) {
2765 2766 2767 2768 2769 2770
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2771 2772
	intel_runtime_pm_get(dev_priv);

2773 2774 2775 2776
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2777
		goto out;
2778 2779 2780 2781

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2782
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2783 2784 2785 2786
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2787
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2788 2789
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2790 2791
	}

2792 2793 2794 2795 2796
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2797 2798
	intel_runtime_pm_put(dev_priv);

2799 2800 2801
	return 0;
}

2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2824 2825
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2826 2827 2828 2829 2830 2831
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2832
		   encoder->base.id, encoder->name);
2833 2834 2835 2836
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2837
			   connector->name,
2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2851 2852
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2853 2854
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2855 2856
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2857

2858
	if (fb)
2859
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2860 2861
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2862 2863
	else
		seq_puts(m, "\tprimary plane disabled\n");
2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2883
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2884
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2885
		intel_panel_info(m, &intel_connector->panel);
2886 2887 2888

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2889 2890
}

L
Libin Yang 已提交
2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2905 2906 2907 2908 2909 2910
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2911
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2925
	struct drm_display_mode *mode;
2926 2927

	seq_printf(m, "connector %d: type %s, status: %s\n",
2928
		   connector->base.id, connector->name,
2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2940 2941 2942 2943 2944 2945 2946

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2947 2948 2949 2950
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2951 2952 2953
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2954
			intel_lvds_info(m, intel_connector);
2955 2956 2957 2958 2959 2960 2961 2962
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2963
	}
2964

2965 2966 2967
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2968 2969
}

2970
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
2971 2972 2973
{
	u32 state;

2974
	if (IS_845G(dev_priv) || IS_I865G(dev_priv))
2975
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
2976
	else
2977
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2978 2979 2980 2981

	return state;
}

2982 2983
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
2984 2985 2986
{
	u32 pos;

2987
	pos = I915_READ(CURPOS(pipe));
2988 2989 2990 2991 2992 2993 2994 2995 2996

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

2997
	return cursor_active(dev_priv, pipe);
2998 2999
}

3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3027 3028 3029 3030 3031 3032
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3033 3034 3035 3036 3037 3038 3039
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3040 3041
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
			   state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

		for (i = 0; i < SKL_NUM_SCALERS; i++) {
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3101 3102
static int i915_display_info(struct seq_file *m, void *unused)
{
3103 3104
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3105
	struct intel_crtc *crtc;
3106 3107
	struct drm_connector *connector;

3108
	intel_runtime_pm_get(dev_priv);
3109 3110 3111
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3112
	for_each_intel_crtc(dev, crtc) {
3113
		bool active;
3114
		struct intel_crtc_state *pipe_config;
3115
		int x, y;
3116

3117 3118
		pipe_config = to_intel_crtc_state(crtc->base.state);

3119
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3120
			   crtc->base.base.id, pipe_name(crtc->pipe),
3121
			   yesno(pipe_config->base.active),
3122 3123 3124
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3125
		if (pipe_config->base.active) {
3126 3127
			intel_crtc_info(m, crtc);

3128
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3129
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3130
				   yesno(crtc->cursor_base),
3131 3132
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3133
				   crtc->cursor_addr, yesno(active));
3134 3135
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3136
		}
3137 3138 3139 3140

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3141 3142 3143 3144 3145 3146 3147 3148 3149
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3150
	intel_runtime_pm_put(dev_priv);
3151 3152 3153 3154

	return 0;
}

B
Ben Widawsky 已提交
3155 3156
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3157 3158
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3159
	struct intel_engine_cs *engine;
3160
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3161 3162
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3163

3164
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3165 3166 3167 3168 3169 3170 3171
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3172
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3173

3174
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3175 3176 3177
		struct page *page;
		uint64_t *seqno;

3178
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3179 3180

		seqno = (uint64_t *)kmap_atomic(page);
3181
		for_each_engine_id(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3182 3183
			uint64_t offset;

3184
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3185 3186 3187

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3188
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3189 3190 3191 3192 3193 3194 3195
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3196
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3197 3198 3199 3200 3201 3202 3203 3204 3205
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3206
		for_each_engine(engine, dev_priv)
B
Ben Widawsky 已提交
3207 3208
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3209
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3210 3211 3212 3213
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
3214 3215
	for_each_engine(engine, dev_priv) {
		for (j = 0; j < num_rings; j++)
3216 3217
			seq_printf(m, "  0x%08x ",
				   engine->semaphore.sync_seqno[j]);
B
Ben Widawsky 已提交
3218 3219 3220 3221
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

3222
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3223 3224 3225 3226
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3227 3228
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3229 3230
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3231 3232 3233 3234 3235 3236 3237
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3238 3239
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
			   pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
3240
		seq_printf(m, " tracked hardware state:\n");
3241 3242 3243 3244 3245 3246
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3247 3248 3249 3250 3251 3252
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3253
static int i915_wa_registers(struct seq_file *m, void *unused)
3254 3255 3256
{
	int i;
	int ret;
3257
	struct intel_engine_cs *engine;
3258 3259
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3260
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3261
	enum intel_engine_id id;
3262 3263 3264 3265 3266 3267 3268

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3269
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3270
	for_each_engine_id(engine, dev_priv, id)
3271
		seq_printf(m, "HW whitelist count for %s: %d\n",
3272
			   engine->name, workarounds->hw_whitelist_count[id]);
3273
	for (i = 0; i < workarounds->count; ++i) {
3274 3275
		i915_reg_t addr;
		u32 mask, value, read;
3276
		bool ok;
3277

3278 3279 3280
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3281 3282 3283
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3284
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3285 3286 3287 3288 3289 3290 3291 3292
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3293 3294
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3295 3296
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3297 3298 3299 3300 3301
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3302
	if (INTEL_GEN(dev_priv) < 9)
3303 3304
		return 0;

3305 3306 3307 3308 3309 3310 3311 3312 3313
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3314
		for_each_plane(dev_priv, pipe, plane) {
3315 3316 3317 3318 3319 3320
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3321
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3322 3323 3324 3325 3326 3327 3328 3329 3330
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3331
static void drrs_status_per_crtc(struct seq_file *m,
3332 3333
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3334
{
3335
	struct drm_i915_private *dev_priv = to_i915(dev);
3336 3337
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3338
	struct drm_connector *connector;
3339

3340 3341 3342 3343 3344
	drm_for_each_connector(connector, dev) {
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3358
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3402 3403
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3404 3405 3406
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3407
	drm_modeset_lock_all(dev);
3408
	for_each_intel_crtc(dev, intel_crtc) {
3409
		if (intel_crtc->base.state->active) {
3410 3411 3412 3413 3414 3415
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3416
	drm_modeset_unlock_all(dev);
3417 3418 3419 3420 3421 3422 3423

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3424 3425
struct pipe_crc_info {
	const char *name;
3426
	struct drm_i915_private *dev_priv;
3427 3428 3429
	enum pipe pipe;
};

3430 3431
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3432 3433
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3434 3435
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3436 3437
	struct drm_connector *connector;

3438
	drm_modeset_lock_all(dev);
3439 3440
	drm_for_each_connector(connector, dev) {
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3441
			continue;
3442 3443 3444 3445 3446 3447

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3448 3449
		if (!intel_dig_port->dp.can_mst)
			continue;
3450

3451 3452
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3453 3454 3455 3456 3457 3458
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3459 3460
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3461
	struct pipe_crc_info *info = inode->i_private;
3462
	struct drm_i915_private *dev_priv = info->dev_priv;
3463 3464
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3465
	if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
3466 3467
		return -ENODEV;

3468 3469 3470 3471
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3472 3473 3474
		return -EBUSY; /* already open */
	}

3475
	pipe_crc->opened = true;
3476 3477
	filep->private_data = inode->i_private;

3478 3479
	spin_unlock_irq(&pipe_crc->lock);

3480 3481 3482 3483 3484
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3485
	struct pipe_crc_info *info = inode->i_private;
3486
	struct drm_i915_private *dev_priv = info->dev_priv;
3487 3488
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3489 3490 3491
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3492

3493 3494 3495 3496 3497 3498 3499 3500 3501
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3502
{
3503 3504 3505
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3506 3507 3508 3509 3510 3511 3512
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
3513
	struct drm_i915_private *dev_priv = info->dev_priv;
3514 3515
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3516
	int n_entries;
3517 3518 3519 3520 3521 3522 3523 3524 3525 3526
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3527
		return 0;
3528 3529

	/* nothing to read */
3530
	spin_lock_irq(&pipe_crc->lock);
3531
	while (pipe_crc_data_count(pipe_crc) == 0) {
3532 3533 3534 3535
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3536
			return -EAGAIN;
3537
		}
3538

3539 3540 3541 3542 3543 3544
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3545 3546
	}

3547
	/* We now have one or more entries to read */
3548
	n_entries = count / PIPE_CRC_LINE_LEN;
3549

3550
	bytes_read = 0;
3551 3552 3553
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3554

3555 3556 3557 3558 3559 3560 3561
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3562 3563 3564 3565 3566 3567
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3568 3569
		spin_unlock_irq(&pipe_crc->lock);

3570
		if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
3571
			return -EFAULT;
3572

3573 3574 3575 3576 3577
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3578

3579 3580
	spin_unlock_irq(&pipe_crc->lock);

3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
3609
	struct drm_i915_private *dev_priv = to_i915(minor->dev);
3610 3611 3612
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

3613
	info->dev_priv = dev_priv;
3614 3615
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3616 3617
	if (!ent)
		return -ENOMEM;
3618 3619

	return drm_add_fake_info_node(minor, ent, info);
3620 3621
}

D
Daniel Vetter 已提交
3622
static const char * const pipe_crc_sources[] = {
3623 3624 3625 3626
	"none",
	"plane1",
	"plane2",
	"pf",
3627
	"pipe",
D
Daniel Vetter 已提交
3628 3629 3630 3631
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3632
	"auto",
3633 3634 3635 3636 3637 3638 3639 3640
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3641
static int display_crc_ctl_show(struct seq_file *m, void *data)
3642
{
3643
	struct drm_i915_private *dev_priv = m->private;
3644 3645 3646 3647 3648 3649 3650 3651 3652
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3653
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3654
{
3655
	return single_open(file, display_crc_ctl_show, inode->i_private);
3656 3657
}

3658
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3659 3660
				 uint32_t *val)
{
3661 3662 3663 3664
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3678 3679
static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
				     enum pipe pipe,
3680 3681
				     enum intel_pipe_crc_source *source)
{
3682
	struct drm_device *dev = &dev_priv->drm;
3683 3684
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3685
	struct intel_digital_port *dig_port;
3686 3687 3688 3689
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3690
	drm_modeset_lock_all(dev);
3691
	for_each_intel_encoder(dev, encoder) {
3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
3704
		case INTEL_OUTPUT_DP:
3705
		case INTEL_OUTPUT_EDP:
3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3722
			break;
3723 3724
		default:
			break;
3725 3726
		}
	}
3727
	drm_modeset_unlock_all(dev);
3728 3729 3730 3731

	return ret;
}

3732
static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3733 3734
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3735 3736
				uint32_t *val)
{
3737 3738
	bool need_stable_symbols = false;

3739
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3740
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3741 3742 3743 3744 3745
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3746 3747 3748 3749 3750
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3751
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3752 3753 3754
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3755
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3756
		break;
3757
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3758
		if (!IS_CHERRYVIEW(dev_priv))
3759 3760 3761 3762
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3763 3764 3765 3766 3767 3768 3769
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3783 3784
		switch (pipe) {
		case PIPE_A:
3785
			tmp |= PIPE_A_SCRAMBLE_RESET;
3786 3787
			break;
		case PIPE_B:
3788
			tmp |= PIPE_B_SCRAMBLE_RESET;
3789 3790 3791 3792 3793 3794 3795
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3796 3797 3798
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3799 3800 3801
	return 0;
}

3802
static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3803 3804
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3805 3806
				 uint32_t *val)
{
3807 3808
	bool need_stable_symbols = false;

3809
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3810
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3811 3812 3813 3814 3815
		if (ret)
			return ret;
	}

	switch (*source) {
3816 3817 3818 3819
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
3820
		if (!SUPPORTS_TV(dev_priv))
3821 3822 3823 3824
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
3825
		if (!IS_G4X(dev_priv))
3826 3827
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3828
		need_stable_symbols = true;
3829 3830
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
3831
		if (!IS_G4X(dev_priv))
3832 3833
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3834
		need_stable_symbols = true;
3835 3836
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3837
		if (!IS_G4X(dev_priv))
3838 3839
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3840
		need_stable_symbols = true;
3841 3842 3843 3844 3845 3846 3847 3848
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3861
		WARN_ON(!IS_G4X(dev_priv));
3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3874 3875 3876
	return 0;
}

3877
static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
3878 3879 3880 3881
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3882 3883
	switch (pipe) {
	case PIPE_A:
3884
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3885 3886
		break;
	case PIPE_B:
3887
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3888 3889 3890 3891 3892 3893 3894
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3895 3896 3897 3898 3899 3900
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3901
static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3918
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3919 3920
				uint32_t *val)
{
3921 3922 3923 3924
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3925 3926 3927 3928 3929 3930 3931 3932 3933
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3934
	case INTEL_PIPE_CRC_SOURCE_NONE:
3935 3936
		*val = 0;
		break;
D
Daniel Vetter 已提交
3937 3938
	default:
		return -EINVAL;
3939 3940 3941 3942 3943
	}

	return 0;
}

3944 3945
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
					bool enable)
3946
{
3947
	struct drm_device *dev = &dev_priv->drm;
3948 3949
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3950
	struct intel_crtc_state *pipe_config;
3951 3952
	struct drm_atomic_state *state;
	int ret = 0;
3953 3954

	drm_modeset_lock_all(dev);
3955 3956 3957 3958
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
3959 3960
	}

3961 3962 3963 3964 3965 3966
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
3967

3968 3969 3970 3971
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
3972

3973 3974
	ret = drm_atomic_commit(state);
out:
3975
	drm_modeset_unlock_all(dev);
3976 3977 3978
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
	if (ret)
		drm_atomic_state_free(state);
3979 3980
}

3981
static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3982 3983
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
3984 3985
				uint32_t *val)
{
3986 3987 3988 3989
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
3990 3991 3992 3993 3994 3995 3996
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
3997 3998
		if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
3999

4000 4001
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
4002
	case INTEL_PIPE_CRC_SOURCE_NONE:
4003 4004
		*val = 0;
		break;
D
Daniel Vetter 已提交
4005 4006
	default:
		return -EINVAL;
4007 4008 4009 4010 4011
	}

	return 0;
}

4012 4013
static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
			       enum pipe pipe,
4014 4015
			       enum intel_pipe_crc_source source)
{
4016
	struct drm_device *dev = &dev_priv->drm;
4017
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4018 4019
	struct intel_crtc *crtc =
			to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
4020
	enum intel_display_power_domain power_domain;
4021
	u32 val = 0; /* shut up gcc */
4022
	int ret;
4023

4024 4025 4026
	if (pipe_crc->source == source)
		return 0;

4027 4028 4029 4030
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

4031 4032
	power_domain = POWER_DOMAIN_PIPE(pipe);
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
4033 4034 4035 4036
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

4037
	if (IS_GEN2(dev_priv))
4038
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
4039 4040 4041 4042 4043
	else if (INTEL_GEN(dev_priv) < 5)
		ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
4044
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
4045
	else
4046
		ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4047 4048

	if (ret != 0)
4049
		goto out;
4050

4051 4052
	/* none -> real source transition */
	if (source) {
4053 4054
		struct intel_pipe_crc_entry *entries;

4055 4056 4057
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

4058 4059
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
4060
				  GFP_KERNEL);
4061 4062 4063 4064
		if (!entries) {
			ret = -ENOMEM;
			goto out;
		}
4065

4066 4067 4068 4069 4070 4071 4072 4073
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

4074
		spin_lock_irq(&pipe_crc->lock);
4075
		kfree(pipe_crc->entries);
4076
		pipe_crc->entries = entries;
4077 4078 4079
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
4080 4081
	}

4082
	pipe_crc->source = source;
4083 4084 4085 4086

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

4087 4088
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
4089
		struct intel_pipe_crc_entry *entries;
4090 4091
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
4092

4093 4094 4095
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

4096
		drm_modeset_lock(&crtc->base.mutex, NULL);
4097
		if (crtc->base.state->active)
4098 4099
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
4100

4101 4102
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
4103
		pipe_crc->entries = NULL;
4104 4105
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
4106 4107 4108
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
4109

4110 4111 4112 4113 4114 4115
		if (IS_G4X(dev_priv))
			g4x_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			vlv_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
4116 4117

		hsw_enable_ips(crtc);
4118 4119
	}

4120 4121 4122 4123 4124 4125
	ret = 0;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4126 4127 4128 4129
}

/*
 * Parse pipe CRC command strings:
4130 4131 4132
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
4133 4134 4135 4136
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
4137 4138
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
4139
 */
4140
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

4171 4172 4173 4174
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
4175
static const char * const pipe_crc_objects[] = {
4176 4177 4178 4179
	"pipe",
};

static int
4180
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
4181 4182 4183 4184 4185
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
4186
			*o = i;
4187 4188 4189 4190 4191 4192
			return 0;
		    }

	return -EINVAL;
}

4193
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
4206
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
4207 4208 4209 4210 4211
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
4212
			*s = i;
4213 4214 4215 4216 4217 4218
			return 0;
		    }

	return -EINVAL;
}

4219 4220
static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
				 char *buf, size_t len)
4221
{
4222
#define N_WORDS 3
4223
	int n_words;
4224
	char *words[N_WORDS];
4225
	enum pipe pipe;
4226
	enum intel_pipe_crc_object object;
4227 4228
	enum intel_pipe_crc_source source;

4229
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
4230 4231 4232 4233 4234 4235
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

4236
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
4237
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
4238 4239 4240
		return -EINVAL;
	}

4241
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
4242
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4243 4244 4245
		return -EINVAL;
	}

4246
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
4247
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
4248 4249 4250
		return -EINVAL;
	}

4251
	return pipe_crc_set_source(dev_priv, pipe, source);
4252 4253
}

4254 4255
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
4256 4257
{
	struct seq_file *m = file->private_data;
4258
	struct drm_i915_private *dev_priv = m->private;
4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4281
	ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
4282 4283 4284 4285 4286 4287 4288 4289 4290 4291

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4292
static const struct file_operations i915_display_crc_ctl_fops = {
4293
	.owner = THIS_MODULE,
4294
	.open = display_crc_ctl_open,
4295 4296 4297
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4298
	.write = display_crc_ctl_write
4299 4300
};

4301
static ssize_t i915_displayport_test_active_write(struct file *file,
4302 4303
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
4304 4305 4306 4307 4308 4309 4310 4311 4312
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4313
	dev = ((struct seq_file *)file->private_data)->private;
4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4337
		if (connector->status == connector_status_connected &&
4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
4389
					     struct file *file)
4390
{
4391
	struct drm_i915_private *dev_priv = inode->i_private;
4392

4393 4394
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
4429
					   struct file *file)
4430
{
4431
	struct drm_i915_private *dev_priv = inode->i_private;
4432

4433 4434
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
4471
	struct drm_i915_private *dev_priv = inode->i_private;
4472

4473 4474
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
4475 4476 4477 4478 4479 4480 4481 4482 4483 4484
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4485
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4486
{
4487 4488
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4489
	int level;
4490 4491
	int num_levels;

4492
	if (IS_CHERRYVIEW(dev_priv))
4493
		num_levels = 3;
4494
	else if (IS_VALLEYVIEW(dev_priv))
4495 4496 4497
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;
4498 4499 4500 4501 4502 4503

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4504 4505
		/*
		 * - WM1+ latency values in 0.5us units
4506
		 * - latencies are in us on gen9/vlv/chv
4507
		 */
4508 4509
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
4510 4511
			latency *= 10;
		else if (level > 0)
4512 4513 4514
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4515
			   level, wm[level], latency / 10, latency % 10);
4516 4517 4518 4519 4520 4521 4522
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
4523
	struct drm_i915_private *dev_priv = m->private;
4524 4525
	const uint16_t *latencies;

4526
	if (INTEL_GEN(dev_priv) >= 9)
4527 4528
		latencies = dev_priv->wm.skl_latency;
	else
4529
		latencies = dev_priv->wm.pri_latency;
4530

4531
	wm_latency_show(m, latencies);
4532 4533 4534 4535 4536 4537

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
4538
	struct drm_i915_private *dev_priv = m->private;
4539 4540
	const uint16_t *latencies;

4541
	if (INTEL_GEN(dev_priv) >= 9)
4542 4543
		latencies = dev_priv->wm.skl_latency;
	else
4544
		latencies = dev_priv->wm.spr_latency;
4545

4546
	wm_latency_show(m, latencies);
4547 4548 4549 4550 4551 4552

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
4553
	struct drm_i915_private *dev_priv = m->private;
4554 4555
	const uint16_t *latencies;

4556
	if (INTEL_GEN(dev_priv) >= 9)
4557 4558
		latencies = dev_priv->wm.skl_latency;
	else
4559
		latencies = dev_priv->wm.cur_latency;
4560

4561
	wm_latency_show(m, latencies);
4562 4563 4564 4565 4566 4567

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
4568
	struct drm_i915_private *dev_priv = inode->i_private;
4569

4570
	if (INTEL_GEN(dev_priv) < 5)
4571 4572
		return -ENODEV;

4573
	return single_open(file, pri_wm_latency_show, dev_priv);
4574 4575 4576 4577
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
4578
	struct drm_i915_private *dev_priv = inode->i_private;
4579

4580
	if (HAS_GMCH_DISPLAY(dev_priv))
4581 4582
		return -ENODEV;

4583
	return single_open(file, spr_wm_latency_show, dev_priv);
4584 4585 4586 4587
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
4588
	struct drm_i915_private *dev_priv = inode->i_private;
4589

4590
	if (HAS_GMCH_DISPLAY(dev_priv))
4591 4592
		return -ENODEV;

4593
	return single_open(file, cur_wm_latency_show, dev_priv);
4594 4595 4596
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4597
				size_t len, loff_t *offp, uint16_t wm[8])
4598 4599
{
	struct seq_file *m = file->private_data;
4600 4601
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4602
	uint16_t new[8] = { 0 };
4603
	int num_levels;
4604 4605 4606 4607
	int level;
	int ret;
	char tmp[32];

4608
	if (IS_CHERRYVIEW(dev_priv))
4609
		num_levels = 3;
4610
	else if (IS_VALLEYVIEW(dev_priv))
4611 4612 4613 4614
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;

4615 4616 4617 4618 4619 4620 4621 4622
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4623 4624 4625
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4644
	struct drm_i915_private *dev_priv = m->private;
4645
	uint16_t *latencies;
4646

4647
	if (INTEL_GEN(dev_priv) >= 9)
4648 4649
		latencies = dev_priv->wm.skl_latency;
	else
4650
		latencies = dev_priv->wm.pri_latency;
4651 4652

	return wm_latency_write(file, ubuf, len, offp, latencies);
4653 4654 4655 4656 4657 4658
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4659
	struct drm_i915_private *dev_priv = m->private;
4660
	uint16_t *latencies;
4661

4662
	if (INTEL_GEN(dev_priv) >= 9)
4663 4664
		latencies = dev_priv->wm.skl_latency;
	else
4665
		latencies = dev_priv->wm.spr_latency;
4666 4667

	return wm_latency_write(file, ubuf, len, offp, latencies);
4668 4669 4670 4671 4672 4673
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4674
	struct drm_i915_private *dev_priv = m->private;
4675 4676
	uint16_t *latencies;

4677
	if (INTEL_GEN(dev_priv) >= 9)
4678 4679
		latencies = dev_priv->wm.skl_latency;
	else
4680
		latencies = dev_priv->wm.cur_latency;
4681

4682
	return wm_latency_write(file, ubuf, len, offp, latencies);
4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4712 4713
static int
i915_wedged_get(void *data, u64 *val)
4714
{
4715
	struct drm_i915_private *dev_priv = data;
4716

4717
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4718

4719
	return 0;
4720 4721
}

4722 4723
static int
i915_wedged_set(void *data, u64 val)
4724
{
4725
	struct drm_i915_private *dev_priv = data;
4726

4727 4728 4729 4730 4731 4732 4733 4734
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4735
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4736 4737
		return -EAGAIN;

4738
	intel_runtime_pm_get(dev_priv);
4739

4740
	i915_handle_error(dev_priv, val,
4741
			  "Manually setting wedged to %llu", val);
4742 4743 4744

	intel_runtime_pm_put(dev_priv);

4745
	return 0;
4746 4747
}

4748 4749
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4750
			"%llu\n");
4751

4752 4753 4754
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4755
	struct drm_i915_private *dev_priv = data;
4756 4757 4758 4759 4760 4761 4762 4763

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4764 4765
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4785
	struct drm_i915_private *dev_priv = data;
4786 4787 4788 4789 4790 4791 4792 4793 4794

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4795
	struct drm_i915_private *dev_priv = data;
4796

4797
	val &= INTEL_INFO(dev_priv)->ring_mask;
4798 4799 4800 4801 4802 4803 4804 4805 4806 4807
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
	dev_priv->gpu_error.test_irq_rings = val;

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4808 4809 4810 4811 4812 4813 4814 4815
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4816 4817
static int
i915_drop_caches_get(void *data, u64 *val)
4818
{
4819
	*val = DROP_ALL;
4820

4821
	return 0;
4822 4823
}

4824 4825
static int
i915_drop_caches_set(void *data, u64 val)
4826
{
4827 4828
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4829
	int ret;
4830

4831
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4832 4833 4834 4835 4836 4837 4838 4839

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4840 4841 4842
		ret = i915_gem_wait_for_idle(dev_priv,
					     I915_WAIT_INTERRUPTIBLE |
					     I915_WAIT_LOCKED);
4843 4844 4845 4846 4847
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4848
		i915_gem_retire_requests(dev_priv);
4849

4850 4851
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4852

4853 4854
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4855 4856 4857 4858

unlock:
	mutex_unlock(&dev->struct_mutex);

4859
	return ret;
4860 4861
}

4862 4863 4864
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4865

4866 4867
static int
i915_max_freq_get(void *data, u64 *val)
4868
{
4869
	struct drm_i915_private *dev_priv = data;
4870

4871
	if (INTEL_GEN(dev_priv) < 6)
4872 4873
		return -ENODEV;

4874
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4875
	return 0;
4876 4877
}

4878 4879
static int
i915_max_freq_set(void *data, u64 val)
4880
{
4881
	struct drm_i915_private *dev_priv = data;
4882
	u32 hw_max, hw_min;
4883
	int ret;
4884

4885
	if (INTEL_GEN(dev_priv) < 6)
4886
		return -ENODEV;
4887

4888
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4889

4890
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4891 4892 4893
	if (ret)
		return ret;

4894 4895 4896
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4897
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4898

4899 4900
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4901

4902
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4903 4904
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4905 4906
	}

4907
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4908

4909
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4910

4911
	mutex_unlock(&dev_priv->rps.hw_lock);
4912

4913
	return 0;
4914 4915
}

4916 4917
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4918
			"%llu\n");
4919

4920 4921
static int
i915_min_freq_get(void *data, u64 *val)
4922
{
4923
	struct drm_i915_private *dev_priv = data;
4924

4925
	if (INTEL_GEN(dev_priv) < 6)
4926 4927
		return -ENODEV;

4928
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4929
	return 0;
4930 4931
}

4932 4933
static int
i915_min_freq_set(void *data, u64 val)
4934
{
4935
	struct drm_i915_private *dev_priv = data;
4936
	u32 hw_max, hw_min;
4937
	int ret;
4938

4939
	if (INTEL_GEN(dev_priv) < 6)
4940
		return -ENODEV;
4941

4942
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4943

4944
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4945 4946 4947
	if (ret)
		return ret;

4948 4949 4950
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4951
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4952

4953 4954
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4955

4956 4957
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4958 4959
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4960
	}
J
Jeff McGee 已提交
4961

4962
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4963

4964
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4965

4966
	mutex_unlock(&dev_priv->rps.hw_lock);
4967

4968
	return 0;
4969 4970
}

4971 4972
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4973
			"%llu\n");
4974

4975 4976
static int
i915_cache_sharing_get(void *data, u64 *val)
4977
{
4978 4979
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4980
	u32 snpcr;
4981
	int ret;
4982

4983
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4984 4985
		return -ENODEV;

4986 4987 4988
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
4989
	intel_runtime_pm_get(dev_priv);
4990

4991
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4992 4993

	intel_runtime_pm_put(dev_priv);
4994
	mutex_unlock(&dev->struct_mutex);
4995

4996
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4997

4998
	return 0;
4999 5000
}

5001 5002
static int
i915_cache_sharing_set(void *data, u64 val)
5003
{
5004
	struct drm_i915_private *dev_priv = data;
5005 5006
	u32 snpcr;

5007
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
5008 5009
		return -ENODEV;

5010
	if (val > 3)
5011 5012
		return -EINVAL;

5013
	intel_runtime_pm_get(dev_priv);
5014
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
5015 5016 5017 5018 5019 5020 5021

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

5022
	intel_runtime_pm_put(dev_priv);
5023
	return 0;
5024 5025
}

5026 5027 5028
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
5029

5030
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
5031
					  struct sseu_dev_info *sseu)
5032
{
5033
	int ss_max = 2;
5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

5049
		sseu->slice_mask = BIT(0);
5050
		sseu->subslice_mask |= BIT(ss);
5051 5052 5053 5054
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5055 5056 5057
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
5058 5059 5060
	}
}

5061
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
5062
				    struct sseu_dev_info *sseu)
5063
{
5064
	int s_max = 3, ss_max = 4;
5065 5066 5067
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

5068
	/* BXT has a single slice and at most 3 subslices. */
5069
	if (IS_BROXTON(dev_priv)) {
5070 5071 5072 5073 5074 5075 5076 5077 5078 5079
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

5094
		sseu->slice_mask |= BIT(s);
5095

5096
		if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
5097 5098
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
5099

5100 5101 5102
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

5103 5104 5105 5106
			if (IS_BROXTON(dev_priv)) {
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
5107

5108 5109
				sseu->subslice_mask |= BIT(ss);
			}
5110

5111 5112
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
5113 5114 5115 5116
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
5117 5118 5119 5120
		}
	}
}

5121
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
5122
					 struct sseu_dev_info *sseu)
5123 5124
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5125
	int s;
5126

5127
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
5128

5129
	if (sseu->slice_mask) {
5130
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
5131 5132
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
5133 5134
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
5135 5136

		/* subtract fused off EU(s) from enabled slice(s) */
5137
		for (s = 0; s < fls(sseu->slice_mask); s++) {
5138 5139
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
5140

5141
			sseu->eu_total -= hweight8(subslice_7eu);
5142 5143 5144 5145
		}
	}
}

5146 5147 5148 5149 5150 5151
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

5152 5153
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
5154
	seq_printf(m, "  %s Slice Total: %u\n", type,
5155
		   hweight8(sseu->slice_mask));
5156
	seq_printf(m, "  %s Subslice Total: %u\n", type,
5157
		   sseu_subslice_total(sseu));
5158 5159
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
5160
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
5161
		   hweight8(sseu->subslice_mask));
5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

5182 5183
static int i915_sseu_status(struct seq_file *m, void *unused)
{
5184
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
5185
	struct sseu_dev_info sseu;
5186

5187
	if (INTEL_GEN(dev_priv) < 8)
5188 5189 5190
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
5191
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
5192

5193
	seq_puts(m, "SSEU Device Status\n");
5194
	memset(&sseu, 0, sizeof(sseu));
5195 5196 5197

	intel_runtime_pm_get(dev_priv);

5198
	if (IS_CHERRYVIEW(dev_priv)) {
5199
		cherryview_sseu_device_status(dev_priv, &sseu);
5200
	} else if (IS_BROADWELL(dev_priv)) {
5201
		broadwell_sseu_device_status(dev_priv, &sseu);
5202
	} else if (INTEL_GEN(dev_priv) >= 9) {
5203
		gen9_sseu_device_status(dev_priv, &sseu);
5204
	}
5205 5206 5207

	intel_runtime_pm_put(dev_priv);

5208
	i915_print_sseu_info(m, false, &sseu);
5209

5210 5211 5212
	return 0;
}

5213 5214
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
5215
	struct drm_i915_private *dev_priv = inode->i_private;
5216

5217
	if (INTEL_GEN(dev_priv) < 6)
5218 5219
		return 0;

5220
	intel_runtime_pm_get(dev_priv);
5221
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5222 5223 5224 5225

	return 0;
}

5226
static int i915_forcewake_release(struct inode *inode, struct file *file)
5227
{
5228
	struct drm_i915_private *dev_priv = inode->i_private;
5229

5230
	if (INTEL_GEN(dev_priv) < 6)
5231 5232
		return 0;

5233
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5234
	intel_runtime_pm_put(dev_priv);
5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5250
				  S_IRUSR,
5251
				  root, to_i915(minor->dev),
5252
				  &i915_forcewake_fops);
5253 5254
	if (!ent)
		return -ENOMEM;
5255

B
Ben Widawsky 已提交
5256
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5257 5258
}

5259 5260 5261 5262
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5263 5264 5265
{
	struct dentry *ent;

5266
	ent = debugfs_create_file(name,
5267
				  S_IRUGO | S_IWUSR,
5268
				  root, to_i915(minor->dev),
5269
				  fops);
5270 5271
	if (!ent)
		return -ENOMEM;
5272

5273
	return drm_add_fake_info_node(minor, ent, fops);
5274 5275
}

5276
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5277
	{"i915_capabilities", i915_capabilities, 0},
5278
	{"i915_gem_objects", i915_gem_object_info, 0},
5279
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5280
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
5281
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5282
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5283 5284
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5285
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5286
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5287 5288 5289
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5290
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5291
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5292
	{"i915_guc_info", i915_guc_info, 0},
5293
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
5294
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
5295
	{"i915_frequency_info", i915_frequency_info, 0},
5296
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5297
	{"i915_drpc_info", i915_drpc_info, 0},
5298
	{"i915_emon_status", i915_emon_status, 0},
5299
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5300
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5301
	{"i915_fbc_status", i915_fbc_status, 0},
5302
	{"i915_ips_status", i915_ips_status, 0},
5303
	{"i915_sr_status", i915_sr_status, 0},
5304
	{"i915_opregion", i915_opregion, 0},
5305
	{"i915_vbt", i915_vbt, 0},
5306
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5307
	{"i915_context_status", i915_context_status, 0},
5308
	{"i915_dump_lrc", i915_dump_lrc, 0},
5309
	{"i915_execlists", i915_execlists, 0},
5310
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5311
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5312
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5313
	{"i915_llc", i915_llc, 0},
5314
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5315
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5316
	{"i915_energy_uJ", i915_energy_uJ, 0},
5317
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5318
	{"i915_power_domain_info", i915_power_domain_info, 0},
5319
	{"i915_dmc_info", i915_dmc_info, 0},
5320
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
5321
	{"i915_semaphore_status", i915_semaphore_status, 0},
5322
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5323
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5324
	{"i915_wa_registers", i915_wa_registers, 0},
5325
	{"i915_ddb_info", i915_ddb_info, 0},
5326
	{"i915_sseu_status", i915_sseu_status, 0},
5327
	{"i915_drrs_status", i915_drrs_status, 0},
5328
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5329
};
5330
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5331

5332
static const struct i915_debugfs_files {
5333 5334 5335 5336 5337 5338 5339
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
5340 5341
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5342 5343 5344
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
5345
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5346 5347 5348
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5349
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5350 5351 5352
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
	{"i915_dp_test_active", &i915_displayport_test_active_fops}
5353 5354
};

5355
void intel_display_crc_init(struct drm_i915_private *dev_priv)
5356
{
5357
	enum pipe pipe;
5358

5359
	for_each_pipe(dev_priv, pipe) {
5360
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5361

5362 5363
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5364 5365 5366 5367
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5368
int i915_debugfs_register(struct drm_i915_private *dev_priv)
5369
{
5370
	struct drm_minor *minor = dev_priv->drm.primary;
5371
	int ret, i;
5372

5373
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5374 5375
	if (ret)
		return ret;
5376

5377 5378 5379 5380 5381 5382
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5383 5384 5385 5386 5387 5388 5389
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5390

5391 5392
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5393 5394 5395
					minor->debugfs_root, minor);
}

5396
void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
5397
{
5398
	struct drm_minor *minor = dev_priv->drm.primary;
5399 5400
	int i;

5401 5402
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5403

5404
	drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
5405
				 1, minor);
5406

D
Daniel Vetter 已提交
5407
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5408 5409 5410 5411 5412 5413
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5414 5415
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
5416
			(struct drm_info_list *)i915_debugfs_files[i].fops;
5417 5418 5419

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5420
}
5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5455 5456 5457
	if (connector->status != connector_status_connected)
		return -ENODEV;

5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5478
	}
5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5549 5550 5551 5552 5553 5554
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5555 5556 5557

	return 0;
}