i915_debugfs.c 66.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42 43 44
#include "i915_drv.h"

#if defined(CONFIG_DEBUG_FS)

C
Chris Wilson 已提交
45
enum {
46
	ACTIVE_LIST,
C
Chris Wilson 已提交
47
	INACTIVE_LIST,
48
	PINNED_LIST,
C
Chris Wilson 已提交
49
};
50

51 52 53 54 55 56 57 58 59 60 61 62
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

static int i915_capabilities(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
63
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
64 65 66 67 68
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
69 70 71

	return 0;
}
72

73
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
74
{
75
	if (obj->user_pin_count > 0)
76
		return "P";
77
	else if (obj->pin_count > 0)
78 79 80 81 82
		return "p";
	else
		return " ";
}

83
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
84
{
85 86 87 88 89 90
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
91 92
}

B
Ben Widawsky 已提交
93 94 95 96 97
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
	return obj->has_global_gtt_mapping ? "g" : " ";
}

98 99 100
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
101
	struct i915_vma *vma;
102
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
103 104 105
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
106
		   get_global_flag(obj),
107
		   obj->base.size / 1024,
108 109
		   obj->base.read_domains,
		   obj->base.write_domain,
110 111
		   obj->last_read_seqno,
		   obj->last_write_seqno,
112
		   obj->last_fenced_seqno,
113
		   i915_cache_level_str(obj->cache_level),
114 115 116 117
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
118 119
	if (obj->pin_count)
		seq_printf(m, " (pinned x %d)", obj->pin_count);
120 121
	if (obj->pin_display)
		seq_printf(m, " (display)");
122 123
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
124 125 126 127 128 129 130 131
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
		seq_printf(m, "gtt offset: %08lx, size: %08lx)",
			   vma->node.start, vma->node.size);
	}
132 133
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
134 135 136 137 138 139 140 141 142
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
143 144
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
145 146
}

147 148 149 150 151 152 153
static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
{
	seq_putc(m, ctx->is_initialized ? 'I' : 'i');
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

154
static int i915_gem_object_list_info(struct seq_file *m, void *data)
155 156
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
157 158
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
159
	struct drm_device *dev = node->minor->dev;
160 161
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
162
	struct i915_vma *vma;
163 164
	size_t total_obj_size, total_gtt_size;
	int count, ret;
165 166 167 168

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
169

B
Ben Widawsky 已提交
170
	/* FIXME: the user of this interface might want more than just GGTT */
171 172
	switch (list) {
	case ACTIVE_LIST:
173
		seq_puts(m, "Active:\n");
174
		head = &vm->active_list;
175 176
		break;
	case INACTIVE_LIST:
177
		seq_puts(m, "Inactive:\n");
178
		head = &vm->inactive_list;
179 180
		break;
	default:
181 182
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
183 184
	}

185
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
186 187 188 189 190 191
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
192
		count++;
193
	}
194
	mutex_unlock(&dev->struct_mutex);
195

196 197
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
198 199 200
	return 0;
}

201 202 203 204
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
205
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
206
	struct drm_i915_gem_object *b =
207
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

231
		list_add(&obj->obj_exec_link, &stolen);
232 233 234 235 236 237 238 239 240

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

241
		list_add(&obj->obj_exec_link, &stolen);
242 243 244 245 246 247 248

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
249
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
250 251 252
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
253
		list_del_init(&obj->obj_exec_link);
254 255 256 257 258 259 260 261
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

262 263
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
264
		size += i915_gem_obj_ggtt_size(obj); \
265 266
		++count; \
		if (obj->map_and_fenceable) { \
267
			mappable_size += i915_gem_obj_ggtt_size(obj); \
268 269 270
			++mappable_count; \
		} \
	} \
271
} while (0)
272

273 274 275 276 277 278 279 280 281 282 283 284 285
struct file_stats {
	int count;
	size_t total, active, inactive, unbound;
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;

	stats->count++;
	stats->total += obj->base.size;

286
	if (i915_gem_obj_ggtt_bound(obj)) {
287 288 289 290 291 292 293 294 295 296 297 298
		if (!list_empty(&obj->ring_list))
			stats->active += obj->base.size;
		else
			stats->inactive += obj->base.size;
	} else {
		if (!list_empty(&obj->global_list))
			stats->unbound += obj->base.size;
	}

	return 0;
}

B
Ben Widawsky 已提交
299 300 301 302 303 304 305 306 307 308 309 310
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
311 312 313 314
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
315 316
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
317
	struct drm_i915_gem_object *obj;
318
	struct i915_address_space *vm = &dev_priv->gtt.base;
319
	struct drm_file *file;
B
Ben Widawsky 已提交
320
	struct i915_vma *vma;
321 322 323 324 325 326
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

327 328 329 330 331
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
332
	count_objects(&dev_priv->mm.bound_list, global_list);
333 334 335 336
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
337
	count_vmas(&vm->active_list, mm_list);
338 339 340 341
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
342
	count_vmas(&vm->inactive_list, mm_list);
343 344 345
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

346
	size = count = purgeable_size = purgeable_count = 0;
347
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
348
		size += obj->base.size, ++count;
349 350 351
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
352 353
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

354
	size = count = mappable_size = mappable_count = 0;
355
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
356
		if (obj->fault_mappable) {
357
			size += i915_gem_obj_ggtt_size(obj);
358 359 360
			++count;
		}
		if (obj->pin_mappable) {
361
			mappable_size += i915_gem_obj_ggtt_size(obj);
362 363
			++mappable_count;
		}
364 365 366 367
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
368
	}
369 370
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
371 372 373 374 375
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

376
	seq_printf(m, "%zu [%lu] gtt total\n",
377 378
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
379

380
	seq_putc(m, '\n');
381 382 383 384 385 386 387 388 389 390 391 392 393 394
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;

		memset(&stats, 0, sizeof(stats));
		idr_for_each(&file->object_idr, per_file_stats, &stats);
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm,
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
			   stats.unbound);
	}

395 396 397 398 399
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

400
static int i915_gem_gtt_info(struct seq_file *m, void *data)
401 402 403
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
404
	uintptr_t list = (uintptr_t) node->info_ent->data;
405 406 407 408 409 410 411 412 413 414
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
415
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
416 417 418
		if (list == PINNED_LIST && obj->pin_count == 0)
			continue;

419
		seq_puts(m, "   ");
420
		describe_obj(m, obj);
421
		seq_putc(m, '\n');
422
		total_obj_size += obj->base.size;
423
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
424 425 426 427 428 429 430 431 432 433 434
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

435 436 437 438 439 440 441 442
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
443 444
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
445 446 447 448 449
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
450
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
451 452
				   pipe, plane);
		} else {
453
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
454
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
455 456
					   pipe, plane);
			} else {
457
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
458 459 460
					   pipe, plane);
			}
			if (work->enable_stall_check)
461
				seq_puts(m, "Stall check enabled, ");
462
			else
463
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
464
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
465 466

			if (work->old_fb_obj) {
467 468
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
469 470
					seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
471 472
			}
			if (work->pending_flip_obj) {
473 474
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
475 476
					seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
477 478 479 480 481 482 483 484
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

	return 0;
}

485 486 487 488 489
static int i915_gem_request_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
490
	struct intel_ring_buffer *ring;
491
	struct drm_i915_gem_request *gem_request;
492
	int ret, count, i;
493 494 495 496

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
497

498
	count = 0;
499 500 501 502 503
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
504
		list_for_each_entry(gem_request,
505
				    &ring->request_list,
506 507 508 509 510 511
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
512
	}
513 514
	mutex_unlock(&dev->struct_mutex);

515
	if (count == 0)
516
		seq_puts(m, "No requests\n");
517

518 519 520
	return 0;
}

521 522 523 524
static void i915_ring_seqno_info(struct seq_file *m,
				 struct intel_ring_buffer *ring)
{
	if (ring->get_seqno) {
525
		seq_printf(m, "Current sequence (%s): %u\n",
526
			   ring->name, ring->get_seqno(ring, false));
527 528 529
	}
}

530 531 532 533 534
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
535
	struct intel_ring_buffer *ring;
536
	int ret, i;
537 538 539 540

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
541

542 543
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
544 545 546

	mutex_unlock(&dev->struct_mutex);

547 548 549 550 551 552 553 554 555
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
556
	struct intel_ring_buffer *ring;
557
	int ret, i, pipe;
558 559 560 561

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
562

J
Jesse Barnes 已提交
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
602 603 604 605 606 607
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
608 609 610 611
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
632 633
	seq_printf(m, "Interrupts received: %d\n",
		   atomic_read(&dev_priv->irq_received));
634
	for_each_ring(ring, dev_priv, i) {
635
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
636 637 638
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
639
		}
640
		i915_ring_seqno_info(m, ring);
641
	}
642 643
	mutex_unlock(&dev->struct_mutex);

644 645 646
	return 0;
}

647 648 649 650 651
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
652 653 654 655 656
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
657 658 659 660

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
661
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
662

C
Chris Wilson 已提交
663 664
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
665
		if (obj == NULL)
666
			seq_puts(m, "unused");
667
		else
668
			describe_obj(m, obj);
669
		seq_putc(m, '\n');
670 671
	}

672
	mutex_unlock(&dev->struct_mutex);
673 674 675
	return 0;
}

676 677 678 679 680
static int i915_hws_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
681
	struct intel_ring_buffer *ring;
D
Daniel Vetter 已提交
682
	const u32 *hws;
683 684
	int i;

685
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
686
	hws = ring->status_page.page_addr;
687 688 689 690 691 692 693 694 695 696 697
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

698 699 700 701 702 703
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
704
	struct i915_error_state_file_priv *error_priv = filp->private_data;
705
	struct drm_device *dev = error_priv->dev;
706
	int ret;
707 708 709

	DRM_DEBUG_DRIVER("Resetting error state\n");

710 711 712 713
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

731
	i915_error_state_get(dev, error_priv);
732

733 734 735
	file->private_data = error_priv;

	return 0;
736 737 738 739
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
740
	struct i915_error_state_file_priv *error_priv = file->private_data;
741

742
	i915_error_state_put(error_priv);
743 744
	kfree(error_priv);

745 746 747
	return 0;
}

748 749 750 751 752 753 754 755 756 757 758 759
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

	ret = i915_error_state_buf_init(&error_str, count, *pos);
	if (ret)
		return ret;
760

761
	ret = i915_error_state_to_str(&error_str, error_priv);
762 763 764 765 766 767 768 769 770 771 772 773
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
774
	i915_error_state_buf_release(&error_str);
775
	return ret ?: ret_count;
776 777 778 779 780
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
781
	.read = i915_error_state_read,
782 783 784 785 786
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

787 788
static int
i915_next_seqno_get(void *data, u64 *val)
789
{
790
	struct drm_device *dev = data;
791 792 793 794 795 796 797
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

798
	*val = dev_priv->next_seqno;
799 800
	mutex_unlock(&dev->struct_mutex);

801
	return 0;
802 803
}

804 805 806 807
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
808 809 810 811 812 813
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

814
	ret = i915_gem_set_seqno(dev, val);
815 816
	mutex_unlock(&dev->struct_mutex);

817
	return ret;
818 819
}

820 821
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
822
			"0x%llx\n");
823

824 825 826 827 828
static int i915_rstdby_delays(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
829 830 831 832 833 834 835 836 837 838
	u16 crstanddelay;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	crstanddelay = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
839 840 841 842 843 844 845 846 847 848 849

	seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));

	return 0;
}

static int i915_cur_delayinfo(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
850
	int ret;
851

852 853
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

854 855 856 857 858 859 860 861 862 863
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
864
	} else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
865 866 867
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
868
		u32 rpstat, cagf, reqf;
869 870
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
871 872 873
		int max_freq;

		/* RPSTAT1 is in the GT power well */
874 875 876 877
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
			return ret;

878
		gen6_gt_force_wake_get(dev_priv);
879

880 881 882 883 884 885 886 887
		reqf = I915_READ(GEN6_RPNSWREQ);
		reqf &= ~GEN6_TURBO_DISABLE;
		if (IS_HASWELL(dev))
			reqf >>= 24;
		else
			reqf >>= 25;
		reqf *= GT_FREQUENCY_MULTIPLIER;

888 889 890 891 892 893 894
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
B
Ben Widawsky 已提交
895 896 897 898 899
		if (IS_HASWELL(dev))
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
900

901 902 903
		gen6_gt_force_wake_put(dev_priv);
		mutex_unlock(&dev->struct_mutex);

904
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
905
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
906 907 908 909 910 911
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
912
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
913
		seq_printf(m, "CAGF: %dMHz\n", cagf);
914 915 916 917 918 919 920 921 922 923 924 925
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
926 927 928

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
929
			   max_freq * GT_FREQUENCY_MULTIPLIER);
930 931 932

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
933
			   max_freq * GT_FREQUENCY_MULTIPLIER);
934 935 936

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
937
			   max_freq * GT_FREQUENCY_MULTIPLIER);
938 939 940

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
			   dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
941 942 943
	} else if (IS_VALLEYVIEW(dev)) {
		u32 freq_sts, val;

944
		mutex_lock(&dev_priv->rps.hw_lock);
945
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
946 947 948
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

949
		val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
950 951 952
		seq_printf(m, "max GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

953
		val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
954 955 956 957 958 959
		seq_printf(m, "min GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq,
					(freq_sts >> 8) & 0xff));
960
		mutex_unlock(&dev_priv->rps.hw_lock);
961
	} else {
962
		seq_puts(m, "no P-state info available\n");
963
	}
964 965 966 967 968 969 970 971 972 973

	return 0;
}

static int i915_delayfreq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 delayfreq;
974 975 976 977 978
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
979 980 981

	for (i = 0; i < 16; i++) {
		delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
982 983
		seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
			   (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
984 985
	}

986 987
	mutex_unlock(&dev->struct_mutex);

988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
	return 0;
}

static inline int MAP_TO_MV(int map)
{
	return 1250 - (map * 25);
}

static int i915_inttoext_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 inttoext;
1002 1003 1004 1005 1006
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1007 1008 1009 1010 1011 1012

	for (i = 1; i <= 32; i++) {
		inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
		seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
	}

1013 1014
	mutex_unlock(&dev->struct_mutex);

1015 1016 1017
	return 0;
}

1018
static int ironlake_drpc_info(struct seq_file *m)
1019 1020 1021 1022
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1050
	seq_printf(m, "Max P-state: P%d\n",
1051
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1052 1053 1054 1055 1056
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1057
	seq_puts(m, "Current RS state: ");
1058 1059
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1060
		seq_puts(m, "on\n");
1061 1062
		break;
	case RSX_STATUS_RC1:
1063
		seq_puts(m, "RC1\n");
1064 1065
		break;
	case RSX_STATUS_RC1E:
1066
		seq_puts(m, "RC1E\n");
1067 1068
		break;
	case RSX_STATUS_RS1:
1069
		seq_puts(m, "RS1\n");
1070 1071
		break;
	case RSX_STATUS_RS2:
1072
		seq_puts(m, "RS2 (RC6)\n");
1073 1074
		break;
	case RSX_STATUS_RS3:
1075
		seq_puts(m, "RC3 (RC6+)\n");
1076 1077
		break;
	default:
1078
		seq_puts(m, "unknown\n");
1079 1080
		break;
	}
1081 1082 1083 1084

	return 0;
}

1085 1086 1087 1088 1089 1090
static int gen6_drpc_info(struct seq_file *m)
{

	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1091
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1092
	unsigned forcewake_count;
1093
	int count = 0, ret;
1094 1095 1096 1097 1098

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1099 1100 1101
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1102 1103

	if (forcewake_count) {
1104 1105
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1106 1107 1108 1109 1110 1111 1112 1113
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1114
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1115 1116 1117 1118

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1119 1120 1121
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1122 1123 1124 1125 1126 1127 1128 1129

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1130
	seq_printf(m, "RC1e Enabled: %s\n",
1131 1132 1133 1134 1135 1136 1137
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1138
	seq_puts(m, "Current RC state: ");
1139 1140 1141
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1142
			seq_puts(m, "Core Power Down\n");
1143
		else
1144
			seq_puts(m, "on\n");
1145 1146
		break;
	case GEN6_RC3:
1147
		seq_puts(m, "RC3\n");
1148 1149
		break;
	case GEN6_RC6:
1150
		seq_puts(m, "RC6\n");
1151 1152
		break;
	case GEN6_RC7:
1153
		seq_puts(m, "RC7\n");
1154 1155
		break;
	default:
1156
		seq_puts(m, "Unknown\n");
1157 1158 1159 1160 1161
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1173 1174 1175 1176 1177 1178
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;

	if (IS_GEN6(dev) || IS_GEN7(dev))
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1193 1194 1195 1196 1197 1198
static int i915_fbc_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;

1199
	if (!I915_HAS_FBC(dev)) {
1200
		seq_puts(m, "FBC unsupported on this chipset\n");
1201 1202 1203
		return 0;
	}

1204
	if (intel_fbc_enabled(dev)) {
1205
		seq_puts(m, "FBC enabled\n");
1206
	} else {
1207
		seq_puts(m, "FBC disabled: ");
1208
		switch (dev_priv->fbc.no_fbc_reason) {
1209 1210 1211 1212 1213 1214
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1215
		case FBC_NO_OUTPUT:
1216
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1217
			break;
1218
		case FBC_STOLEN_TOO_SMALL:
1219
			seq_puts(m, "not enough stolen memory");
1220 1221
			break;
		case FBC_UNSUPPORTED_MODE:
1222
			seq_puts(m, "mode not supported");
1223 1224
			break;
		case FBC_MODE_TOO_LARGE:
1225
			seq_puts(m, "mode too large");
1226 1227
			break;
		case FBC_BAD_PLANE:
1228
			seq_puts(m, "FBC unsupported on plane");
1229 1230
			break;
		case FBC_NOT_TILED:
1231
			seq_puts(m, "scanout buffer not tiled");
1232
			break;
1233
		case FBC_MULTIPLE_PIPES:
1234
			seq_puts(m, "multiple pipes are enabled");
1235
			break;
1236
		case FBC_MODULE_PARAM:
1237
			seq_puts(m, "disabled per module param (default off)");
1238
			break;
1239
		case FBC_CHIP_DEFAULT:
1240
			seq_puts(m, "disabled per chip default");
1241
			break;
1242
		default:
1243
			seq_puts(m, "unknown reason");
1244
		}
1245
		seq_putc(m, '\n');
1246 1247 1248 1249
	}
	return 0;
}

1250 1251 1252 1253 1254 1255
static int i915_ips_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1256
	if (!HAS_IPS(dev)) {
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
		seq_puts(m, "not supported\n");
		return 0;
	}

	if (I915_READ(IPS_CTL) & IPS_ENABLE)
		seq_puts(m, "enabled\n");
	else
		seq_puts(m, "disabled\n");

	return 0;
}

1269 1270 1271 1272 1273 1274 1275
static int i915_sr_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	bool sr_enabled = false;

1276
	if (HAS_PCH_SPLIT(dev))
1277
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1278
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1279 1280 1281 1282 1283 1284
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1285 1286
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1287 1288 1289 1290

	return 0;
}

1291 1292 1293 1294 1295 1296
static int i915_emon_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long temp, chipset, gfx;
1297 1298
	int ret;

1299 1300 1301
	if (!IS_GEN5(dev))
		return -ENODEV;

1302 1303 1304
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1305 1306 1307 1308

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1309
	mutex_unlock(&dev->struct_mutex);
1310 1311 1312 1313 1314 1315 1316 1317 1318

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1319 1320 1321 1322 1323 1324 1325 1326
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
	int gpu_freq, ia_freq;

1327
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1328
		seq_puts(m, "unsupported on this chipset\n");
1329 1330 1331
		return 0;
	}

1332 1333
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1334
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1335 1336 1337
	if (ret)
		return ret;

1338
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1339

1340 1341
	for (gpu_freq = dev_priv->rps.min_delay;
	     gpu_freq <= dev_priv->rps.max_delay;
1342
	     gpu_freq++) {
B
Ben Widawsky 已提交
1343 1344 1345 1346
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1347 1348 1349 1350
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1351 1352
	}

1353
	mutex_unlock(&dev_priv->rps.hw_lock);
1354 1355 1356 1357

	return 0;
}

1358 1359 1360 1361 1362
static int i915_gfxec(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1363 1364 1365 1366 1367
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1368 1369 1370

	seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));

1371 1372
	mutex_unlock(&dev->struct_mutex);

1373 1374 1375
	return 0;
}

1376 1377 1378 1379 1380 1381
static int i915_opregion(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_opregion *opregion = &dev_priv->opregion;
1382
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1383 1384
	int ret;

1385 1386 1387
	if (data == NULL)
		return -ENOMEM;

1388 1389
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1390
		goto out;
1391

1392 1393 1394 1395
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1396 1397 1398

	mutex_unlock(&dev->struct_mutex);

1399 1400
out:
	kfree(data);
1401 1402 1403
	return 0;
}

1404 1405 1406 1407
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
1408
	struct intel_fbdev *ifbdev = NULL;
1409 1410
	struct intel_framebuffer *fb;

1411 1412 1413
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1414 1415 1416 1417 1418 1419
	if (ret)
		return ret;

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1420
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1421 1422 1423
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1424 1425
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1426
	describe_obj(m, fb->obj);
1427
	seq_putc(m, '\n');
1428
	mutex_unlock(&dev->mode_config.mutex);
1429
#endif
1430

1431
	mutex_lock(&dev->mode_config.fb_lock);
1432 1433 1434 1435
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
		if (&fb->base == ifbdev->helper.fb)
			continue;

1436
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1437 1438 1439
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1440 1441
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1442
		describe_obj(m, fb->obj);
1443
		seq_putc(m, '\n');
1444
	}
1445
	mutex_unlock(&dev->mode_config.fb_lock);
1446 1447 1448 1449

	return 0;
}

1450 1451 1452 1453 1454
static int i915_context_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1455
	struct intel_ring_buffer *ring;
1456
	struct i915_hw_context *ctx;
1457
	int ret, i;
1458 1459 1460 1461 1462

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

1463
	if (dev_priv->ips.pwrctx) {
1464
		seq_puts(m, "power context ");
1465
		describe_obj(m, dev_priv->ips.pwrctx);
1466
		seq_putc(m, '\n');
1467
	}
1468

1469
	if (dev_priv->ips.renderctx) {
1470
		seq_puts(m, "render context ");
1471
		describe_obj(m, dev_priv->ips.renderctx);
1472
		seq_putc(m, '\n');
1473
	}
1474

1475 1476
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		seq_puts(m, "HW context ");
1477
		describe_ctx(m, ctx);
1478 1479 1480 1481 1482 1483
		for_each_ring(ring, dev_priv, i)
			if (ring->default_context == ctx)
				seq_printf(m, "(default context %s) ", ring->name);

		describe_obj(m, ctx->obj);
		seq_putc(m, '\n');
1484 1485
	}

1486 1487 1488 1489 1490
	mutex_unlock(&dev->mode_config.mutex);

	return 0;
}

1491 1492 1493 1494 1495
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1496
	unsigned forcewake_count;
1497

1498 1499 1500
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1501

1502
	seq_printf(m, "forcewake count = %u\n", forcewake_count);
1503 1504 1505 1506

	return 0;
}

1507 1508
static const char *swizzle_string(unsigned swizzle)
{
1509
	switch (swizzle) {
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1525
		return "unknown";
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1536 1537 1538 1539 1540
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
	} else if (IS_GEN6(dev) || IS_GEN7(dev)) {
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
		seq_printf(m, "ARB_MODE = 0x%08x\n",
			   I915_READ(ARB_MODE));
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1567 1568 1569 1570 1571 1572
	}
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

D
Daniel Vetter 已提交
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
static int i915_ppgtt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i, ret;


	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1588
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

1599
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
1600 1601 1602 1603 1604 1605 1606 1607
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

J
Jesse Barnes 已提交
1608 1609 1610 1611 1612 1613 1614 1615 1616
static int i915_dpio_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;


	if (!IS_VALLEYVIEW(dev)) {
1617
		seq_puts(m, "unsupported\n");
J
Jesse Barnes 已提交
1618 1619 1620
		return 0;
	}

1621
	ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1622 1623 1624 1625 1626 1627
	if (ret)
		return ret;

	seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));

	seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
1628
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
J
Jesse Barnes 已提交
1629
	seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
1630
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
J
Jesse Barnes 已提交
1631 1632

	seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
1633
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
J
Jesse Barnes 已提交
1634
	seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
1635
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
J
Jesse Barnes 已提交
1636 1637

	seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
1638
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
J
Jesse Barnes 已提交
1639
	seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
1640
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
J
Jesse Barnes 已提交
1641

1642
	seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
1643
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
1644
	seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
1645
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
J
Jesse Barnes 已提交
1646 1647

	seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
1648
		   vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
J
Jesse Barnes 已提交
1649

1650
	mutex_unlock(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1651 1652 1653 1654

	return 0;
}

1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
static int i915_llc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

1668 1669 1670 1671 1672
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
1673 1674
	u32 psrperf = 0;
	bool enabled = false;
1675

R
Rodrigo Vivi 已提交
1676 1677
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
1678

R
Rodrigo Vivi 已提交
1679 1680 1681
	enabled = HAS_PSR(dev) &&
		I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
	seq_printf(m, "Enabled: %s\n", yesno(enabled));
1682

R
Rodrigo Vivi 已提交
1683 1684 1685 1686
	if (HAS_PSR(dev))
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
	seq_printf(m, "Performance_Counter: %u\n", psrperf);
1687 1688 1689 1690

	return 0;
}

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

	seq_printf(m, "%llu", (long long unsigned)power);
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_HASWELL(dev)) {
		seq_puts(m, "not supported\n");
		return 0;
	}

	mutex_lock(&dev_priv->pc8.lock);
	seq_printf(m, "Requirements met: %s\n",
		   yesno(dev_priv->pc8.requirements_met));
	seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
	seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
	seq_printf(m, "IRQs disabled: %s\n",
		   yesno(dev_priv->pc8.irqs_disabled));
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
	mutex_unlock(&dev_priv->pc8.lock);

1734 1735 1736
	return 0;
}

1737 1738 1739 1740 1741 1742
static int i915_pipe_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = (enum pipe)node->info_ent->data;
1743 1744
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	int head, tail;
1745

1746 1747
	if (dev_priv->pipe_crc[pipe].source == INTEL_PIPE_CRC_SOURCE_NONE) {
		seq_puts(m, "none\n");
1748 1749 1750
		return 0;
	}

1751
	seq_puts(m, "  frame    CRC1     CRC2     CRC3     CRC4     CRC5\n");
1752 1753 1754 1755 1756
	head = atomic_read(&pipe_crc->head);
	tail = atomic_read(&pipe_crc->tail);

	while (CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) >= 1) {
		struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
1757

1758
		seq_printf(m, "%8u %8x %8x %8x %8x %8x\n", entry->frame,
1759 1760
			   entry->crc[0], entry->crc[1], entry->crc[2],
			   entry->crc[3], entry->crc[4]);
1761 1762 1763 1764

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
		atomic_set(&pipe_crc->tail, tail);
1765 1766 1767 1768 1769
	}

	return 0;
}

1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
static const char *pipe_crc_sources[] = {
	"none",
	"plane1",
	"plane2",
	"pf",
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

static int pipe_crc_ctl_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

static int pipe_crc_ctl_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, pipe_crc_ctl_show, dev);
}

static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1807
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1808 1809 1810 1811 1812 1813 1814 1815
	u32 val;


	return -ENODEV;

	if (!IS_IVYBRIDGE(dev))
		return -ENODEV;

1816 1817 1818
	if (pipe_crc->source == source)
		return 0;

1819 1820 1821 1822
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

1823
	pipe_crc->source = source;
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988

	switch (source) {
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
		val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
	default:
		val = 0;
		break;
	}

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

	return 0;
}

/*
 * Parse pipe CRC command strings:
 *   command: wsp* pipe wsp+ source wsp*
 *   pipe: (A | B | C)
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
 *  "A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "A none"    ->  Stop CRC
 */
static int pipe_crc_ctl_tokenize(char *buf, char *words[], int max_words)
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

static int pipe_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
pipe_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *source)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
			*source = i;
			return 0;
		    }

	return -EINVAL;
}

static int pipe_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
{
#define MAX_WORDS 2
	int n_words;
	char *words[MAX_WORDS];
	enum pipe pipe;
	enum intel_pipe_crc_source source;

	n_words = pipe_crc_ctl_tokenize(buf, words, MAX_WORDS);
	if (n_words != 2) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is 2 words\n");
		return -EINVAL;
	}

	if (pipe_crc_ctl_parse_pipe(words[0], &pipe) < 0) {
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[0]);
		return -EINVAL;
	}

	if (pipe_crc_ctl_parse_source(words[1], &source) < 0) {
		DRM_DEBUG_DRIVER("unknown source %s\n", words[1]);
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

static ssize_t pipe_crc_ctl_write(struct file *file, const char __user *ubuf,
				  size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

	ret = pipe_crc_ctl_parse(dev, tmpbuf, len);

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

static const struct file_operations i915_pipe_crc_ctl_fops = {
	.owner = THIS_MODULE,
	.open = pipe_crc_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pipe_crc_ctl_write
};

1989 1990
static int
i915_wedged_get(void *data, u64 *val)
1991
{
1992
	struct drm_device *dev = data;
1993 1994
	drm_i915_private_t *dev_priv = dev->dev_private;

1995
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
1996

1997
	return 0;
1998 1999
}

2000 2001
static int
i915_wedged_set(void *data, u64 val)
2002
{
2003
	struct drm_device *dev = data;
2004

2005
	DRM_INFO("Manually setting wedged to %llu\n", val);
2006
	i915_handle_error(dev, val);
2007

2008
	return 0;
2009 2010
}

2011 2012
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
2013
			"%llu\n");
2014

2015 2016
static int
i915_ring_stop_get(void *data, u64 *val)
2017
{
2018
	struct drm_device *dev = data;
2019 2020
	drm_i915_private_t *dev_priv = dev->dev_private;

2021
	*val = dev_priv->gpu_error.stop_rings;
2022

2023
	return 0;
2024 2025
}

2026 2027
static int
i915_ring_stop_set(void *data, u64 val)
2028
{
2029
	struct drm_device *dev = data;
2030
	struct drm_i915_private *dev_priv = dev->dev_private;
2031
	int ret;
2032

2033
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
2034

2035 2036 2037 2038
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2039
	dev_priv->gpu_error.stop_rings = val;
2040 2041
	mutex_unlock(&dev->struct_mutex);

2042
	return 0;
2043 2044
}

2045 2046 2047
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
2048

2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

2115 2116 2117 2118 2119 2120 2121 2122
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
2123 2124
static int
i915_drop_caches_get(void *data, u64 *val)
2125
{
2126
	*val = DROP_ALL;
2127

2128
	return 0;
2129 2130
}

2131 2132
static int
i915_drop_caches_set(void *data, u64 val)
2133
{
2134
	struct drm_device *dev = data;
2135 2136
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
B
Ben Widawsky 已提交
2137 2138
	struct i915_address_space *vm;
	struct i915_vma *vma, *x;
2139
	int ret;
2140

2141
	DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
B
Ben Widawsky 已提交
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			list_for_each_entry_safe(vma, x, &vm->inactive_list,
						 mm_list) {
				if (vma->obj->pin_count)
					continue;

				ret = i915_vma_unbind(vma);
				if (ret)
					goto unlock;
			}
2169
		}
2170 2171 2172
	}

	if (val & DROP_UNBOUND) {
2173 2174
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
					 global_list)
2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

2185
	return ret;
2186 2187
}

2188 2189 2190
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
2191

2192 2193
static int
i915_max_freq_get(void *data, u64 *val)
2194
{
2195
	struct drm_device *dev = data;
2196
	drm_i915_private_t *dev_priv = dev->dev_private;
2197
	int ret;
2198 2199 2200 2201

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2202 2203
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

2204
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2205 2206
	if (ret)
		return ret;
2207

2208 2209 2210 2211 2212
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.max_delay);
	else
		*val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
2213
	mutex_unlock(&dev_priv->rps.hw_lock);
2214

2215
	return 0;
2216 2217
}

2218 2219
static int
i915_max_freq_set(void *data, u64 val)
2220
{
2221
	struct drm_device *dev = data;
2222
	struct drm_i915_private *dev_priv = dev->dev_private;
2223
	int ret;
2224 2225 2226

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
2227

2228 2229
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

2230
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
2231

2232
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2233 2234 2235
	if (ret)
		return ret;

2236 2237 2238
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	}

2249
	mutex_unlock(&dev_priv->rps.hw_lock);
2250

2251
	return 0;
2252 2253
}

2254 2255
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
2256
			"%llu\n");
2257

2258 2259
static int
i915_min_freq_get(void *data, u64 *val)
2260
{
2261
	struct drm_device *dev = data;
2262
	drm_i915_private_t *dev_priv = dev->dev_private;
2263
	int ret;
2264 2265 2266 2267

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2268 2269
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

2270
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2271 2272
	if (ret)
		return ret;
2273

2274 2275 2276 2277 2278
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.min_delay);
	else
		*val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
2279
	mutex_unlock(&dev_priv->rps.hw_lock);
2280

2281
	return 0;
2282 2283
}

2284 2285
static int
i915_min_freq_set(void *data, u64 val)
2286
{
2287
	struct drm_device *dev = data;
2288
	struct drm_i915_private *dev_priv = dev->dev_private;
2289
	int ret;
2290 2291 2292

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
2293

2294 2295
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

2296
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
2297

2298
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2299 2300 2301
	if (ret)
		return ret;

2302 2303 2304
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
2305 2306 2307 2308 2309 2310 2311 2312 2313
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.min_delay = val;
		valleyview_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.min_delay = val;
		gen6_set_rps(dev, val);
	}
2314
	mutex_unlock(&dev_priv->rps.hw_lock);
2315

2316
	return 0;
2317 2318
}

2319 2320
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
2321
			"%llu\n");
2322

2323 2324
static int
i915_cache_sharing_get(void *data, u64 *val)
2325
{
2326
	struct drm_device *dev = data;
2327 2328
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 snpcr;
2329
	int ret;
2330

2331 2332 2333
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2334 2335 2336 2337
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2338 2339 2340
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	mutex_unlock(&dev_priv->dev->struct_mutex);

2341
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
2342

2343
	return 0;
2344 2345
}

2346 2347
static int
i915_cache_sharing_set(void *data, u64 val)
2348
{
2349
	struct drm_device *dev = data;
2350 2351 2352
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

2353 2354 2355
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2356
	if (val > 3)
2357 2358
		return -EINVAL;

2359
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
2360 2361 2362 2363 2364 2365 2366

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

2367
	return 0;
2368 2369
}

2370 2371 2372
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
2373

2374 2375 2376 2377 2378 2379 2380 2381 2382
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

2383
	node = kmalloc(sizeof(*node), GFP_KERNEL);
2384 2385 2386 2387 2388 2389 2390 2391
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;
2392 2393 2394 2395

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);
2396 2397 2398 2399

	return 0;
}

2400 2401 2402 2403 2404
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2405
	if (INTEL_INFO(dev)->gen < 6)
2406 2407 2408 2409 2410 2411 2412
		return 0;

	gen6_gt_force_wake_get(dev_priv);

	return 0;
}

2413
static int i915_forcewake_release(struct inode *inode, struct file *file)
2414 2415 2416 2417
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2418
	if (INTEL_INFO(dev)->gen < 6)
2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
		return 0;

	gen6_gt_force_wake_put(dev_priv);

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
2438
				  S_IRUSR,
2439 2440 2441 2442 2443
				  root, dev,
				  &i915_forcewake_fops);
	if (IS_ERR(ent))
		return PTR_ERR(ent);

B
Ben Widawsky 已提交
2444
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
2445 2446
}

2447 2448 2449 2450
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
2451 2452 2453 2454
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

2455
	ent = debugfs_create_file(name,
2456 2457
				  S_IRUGO | S_IWUSR,
				  root, dev,
2458
				  fops);
2459 2460 2461
	if (IS_ERR(ent))
		return PTR_ERR(ent);

2462
	return drm_add_fake_info_node(minor, ent, fops);
2463 2464
}

2465
static struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
2466
	{"i915_capabilities", i915_capabilities, 0},
2467
	{"i915_gem_objects", i915_gem_object_info, 0},
2468
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
2469
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
2470 2471
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
2472
	{"i915_gem_stolen", i915_gem_stolen_list_info },
2473
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2474 2475
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
2476
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2477
	{"i915_gem_interrupt", i915_interrupt_info, 0},
2478 2479 2480
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
2481
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
2482 2483 2484 2485 2486
	{"i915_rstdby_delays", i915_rstdby_delays, 0},
	{"i915_cur_delayinfo", i915_cur_delayinfo, 0},
	{"i915_delayfreq_table", i915_delayfreq_table, 0},
	{"i915_inttoext_table", i915_inttoext_table, 0},
	{"i915_drpc_info", i915_drpc_info, 0},
2487
	{"i915_emon_status", i915_emon_status, 0},
2488
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
2489
	{"i915_gfxec", i915_gfxec, 0},
2490
	{"i915_fbc_status", i915_fbc_status, 0},
2491
	{"i915_ips_status", i915_ips_status, 0},
2492
	{"i915_sr_status", i915_sr_status, 0},
2493
	{"i915_opregion", i915_opregion, 0},
2494
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
2495
	{"i915_context_status", i915_context_status, 0},
2496
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
2497
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
2498
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
J
Jesse Barnes 已提交
2499
	{"i915_dpio", i915_dpio_info, 0},
2500
	{"i915_llc", i915_llc, 0},
2501
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
2502
	{"i915_energy_uJ", i915_energy_uJ, 0},
2503
	{"i915_pc8_status", i915_pc8_status, 0},
2504 2505 2506
	{"i915_pipe_A_crc", i915_pipe_crc, 0, (void *)PIPE_A},
	{"i915_pipe_B_crc", i915_pipe_crc, 0, (void *)PIPE_B},
	{"i915_pipe_C_crc", i915_pipe_crc, 0, (void *)PIPE_C},
2507
};
2508
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2509

2510
static struct i915_debugfs_files {
2511 2512 2513 2514 2515 2516 2517 2518
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
2519 2520
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
2521 2522 2523
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
2524
	{"i915_pipe_crc_ctl", &i915_pipe_crc_ctl_fops},
2525 2526
};

2527
int i915_debugfs_init(struct drm_minor *minor)
2528
{
2529
	int ret, i;
2530

2531
	ret = i915_forcewake_create(minor->debugfs_root, minor);
2532 2533
	if (ret)
		return ret;
2534

2535 2536 2537 2538 2539 2540 2541
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
2542

2543 2544
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
2545 2546 2547
					minor->debugfs_root, minor);
}

2548
void i915_debugfs_cleanup(struct drm_minor *minor)
2549
{
2550 2551
	int i;

2552 2553
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
2554 2555
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
2556 2557 2558 2559 2560 2561
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
2562 2563 2564
}

#endif /* CONFIG_DEBUG_FS */