i915_debugfs.c 59.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/debugfs.h>
31
#include <linux/slab.h>
32
#include <linux/export.h>
33
#include <generated/utsrelease.h>
34
#include <drm/drmP.h>
35
#include "intel_drv.h"
36
#include "intel_ringbuffer.h"
37
#include <drm/i915_drm.h>
38 39 40 41 42 43 44
#include "i915_drv.h"

#define DRM_I915_RING_DEBUG 1


#if defined(CONFIG_DEBUG_FS)

C
Chris Wilson 已提交
45
enum {
46
	ACTIVE_LIST,
C
Chris Wilson 已提交
47
	INACTIVE_LIST,
48
	PINNED_LIST,
C
Chris Wilson 已提交
49
};
50

51 52 53 54 55 56 57 58 59 60 61 62
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

static int i915_capabilities(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
63
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
64 65 66 67 68
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
69 70 71

	return 0;
}
72

73
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
74
{
75
	if (obj->user_pin_count > 0)
76
		return "P";
77
	else if (obj->pin_count > 0)
78 79 80 81 82
		return "p";
	else
		return " ";
}

83
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
84
{
85 86 87 88 89 90
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
91 92
}

93
static const char *cache_level_str(int type)
94 95
{
	switch (type) {
96 97 98
	case I915_CACHE_NONE: return " uncached";
	case I915_CACHE_LLC: return " snooped (LLC)";
	case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
99 100 101 102
	default: return "";
	}
}

103 104 105
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
106
	seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
107 108 109
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
110
		   obj->base.size / 1024,
111 112
		   obj->base.read_domains,
		   obj->base.write_domain,
113 114
		   obj->last_read_seqno,
		   obj->last_write_seqno,
115
		   obj->last_fenced_seqno,
116
		   cache_level_str(obj->cache_level),
117 118 119 120
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
121 122
	if (obj->pin_count)
		seq_printf(m, " (pinned x %d)", obj->pin_count);
123 124 125
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
	if (obj->gtt_space != NULL)
126 127
		seq_printf(m, " (gtt offset: %08x, size: %08x)",
			   obj->gtt_offset, (unsigned int)obj->gtt_space->size);
128 129
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
130 131 132 133 134 135 136 137 138
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
139 140
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
141 142
}

143
static int i915_gem_object_list_info(struct seq_file *m, void *data)
144 145
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
146 147
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
148 149
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
150
	struct drm_i915_gem_object *obj;
151 152
	size_t total_obj_size, total_gtt_size;
	int count, ret;
153 154 155 156

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
157

158 159 160
	switch (list) {
	case ACTIVE_LIST:
		seq_printf(m, "Active:\n");
161
		head = &dev_priv->mm.active_list;
162 163
		break;
	case INACTIVE_LIST:
164
		seq_printf(m, "Inactive:\n");
165 166 167
		head = &dev_priv->mm.inactive_list;
		break;
	default:
168 169
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
170 171
	}

172
	total_obj_size = total_gtt_size = count = 0;
173
	list_for_each_entry(obj, head, mm_list) {
174
		seq_printf(m, "   ");
175
		describe_obj(m, obj);
176
		seq_printf(m, "\n");
177 178
		total_obj_size += obj->base.size;
		total_gtt_size += obj->gtt_space->size;
179
		count++;
180
	}
181
	mutex_unlock(&dev->struct_mutex);
182

183 184
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
185 186 187
	return 0;
}

188 189 190 191 192 193 194 195 196
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
		size += obj->gtt_space->size; \
		++count; \
		if (obj->map_and_fenceable) { \
			mappable_size += obj->gtt_space->size; \
			++mappable_count; \
		} \
	} \
197
} while (0)
198

199 200 201 202 203
static int i915_gem_object_info(struct seq_file *m, void* data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
204 205
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
206
	struct drm_i915_gem_object *obj;
207 208 209 210 211 212
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

213 214 215 216 217
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
C
Chris Wilson 已提交
218
	count_objects(&dev_priv->mm.bound_list, gtt_list);
219 220 221 222 223 224 225 226 227 228 229 230 231
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
	count_objects(&dev_priv->mm.active_list, mm_list);
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
	count_objects(&dev_priv->mm.inactive_list, mm_list);
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

232 233
	size = count = purgeable_size = purgeable_count = 0;
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list) {
C
Chris Wilson 已提交
234
		size += obj->base.size, ++count;
235 236 237
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
238 239
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

240
	size = count = mappable_size = mappable_count = 0;
C
Chris Wilson 已提交
241
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
242 243 244 245 246 247 248 249
		if (obj->fault_mappable) {
			size += obj->gtt_space->size;
			++count;
		}
		if (obj->pin_mappable) {
			mappable_size += obj->gtt_space->size;
			++mappable_count;
		}
250 251 252 253
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
254
	}
255 256
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
257 258 259 260 261
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

262
	seq_printf(m, "%zu [%lu] gtt total\n",
B
Ben Widawsky 已提交
263 264
		   dev_priv->gtt.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.start);
265 266 267 268 269 270

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

271 272 273 274
static int i915_gem_gtt_info(struct seq_file *m, void* data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
275
	uintptr_t list = (uintptr_t) node->info_ent->data;
276 277 278 279 280 281 282 283 284 285
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
C
Chris Wilson 已提交
286
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
287 288 289
		if (list == PINNED_LIST && obj->pin_count == 0)
			continue;

290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
		seq_printf(m, "   ");
		describe_obj(m, obj);
		seq_printf(m, "\n");
		total_obj_size += obj->base.size;
		total_gtt_size += obj->gtt_space->size;
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

306 307 308 309 310 311 312 313
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
314 315
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
316 317 318 319 320
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
321
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
322 323
				   pipe, plane);
		} else {
324
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
325
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
326 327
					   pipe, plane);
			} else {
328
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
329 330 331 332 333 334
					   pipe, plane);
			}
			if (work->enable_stall_check)
				seq_printf(m, "Stall check enabled, ");
			else
				seq_printf(m, "Stall check waiting for page flip ioctl, ");
335
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
336 337

			if (work->old_fb_obj) {
338 339 340
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
					seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
341 342
			}
			if (work->pending_flip_obj) {
343 344 345
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
					seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
346 347 348 349 350 351 352 353
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

	return 0;
}

354 355 356 357 358
static int i915_gem_request_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
359
	struct intel_ring_buffer *ring;
360
	struct drm_i915_gem_request *gem_request;
361
	int ret, count, i;
362 363 364 365

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
366

367
	count = 0;
368 369 370 371 372
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
373
		list_for_each_entry(gem_request,
374
				    &ring->request_list,
375 376 377 378 379 380
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
381
	}
382 383
	mutex_unlock(&dev->struct_mutex);

384 385 386
	if (count == 0)
		seq_printf(m, "No requests\n");

387 388 389
	return 0;
}

390 391 392 393
static void i915_ring_seqno_info(struct seq_file *m,
				 struct intel_ring_buffer *ring)
{
	if (ring->get_seqno) {
394
		seq_printf(m, "Current sequence (%s): %u\n",
395
			   ring->name, ring->get_seqno(ring, false));
396 397 398
	}
}

399 400 401 402 403
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
404
	struct intel_ring_buffer *ring;
405
	int ret, i;
406 407 408 409

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
410

411 412
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
413 414 415

	mutex_unlock(&dev->struct_mutex);

416 417 418 419 420 421 422 423 424
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
425
	struct intel_ring_buffer *ring;
426
	int ret, i, pipe;
427 428 429 430

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
431

J
Jesse Barnes 已提交
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
471 472 473 474 475 476
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
477 478 479 480
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
501 502
	seq_printf(m, "Interrupts received: %d\n",
		   atomic_read(&dev_priv->irq_received));
503
	for_each_ring(ring, dev_priv, i) {
504
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
505 506 507
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
508
		}
509
		i915_ring_seqno_info(m, ring);
510
	}
511 512
	mutex_unlock(&dev->struct_mutex);

513 514 515
	return 0;
}

516 517 518 519 520
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
521 522 523 524 525
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
526 527 528 529

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
530
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
531

C
Chris Wilson 已提交
532 533
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
534 535 536
		if (obj == NULL)
			seq_printf(m, "unused");
		else
537
			describe_obj(m, obj);
538
		seq_printf(m, "\n");
539 540
	}

541
	mutex_unlock(&dev->struct_mutex);
542 543 544
	return 0;
}

545 546 547 548 549
static int i915_hws_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
550
	struct intel_ring_buffer *ring;
D
Daniel Vetter 已提交
551
	const u32 *hws;
552 553
	int i;

554
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
555
	hws = ring->status_page.page_addr;
556 557 558 559 560 561 562 563 564 565 566
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

567 568 569
static const char *ring_str(int ring)
{
	switch (ring) {
570 571 572
	case RCS: return "render";
	case VCS: return "bsd";
	case BCS: return "blt";
573 574 575 576
	default: return "";
	}
}

577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
static const char *pin_flag(int pinned)
{
	if (pinned > 0)
		return " P";
	else if (pinned < 0)
		return " p";
	else
		return "";
}

static const char *tiling_flag(int tiling)
{
	switch (tiling) {
	default:
	case I915_TILING_NONE: return "";
	case I915_TILING_X: return " X";
	case I915_TILING_Y: return " Y";
	}
}

static const char *dirty_flag(int dirty)
{
	return dirty ? " dirty" : "";
}

static const char *purgeable_flag(int purgeable)
{
	return purgeable ? " purgeable" : "";
}

607 608 609 610 611 612 613 614
static void print_error_buffers(struct seq_file *m,
				const char *name,
				struct drm_i915_error_buffer *err,
				int count)
{
	seq_printf(m, "%s [%d]:\n", name, count);

	while (count--) {
615
		seq_printf(m, "  %08x %8u %02x %02x %x %x%s%s%s%s%s%s%s",
616 617 618 619
			   err->gtt_offset,
			   err->size,
			   err->read_domains,
			   err->write_domain,
620
			   err->rseqno, err->wseqno,
621 622 623 624
			   pin_flag(err->pinned),
			   tiling_flag(err->tiling),
			   dirty_flag(err->dirty),
			   purgeable_flag(err->purgeable),
625
			   err->ring != -1 ? " " : "",
626
			   ring_str(err->ring),
627
			   cache_level_str(err->cache_level));
628 629 630 631 632 633 634 635 636 637 638

		if (err->name)
			seq_printf(m, " (name: %d)", err->name);
		if (err->fence_reg != I915_FENCE_REG_NONE)
			seq_printf(m, " (fence: %d)", err->fence_reg);

		seq_printf(m, "\n");
		err++;
	}
}

639 640 641 642 643
static void i915_ring_error_state(struct seq_file *m,
				  struct drm_device *dev,
				  struct drm_i915_error_state *error,
				  unsigned ring)
{
644
	BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
645
	seq_printf(m, "%s command stream:\n", ring_str(ring));
646 647
	seq_printf(m, "  HEAD: 0x%08x\n", error->head[ring]);
	seq_printf(m, "  TAIL: 0x%08x\n", error->tail[ring]);
648
	seq_printf(m, "  CTL: 0x%08x\n", error->ctl[ring]);
649 650 651 652
	seq_printf(m, "  ACTHD: 0x%08x\n", error->acthd[ring]);
	seq_printf(m, "  IPEIR: 0x%08x\n", error->ipeir[ring]);
	seq_printf(m, "  IPEHR: 0x%08x\n", error->ipehr[ring]);
	seq_printf(m, "  INSTDONE: 0x%08x\n", error->instdone[ring]);
653
	if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
654
		seq_printf(m, "  BBADDR: 0x%08llx\n", error->bbaddr);
655

656 657 658
	if (INTEL_INFO(dev)->gen >= 4)
		seq_printf(m, "  INSTPS: 0x%08x\n", error->instps[ring]);
	seq_printf(m, "  INSTPM: 0x%08x\n", error->instpm[ring]);
659
	seq_printf(m, "  FADDR: 0x%08x\n", error->faddr[ring]);
660
	if (INTEL_INFO(dev)->gen >= 6) {
661
		seq_printf(m, "  RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
662
		seq_printf(m, "  FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
663 664 665 666 667 668
		seq_printf(m, "  SYNC_0: 0x%08x [last synced 0x%08x]\n",
			   error->semaphore_mboxes[ring][0],
			   error->semaphore_seqno[ring][0]);
		seq_printf(m, "  SYNC_1: 0x%08x [last synced 0x%08x]\n",
			   error->semaphore_mboxes[ring][1],
			   error->semaphore_seqno[ring][1]);
669
	}
670
	seq_printf(m, "  seqno: 0x%08x\n", error->seqno[ring]);
B
Ben Widawsky 已提交
671
	seq_printf(m, "  waiting: %s\n", yesno(error->waiting[ring]));
672 673
	seq_printf(m, "  ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
	seq_printf(m, "  ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
674 675
}

676 677 678 679 680
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

681 682
static int i915_error_state(struct seq_file *m, void *unused)
{
683 684
	struct i915_error_state_file_priv *error_priv = m->private;
	struct drm_device *dev = error_priv->dev;
685
	drm_i915_private_t *dev_priv = dev->dev_private;
686
	struct drm_i915_error_state *error = error_priv->error;
687
	struct intel_ring_buffer *ring;
688
	int i, j, page, offset, elt;
689

690
	if (!error) {
691
		seq_printf(m, "no error state collected\n");
692
		return 0;
693 694
	}

695 696
	seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
		   error->time.tv_usec);
697
	seq_printf(m, "Kernel: " UTS_RELEASE "\n");
698
	seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
699
	seq_printf(m, "EIR: 0x%08x\n", error->eir);
700
	seq_printf(m, "IER: 0x%08x\n", error->ier);
701
	seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
702 703
	seq_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	seq_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
B
Ben Widawsky 已提交
704
	seq_printf(m, "CCID: 0x%08x\n", error->ccid);
705

706
	for (i = 0; i < dev_priv->num_fence_regs; i++)
707 708
		seq_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

709 710 711
	for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
		seq_printf(m, "  INSTDONE_%d: 0x%08x\n", i, error->extra_instdone[i]);

712
	if (INTEL_INFO(dev)->gen >= 6) {
713
		seq_printf(m, "ERROR: 0x%08x\n", error->error);
714 715
		seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}
716

717 718 719
	if (INTEL_INFO(dev)->gen == 7)
		seq_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

720 721
	for_each_ring(ring, dev_priv, i)
		i915_ring_error_state(m, dev, error, i);
722

723 724 725 726 727 728 729 730 731
	if (error->active_bo)
		print_error_buffers(m, "Active",
				    error->active_bo,
				    error->active_bo_count);

	if (error->pinned_bo)
		print_error_buffers(m, "Pinned",
				    error->pinned_bo,
				    error->pinned_bo_count);
732

733 734
	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
		struct drm_i915_error_object *obj;
735

736
		if ((obj = error->ring[i].batchbuffer)) {
737 738 739
			seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
				   dev_priv->ring[i].name,
				   obj->gtt_offset);
740 741 742 743 744 745 746 747 748
			offset = 0;
			for (page = 0; page < obj->page_count; page++) {
				for (elt = 0; elt < PAGE_SIZE/4; elt++) {
					seq_printf(m, "%08x :  %08x\n", offset, obj->pages[page][elt]);
					offset += 4;
				}
			}
		}

749 750 751 752 753
		if (error->ring[i].num_requests) {
			seq_printf(m, "%s --- %d requests\n",
				   dev_priv->ring[i].name,
				   error->ring[i].num_requests);
			for (j = 0; j < error->ring[i].num_requests; j++) {
754
				seq_printf(m, "  seqno 0x%08x, emitted %ld, tail 0x%08x\n",
755
					   error->ring[i].requests[j].seqno,
756 757
					   error->ring[i].requests[j].jiffies,
					   error->ring[i].requests[j].tail);
758 759 760 761
			}
		}

		if ((obj = error->ring[i].ringbuffer)) {
762 763 764 765 766 767 768 769 770 771 772
			seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
				   dev_priv->ring[i].name,
				   obj->gtt_offset);
			offset = 0;
			for (page = 0; page < obj->page_count; page++) {
				for (elt = 0; elt < PAGE_SIZE/4; elt++) {
					seq_printf(m, "%08x :  %08x\n",
						   offset,
						   obj->pages[page][elt]);
					offset += 4;
				}
773 774
			}
		}
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791

		obj = error->ring[i].ctx;
		if (obj) {
			seq_printf(m, "%s --- HW Context = 0x%08x\n",
				   dev_priv->ring[i].name,
				   obj->gtt_offset);
			offset = 0;
			for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
				seq_printf(m, "[%04x] %08x %08x %08x %08x\n",
					   offset,
					   obj->pages[0][elt],
					   obj->pages[0][elt+1],
					   obj->pages[0][elt+2],
					   obj->pages[0][elt+3]);
					offset += 16;
			}
		}
792
	}
793

794 795 796
	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

797 798 799
	if (error->display)
		intel_display_print_error_state(m, dev, error->display);

800 801
	return 0;
}
802

803 804 805 806 807 808 809 810 811
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
	struct seq_file *m = filp->private_data;
	struct i915_error_state_file_priv *error_priv = m->private;
	struct drm_device *dev = error_priv->dev;
812
	int ret;
813 814 815

	DRM_DEBUG_DRIVER("Resetting error state\n");

816 817 818 819
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct i915_error_state_file_priv *error_priv;
	unsigned long flags;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

839 840
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	error_priv->error = dev_priv->gpu_error.first_error;
841 842
	if (error_priv->error)
		kref_get(&error_priv->error->ref);
843
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868

	return single_open(file, i915_error_state, error_priv);
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
	struct seq_file *m = file->private_data;
	struct i915_error_state_file_priv *error_priv = m->private;

	if (error_priv->error)
		kref_put(&error_priv->error->ref, i915_error_state_free);
	kfree(error_priv);

	return single_release(inode, file);
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
	.read = seq_read,
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

869 870
static int
i915_next_seqno_get(void *data, u64 *val)
871
{
872
	struct drm_device *dev = data;
873 874 875 876 877 878 879
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

880
	*val = dev_priv->next_seqno;
881 882
	mutex_unlock(&dev->struct_mutex);

883
	return 0;
884 885
}

886 887 888 889
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
890 891 892 893 894 895
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

896
	ret = i915_gem_set_seqno(dev, val);
897 898
	mutex_unlock(&dev->struct_mutex);

899
	return ret;
900 901
}

902 903
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
904
			"0x%llx\n");
905

906 907 908 909 910
static int i915_rstdby_delays(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
911 912 913 914 915 916 917 918 919 920
	u16 crstanddelay;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	crstanddelay = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
921 922 923 924 925 926 927 928 929 930 931

	seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));

	return 0;
}

static int i915_cur_delayinfo(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
932
	int ret;
933 934 935 936 937 938 939 940 941 942 943

	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
944
	} else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
945 946 947
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
B
Ben Widawsky 已提交
948
		u32 rpstat, cagf;
949 950
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
951 952 953
		int max_freq;

		/* RPSTAT1 is in the GT power well */
954 955 956 957
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
			return ret;

958
		gen6_gt_force_wake_get(dev_priv);
959

960 961 962 963 964 965 966
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
B
Ben Widawsky 已提交
967 968 969 970 971
		if (IS_HASWELL(dev))
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
972

973 974 975
		gen6_gt_force_wake_put(dev_priv);
		mutex_unlock(&dev->struct_mutex);

976
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
977
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
978 979 980 981 982 983
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
B
Ben Widawsky 已提交
984
		seq_printf(m, "CAGF: %dMHz\n", cagf);
985 986 987 988 989 990 991 992 993 994 995 996
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
997 998 999

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1000
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1001 1002 1003

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1004
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1005 1006 1007

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1008
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1009 1010 1011

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
			   dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
1012 1013 1014
	} else if (IS_VALLEYVIEW(dev)) {
		u32 freq_sts, val;

1015
		mutex_lock(&dev_priv->rps.hw_lock);
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
		valleyview_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS,
				      &freq_sts);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		valleyview_punit_read(dev_priv, PUNIT_FUSE_BUS1, &val);
		seq_printf(m, "max GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

		valleyview_punit_read(dev_priv, PUNIT_REG_GPU_LFM, &val);
		seq_printf(m, "min GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq,
					(freq_sts >> 8) & 0xff));
1032
		mutex_unlock(&dev_priv->rps.hw_lock);
1033 1034 1035
	} else {
		seq_printf(m, "no P-state info available\n");
	}
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045

	return 0;
}

static int i915_delayfreq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 delayfreq;
1046 1047 1048 1049 1050
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1051 1052 1053

	for (i = 0; i < 16; i++) {
		delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
1054 1055
		seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
			   (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
1056 1057
	}

1058 1059
	mutex_unlock(&dev->struct_mutex);

1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
	return 0;
}

static inline int MAP_TO_MV(int map)
{
	return 1250 - (map * 25);
}

static int i915_inttoext_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 inttoext;
1074 1075 1076 1077 1078
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1079 1080 1081 1082 1083 1084

	for (i = 1; i <= 32; i++) {
		inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
		seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
	}

1085 1086
	mutex_unlock(&dev->struct_mutex);

1087 1088 1089
	return 0;
}

1090
static int ironlake_drpc_info(struct seq_file *m)
1091 1092 1093 1094
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1122
	seq_printf(m, "Max P-state: P%d\n",
1123
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1124 1125 1126 1127 1128
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
	seq_printf(m, "Current RS state: ");
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
		seq_printf(m, "on\n");
		break;
	case RSX_STATUS_RC1:
		seq_printf(m, "RC1\n");
		break;
	case RSX_STATUS_RC1E:
		seq_printf(m, "RC1E\n");
		break;
	case RSX_STATUS_RS1:
		seq_printf(m, "RS1\n");
		break;
	case RSX_STATUS_RS2:
		seq_printf(m, "RS2 (RC6)\n");
		break;
	case RSX_STATUS_RS3:
		seq_printf(m, "RC3 (RC6+)\n");
		break;
	default:
		seq_printf(m, "unknown\n");
		break;
	}
1153 1154 1155 1156

	return 0;
}

1157 1158 1159 1160 1161 1162
static int gen6_drpc_info(struct seq_file *m)
{

	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1163
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1164
	unsigned forcewake_count;
1165 1166 1167 1168 1169 1170 1171
	int count=0, ret;


	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1172 1173 1174 1175 1176 1177 1178
	spin_lock_irq(&dev_priv->gt_lock);
	forcewake_count = dev_priv->forcewake_count;
	spin_unlock_irq(&dev_priv->gt_lock);

	if (forcewake_count) {
		seq_printf(m, "RC information inaccurate because somebody "
			      "holds a forcewake reference \n");
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1192 1193 1194
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1195 1196 1197 1198 1199 1200 1201 1202

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1203
	seq_printf(m, "RC1e Enabled: %s\n",
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
	seq_printf(m, "Current RC state: ");
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
			seq_printf(m, "Core Power Down\n");
		else
			seq_printf(m, "on\n");
		break;
	case GEN6_RC3:
		seq_printf(m, "RC3\n");
		break;
	case GEN6_RC6:
		seq_printf(m, "RC6\n");
		break;
	case GEN6_RC7:
		seq_printf(m, "RC7\n");
		break;
	default:
		seq_printf(m, "Unknown\n");
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1246 1247 1248 1249 1250 1251
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;

	if (IS_GEN6(dev) || IS_GEN7(dev))
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1266 1267 1268 1269 1270 1271
static int i915_fbc_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;

1272
	if (!I915_HAS_FBC(dev)) {
1273 1274 1275 1276
		seq_printf(m, "FBC unsupported on this chipset\n");
		return 0;
	}

1277
	if (intel_fbc_enabled(dev)) {
1278 1279 1280 1281
		seq_printf(m, "FBC enabled\n");
	} else {
		seq_printf(m, "FBC disabled: ");
		switch (dev_priv->no_fbc_reason) {
C
Chris Wilson 已提交
1282 1283 1284
		case FBC_NO_OUTPUT:
			seq_printf(m, "no outputs");
			break;
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
		case FBC_STOLEN_TOO_SMALL:
			seq_printf(m, "not enough stolen memory");
			break;
		case FBC_UNSUPPORTED_MODE:
			seq_printf(m, "mode not supported");
			break;
		case FBC_MODE_TOO_LARGE:
			seq_printf(m, "mode too large");
			break;
		case FBC_BAD_PLANE:
			seq_printf(m, "FBC unsupported on plane");
			break;
		case FBC_NOT_TILED:
			seq_printf(m, "scanout buffer not tiled");
			break;
1300 1301 1302
		case FBC_MULTIPLE_PIPES:
			seq_printf(m, "multiple pipes are enabled");
			break;
1303 1304 1305
		case FBC_MODULE_PARAM:
			seq_printf(m, "disabled per module param (default off)");
			break;
1306 1307 1308 1309 1310 1311 1312 1313
		default:
			seq_printf(m, "unknown reason");
		}
		seq_printf(m, "\n");
	}
	return 0;
}

1314 1315 1316 1317 1318 1319 1320
static int i915_sr_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	bool sr_enabled = false;

1321
	if (HAS_PCH_SPLIT(dev))
1322
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1323
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1324 1325 1326 1327 1328 1329
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1330 1331
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1332 1333 1334 1335

	return 0;
}

1336 1337 1338 1339 1340 1341
static int i915_emon_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long temp, chipset, gfx;
1342 1343
	int ret;

1344 1345 1346
	if (!IS_GEN5(dev))
		return -ENODEV;

1347 1348 1349
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1350 1351 1352 1353

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1354
	mutex_unlock(&dev->struct_mutex);
1355 1356 1357 1358 1359 1360 1361 1362 1363

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1364 1365 1366 1367 1368 1369 1370 1371
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
	int gpu_freq, ia_freq;

1372
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1373 1374 1375 1376
		seq_printf(m, "unsupported on this chipset\n");
		return 0;
	}

1377
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1378 1379 1380
	if (ret)
		return ret;

1381
	seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1382

1383 1384
	for (gpu_freq = dev_priv->rps.min_delay;
	     gpu_freq <= dev_priv->rps.max_delay;
1385
	     gpu_freq++) {
B
Ben Widawsky 已提交
1386 1387 1388 1389
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1390 1391 1392 1393
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1394 1395
	}

1396
	mutex_unlock(&dev_priv->rps.hw_lock);
1397 1398 1399 1400

	return 0;
}

1401 1402 1403 1404 1405
static int i915_gfxec(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1406 1407 1408 1409 1410
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1411 1412 1413

	seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));

1414 1415
	mutex_unlock(&dev->struct_mutex);

1416 1417 1418
	return 0;
}

1419 1420 1421 1422 1423 1424
static int i915_opregion(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_opregion *opregion = &dev_priv->opregion;
1425
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1426 1427
	int ret;

1428 1429 1430
	if (data == NULL)
		return -ENOMEM;

1431 1432
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1433
		goto out;
1434

1435 1436 1437 1438
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1439 1440 1441

	mutex_unlock(&dev->struct_mutex);

1442 1443
out:
	kfree(data);
1444 1445 1446
	return 0;
}

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_fbdev *ifbdev;
	struct intel_framebuffer *fb;
	int ret;

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1463
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1464 1465 1466
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1467 1468
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1469
	describe_obj(m, fb->obj);
1470
	seq_printf(m, "\n");
1471
	mutex_unlock(&dev->mode_config.mutex);
1472

1473
	mutex_lock(&dev->mode_config.fb_lock);
1474 1475 1476 1477
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
		if (&fb->base == ifbdev->helper.fb)
			continue;

1478
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1479 1480 1481
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1482 1483
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1484
		describe_obj(m, fb->obj);
1485 1486
		seq_printf(m, "\n");
	}
1487
	mutex_unlock(&dev->mode_config.fb_lock);
1488 1489 1490 1491

	return 0;
}

1492 1493 1494 1495 1496
static int i915_context_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1497 1498
	struct intel_ring_buffer *ring;
	int ret, i;
1499 1500 1501 1502 1503

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

1504
	if (dev_priv->ips.pwrctx) {
1505
		seq_printf(m, "power context ");
1506
		describe_obj(m, dev_priv->ips.pwrctx);
1507 1508
		seq_printf(m, "\n");
	}
1509

1510
	if (dev_priv->ips.renderctx) {
1511
		seq_printf(m, "render context ");
1512
		describe_obj(m, dev_priv->ips.renderctx);
1513 1514
		seq_printf(m, "\n");
	}
1515

1516 1517 1518 1519 1520 1521 1522 1523
	for_each_ring(ring, dev_priv, i) {
		if (ring->default_context) {
			seq_printf(m, "HW default context %s ring ", ring->name);
			describe_obj(m, ring->default_context->obj);
			seq_printf(m, "\n");
		}
	}

1524 1525 1526 1527 1528
	mutex_unlock(&dev->mode_config.mutex);

	return 0;
}

1529 1530 1531 1532 1533
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1534
	unsigned forcewake_count;
1535

1536 1537 1538
	spin_lock_irq(&dev_priv->gt_lock);
	forcewake_count = dev_priv->forcewake_count;
	spin_unlock_irq(&dev_priv->gt_lock);
1539

1540
	seq_printf(m, "forcewake count = %u\n", forcewake_count);
1541 1542 1543 1544

	return 0;
}

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
static const char *swizzle_string(unsigned swizzle)
{
	switch(swizzle) {
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1563
		return "unknown";
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1574 1575 1576 1577 1578
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
	} else if (IS_GEN6(dev) || IS_GEN7(dev)) {
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
		seq_printf(m, "ARB_MODE = 0x%08x\n",
			   I915_READ(ARB_MODE));
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1605 1606 1607 1608 1609 1610
	}
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

D
Daniel Vetter 已提交
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
static int i915_ppgtt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i, ret;


	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1626
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		seq_printf(m, "aliasing PPGTT:\n");
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

J
Jesse Barnes 已提交
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
static int i915_dpio_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;


	if (!IS_VALLEYVIEW(dev)) {
		seq_printf(m, "unsupported\n");
		return 0;
	}

1659
	ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
	if (ret)
		return ret;

	seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));

	seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_DIV_A));
	seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_DIV_B));

	seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
	seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_REFSFR_B));

	seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
	seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));

	seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
	seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));

	seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
		   intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));

1688
	mutex_unlock(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1689 1690 1691 1692

	return 0;
}

1693 1694
static int
i915_wedged_get(void *data, u64 *val)
1695
{
1696
	struct drm_device *dev = data;
1697 1698
	drm_i915_private_t *dev_priv = dev->dev_private;

1699
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
1700

1701
	return 0;
1702 1703
}

1704 1705
static int
i915_wedged_set(void *data, u64 val)
1706
{
1707
	struct drm_device *dev = data;
1708

1709
	DRM_INFO("Manually setting wedged to %llu\n", val);
1710
	i915_handle_error(dev, val);
1711

1712
	return 0;
1713 1714
}

1715 1716
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
1717
			"%llu\n");
1718

1719 1720
static int
i915_ring_stop_get(void *data, u64 *val)
1721
{
1722
	struct drm_device *dev = data;
1723 1724
	drm_i915_private_t *dev_priv = dev->dev_private;

1725
	*val = dev_priv->gpu_error.stop_rings;
1726

1727
	return 0;
1728 1729
}

1730 1731
static int
i915_ring_stop_set(void *data, u64 val)
1732
{
1733
	struct drm_device *dev = data;
1734
	struct drm_i915_private *dev_priv = dev->dev_private;
1735
	int ret;
1736

1737
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
1738

1739 1740 1741 1742
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1743
	dev_priv->gpu_error.stop_rings = val;
1744 1745
	mutex_unlock(&dev->struct_mutex);

1746
	return 0;
1747 1748
}

1749 1750 1751
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
1752

1753 1754 1755 1756 1757 1758 1759 1760
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
1761 1762
static int
i915_drop_caches_get(void *data, u64 *val)
1763
{
1764
	*val = DROP_ALL;
1765

1766
	return 0;
1767 1768
}

1769 1770
static int
i915_drop_caches_set(void *data, u64 val)
1771
{
1772
	struct drm_device *dev = data;
1773 1774
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
1775
	int ret;
1776

1777
	DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
		list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
			if (obj->pin_count == 0) {
				ret = i915_gem_object_unbind(obj);
				if (ret)
					goto unlock;
			}
	}

	if (val & DROP_UNBOUND) {
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

1815
	return ret;
1816 1817
}

1818 1819 1820
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
1821

1822 1823
static int
i915_max_freq_get(void *data, u64 *val)
1824
{
1825
	struct drm_device *dev = data;
1826
	drm_i915_private_t *dev_priv = dev->dev_private;
1827
	int ret;
1828 1829 1830 1831

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1832
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1833 1834
	if (ret)
		return ret;
1835

1836 1837 1838 1839 1840
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.max_delay);
	else
		*val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
1841
	mutex_unlock(&dev_priv->rps.hw_lock);
1842

1843
	return 0;
1844 1845
}

1846 1847
static int
i915_max_freq_set(void *data, u64 val)
1848
{
1849
	struct drm_device *dev = data;
1850
	struct drm_i915_private *dev_priv = dev->dev_private;
1851
	int ret;
1852 1853 1854

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
1855

1856
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
1857

1858
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1859 1860 1861
	if (ret)
		return ret;

1862 1863 1864
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	}

1875
	mutex_unlock(&dev_priv->rps.hw_lock);
1876

1877
	return 0;
1878 1879
}

1880 1881
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
1882
			"%llu\n");
1883

1884 1885
static int
i915_min_freq_get(void *data, u64 *val)
1886
{
1887
	struct drm_device *dev = data;
1888
	drm_i915_private_t *dev_priv = dev->dev_private;
1889
	int ret;
1890 1891 1892 1893

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1894
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1895 1896
	if (ret)
		return ret;
1897

1898 1899 1900 1901 1902
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.min_delay);
	else
		*val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
1903
	mutex_unlock(&dev_priv->rps.hw_lock);
1904

1905
	return 0;
1906 1907
}

1908 1909
static int
i915_min_freq_set(void *data, u64 val)
1910
{
1911
	struct drm_device *dev = data;
1912
	struct drm_i915_private *dev_priv = dev->dev_private;
1913
	int ret;
1914 1915 1916

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
1917

1918
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1919

1920
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1921 1922 1923
	if (ret)
		return ret;

1924 1925 1926
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
1927 1928 1929 1930 1931 1932 1933 1934 1935
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.min_delay = val;
		valleyview_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.min_delay = val;
		gen6_set_rps(dev, val);
	}
1936
	mutex_unlock(&dev_priv->rps.hw_lock);
1937

1938
	return 0;
1939 1940
}

1941 1942
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
1943
			"%llu\n");
1944

1945 1946
static int
i915_cache_sharing_get(void *data, u64 *val)
1947
{
1948
	struct drm_device *dev = data;
1949 1950
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 snpcr;
1951
	int ret;
1952

1953 1954 1955
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1956 1957 1958 1959
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1960 1961 1962
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	mutex_unlock(&dev_priv->dev->struct_mutex);

1963
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
1964

1965
	return 0;
1966 1967
}

1968 1969
static int
i915_cache_sharing_set(void *data, u64 val)
1970
{
1971
	struct drm_device *dev = data;
1972 1973 1974
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

1975 1976 1977
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1978
	if (val > 3)
1979 1980
		return -EINVAL;

1981
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
1982 1983 1984 1985 1986 1987 1988

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

1989
	return 0;
1990 1991
}

1992 1993 1994
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
1995

1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;
2014 2015 2016 2017

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);
2018 2019 2020 2021

	return 0;
}

2022 2023 2024 2025 2026
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2027
	if (INTEL_INFO(dev)->gen < 6)
2028 2029 2030 2031 2032 2033 2034
		return 0;

	gen6_gt_force_wake_get(dev_priv);

	return 0;
}

2035
static int i915_forcewake_release(struct inode *inode, struct file *file)
2036 2037 2038 2039
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2040
	if (INTEL_INFO(dev)->gen < 6)
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059
		return 0;

	gen6_gt_force_wake_put(dev_priv);

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
2060
				  S_IRUSR,
2061 2062 2063 2064 2065
				  root, dev,
				  &i915_forcewake_fops);
	if (IS_ERR(ent))
		return PTR_ERR(ent);

B
Ben Widawsky 已提交
2066
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
2067 2068
}

2069 2070 2071 2072
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
2073 2074 2075 2076
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

2077
	ent = debugfs_create_file(name,
2078 2079
				  S_IRUGO | S_IWUSR,
				  root, dev,
2080
				  fops);
2081 2082 2083
	if (IS_ERR(ent))
		return PTR_ERR(ent);

2084
	return drm_add_fake_info_node(minor, ent, fops);
2085 2086
}

2087
static struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
2088
	{"i915_capabilities", i915_capabilities, 0},
2089
	{"i915_gem_objects", i915_gem_object_info, 0},
2090
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
2091
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
2092 2093
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
2094
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2095 2096
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
2097
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2098
	{"i915_gem_interrupt", i915_interrupt_info, 0},
2099 2100 2101
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
2102 2103 2104 2105 2106
	{"i915_rstdby_delays", i915_rstdby_delays, 0},
	{"i915_cur_delayinfo", i915_cur_delayinfo, 0},
	{"i915_delayfreq_table", i915_delayfreq_table, 0},
	{"i915_inttoext_table", i915_inttoext_table, 0},
	{"i915_drpc_info", i915_drpc_info, 0},
2107
	{"i915_emon_status", i915_emon_status, 0},
2108
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
2109
	{"i915_gfxec", i915_gfxec, 0},
2110
	{"i915_fbc_status", i915_fbc_status, 0},
2111
	{"i915_sr_status", i915_sr_status, 0},
2112
	{"i915_opregion", i915_opregion, 0},
2113
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
2114
	{"i915_context_status", i915_context_status, 0},
2115
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
2116
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
2117
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
J
Jesse Barnes 已提交
2118
	{"i915_dpio", i915_dpio_info, 0},
2119
};
2120
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2121

2122
int i915_debugfs_init(struct drm_minor *minor)
2123
{
2124 2125
	int ret;

2126 2127 2128
	ret = i915_debugfs_create(minor->debugfs_root, minor,
				  "i915_wedged",
				  &i915_wedged_fops);
2129 2130 2131
	if (ret)
		return ret;

2132
	ret = i915_forcewake_create(minor->debugfs_root, minor);
2133 2134
	if (ret)
		return ret;
2135 2136 2137 2138

	ret = i915_debugfs_create(minor->debugfs_root, minor,
				  "i915_max_freq",
				  &i915_max_freq_fops);
2139 2140
	if (ret)
		return ret;
2141

2142 2143 2144 2145 2146 2147
	ret = i915_debugfs_create(minor->debugfs_root, minor,
				  "i915_min_freq",
				  &i915_min_freq_fops);
	if (ret)
		return ret;

2148 2149 2150
	ret = i915_debugfs_create(minor->debugfs_root, minor,
				  "i915_cache_sharing",
				  &i915_cache_sharing_fops);
2151 2152
	if (ret)
		return ret;
2153

2154 2155 2156 2157 2158
	ret = i915_debugfs_create(minor->debugfs_root, minor,
				  "i915_ring_stop",
				  &i915_ring_stop_fops);
	if (ret)
		return ret;
2159

2160 2161 2162 2163 2164 2165
	ret = i915_debugfs_create(minor->debugfs_root, minor,
				  "i915_gem_drop_caches",
				  &i915_drop_caches_fops);
	if (ret)
		return ret;

2166 2167 2168 2169 2170 2171
	ret = i915_debugfs_create(minor->debugfs_root, minor,
				  "i915_error_state",
				  &i915_error_state_fops);
	if (ret)
		return ret;

2172 2173 2174 2175 2176 2177
	ret = i915_debugfs_create(minor->debugfs_root, minor,
				 "i915_next_seqno",
				 &i915_next_seqno_fops);
	if (ret)
		return ret;

2178 2179
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
2180 2181 2182
					minor->debugfs_root, minor);
}

2183
void i915_debugfs_cleanup(struct drm_minor *minor)
2184
{
2185 2186
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
2187 2188
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
2189 2190
	drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
				 1, minor);
2191 2192
	drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
				 1, minor);
2193 2194
	drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
				 1, minor);
2195 2196
	drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
				 1, minor);
2197 2198
	drm_debugfs_remove_files((struct drm_info_list *) &i915_drop_caches_fops,
				 1, minor);
2199 2200
	drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
				 1, minor);
2201 2202
	drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
				 1, minor);
2203 2204
	drm_debugfs_remove_files((struct drm_info_list *) &i915_next_seqno_fops,
				 1, minor);
2205 2206 2207
}

#endif /* CONFIG_DEBUG_FS */