i915_debugfs.c 150.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

43 44 45 46 47
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
65
	node->info_ent = (void *)key;
66 67 68 69 70 71 72 73

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

74 75
static int i915_capabilities(struct seq_file *m, void *data)
{
76 77
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
78

79 80
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
81
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
82
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
83
#undef PRINT_FLAG
84 85 86

	return 0;
}
87

88
static char get_active_flag(struct drm_i915_gem_object *obj)
89
{
90
	return i915_gem_object_is_active(obj) ? '*' : ' ';
91 92
}

93
static char get_pin_flag(struct drm_i915_gem_object *obj)
94 95 96 97
{
	return obj->pin_display ? 'p' : ' ';
}

98
static char get_tiling_flag(struct drm_i915_gem_object *obj)
99
{
100
	switch (i915_gem_object_get_tiling(obj)) {
101
	default:
102 103 104
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
105
	}
106 107
}

108
static char get_global_flag(struct drm_i915_gem_object *obj)
109
{
C
Chris Wilson 已提交
110
	return i915_gem_object_to_ggtt(obj, NULL) ?  'g' : ' ';
111 112
}

113
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
114
{
115
	return obj->mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
116 117
}

118 119 120 121 122
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

123
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
124
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
125 126 127 128 129 130
			size += vma->node.size;
	}

	return size;
}

131 132 133
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
134
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
135
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
136
	struct i915_vma *vma;
137
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
138
	int pin_count = 0;
139
	enum intel_engine_id id;
B
Ben Widawsky 已提交
140

141 142
	lockdep_assert_held(&obj->base.dev->struct_mutex);

143
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
144
		   &obj->base,
145
		   get_active_flag(obj),
146 147
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
148
		   get_global_flag(obj),
149
		   get_pin_mapped_flag(obj),
150
		   obj->base.size / 1024,
151
		   obj->base.read_domains,
152
		   obj->base.write_domain);
153
	for_each_engine_id(engine, dev_priv, id)
154
		seq_printf(m, "%x ",
155 156
			   i915_gem_active_get_seqno(&obj->last_read[id],
						     &obj->base.dev->struct_mutex));
157
	seq_printf(m, "] %x %s%s%s",
158 159
		   i915_gem_active_get_seqno(&obj->last_write,
					     &obj->base.dev->struct_mutex),
160
		   i915_cache_level_str(dev_priv, obj->cache_level),
161 162 163 164
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
165
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
166
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
167
			pin_count++;
D
Dan Carpenter 已提交
168 169
	}
	seq_printf(m, " (pinned x %d)", pin_count);
170 171
	if (obj->pin_display)
		seq_printf(m, " (display)");
172
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
173 174 175
		if (!drm_mm_node_allocated(&vma->node))
			continue;

176
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
177
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
178
			   vma->node.start, vma->node.size);
179
		if (i915_vma_is_ggtt(vma))
180
			seq_printf(m, ", type: %u", vma->ggtt_view.type);
181 182 183 184
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
185
		seq_puts(m, ")");
B
Ben Widawsky 已提交
186
	}
187
	if (obj->stolen)
188
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
189
	if (obj->pin_display || obj->fault_mappable) {
190
		char s[3], *t = s;
191
		if (obj->pin_display)
192 193 194 195 196 197
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
198

199
	engine = i915_gem_active_get_engine(&obj->last_write,
200
					    &dev_priv->drm.struct_mutex);
201 202 203
	if (engine)
		seq_printf(m, " (%s)", engine->name);

204 205 206
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
207 208
}

209 210 211 212
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
213
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
214
	struct drm_i915_gem_object *b =
215
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
216

R
Rasmus Villemoes 已提交
217 218 219 220 221
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
222 223 224 225
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
226 227
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
228
	struct drm_i915_gem_object *obj;
229
	u64 total_obj_size, total_gtt_size;
230 231 232 233 234 235 236 237 238 239 240 241
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

242
		list_add(&obj->obj_exec_link, &stolen);
243 244

		total_obj_size += obj->base.size;
245
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
246 247 248 249 250 251
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

252
		list_add(&obj->obj_exec_link, &stolen);
253 254 255 256 257 258 259

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
260
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
261 262 263
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
264
		list_del_init(&obj->obj_exec_link);
265 266 267
	}
	mutex_unlock(&dev->struct_mutex);

268
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
269 270 271 272
		   count, total_obj_size, total_gtt_size);
	return 0;
}

273
struct file_stats {
274
	struct drm_i915_file_private *file_priv;
275 276 277 278
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
279 280 281 282 283 284
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
285
	struct i915_vma *vma;
286 287 288

	stats->count++;
	stats->total += obj->base.size;
289 290
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
291 292 293
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

294 295 296
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
297

298
		if (i915_vma_is_ggtt(vma)) {
299 300 301
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
302

303
			if (ppgtt->base.file != stats->file_priv)
304 305
				continue;
		}
306

307
		if (i915_vma_is_active(vma))
308 309 310
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
311 312 313 314 315
	}

	return 0;
}

316 317
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
318
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
319 320 321 322 323 324 325 326 327
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
328 329 330 331 332 333

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
334
	struct intel_engine_cs *engine;
335
	int j;
336 337 338

	memset(&stats, 0, sizeof(stats));

339
	for_each_engine(engine, dev_priv) {
340
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
341
			list_for_each_entry(obj,
342
					    &engine->batch_pool.cache_list[j],
343 344 345
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
346
	}
347

348
	print_file_stats(m, "[k]batch pool", stats);
349 350
}

351 352 353 354 355 356 357
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
358
			per_file_stats(0, ctx->engine[n].state->obj, data);
359
		if (ctx->engine[n].ring)
360
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
361 362 363 364 365 366 367 368
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
369
	struct drm_device *dev = &dev_priv->drm;
370 371 372 373 374
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

375
	mutex_lock(&dev->struct_mutex);
376 377 378
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

379
	list_for_each_entry(file, &dev->filelist, lhead) {
380 381 382
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
383
	mutex_unlock(&dev->struct_mutex);
384 385 386 387

	print_file_stats(m, "[k]contexts", stats);
}

388
static int i915_gem_object_info(struct seq_file *m, void *data)
389
{
390 391
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
392
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
393 394
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
395
	struct drm_i915_gem_object *obj;
396
	struct drm_file *file;
397 398 399 400 401 402
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

403 404 405 406
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

407 408 409
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
410
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
411 412 413 414 415 416 417 418
		size += obj->base.size;
		++count;

		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

419
		if (obj->mapping) {
420 421
			mapped_count++;
			mapped_size += obj->base.size;
422
		}
423
	}
424
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
425

426
	size = count = dpy_size = dpy_count = 0;
427
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
428 429 430
		size += obj->base.size;
		++count;

431
		if (obj->pin_display) {
432 433
			dpy_size += obj->base.size;
			++dpy_count;
434
		}
435

436 437 438 439
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
440

441
		if (obj->mapping) {
442 443
			mapped_count++;
			mapped_size += obj->base.size;
444
		}
445
	}
446 447
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
448
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
449
		   purgeable_count, purgeable_size);
450 451 452 453
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
454

455
	seq_printf(m, "%llu [%llu] gtt total\n",
456
		   ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
457

458 459
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
460 461 462
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
463
	print_context_stats(m, dev_priv);
464 465
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
466 467
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
468
		struct task_struct *task;
469 470

		memset(&stats, 0, sizeof(stats));
471
		stats.file_priv = file->driver_priv;
472
		spin_lock(&file->table_lock);
473
		idr_for_each(&file->object_idr, per_file_stats, &stats);
474
		spin_unlock(&file->table_lock);
475 476 477 478 479 480
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
481 482 483 484
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
						   client_list);
485
		rcu_read_lock();
486 487 488
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
489
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
490
		rcu_read_unlock();
491
		mutex_unlock(&dev->struct_mutex);
492
	}
493
	mutex_unlock(&dev->filelist_mutex);
494 495 496 497

	return 0;
}

498
static int i915_gem_gtt_info(struct seq_file *m, void *data)
499
{
500
	struct drm_info_node *node = m->private;
501 502
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
503
	bool show_pin_display_only = !!node->info_ent->data;
504
	struct drm_i915_gem_object *obj;
505
	u64 total_obj_size, total_gtt_size;
506 507 508 509 510 511 512
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
513
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
514
		if (show_pin_display_only && !obj->pin_display)
515 516
			continue;

517
		seq_puts(m, "   ");
518
		describe_obj(m, obj);
519
		seq_putc(m, '\n');
520
		total_obj_size += obj->base.size;
521
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
522 523 524 525 526
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

527
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
528 529 530 531 532
		   count, total_obj_size, total_gtt_size);

	return 0;
}

533 534
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
535 536
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
537
	struct intel_crtc *crtc;
538 539 540 541 542
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
543

544
	for_each_intel_crtc(dev, crtc) {
545 546
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
547
		struct intel_flip_work *work;
548

549
		spin_lock_irq(&dev->event_lock);
550 551
		work = crtc->flip_work;
		if (work == NULL) {
552
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
553 554
				   pipe, plane);
		} else {
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
				struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);

				seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
					   engine->name,
					   i915_gem_request_get_seqno(work->flip_queued_req),
					   dev_priv->next_seqno,
573
					   intel_engine_get_seqno(engine),
574
					   i915_gem_request_completed(work->flip_queued_req));
575 576 577 578 579 580 581 582
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

583
			if (INTEL_GEN(dev_priv) >= 4)
584 585 586 587 588 589 590 591
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
592 593
			}
		}
594
		spin_unlock_irq(&dev->event_lock);
595 596
	}

597 598
	mutex_unlock(&dev->struct_mutex);

599 600 601
	return 0;
}

602 603
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
604 605
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
606
	struct drm_i915_gem_object *obj;
607
	struct intel_engine_cs *engine;
608
	int total = 0;
609
	int ret, j;
610 611 612 613 614

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

615
	for_each_engine(engine, dev_priv) {
616
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
617 618 619 620
			int count;

			count = 0;
			list_for_each_entry(obj,
621
					    &engine->batch_pool.cache_list[j],
622 623 624
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
625
				   engine->name, j, count);
626 627

			list_for_each_entry(obj,
628
					    &engine->batch_pool.cache_list[j],
629 630 631 632 633 634 635
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
636
		}
637 638
	}

639
	seq_printf(m, "total: %d\n", total);
640 641 642 643 644 645

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
	struct pid *pid = rq->ctx->pid;
	struct task_struct *task;

	rcu_read_lock();
	task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
	seq_printf(m, "%s%x [%x:%x] @ %d: %s [%d]\n", prefix,
		   rq->fence.seqno, rq->ctx->hw_id, rq->fence.seqno,
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
		   task ? task->comm : "<unknown>",
		   task ? task->pid : -1);
	rcu_read_unlock();
}

663 664
static int i915_gem_request_info(struct seq_file *m, void *data)
{
665 666
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
667
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
668
	struct drm_i915_gem_request *req;
669
	int ret, any;
670 671 672 673

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
674

675
	any = 0;
676
	for_each_engine(engine, dev_priv) {
677 678 679
		int count;

		count = 0;
680
		list_for_each_entry(req, &engine->request_list, link)
681 682
			count++;
		if (count == 0)
683 684
			continue;

685
		seq_printf(m, "%s requests: %d\n", engine->name, count);
686 687
		list_for_each_entry(req, &engine->request_list, link)
			print_request(m, req, "    ");
688 689

		any++;
690
	}
691 692
	mutex_unlock(&dev->struct_mutex);

693
	if (any == 0)
694
		seq_puts(m, "No requests\n");
695

696 697 698
	return 0;
}

699
static void i915_ring_seqno_info(struct seq_file *m,
700
				 struct intel_engine_cs *engine)
701
{
702 703 704
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

705
	seq_printf(m, "Current sequence (%s): %x\n",
706
		   engine->name, intel_engine_get_seqno(engine));
707 708 709 710 711 712 713 714 715

	spin_lock(&b->lock);
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
	spin_unlock(&b->lock);
716 717
}

718 719
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
720
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
721
	struct intel_engine_cs *engine;
722

723
	for_each_engine(engine, dev_priv)
724
		i915_ring_seqno_info(m, engine);
725

726 727 728 729 730 731
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
732
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
733
	struct intel_engine_cs *engine;
734
	int i, pipe;
735

736
	intel_runtime_pm_get(dev_priv);
737

738
	if (IS_CHERRYVIEW(dev_priv)) {
739 740 741 742 743 744 745 746 747 748 749
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
750
		for_each_pipe(dev_priv, pipe)
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
777
	} else if (INTEL_GEN(dev_priv) >= 8) {
778 779 780 781 782 783 784 785 786 787 788 789
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

790
		for_each_pipe(dev_priv, pipe) {
791 792 793 794 795
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
796 797 798 799
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
800
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
801 802
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
803
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
804 805
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
806
			seq_printf(m, "Pipe %c IER:\t%08x\n",
807 808
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
809 810

			intel_display_power_put(dev_priv, power_domain);
811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
833
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
834 835 836 837 838 839 840 841
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
842
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

871
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
872 873 874 875 876 877
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
878
		for_each_pipe(dev_priv, pipe)
879 880 881
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
902
	for_each_engine(engine, dev_priv) {
903
		if (INTEL_GEN(dev_priv) >= 6) {
904 905
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
906
				   engine->name, I915_READ_IMR(engine));
907
		}
908
		i915_ring_seqno_info(m, engine);
909
	}
910
	intel_runtime_pm_put(dev_priv);
911

912 913 914
	return 0;
}

915 916
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
917 918
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
919 920 921 922 923
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
924 925 926

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
927
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
928

C
Chris Wilson 已提交
929 930
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
931
		if (!vma)
932
			seq_puts(m, "unused");
933
		else
934
			describe_obj(m, vma->obj);
935
		seq_putc(m, '\n');
936 937
	}

938
	mutex_unlock(&dev->struct_mutex);
939 940 941
	return 0;
}

942 943
static int i915_hws_info(struct seq_file *m, void *data)
{
944
	struct drm_info_node *node = m->private;
945
	struct drm_i915_private *dev_priv = node_to_i915(node);
946
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
947
	const u32 *hws;
948 949
	int i;

950
	engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
951
	hws = engine->status_page.page_addr;
952 953 954 955 956 957 958 959 960 961 962
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

963 964
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)

965 966 967 968 969 970
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
971
	struct i915_error_state_file_priv *error_priv = filp->private_data;
972 973

	DRM_DEBUG_DRIVER("Resetting error state\n");
974
	i915_destroy_error_state(error_priv->dev);
975 976 977 978 979 980

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
981
	struct drm_i915_private *dev_priv = inode->i_private;
982 983 984 985 986 987
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

988
	error_priv->dev = &dev_priv->drm;
989

990
	i915_error_state_get(&dev_priv->drm, error_priv);
991

992 993 994
	file->private_data = error_priv;

	return 0;
995 996 997 998
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
999
	struct i915_error_state_file_priv *error_priv = file->private_data;
1000

1001
	i915_error_state_put(error_priv);
1002 1003
	kfree(error_priv);

1004 1005 1006
	return 0;
}

1007 1008 1009 1010 1011 1012 1013 1014 1015
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

1016 1017
	ret = i915_error_state_buf_init(&error_str,
					to_i915(error_priv->dev), count, *pos);
1018 1019
	if (ret)
		return ret;
1020

1021
	ret = i915_error_state_to_str(&error_str, error_priv);
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1034
	i915_error_state_buf_release(&error_str);
1035
	return ret ?: ret_count;
1036 1037 1038 1039 1040
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1041
	.read = i915_error_state_read,
1042 1043 1044 1045 1046
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1047 1048
#endif

1049 1050
static int
i915_next_seqno_get(void *data, u64 *val)
1051
{
1052
	struct drm_i915_private *dev_priv = data;
1053 1054
	int ret;

1055
	ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
1056 1057 1058
	if (ret)
		return ret;

1059
	*val = dev_priv->next_seqno;
1060
	mutex_unlock(&dev_priv->drm.struct_mutex);
1061

1062
	return 0;
1063 1064
}

1065 1066 1067
static int
i915_next_seqno_set(void *data, u64 val)
{
1068 1069
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1070 1071 1072 1073 1074 1075
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1076
	ret = i915_gem_set_seqno(dev, val);
1077 1078
	mutex_unlock(&dev->struct_mutex);

1079
	return ret;
1080 1081
}

1082 1083
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1084
			"0x%llx\n");
1085

1086
static int i915_frequency_info(struct seq_file *m, void *unused)
1087
{
1088 1089
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1090 1091 1092
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1093

1094
	if (IS_GEN5(dev_priv)) {
1095 1096 1097 1098 1099 1100 1101 1102 1103
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1104
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1131
	} else if (INTEL_GEN(dev_priv) >= 6) {
1132 1133 1134
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1135
		u32 rpmodectl, rpinclimit, rpdeclimit;
1136
		u32 rpstat, cagf, reqf;
1137 1138
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1139
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1140 1141
		int max_freq;

1142
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1143
		if (IS_BROXTON(dev_priv)) {
1144 1145 1146 1147 1148 1149 1150
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1151
		/* RPSTAT1 is in the GT power well */
1152 1153
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1154
			goto out;
1155

1156
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1157

1158
		reqf = I915_READ(GEN6_RPNSWREQ);
1159
		if (IS_GEN9(dev_priv))
1160 1161 1162
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1163
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1164 1165 1166 1167
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1168
		reqf = intel_gpu_freq(dev_priv, reqf);
1169

1170 1171 1172 1173
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1174
		rpstat = I915_READ(GEN6_RPSTAT1);
1175 1176 1177 1178 1179 1180
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1181
		if (IS_GEN9(dev_priv))
1182
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1183
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1184 1185 1186
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1187
		cagf = intel_gpu_freq(dev_priv, cagf);
1188

1189
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1190 1191
		mutex_unlock(&dev->struct_mutex);

1192
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1205
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1206
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1207
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1208 1209
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1210
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1211 1212 1213 1214
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1215 1216 1217 1218
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1219
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1220
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1221 1222 1223 1224 1225 1226
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1227 1228 1229
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1230 1231 1232 1233 1234 1235
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1236 1237
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1238

1239
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
1240
			    rp_state_cap >> 16) & 0xff;
1241
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1242
			     GEN9_FREQ_SCALER : 1);
1243
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1244
			   intel_gpu_freq(dev_priv, max_freq));
1245 1246

		max_freq = (rp_state_cap & 0xff00) >> 8;
1247
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1248
			     GEN9_FREQ_SCALER : 1);
1249
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1250
			   intel_gpu_freq(dev_priv, max_freq));
1251

1252
		max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
1253
			    rp_state_cap >> 0) & 0xff;
1254
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1255
			     GEN9_FREQ_SCALER : 1);
1256
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1257
			   intel_gpu_freq(dev_priv, max_freq));
1258
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1259
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1260

1261 1262 1263
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1264 1265
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1266 1267
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1268 1269
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1270 1271 1272 1273 1274
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1275
	} else {
1276
		seq_puts(m, "no P-state info available\n");
1277
	}
1278

1279 1280 1281 1282
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1283 1284 1285
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1286 1287
}

1288 1289 1290 1291
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1292 1293 1294
	int slice;
	int subslice;

1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1307 1308 1309 1310 1311 1312 1313
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1314 1315
}

1316 1317
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1318
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1319
	struct intel_engine_cs *engine;
1320 1321
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1322
	struct intel_instdone instdone;
1323
	enum intel_engine_id id;
1324

1325 1326 1327 1328 1329 1330 1331 1332 1333
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
		seq_printf(m, "Wedged\n");
	if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
		seq_printf(m, "Reset in progress\n");
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
		seq_printf(m, "Waiter holding struct mutex\n");
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
		seq_printf(m, "struct_mutex blocked for reset\n");

1334 1335 1336 1337 1338
	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1339 1340
	intel_runtime_pm_get(dev_priv);

1341
	for_each_engine_id(engine, dev_priv, id) {
1342
		acthd[id] = intel_engine_get_active_head(engine);
1343
		seqno[id] = intel_engine_get_seqno(engine);
1344 1345
	}

1346
	intel_engine_get_instdone(&dev_priv->engine[RCS], &instdone);
1347

1348 1349
	intel_runtime_pm_put(dev_priv);

1350 1351 1352 1353 1354 1355 1356
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1357
	for_each_engine_id(engine, dev_priv, id) {
1358 1359 1360
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1361
		seq_printf(m, "%s:\n", engine->name);
1362 1363 1364 1365
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
			   engine->hangcheck.seqno,
			   seqno[id],
			   engine->last_submitted_seqno);
1366 1367 1368 1369
		seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
					  &dev_priv->gpu_error.missed_irq_rings)));
1370 1371 1372 1373 1374 1375 1376 1377 1378
		spin_lock(&b->lock);
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
		spin_unlock(&b->lock);

1379
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1380
			   (long long)engine->hangcheck.acthd,
1381
			   (long long)acthd[id]);
1382 1383
		seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
		seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
1384

1385
		if (engine->id == RCS) {
1386
			seq_puts(m, "\tinstdone read =\n");
1387

1388
			i915_instdone_info(dev_priv, m, &instdone);
1389

1390
			seq_puts(m, "\tinstdone accu =\n");
1391

1392 1393
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1394
		}
1395 1396 1397 1398 1399
	}

	return 0;
}

1400
static int ironlake_drpc_info(struct seq_file *m)
1401
{
1402 1403
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1404 1405 1406 1407 1408 1409 1410
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1411
	intel_runtime_pm_get(dev_priv);
1412 1413 1414 1415 1416

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1417
	intel_runtime_pm_put(dev_priv);
1418
	mutex_unlock(&dev->struct_mutex);
1419

1420
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1421 1422 1423 1424
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1425
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1426
	seq_printf(m, "SW control enabled: %s\n",
1427
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1428
	seq_printf(m, "Gated voltage change: %s\n",
1429
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1430 1431
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1432
	seq_printf(m, "Max P-state: P%d\n",
1433
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1434 1435 1436 1437
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1438
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1439
	seq_puts(m, "Current RS state: ");
1440 1441
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1442
		seq_puts(m, "on\n");
1443 1444
		break;
	case RSX_STATUS_RC1:
1445
		seq_puts(m, "RC1\n");
1446 1447
		break;
	case RSX_STATUS_RC1E:
1448
		seq_puts(m, "RC1E\n");
1449 1450
		break;
	case RSX_STATUS_RS1:
1451
		seq_puts(m, "RS1\n");
1452 1453
		break;
	case RSX_STATUS_RS2:
1454
		seq_puts(m, "RS2 (RC6)\n");
1455 1456
		break;
	case RSX_STATUS_RS3:
1457
		seq_puts(m, "RC3 (RC6+)\n");
1458 1459
		break;
	default:
1460
		seq_puts(m, "unknown\n");
1461 1462
		break;
	}
1463 1464 1465 1466

	return 0;
}

1467
static int i915_forcewake_domains(struct seq_file *m, void *data)
1468
{
1469
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1470 1471 1472
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1473
	for_each_fw_domain(fw_domain, dev_priv) {
1474
		seq_printf(m, "%s.wake_count = %u\n",
1475
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1476 1477 1478
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1479

1480 1481 1482 1483 1484
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1485
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1486
	u32 rpmodectl1, rcctl1, pw_status;
1487

1488 1489
	intel_runtime_pm_get(dev_priv);

1490
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1491 1492 1493
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1494 1495
	intel_runtime_pm_put(dev_priv);

1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1509
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1510
	seq_printf(m, "Media Power Well: %s\n",
1511
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1512

1513 1514 1515 1516 1517
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1518
	return i915_forcewake_domains(m, NULL);
1519 1520
}

1521 1522
static int gen6_drpc_info(struct seq_file *m)
{
1523 1524
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
B
Ben Widawsky 已提交
1525
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1526
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1527
	unsigned forcewake_count;
1528
	int count = 0, ret;
1529 1530 1531 1532

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1533
	intel_runtime_pm_get(dev_priv);
1534

1535
	spin_lock_irq(&dev_priv->uncore.lock);
1536
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1537
	spin_unlock_irq(&dev_priv->uncore.lock);
1538 1539

	if (forcewake_count) {
1540 1541
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1542 1543 1544 1545 1546 1547 1548
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1549
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1550
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1551 1552 1553

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1554
	if (INTEL_GEN(dev_priv) >= 9) {
1555 1556 1557
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1558
	mutex_unlock(&dev->struct_mutex);
1559 1560 1561
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1562

1563 1564
	intel_runtime_pm_put(dev_priv);

1565 1566 1567 1568 1569 1570 1571
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1572
	seq_printf(m, "RC1e Enabled: %s\n",
1573 1574 1575
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1576
	if (INTEL_GEN(dev_priv) >= 9) {
1577 1578 1579 1580 1581
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1582 1583 1584 1585
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1586
	seq_puts(m, "Current RC state: ");
1587 1588 1589
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1590
			seq_puts(m, "Core Power Down\n");
1591
		else
1592
			seq_puts(m, "on\n");
1593 1594
		break;
	case GEN6_RC3:
1595
		seq_puts(m, "RC3\n");
1596 1597
		break;
	case GEN6_RC6:
1598
		seq_puts(m, "RC6\n");
1599 1600
		break;
	case GEN6_RC7:
1601
		seq_puts(m, "RC7\n");
1602 1603
		break;
	default:
1604
		seq_puts(m, "Unknown\n");
1605 1606 1607 1608 1609
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1610
	if (INTEL_GEN(dev_priv) >= 9) {
1611 1612 1613 1614 1615 1616 1617
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1629 1630 1631 1632 1633 1634
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1635
	return i915_forcewake_domains(m, NULL);
1636 1637 1638 1639
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1640
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1641

1642
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1643
		return vlv_drpc_info(m);
1644
	else if (INTEL_GEN(dev_priv) >= 6)
1645 1646 1647 1648 1649
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1650 1651
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1652
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1653 1654 1655 1656 1657 1658 1659 1660 1661 1662

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1663 1664
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1665
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1666

1667
	if (!HAS_FBC(dev_priv)) {
1668
		seq_puts(m, "FBC unsupported on this chipset\n");
1669 1670 1671
		return 0;
	}

1672
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1673
	mutex_lock(&dev_priv->fbc.lock);
1674

1675
	if (intel_fbc_is_active(dev_priv))
1676
		seq_puts(m, "FBC enabled\n");
1677 1678
	else
		seq_printf(m, "FBC disabled: %s\n",
1679
			   dev_priv->fbc.no_fbc_reason);
1680

1681 1682
	if (intel_fbc_is_active(dev_priv) &&
	    INTEL_GEN(dev_priv) >= 7)
1683 1684 1685 1686
		seq_printf(m, "Compressing: %s\n",
			   yesno(I915_READ(FBC_STATUS2) &
				 FBC_COMPRESSION_MASK));

P
Paulo Zanoni 已提交
1687
	mutex_unlock(&dev_priv->fbc.lock);
1688 1689
	intel_runtime_pm_put(dev_priv);

1690 1691 1692
	return 0;
}

1693 1694
static int i915_fbc_fc_get(void *data, u64 *val)
{
1695
	struct drm_i915_private *dev_priv = data;
1696

1697
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1698 1699 1700 1701 1702 1703 1704 1705 1706
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1707
	struct drm_i915_private *dev_priv = data;
1708 1709
	u32 reg;

1710
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1711 1712
		return -ENODEV;

P
Paulo Zanoni 已提交
1713
	mutex_lock(&dev_priv->fbc.lock);
1714 1715 1716 1717 1718 1719 1720 1721

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1722
	mutex_unlock(&dev_priv->fbc.lock);
1723 1724 1725 1726 1727 1728 1729
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1730 1731
static int i915_ips_status(struct seq_file *m, void *unused)
{
1732
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1733

1734
	if (!HAS_IPS(dev_priv)) {
1735 1736 1737 1738
		seq_puts(m, "not supported\n");
		return 0;
	}

1739 1740
	intel_runtime_pm_get(dev_priv);

1741 1742 1743
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1744
	if (INTEL_GEN(dev_priv) >= 8) {
1745 1746 1747 1748 1749 1750 1751
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1752

1753 1754
	intel_runtime_pm_put(dev_priv);

1755 1756 1757
	return 0;
}

1758 1759
static int i915_sr_status(struct seq_file *m, void *unused)
{
1760
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1761 1762
	bool sr_enabled = false;

1763 1764
	intel_runtime_pm_get(dev_priv);

1765
	if (HAS_PCH_SPLIT(dev_priv))
1766
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1767 1768
	else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1769
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1770
	else if (IS_I915GM(dev_priv))
1771
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1772
	else if (IS_PINEVIEW(dev_priv))
1773
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1774
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1775
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1776

1777 1778
	intel_runtime_pm_put(dev_priv);

1779 1780
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1781 1782 1783 1784

	return 0;
}

1785 1786
static int i915_emon_status(struct seq_file *m, void *unused)
{
1787 1788
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1789
	unsigned long temp, chipset, gfx;
1790 1791
	int ret;

1792
	if (!IS_GEN5(dev_priv))
1793 1794
		return -ENODEV;

1795 1796 1797
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1798 1799 1800 1801

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1802
	mutex_unlock(&dev->struct_mutex);
1803 1804 1805 1806 1807 1808 1809 1810 1811

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1812 1813
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1814
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1815
	int ret = 0;
1816
	int gpu_freq, ia_freq;
1817
	unsigned int max_gpu_freq, min_gpu_freq;
1818

1819
	if (!HAS_LLC(dev_priv)) {
1820
		seq_puts(m, "unsupported on this chipset\n");
1821 1822 1823
		return 0;
	}

1824 1825
	intel_runtime_pm_get(dev_priv);

1826
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1827
	if (ret)
1828
		goto out;
1829

1830
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1841
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1842

1843
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1844 1845 1846 1847
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1848
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1849
			   intel_gpu_freq(dev_priv, (gpu_freq *
1850
				(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1851
				 GEN9_FREQ_SCALER : 1))),
1852 1853
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1854 1855
	}

1856
	mutex_unlock(&dev_priv->rps.hw_lock);
1857

1858 1859 1860
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1861 1862
}

1863 1864
static int i915_opregion(struct seq_file *m, void *unused)
{
1865 1866
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1867 1868 1869 1870 1871
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1872
		goto out;
1873

1874 1875
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1876 1877 1878

	mutex_unlock(&dev->struct_mutex);

1879
out:
1880 1881 1882
	return 0;
}

1883 1884
static int i915_vbt(struct seq_file *m, void *unused)
{
1885
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1886 1887 1888 1889 1890 1891 1892

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1893 1894
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1895 1896
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1897
	struct intel_framebuffer *fbdev_fb = NULL;
1898
	struct drm_framebuffer *drm_fb;
1899 1900 1901 1902 1903
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1904

1905
#ifdef CONFIG_DRM_FBDEV_EMULATION
1906 1907
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
			   fbdev_fb->base.depth,
			   fbdev_fb->base.bits_per_pixel,
			   fbdev_fb->base.modifier[0],
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1919
#endif
1920

1921
	mutex_lock(&dev->mode_config.fb_lock);
1922
	drm_for_each_fb(drm_fb, dev) {
1923 1924
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1925 1926
			continue;

1927
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1928 1929 1930
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1931
			   fb->base.bits_per_pixel,
1932
			   fb->base.modifier[0],
1933
			   drm_framebuffer_read_refcount(&fb->base));
1934
		describe_obj(m, fb->obj);
1935
		seq_putc(m, '\n');
1936
	}
1937
	mutex_unlock(&dev->mode_config.fb_lock);
1938
	mutex_unlock(&dev->struct_mutex);
1939 1940 1941 1942

	return 0;
}

1943
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1944 1945
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1946 1947
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1948 1949
}

1950 1951
static int i915_context_status(struct seq_file *m, void *unused)
{
1952 1953
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1954
	struct intel_engine_cs *engine;
1955
	struct i915_gem_context *ctx;
1956
	int ret;
1957

1958
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1959 1960 1961
	if (ret)
		return ret;

1962
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1963
		seq_printf(m, "HW context %u ", ctx->hw_id);
1964
		if (ctx->pid) {
1965 1966
			struct task_struct *task;

1967
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1968 1969 1970 1971 1972
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1973 1974
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1975 1976 1977 1978
		} else {
			seq_puts(m, "(kernel) ");
		}

1979 1980
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1981

1982 1983 1984 1985 1986 1987
		for_each_engine(engine, dev_priv) {
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1988
				describe_obj(m, ce->state->obj);
1989
			if (ce->ring)
1990
				describe_ctx_ring(m, ce->ring);
1991 1992
			seq_putc(m, '\n');
		}
1993 1994

		seq_putc(m, '\n');
1995 1996
	}

1997
	mutex_unlock(&dev->struct_mutex);
1998 1999 2000 2001

	return 0;
}

2002
static void i915_dump_lrc_obj(struct seq_file *m,
2003
			      struct i915_gem_context *ctx,
2004
			      struct intel_engine_cs *engine)
2005
{
2006
	struct i915_vma *vma = ctx->engine[engine->id].state;
2007 2008 2009
	struct page *page;
	int j;

2010 2011
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

2012 2013
	if (!vma) {
		seq_puts(m, "\tFake context\n");
2014 2015 2016
		return;
	}

2017 2018
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
2019
			   i915_ggtt_offset(vma));
2020

2021 2022
	if (i915_gem_object_get_pages(vma->obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n\n");
2023 2024 2025
		return;
	}

2026 2027 2028
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2029 2030

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2031 2032 2033
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2034 2035 2036 2037 2038 2039 2040 2041 2042
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

2043 2044
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2045 2046
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2047
	struct intel_engine_cs *engine;
2048
	struct i915_gem_context *ctx;
2049
	int ret;
2050 2051 2052 2053 2054 2055 2056 2057 2058 2059

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2060
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2061 2062
		for_each_engine(engine, dev_priv)
			i915_dump_lrc_obj(m, ctx, engine);
2063 2064 2065 2066 2067 2068

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2069 2070
static const char *swizzle_string(unsigned swizzle)
{
2071
	switch (swizzle) {
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2087
		return "unknown";
2088 2089 2090 2091 2092 2093 2094
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2095 2096
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2097 2098 2099 2100 2101
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2102
	intel_runtime_pm_get(dev_priv);
2103 2104 2105 2106 2107 2108

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2109
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2110 2111
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2112 2113
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2114 2115 2116 2117
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2118
	} else if (INTEL_GEN(dev_priv) >= 6) {
2119 2120 2121 2122 2123 2124 2125 2126
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2127
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2128 2129 2130 2131 2132
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2133 2134
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2135
	}
2136 2137 2138 2139

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2140
	intel_runtime_pm_put(dev_priv);
2141 2142 2143 2144 2145
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2146 2147
static int per_file_ctx(int id, void *ptr, void *data)
{
2148
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2149
	struct seq_file *m = data;
2150 2151 2152 2153 2154 2155 2156
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2157

2158 2159 2160
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2161
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2162 2163 2164 2165 2166
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2167 2168
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2169
{
2170
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
2171
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2172
	int i;
D
Daniel Vetter 已提交
2173

B
Ben Widawsky 已提交
2174 2175 2176
	if (!ppgtt)
		return;

2177
	for_each_engine(engine, dev_priv) {
2178
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2179
		for (i = 0; i < 4; i++) {
2180
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2181
			pdp <<= 32;
2182
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2183
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2184 2185 2186 2187
		}
	}
}

2188 2189
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2190
{
2191
	struct intel_engine_cs *engine;
D
Daniel Vetter 已提交
2192

2193
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2194 2195
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2196
	for_each_engine(engine, dev_priv) {
2197
		seq_printf(m, "%s\n", engine->name);
2198
		if (IS_GEN7(dev_priv))
2199 2200 2201 2202 2203 2204 2205 2206
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2207 2208 2209 2210
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2211
		seq_puts(m, "aliasing PPGTT:\n");
2212
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2213

B
Ben Widawsky 已提交
2214
		ppgtt->debug_dump(ppgtt, m);
2215
	}
B
Ben Widawsky 已提交
2216

D
Daniel Vetter 已提交
2217
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2218 2219 2220 2221
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2222 2223
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2224
	struct drm_file *file;
2225
	int ret;
B
Ben Widawsky 已提交
2226

2227 2228
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2229
	if (ret)
2230 2231
		goto out_unlock;

2232
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2233

2234 2235 2236 2237
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2238

2239 2240
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2241
		struct task_struct *task;
2242

2243
		task = get_pid_task(file->pid, PIDTYPE_PID);
2244 2245
		if (!task) {
			ret = -ESRCH;
2246
			goto out_rpm;
2247
		}
2248 2249
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2250 2251 2252 2253
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2254
out_rpm:
2255
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2256
	mutex_unlock(&dev->struct_mutex);
2257 2258
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2259
	return ret;
D
Daniel Vetter 已提交
2260 2261
}

2262 2263
static int count_irq_waiters(struct drm_i915_private *i915)
{
2264
	struct intel_engine_cs *engine;
2265 2266
	int count = 0;

2267
	for_each_engine(engine, i915)
2268
		count += intel_engine_has_waiter(engine);
2269 2270 2271 2272

	return count;
}

2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2287 2288
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2289 2290
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2291 2292
	struct drm_file *file;

2293
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2294 2295
	seq_printf(m, "GPU busy? %s [%x]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
2296
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2297 2298 2299
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2300 2301 2302 2303
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2304 2305 2306 2307
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2308 2309

	mutex_lock(&dev->filelist_mutex);
2310
	spin_lock(&dev_priv->rps.client_lock);
2311 2312 2313 2314 2315 2316 2317 2318 2319
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2320 2321
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2322 2323
		rcu_read_unlock();
	}
2324
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2325
	spin_unlock(&dev_priv->rps.client_lock);
2326
	mutex_unlock(&dev->filelist_mutex);
2327

2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
	    dev_priv->gt.active_engines) {
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
			   100 * rpup / rpupei,
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
			   100 * rpdown / rpdownei,
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2353
	return 0;
2354 2355
}

2356 2357
static int i915_llc(struct seq_file *m, void *data)
{
2358
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2359
	const bool edram = INTEL_GEN(dev_priv) > 8;
2360

2361
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2362 2363
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2364 2365 2366 2367

	return 0;
}

2368 2369
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2370
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2371 2372 2373
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

2374
	if (!HAS_GUC_UCODE(dev_priv))
2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
A
Alex Dai 已提交
2388 2389 2390 2391 2392 2393
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2411 2412 2413 2414
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2415
	struct intel_engine_cs *engine;
2416
	enum intel_engine_id id;
2417 2418 2419 2420 2421 2422 2423 2424 2425
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
		client->doorbell_id, client->doorbell_offset, client->cookie);
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2426
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2427 2428 2429
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2430 2431 2432
	for_each_engine_id(engine, dev_priv, id) {
		u64 submissions = client->submissions[id];
		tot += submissions;
2433
		seq_printf(m, "\tSubmissions: %llu %s\n",
2434
				submissions, engine->name);
2435 2436 2437 2438 2439 2440
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2441 2442
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2443
	struct intel_guc guc;
2444
	struct i915_guc_client client = {};
2445
	struct intel_engine_cs *engine;
2446
	enum intel_engine_id id;
2447 2448
	u64 total = 0;

2449
	if (!HAS_GUC_SCHED(dev_priv))
2450 2451
		return 0;

A
Alex Dai 已提交
2452 2453 2454
	if (mutex_lock_interruptible(&dev->struct_mutex))
		return 0;

2455 2456
	/* Take a local copy of the GuC data, so we can dump it at leisure */
	guc = dev_priv->guc;
A
Alex Dai 已提交
2457
	if (guc.execbuf_client)
2458
		client = *guc.execbuf_client;
A
Alex Dai 已提交
2459 2460

	mutex_unlock(&dev->struct_mutex);
2461

2462 2463 2464 2465
	seq_printf(m, "Doorbell map:\n");
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);

2466 2467 2468 2469 2470 2471 2472
	seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc.action_err);

	seq_printf(m, "\nGuC submissions:\n");
2473 2474 2475
	for_each_engine_id(engine, dev_priv, id) {
		u64 submissions = guc.submissions[id];
		total += submissions;
2476
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2477
			engine->name, submissions, guc.last_seqno[id]);
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
	i915_guc_client_info(m, dev_priv, &client);

	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2489 2490
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2491
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2492
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2493 2494
	int i = 0, pg;

2495
	if (!dev_priv->guc.log_vma)
A
Alex Dai 已提交
2496 2497
		return 0;

2498 2499 2500
	obj = dev_priv->guc.log_vma->obj;
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2515 2516
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2517
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2518
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2519 2520
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2521
	bool enabled = false;
2522

2523
	if (!HAS_PSR(dev_priv)) {
2524 2525 2526 2527
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2528 2529
	intel_runtime_pm_get(dev_priv);

2530
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2531 2532
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2533
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2534
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2535 2536 2537 2538
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2539

2540
	if (HAS_DDI(dev_priv))
2541
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2542 2543 2544 2545 2546 2547 2548
	else {
		for_each_pipe(dev_priv, pipe) {
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
R
Rodrigo Vivi 已提交
2549 2550
		}
	}
2551 2552 2553 2554

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2555 2556
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2557
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2558 2559 2560 2561 2562 2563
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2564

2565 2566 2567 2568
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2569
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2570
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2571
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2572 2573 2574

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2575
	mutex_unlock(&dev_priv->psr.lock);
2576

2577
	intel_runtime_pm_put(dev_priv);
2578 2579 2580
	return 0;
}

2581 2582
static int i915_sink_crc(struct seq_file *m, void *data)
{
2583 2584
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2585 2586 2587 2588 2589 2590
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2591
	for_each_intel_connector(dev, connector) {
2592
		struct drm_crtc *crtc;
2593

2594
		if (!connector->base.state->best_encoder)
2595 2596
			continue;

2597 2598
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2599 2600
			continue;

2601
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2602 2603
			continue;

2604
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2621 2622
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2623
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2624 2625 2626
	u64 power;
	u32 units;

2627
	if (INTEL_GEN(dev_priv) < 6)
2628 2629
		return -ENODEV;

2630 2631
	intel_runtime_pm_get(dev_priv);

2632 2633 2634 2635 2636 2637
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2638 2639
	intel_runtime_pm_put(dev_priv);

2640
	seq_printf(m, "%llu", (long long unsigned)power);
2641 2642 2643 2644

	return 0;
}

2645
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2646
{
2647
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2648
	struct pci_dev *pdev = dev_priv->drm.pdev;
2649

2650 2651
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2652

2653
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2654
	seq_printf(m, "IRQs disabled: %s\n",
2655
		   yesno(!intel_irqs_enabled(dev_priv)));
2656
#ifdef CONFIG_PM
2657
	seq_printf(m, "Usage count: %d\n",
2658
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2659 2660 2661
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2662
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2663 2664
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2665

2666 2667 2668
	return 0;
}

2669 2670
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2671
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2692
				 intel_display_power_domain_str(power_domain),
2693 2694 2695 2696 2697 2698 2699 2700 2701
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2702 2703
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2704
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2705 2706
	struct intel_csr *csr;

2707
	if (!HAS_CSR(dev_priv)) {
2708 2709 2710 2711 2712 2713
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2714 2715
	intel_runtime_pm_get(dev_priv);

2716 2717 2718 2719
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2720
		goto out;
2721 2722 2723 2724

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2725
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2726 2727 2728 2729
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2730
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2731 2732
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2733 2734
	}

2735 2736 2737 2738 2739
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2740 2741
	intel_runtime_pm_put(dev_priv);

2742 2743 2744
	return 0;
}

2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2767 2768
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2769 2770 2771 2772 2773 2774
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2775
		   encoder->base.id, encoder->name);
2776 2777 2778 2779
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2780
			   connector->name,
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2794 2795
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2796 2797
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2798 2799
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2800

2801
	if (fb)
2802
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2803 2804
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2805 2806
	else
		seq_puts(m, "\tprimary plane disabled\n");
2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2826
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2827
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2828
		intel_panel_info(m, &intel_connector->panel);
2829 2830 2831

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2832 2833 2834 2835 2836 2837 2838 2839
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2840
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2854
	struct drm_display_mode *mode;
2855 2856

	seq_printf(m, "connector %d: type %s, status: %s\n",
2857
		   connector->base.id, connector->name,
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2869 2870 2871 2872 2873 2874 2875

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
2876
		intel_dp_info(m, intel_connector);
2877 2878 2879
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2880
			intel_lvds_info(m, intel_connector);
2881 2882 2883 2884 2885 2886 2887 2888
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2889
	}
2890

2891 2892 2893
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2894 2895
}

2896
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
2897 2898 2899
{
	u32 state;

2900
	if (IS_845G(dev_priv) || IS_I865G(dev_priv))
2901
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
2902
	else
2903
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2904 2905 2906 2907

	return state;
}

2908 2909
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
2910 2911 2912
{
	u32 pos;

2913
	pos = I915_READ(CURPOS(pipe));
2914 2915 2916 2917 2918 2919 2920 2921 2922

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

2923
	return cursor_active(dev_priv, pipe);
2924 2925
}

2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
2953 2954 2955 2956 2957 2958
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
2959 2960 2961 2962 2963 2964 2965
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2966 2967
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2968 2969 2970 2971 2972
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
2973
		char *format_name;
2974 2975 2976 2977 2978 2979 2980 2981

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

2982 2983 2984 2985 2986 2987
		if (state->fb) {
			format_name = drm_get_format_name(state->fb->pixel_format);
		} else {
			format_name = kstrdup("N/A", GFP_KERNEL);
		}

2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3001
			   format_name,
3002
			   plane_rotation(state->rotation));
3003 3004

		kfree(format_name);
3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

		for (i = 0; i < SKL_NUM_SCALERS; i++) {
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3036 3037
static int i915_display_info(struct seq_file *m, void *unused)
{
3038 3039
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3040
	struct intel_crtc *crtc;
3041 3042
	struct drm_connector *connector;

3043
	intel_runtime_pm_get(dev_priv);
3044 3045 3046
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3047
	for_each_intel_crtc(dev, crtc) {
3048
		bool active;
3049
		struct intel_crtc_state *pipe_config;
3050
		int x, y;
3051

3052 3053
		pipe_config = to_intel_crtc_state(crtc->base.state);

3054
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3055
			   crtc->base.base.id, pipe_name(crtc->pipe),
3056
			   yesno(pipe_config->base.active),
3057 3058 3059
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3060
		if (pipe_config->base.active) {
3061 3062
			intel_crtc_info(m, crtc);

3063
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3064
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3065
				   yesno(crtc->cursor_base),
3066 3067
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3068
				   crtc->cursor_addr, yesno(active));
3069 3070
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3071
		}
3072 3073 3074 3075

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3076 3077 3078 3079 3080 3081 3082 3083 3084
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3085
	intel_runtime_pm_put(dev_priv);
3086 3087 3088 3089

	return 0;
}

3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;

	for_each_engine(engine, dev_priv) {
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [score %d]\n",
			   intel_engine_get_seqno(engine),
			   engine->last_submitted_seqno,
			   engine->hangcheck.seqno,
			   engine->hangcheck.score);

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

		rq = list_first_entry(&engine->request_list,
				struct drm_i915_gem_request, link);
		if (&rq->link != &engine->request_list)
			print_request(m, rq, "\t\tfirst  ");

		rq = list_last_entry(&engine->request_list,
				struct drm_i915_gem_request, link);
		if (&rq->link != &engine->request_list)
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
				unsigned int idx = ++read % GEN8_CSB_ENTRIES;

				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
			rq = READ_ONCE(engine->execlist_port[0].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[0] ");
			else
				seq_printf(m, "\t\tELSP[0] idle\n");
			rq = READ_ONCE(engine->execlist_port[1].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[1] ");
			else
				seq_printf(m, "\t\tELSP[1] idle\n");
			rcu_read_unlock();
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

		spin_lock(&b->lock);
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
		spin_unlock(&b->lock);

		seq_puts(m, "\n");
	}

	return 0;
}

B
Ben Widawsky 已提交
3217 3218
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3219 3220
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3221
	struct intel_engine_cs *engine;
3222
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3223 3224
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3225

3226
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3227 3228 3229 3230 3231 3232 3233
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3234
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3235

3236
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3237 3238 3239
		struct page *page;
		uint64_t *seqno;

3240
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3241 3242

		seqno = (uint64_t *)kmap_atomic(page);
3243
		for_each_engine_id(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3244 3245
			uint64_t offset;

3246
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3247 3248 3249

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3250
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3251 3252 3253 3254 3255 3256 3257
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3258
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3259 3260 3261 3262 3263 3264 3265 3266 3267
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3268
		for_each_engine(engine, dev_priv)
B
Ben Widawsky 已提交
3269 3270
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3271
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3272 3273 3274 3275
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
3276 3277
	for_each_engine(engine, dev_priv) {
		for (j = 0; j < num_rings; j++)
3278 3279
			seq_printf(m, "  0x%08x ",
				   engine->semaphore.sync_seqno[j]);
B
Ben Widawsky 已提交
3280 3281 3282 3283
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

3284
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3285 3286 3287 3288
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3289 3290
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3291 3292
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3293 3294 3295 3296 3297 3298 3299
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3300 3301
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
			   pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
3302
		seq_printf(m, " tracked hardware state:\n");
3303 3304 3305 3306 3307 3308
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3309 3310 3311 3312 3313 3314
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3315
static int i915_wa_registers(struct seq_file *m, void *unused)
3316 3317 3318
{
	int i;
	int ret;
3319
	struct intel_engine_cs *engine;
3320 3321
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3322
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3323
	enum intel_engine_id id;
3324 3325 3326 3327 3328 3329 3330

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3331
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3332
	for_each_engine_id(engine, dev_priv, id)
3333
		seq_printf(m, "HW whitelist count for %s: %d\n",
3334
			   engine->name, workarounds->hw_whitelist_count[id]);
3335
	for (i = 0; i < workarounds->count; ++i) {
3336 3337
		i915_reg_t addr;
		u32 mask, value, read;
3338
		bool ok;
3339

3340 3341 3342
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3343 3344 3345
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3346
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3347 3348 3349 3350 3351 3352 3353 3354
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3355 3356
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3357 3358
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3359 3360 3361 3362 3363
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3364
	if (INTEL_GEN(dev_priv) < 9)
3365 3366
		return 0;

3367 3368 3369 3370 3371 3372 3373 3374 3375
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3376
		for_each_plane(dev_priv, pipe, plane) {
3377 3378 3379 3380 3381 3382
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3383
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3384 3385 3386 3387 3388 3389 3390 3391 3392
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3393
static void drrs_status_per_crtc(struct seq_file *m,
3394 3395
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3396
{
3397
	struct drm_i915_private *dev_priv = to_i915(dev);
3398 3399
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3400
	struct drm_connector *connector;
3401

3402 3403 3404 3405 3406
	drm_for_each_connector(connector, dev) {
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3420
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3464 3465
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3466 3467 3468
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3469
	drm_modeset_lock_all(dev);
3470
	for_each_intel_crtc(dev, intel_crtc) {
3471
		if (intel_crtc->base.state->active) {
3472 3473 3474 3475 3476 3477
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3478
	drm_modeset_unlock_all(dev);
3479 3480 3481 3482 3483 3484 3485

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3486 3487
struct pipe_crc_info {
	const char *name;
3488
	struct drm_i915_private *dev_priv;
3489 3490 3491
	enum pipe pipe;
};

3492 3493
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3494 3495
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3496 3497
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3498 3499
	struct drm_connector *connector;

3500
	drm_modeset_lock_all(dev);
3501 3502
	drm_for_each_connector(connector, dev) {
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3503
			continue;
3504 3505 3506 3507 3508 3509

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3510 3511
		if (!intel_dig_port->dp.can_mst)
			continue;
3512

3513 3514
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3515 3516 3517 3518 3519 3520
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3521 3522
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3523
	struct pipe_crc_info *info = inode->i_private;
3524
	struct drm_i915_private *dev_priv = info->dev_priv;
3525 3526
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3527
	if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
3528 3529
		return -ENODEV;

3530 3531 3532 3533
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3534 3535 3536
		return -EBUSY; /* already open */
	}

3537
	pipe_crc->opened = true;
3538 3539
	filep->private_data = inode->i_private;

3540 3541
	spin_unlock_irq(&pipe_crc->lock);

3542 3543 3544 3545 3546
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3547
	struct pipe_crc_info *info = inode->i_private;
3548
	struct drm_i915_private *dev_priv = info->dev_priv;
3549 3550
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3551 3552 3553
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3554

3555 3556 3557 3558 3559 3560 3561 3562 3563
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3564
{
3565 3566 3567
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3568 3569 3570 3571 3572 3573 3574
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
3575
	struct drm_i915_private *dev_priv = info->dev_priv;
3576 3577
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3578
	int n_entries;
3579 3580 3581 3582 3583 3584 3585 3586 3587 3588
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3589
		return 0;
3590 3591

	/* nothing to read */
3592
	spin_lock_irq(&pipe_crc->lock);
3593
	while (pipe_crc_data_count(pipe_crc) == 0) {
3594 3595 3596 3597
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3598
			return -EAGAIN;
3599
		}
3600

3601 3602 3603 3604 3605 3606
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3607 3608
	}

3609
	/* We now have one or more entries to read */
3610
	n_entries = count / PIPE_CRC_LINE_LEN;
3611

3612
	bytes_read = 0;
3613 3614 3615
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3616

3617 3618 3619 3620 3621 3622 3623
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3624 3625 3626 3627 3628 3629
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3630 3631
		spin_unlock_irq(&pipe_crc->lock);

3632
		if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
3633
			return -EFAULT;
3634

3635 3636 3637 3638 3639
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3640

3641 3642
	spin_unlock_irq(&pipe_crc->lock);

3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
3671
	struct drm_i915_private *dev_priv = to_i915(minor->dev);
3672 3673 3674
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

3675
	info->dev_priv = dev_priv;
3676 3677
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3678 3679
	if (!ent)
		return -ENOMEM;
3680 3681

	return drm_add_fake_info_node(minor, ent, info);
3682 3683
}

D
Daniel Vetter 已提交
3684
static const char * const pipe_crc_sources[] = {
3685 3686 3687 3688
	"none",
	"plane1",
	"plane2",
	"pf",
3689
	"pipe",
D
Daniel Vetter 已提交
3690 3691 3692 3693
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3694
	"auto",
3695 3696 3697 3698 3699 3700 3701 3702
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3703
static int display_crc_ctl_show(struct seq_file *m, void *data)
3704
{
3705
	struct drm_i915_private *dev_priv = m->private;
3706 3707 3708 3709 3710 3711 3712 3713 3714
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3715
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3716
{
3717
	return single_open(file, display_crc_ctl_show, inode->i_private);
3718 3719
}

3720
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3721 3722
				 uint32_t *val)
{
3723 3724 3725 3726
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3740 3741
static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
				     enum pipe pipe,
3742 3743
				     enum intel_pipe_crc_source *source)
{
3744
	struct drm_device *dev = &dev_priv->drm;
3745 3746
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3747
	struct intel_digital_port *dig_port;
3748 3749 3750 3751
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3752
	drm_modeset_lock_all(dev);
3753
	for_each_intel_encoder(dev, encoder) {
3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
3766
		case INTEL_OUTPUT_DP:
3767
		case INTEL_OUTPUT_EDP:
3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3784
			break;
3785 3786
		default:
			break;
3787 3788
		}
	}
3789
	drm_modeset_unlock_all(dev);
3790 3791 3792 3793

	return ret;
}

3794
static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3795 3796
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3797 3798
				uint32_t *val)
{
3799 3800
	bool need_stable_symbols = false;

3801
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3802
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3803 3804 3805 3806 3807
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3808 3809 3810 3811 3812
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3813
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3814 3815 3816
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3817
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3818
		break;
3819
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3820
		if (!IS_CHERRYVIEW(dev_priv))
3821 3822 3823 3824
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3825 3826 3827 3828 3829 3830 3831
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3845 3846
		switch (pipe) {
		case PIPE_A:
3847
			tmp |= PIPE_A_SCRAMBLE_RESET;
3848 3849
			break;
		case PIPE_B:
3850
			tmp |= PIPE_B_SCRAMBLE_RESET;
3851 3852 3853 3854 3855 3856 3857
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3858 3859 3860
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3861 3862 3863
	return 0;
}

3864
static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3865 3866
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3867 3868
				 uint32_t *val)
{
3869 3870
	bool need_stable_symbols = false;

3871
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3872
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3873 3874 3875 3876 3877
		if (ret)
			return ret;
	}

	switch (*source) {
3878 3879 3880 3881
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
3882
		if (!SUPPORTS_TV(dev_priv))
3883 3884 3885 3886
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
3887
		if (!IS_G4X(dev_priv))
3888 3889
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3890
		need_stable_symbols = true;
3891 3892
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
3893
		if (!IS_G4X(dev_priv))
3894 3895
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3896
		need_stable_symbols = true;
3897 3898
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3899
		if (!IS_G4X(dev_priv))
3900 3901
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3902
		need_stable_symbols = true;
3903 3904 3905 3906 3907 3908 3909 3910
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3923
		WARN_ON(!IS_G4X(dev_priv));
3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3936 3937 3938
	return 0;
}

3939
static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
3940 3941 3942 3943
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3944 3945
	switch (pipe) {
	case PIPE_A:
3946
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
3947 3948
		break;
	case PIPE_B:
3949
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
3950 3951 3952 3953 3954 3955 3956
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
3957 3958 3959 3960 3961 3962
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3963
static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3980
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3981 3982
				uint32_t *val)
{
3983 3984 3985 3986
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3987 3988 3989 3990 3991 3992 3993 3994 3995
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3996
	case INTEL_PIPE_CRC_SOURCE_NONE:
3997 3998
		*val = 0;
		break;
D
Daniel Vetter 已提交
3999 4000
	default:
		return -EINVAL;
4001 4002 4003 4004 4005
	}

	return 0;
}

4006 4007
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
					bool enable)
4008
{
4009
	struct drm_device *dev = &dev_priv->drm;
4010 4011
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
4012
	struct intel_crtc_state *pipe_config;
4013 4014
	struct drm_atomic_state *state;
	int ret = 0;
4015 4016

	drm_modeset_lock_all(dev);
4017 4018 4019 4020
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
4021 4022
	}

4023 4024 4025 4026 4027 4028
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
4029

4030 4031 4032 4033
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
4034

4035 4036
	ret = drm_atomic_commit(state);
out:
4037
	drm_modeset_unlock_all(dev);
4038 4039 4040
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
	if (ret)
		drm_atomic_state_free(state);
4041 4042
}

4043
static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
4044 4045
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
4046 4047
				uint32_t *val)
{
4048 4049 4050 4051
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
4052 4053 4054 4055 4056 4057 4058
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
4059 4060
		if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
4061

4062 4063
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
4064
	case INTEL_PIPE_CRC_SOURCE_NONE:
4065 4066
		*val = 0;
		break;
D
Daniel Vetter 已提交
4067 4068
	default:
		return -EINVAL;
4069 4070 4071 4072 4073
	}

	return 0;
}

4074 4075
static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
			       enum pipe pipe,
4076 4077
			       enum intel_pipe_crc_source source)
{
4078
	struct drm_device *dev = &dev_priv->drm;
4079
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4080 4081
	struct intel_crtc *crtc =
			to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
4082
	enum intel_display_power_domain power_domain;
4083
	u32 val = 0; /* shut up gcc */
4084
	int ret;
4085

4086 4087 4088
	if (pipe_crc->source == source)
		return 0;

4089 4090 4091 4092
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

4093 4094
	power_domain = POWER_DOMAIN_PIPE(pipe);
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
4095 4096 4097 4098
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

4099
	if (IS_GEN2(dev_priv))
4100
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
4101 4102 4103 4104 4105
	else if (INTEL_GEN(dev_priv) < 5)
		ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
4106
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
4107
	else
4108
		ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4109 4110

	if (ret != 0)
4111
		goto out;
4112

4113 4114
	/* none -> real source transition */
	if (source) {
4115 4116
		struct intel_pipe_crc_entry *entries;

4117 4118 4119
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

4120 4121
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
4122
				  GFP_KERNEL);
4123 4124 4125 4126
		if (!entries) {
			ret = -ENOMEM;
			goto out;
		}
4127

4128 4129 4130 4131 4132 4133 4134 4135
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

4136
		spin_lock_irq(&pipe_crc->lock);
4137
		kfree(pipe_crc->entries);
4138
		pipe_crc->entries = entries;
4139 4140 4141
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
4142 4143
	}

4144
	pipe_crc->source = source;
4145 4146 4147 4148

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

4149 4150
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
4151
		struct intel_pipe_crc_entry *entries;
4152 4153
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
4154

4155 4156 4157
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

4158
		drm_modeset_lock(&crtc->base.mutex, NULL);
4159
		if (crtc->base.state->active)
4160 4161
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
4162

4163 4164
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
4165
		pipe_crc->entries = NULL;
4166 4167
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
4168 4169 4170
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
4171

4172 4173 4174 4175 4176 4177
		if (IS_G4X(dev_priv))
			g4x_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			vlv_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
4178 4179

		hsw_enable_ips(crtc);
4180 4181
	}

4182 4183 4184 4185 4186 4187
	ret = 0;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4188 4189 4190 4191
}

/*
 * Parse pipe CRC command strings:
4192 4193 4194
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
4195 4196 4197 4198
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
4199 4200
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
4201
 */
4202
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

4233 4234 4235 4236
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
4237
static const char * const pipe_crc_objects[] = {
4238 4239 4240 4241
	"pipe",
};

static int
4242
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
4243 4244 4245 4246 4247
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
4248
			*o = i;
4249 4250 4251 4252 4253 4254
			return 0;
		    }

	return -EINVAL;
}

4255
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
4268
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
4269 4270 4271 4272 4273
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
4274
			*s = i;
4275 4276 4277 4278 4279 4280
			return 0;
		    }

	return -EINVAL;
}

4281 4282
static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
				 char *buf, size_t len)
4283
{
4284
#define N_WORDS 3
4285
	int n_words;
4286
	char *words[N_WORDS];
4287
	enum pipe pipe;
4288
	enum intel_pipe_crc_object object;
4289 4290
	enum intel_pipe_crc_source source;

4291
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
4292 4293 4294 4295 4296 4297
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

4298
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
4299
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
4300 4301 4302
		return -EINVAL;
	}

4303
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
4304
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4305 4306 4307
		return -EINVAL;
	}

4308
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
4309
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
4310 4311 4312
		return -EINVAL;
	}

4313
	return pipe_crc_set_source(dev_priv, pipe, source);
4314 4315
}

4316 4317
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
4318 4319
{
	struct seq_file *m = file->private_data;
4320
	struct drm_i915_private *dev_priv = m->private;
4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4343
	ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
4344 4345 4346 4347 4348 4349 4350 4351 4352 4353

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4354
static const struct file_operations i915_display_crc_ctl_fops = {
4355
	.owner = THIS_MODULE,
4356
	.open = display_crc_ctl_open,
4357 4358 4359
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4360
	.write = display_crc_ctl_write
4361 4362
};

4363
static ssize_t i915_displayport_test_active_write(struct file *file,
4364 4365
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
4366 4367 4368 4369 4370 4371 4372 4373 4374
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4375
	dev = ((struct seq_file *)file->private_data)->private;
4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4399
		if (connector->status == connector_status_connected &&
4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
4451
					     struct file *file)
4452
{
4453
	struct drm_i915_private *dev_priv = inode->i_private;
4454

4455 4456
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
4491
					   struct file *file)
4492
{
4493
	struct drm_i915_private *dev_priv = inode->i_private;
4494

4495 4496
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
4533
	struct drm_i915_private *dev_priv = inode->i_private;
4534

4535 4536
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
4537 4538 4539 4540 4541 4542 4543 4544 4545 4546
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4547
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4548
{
4549 4550
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4551
	int level;
4552 4553
	int num_levels;

4554
	if (IS_CHERRYVIEW(dev_priv))
4555
		num_levels = 3;
4556
	else if (IS_VALLEYVIEW(dev_priv))
4557 4558 4559
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;
4560 4561 4562 4563 4564 4565

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4566 4567
		/*
		 * - WM1+ latency values in 0.5us units
4568
		 * - latencies are in us on gen9/vlv/chv
4569
		 */
4570 4571
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
4572 4573
			latency *= 10;
		else if (level > 0)
4574 4575 4576
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4577
			   level, wm[level], latency / 10, latency % 10);
4578 4579 4580 4581 4582 4583 4584
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
4585
	struct drm_i915_private *dev_priv = m->private;
4586 4587
	const uint16_t *latencies;

4588
	if (INTEL_GEN(dev_priv) >= 9)
4589 4590
		latencies = dev_priv->wm.skl_latency;
	else
4591
		latencies = dev_priv->wm.pri_latency;
4592

4593
	wm_latency_show(m, latencies);
4594 4595 4596 4597 4598 4599

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
4600
	struct drm_i915_private *dev_priv = m->private;
4601 4602
	const uint16_t *latencies;

4603
	if (INTEL_GEN(dev_priv) >= 9)
4604 4605
		latencies = dev_priv->wm.skl_latency;
	else
4606
		latencies = dev_priv->wm.spr_latency;
4607

4608
	wm_latency_show(m, latencies);
4609 4610 4611 4612 4613 4614

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
4615
	struct drm_i915_private *dev_priv = m->private;
4616 4617
	const uint16_t *latencies;

4618
	if (INTEL_GEN(dev_priv) >= 9)
4619 4620
		latencies = dev_priv->wm.skl_latency;
	else
4621
		latencies = dev_priv->wm.cur_latency;
4622

4623
	wm_latency_show(m, latencies);
4624 4625 4626 4627 4628 4629

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
4630
	struct drm_i915_private *dev_priv = inode->i_private;
4631

4632
	if (INTEL_GEN(dev_priv) < 5)
4633 4634
		return -ENODEV;

4635
	return single_open(file, pri_wm_latency_show, dev_priv);
4636 4637 4638 4639
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
4640
	struct drm_i915_private *dev_priv = inode->i_private;
4641

4642
	if (HAS_GMCH_DISPLAY(dev_priv))
4643 4644
		return -ENODEV;

4645
	return single_open(file, spr_wm_latency_show, dev_priv);
4646 4647 4648 4649
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
4650
	struct drm_i915_private *dev_priv = inode->i_private;
4651

4652
	if (HAS_GMCH_DISPLAY(dev_priv))
4653 4654
		return -ENODEV;

4655
	return single_open(file, cur_wm_latency_show, dev_priv);
4656 4657 4658
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4659
				size_t len, loff_t *offp, uint16_t wm[8])
4660 4661
{
	struct seq_file *m = file->private_data;
4662 4663
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4664
	uint16_t new[8] = { 0 };
4665
	int num_levels;
4666 4667 4668 4669
	int level;
	int ret;
	char tmp[32];

4670
	if (IS_CHERRYVIEW(dev_priv))
4671
		num_levels = 3;
4672
	else if (IS_VALLEYVIEW(dev_priv))
4673 4674 4675 4676
		num_levels = 1;
	else
		num_levels = ilk_wm_max_level(dev) + 1;

4677 4678 4679 4680 4681 4682 4683 4684
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4685 4686 4687
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4706
	struct drm_i915_private *dev_priv = m->private;
4707
	uint16_t *latencies;
4708

4709
	if (INTEL_GEN(dev_priv) >= 9)
4710 4711
		latencies = dev_priv->wm.skl_latency;
	else
4712
		latencies = dev_priv->wm.pri_latency;
4713 4714

	return wm_latency_write(file, ubuf, len, offp, latencies);
4715 4716 4717 4718 4719 4720
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4721
	struct drm_i915_private *dev_priv = m->private;
4722
	uint16_t *latencies;
4723

4724
	if (INTEL_GEN(dev_priv) >= 9)
4725 4726
		latencies = dev_priv->wm.skl_latency;
	else
4727
		latencies = dev_priv->wm.spr_latency;
4728 4729

	return wm_latency_write(file, ubuf, len, offp, latencies);
4730 4731 4732 4733 4734 4735
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4736
	struct drm_i915_private *dev_priv = m->private;
4737 4738
	uint16_t *latencies;

4739
	if (INTEL_GEN(dev_priv) >= 9)
4740 4741
		latencies = dev_priv->wm.skl_latency;
	else
4742
		latencies = dev_priv->wm.cur_latency;
4743

4744
	return wm_latency_write(file, ubuf, len, offp, latencies);
4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4774 4775
static int
i915_wedged_get(void *data, u64 *val)
4776
{
4777
	struct drm_i915_private *dev_priv = data;
4778

4779
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4780

4781
	return 0;
4782 4783
}

4784 4785
static int
i915_wedged_set(void *data, u64 val)
4786
{
4787
	struct drm_i915_private *dev_priv = data;
4788

4789 4790 4791 4792 4793 4794 4795 4796
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4797
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4798 4799
		return -EAGAIN;

4800
	intel_runtime_pm_get(dev_priv);
4801

4802
	i915_handle_error(dev_priv, val,
4803
			  "Manually setting wedged to %llu", val);
4804 4805 4806

	intel_runtime_pm_put(dev_priv);

4807
	return 0;
4808 4809
}

4810 4811
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4812
			"%llu\n");
4813

4814 4815 4816
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4817
	struct drm_i915_private *dev_priv = data;
4818 4819 4820 4821 4822 4823 4824 4825

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4826 4827
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4847
	struct drm_i915_private *dev_priv = data;
4848 4849 4850 4851 4852 4853 4854 4855 4856

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4857
	struct drm_i915_private *dev_priv = data;
4858

4859
	val &= INTEL_INFO(dev_priv)->ring_mask;
4860 4861 4862 4863 4864 4865 4866 4867 4868 4869
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
	dev_priv->gpu_error.test_irq_rings = val;

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4870 4871 4872 4873 4874 4875 4876 4877
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
4878 4879
static int
i915_drop_caches_get(void *data, u64 *val)
4880
{
4881
	*val = DROP_ALL;
4882

4883
	return 0;
4884 4885
}

4886 4887
static int
i915_drop_caches_set(void *data, u64 val)
4888
{
4889 4890
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4891
	int ret;
4892

4893
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4894 4895 4896 4897 4898 4899 4900 4901

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4902 4903 4904
		ret = i915_gem_wait_for_idle(dev_priv,
					     I915_WAIT_INTERRUPTIBLE |
					     I915_WAIT_LOCKED);
4905 4906 4907 4908 4909
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4910
		i915_gem_retire_requests(dev_priv);
4911

4912 4913
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4914

4915 4916
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4917 4918 4919 4920

unlock:
	mutex_unlock(&dev->struct_mutex);

4921
	return ret;
4922 4923
}

4924 4925 4926
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4927

4928 4929
static int
i915_max_freq_get(void *data, u64 *val)
4930
{
4931
	struct drm_i915_private *dev_priv = data;
4932

4933
	if (INTEL_GEN(dev_priv) < 6)
4934 4935
		return -ENODEV;

4936
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4937
	return 0;
4938 4939
}

4940 4941
static int
i915_max_freq_set(void *data, u64 val)
4942
{
4943
	struct drm_i915_private *dev_priv = data;
4944
	u32 hw_max, hw_min;
4945
	int ret;
4946

4947
	if (INTEL_GEN(dev_priv) < 6)
4948
		return -ENODEV;
4949

4950
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4951

4952
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4953 4954 4955
	if (ret)
		return ret;

4956 4957 4958
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4959
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4960

4961 4962
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4963

4964
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4965 4966
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4967 4968
	}

4969
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4970

4971
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4972

4973
	mutex_unlock(&dev_priv->rps.hw_lock);
4974

4975
	return 0;
4976 4977
}

4978 4979
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4980
			"%llu\n");
4981

4982 4983
static int
i915_min_freq_get(void *data, u64 *val)
4984
{
4985
	struct drm_i915_private *dev_priv = data;
4986

4987
	if (INTEL_GEN(dev_priv) < 6)
4988 4989
		return -ENODEV;

4990
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4991
	return 0;
4992 4993
}

4994 4995
static int
i915_min_freq_set(void *data, u64 val)
4996
{
4997
	struct drm_i915_private *dev_priv = data;
4998
	u32 hw_max, hw_min;
4999
	int ret;
5000

5001
	if (INTEL_GEN(dev_priv) < 6)
5002
		return -ENODEV;
5003

5004
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
5005

5006
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
5007 5008 5009
	if (ret)
		return ret;

5010 5011 5012
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
5013
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
5014

5015 5016
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
5017

5018 5019
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
5020 5021
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
5022
	}
J
Jeff McGee 已提交
5023

5024
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
5025

5026
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
5027

5028
	mutex_unlock(&dev_priv->rps.hw_lock);
5029

5030
	return 0;
5031 5032
}

5033 5034
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
5035
			"%llu\n");
5036

5037 5038
static int
i915_cache_sharing_get(void *data, u64 *val)
5039
{
5040 5041
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
5042
	u32 snpcr;
5043
	int ret;
5044

5045
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
5046 5047
		return -ENODEV;

5048 5049 5050
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
5051
	intel_runtime_pm_get(dev_priv);
5052

5053
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5054 5055

	intel_runtime_pm_put(dev_priv);
5056
	mutex_unlock(&dev->struct_mutex);
5057

5058
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
5059

5060
	return 0;
5061 5062
}

5063 5064
static int
i915_cache_sharing_set(void *data, u64 val)
5065
{
5066
	struct drm_i915_private *dev_priv = data;
5067 5068
	u32 snpcr;

5069
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
5070 5071
		return -ENODEV;

5072
	if (val > 3)
5073 5074
		return -EINVAL;

5075
	intel_runtime_pm_get(dev_priv);
5076
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
5077 5078 5079 5080 5081 5082 5083

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

5084
	intel_runtime_pm_put(dev_priv);
5085
	return 0;
5086 5087
}

5088 5089 5090
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
5091

5092
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
5093
					  struct sseu_dev_info *sseu)
5094
{
5095
	int ss_max = 2;
5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

5111
		sseu->slice_mask = BIT(0);
5112
		sseu->subslice_mask |= BIT(ss);
5113 5114 5115 5116
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5117 5118 5119
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
5120 5121 5122
	}
}

5123
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
5124
				    struct sseu_dev_info *sseu)
5125
{
5126
	int s_max = 3, ss_max = 4;
5127 5128 5129
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

5130
	/* BXT has a single slice and at most 3 subslices. */
5131
	if (IS_BROXTON(dev_priv)) {
5132 5133 5134 5135 5136 5137 5138 5139 5140 5141
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

5156
		sseu->slice_mask |= BIT(s);
5157

5158
		if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
5159 5160
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
5161

5162 5163 5164
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

5165 5166 5167 5168
			if (IS_BROXTON(dev_priv)) {
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
5169

5170 5171
				sseu->subslice_mask |= BIT(ss);
			}
5172

5173 5174
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
5175 5176 5177 5178
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
5179 5180 5181 5182
		}
	}
}

5183
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
5184
					 struct sseu_dev_info *sseu)
5185 5186
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5187
	int s;
5188

5189
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
5190

5191
	if (sseu->slice_mask) {
5192
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
5193 5194
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
5195 5196
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
5197 5198

		/* subtract fused off EU(s) from enabled slice(s) */
5199
		for (s = 0; s < fls(sseu->slice_mask); s++) {
5200 5201
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
5202

5203
			sseu->eu_total -= hweight8(subslice_7eu);
5204 5205 5206 5207
		}
	}
}

5208 5209 5210 5211 5212 5213
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

5214 5215
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
5216
	seq_printf(m, "  %s Slice Total: %u\n", type,
5217
		   hweight8(sseu->slice_mask));
5218
	seq_printf(m, "  %s Subslice Total: %u\n", type,
5219
		   sseu_subslice_total(sseu));
5220 5221
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
5222
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
5223
		   hweight8(sseu->subslice_mask));
5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

5244 5245
static int i915_sseu_status(struct seq_file *m, void *unused)
{
5246
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
5247
	struct sseu_dev_info sseu;
5248

5249
	if (INTEL_GEN(dev_priv) < 8)
5250 5251 5252
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
5253
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
5254

5255
	seq_puts(m, "SSEU Device Status\n");
5256
	memset(&sseu, 0, sizeof(sseu));
5257 5258 5259

	intel_runtime_pm_get(dev_priv);

5260
	if (IS_CHERRYVIEW(dev_priv)) {
5261
		cherryview_sseu_device_status(dev_priv, &sseu);
5262
	} else if (IS_BROADWELL(dev_priv)) {
5263
		broadwell_sseu_device_status(dev_priv, &sseu);
5264
	} else if (INTEL_GEN(dev_priv) >= 9) {
5265
		gen9_sseu_device_status(dev_priv, &sseu);
5266
	}
5267 5268 5269

	intel_runtime_pm_put(dev_priv);

5270
	i915_print_sseu_info(m, false, &sseu);
5271

5272 5273 5274
	return 0;
}

5275 5276
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
5277
	struct drm_i915_private *dev_priv = inode->i_private;
5278

5279
	if (INTEL_GEN(dev_priv) < 6)
5280 5281
		return 0;

5282
	intel_runtime_pm_get(dev_priv);
5283
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5284 5285 5286 5287

	return 0;
}

5288
static int i915_forcewake_release(struct inode *inode, struct file *file)
5289
{
5290
	struct drm_i915_private *dev_priv = inode->i_private;
5291

5292
	if (INTEL_GEN(dev_priv) < 6)
5293 5294
		return 0;

5295
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5296
	intel_runtime_pm_put(dev_priv);
5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5312
				  S_IRUSR,
5313
				  root, to_i915(minor->dev),
5314
				  &i915_forcewake_fops);
5315 5316
	if (!ent)
		return -ENOMEM;
5317

B
Ben Widawsky 已提交
5318
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5319 5320
}

5321 5322 5323 5324
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5325 5326 5327
{
	struct dentry *ent;

5328
	ent = debugfs_create_file(name,
5329
				  S_IRUGO | S_IWUSR,
5330
				  root, to_i915(minor->dev),
5331
				  fops);
5332 5333
	if (!ent)
		return -ENOMEM;
5334

5335
	return drm_add_fake_info_node(minor, ent, fops);
5336 5337
}

5338
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5339
	{"i915_capabilities", i915_capabilities, 0},
5340
	{"i915_gem_objects", i915_gem_object_info, 0},
5341
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5342
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
5343
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5344
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5345 5346
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5347
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5348
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5349 5350 5351
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
5352
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
5353
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5354
	{"i915_guc_info", i915_guc_info, 0},
5355
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
5356
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
5357
	{"i915_frequency_info", i915_frequency_info, 0},
5358
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5359
	{"i915_drpc_info", i915_drpc_info, 0},
5360
	{"i915_emon_status", i915_emon_status, 0},
5361
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5362
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5363
	{"i915_fbc_status", i915_fbc_status, 0},
5364
	{"i915_ips_status", i915_ips_status, 0},
5365
	{"i915_sr_status", i915_sr_status, 0},
5366
	{"i915_opregion", i915_opregion, 0},
5367
	{"i915_vbt", i915_vbt, 0},
5368
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5369
	{"i915_context_status", i915_context_status, 0},
5370
	{"i915_dump_lrc", i915_dump_lrc, 0},
5371
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5372
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5373
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5374
	{"i915_llc", i915_llc, 0},
5375
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5376
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5377
	{"i915_energy_uJ", i915_energy_uJ, 0},
5378
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5379
	{"i915_power_domain_info", i915_power_domain_info, 0},
5380
	{"i915_dmc_info", i915_dmc_info, 0},
5381
	{"i915_display_info", i915_display_info, 0},
5382
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
5383
	{"i915_semaphore_status", i915_semaphore_status, 0},
5384
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5385
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5386
	{"i915_wa_registers", i915_wa_registers, 0},
5387
	{"i915_ddb_info", i915_ddb_info, 0},
5388
	{"i915_sseu_status", i915_sseu_status, 0},
5389
	{"i915_drrs_status", i915_drrs_status, 0},
5390
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5391
};
5392
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5393

5394
static const struct i915_debugfs_files {
5395 5396 5397 5398 5399 5400 5401
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
5402 5403
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5404
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
5405
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
5406
	{"i915_error_state", &i915_error_state_fops},
5407
#endif
5408
	{"i915_next_seqno", &i915_next_seqno_fops},
5409
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5410 5411 5412
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5413
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5414 5415 5416
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
	{"i915_dp_test_active", &i915_displayport_test_active_fops}
5417 5418
};

5419
void intel_display_crc_init(struct drm_i915_private *dev_priv)
5420
{
5421
	enum pipe pipe;
5422

5423
	for_each_pipe(dev_priv, pipe) {
5424
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5425

5426 5427
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5428 5429 5430 5431
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5432
int i915_debugfs_register(struct drm_i915_private *dev_priv)
5433
{
5434
	struct drm_minor *minor = dev_priv->drm.primary;
5435
	int ret, i;
5436

5437
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5438 5439
	if (ret)
		return ret;
5440

5441 5442 5443 5444 5445 5446
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5447 5448 5449 5450 5451 5452 5453
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5454

5455 5456
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5457 5458 5459
					minor->debugfs_root, minor);
}

5460
void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
5461
{
5462
	struct drm_minor *minor = dev_priv->drm.primary;
5463 5464
	int i;

5465 5466
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5467

5468
	drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
5469
				 1, minor);
5470

D
Daniel Vetter 已提交
5471
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5472 5473 5474 5475 5476 5477
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5478 5479
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
5480
			(struct drm_info_list *)i915_debugfs_files[i].fops;
5481 5482 5483

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5484
}
5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5519 5520 5521
	if (connector->status != connector_status_connected)
		return -ENODEV;

5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5542
	}
5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5613 5614 5615 5616 5617 5618
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5619 5620 5621

	return 0;
}