nv50_display.c 75.8 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_plane_helper.h>
30
#include <drm/drm_dp_helper.h>
31
#include <drm/drm_fb_helper.h>
32

33
#include <nvif/class.h>
34
#include <nvif/cl0002.h>
35 36 37 38 39 40
#include <nvif/cl5070.h>
#include <nvif/cl507a.h>
#include <nvif/cl507b.h>
#include <nvif/cl507c.h>
#include <nvif/cl507d.h>
#include <nvif/cl507e.h>
41

42
#include "nouveau_drv.h"
43 44
#include "nouveau_dma.h"
#include "nouveau_gem.h"
45 46 47
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
48
#include "nouveau_fence.h"
49
#include "nv50_display.h"
50

51 52
#define EVO_DMA_NR 9

53
#define EVO_MASTER  (0x00)
54
#define EVO_FLIP(c) (0x01 + (c))
55 56
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
57 58
#define EVO_CURS(c) (0x0d + (c))

59 60
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
61 62 63
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
64

65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
/******************************************************************************
 * Atomic state
 *****************************************************************************/
#define nv50_head_atom(p) container_of((p), struct nv50_head_atom, state)

struct nv50_head_atom {
	struct drm_crtc_state state;

	struct nv50_head_mode {
		bool interlace;
		u32 clock;
		struct {
			u16 active;
			u16 synce;
			u16 blanke;
			u16 blanks;
		} h;
		struct {
			u32 active;
			u16 synce;
			u16 blanke;
			u16 blanks;
			u16 blank2s;
			u16 blank2e;
			u16 blankus;
		} v;
	} mode;

	union {
		struct {
			bool mode:1;
		};
		u16 mask;
	} set;
};

101 102 103 104
/******************************************************************************
 * EVO channel
 *****************************************************************************/

105
struct nv50_chan {
106
	struct nvif_object user;
107
	struct nvif_device *device;
108 109 110
};

static int
111
nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
112
		 const s32 *oclass, u8 head, void *data, u32 size,
113
		 struct nv50_chan *chan)
114
{
115 116
	struct nvif_sclass *sclass;
	int ret, i, n;
117

118 119
	chan->device = device;

120
	ret = n = nvif_object_sclass_get(disp, &sclass);
121 122 123
	if (ret < 0)
		return ret;

124
	while (oclass[0]) {
125 126
		for (i = 0; i < n; i++) {
			if (sclass[i].oclass == oclass[0]) {
127
				ret = nvif_object_init(disp, 0, oclass[0],
128
						       data, size, &chan->user);
129 130
				if (ret == 0)
					nvif_object_map(&chan->user);
131
				nvif_object_sclass_put(&sclass);
132 133
				return ret;
			}
134
		}
135
		oclass++;
136
	}
137

138
	nvif_object_sclass_put(&sclass);
139
	return -ENOSYS;
140 141 142
}

static void
143
nv50_chan_destroy(struct nv50_chan *chan)
144
{
145
	nvif_object_fini(&chan->user);
146 147 148 149 150 151
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

152 153
struct nv50_pioc {
	struct nv50_chan base;
154 155 156
};

static void
157
nv50_pioc_destroy(struct nv50_pioc *pioc)
158
{
159
	nv50_chan_destroy(&pioc->base);
160 161 162
}

static int
163
nv50_pioc_create(struct nvif_device *device, struct nvif_object *disp,
164
		 const s32 *oclass, u8 head, void *data, u32 size,
165
		 struct nv50_pioc *pioc)
166
{
167 168
	return nv50_chan_create(device, disp, oclass, head, data, size,
				&pioc->base);
169 170 171 172 173 174 175 176 177 178 179
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
180 181
nv50_curs_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, struct nv50_curs *curs)
182
{
183
	struct nv50_disp_cursor_v0 args = {
184 185
		.head = head,
	};
186
	static const s32 oclass[] = {
187 188 189 190 191
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
192 193 194
		0
	};

195 196
	return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
				&curs->base);
197 198 199 200 201 202 203 204 205 206 207
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
208 209
nv50_oimm_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, struct nv50_oimm *oimm)
210
{
211
	struct nv50_disp_cursor_v0 args = {
212 213
		.head = head,
	};
214
	static const s32 oclass[] = {
215 216 217 218 219
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
220 221 222
		0
	};

223 224
	return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
				&oimm->base);
225 226 227 228 229 230
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

231 232
struct nv50_dmac {
	struct nv50_chan base;
233 234
	dma_addr_t handle;
	u32 *ptr;
235

236 237 238
	struct nvif_object sync;
	struct nvif_object vram;

239 240 241 242
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
243 244 245
};

static void
246
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
247
{
248 249
	struct nvif_device *device = dmac->base.device;

250 251 252 253 254
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

255
	if (dmac->ptr) {
256 257
		struct device *dev = nvxx_device(device)->dev;
		dma_free_coherent(dev, PAGE_SIZE, dmac->ptr, dmac->handle);
258 259 260
	}
}

261
static int
262
nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
263
		 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
264
		 struct nv50_dmac *dmac)
265
{
266
	struct nv50_disp_core_channel_dma_v0 *args = data;
267
	struct nvif_object pushbuf;
268 269
	int ret;

270 271
	mutex_init(&dmac->lock);

272 273
	dmac->ptr = dma_alloc_coherent(nvxx_device(device)->dev, PAGE_SIZE,
				       &dmac->handle, GFP_KERNEL);
274 275 276
	if (!dmac->ptr)
		return -ENOMEM;

277 278
	ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
			       &(struct nv_dma_v0) {
279 280
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
281 282
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
283
			       }, sizeof(struct nv_dma_v0), &pushbuf);
284
	if (ret)
285
		return ret;
286

287 288
	args->pushbuf = nvif_handle(&pushbuf);

289 290
	ret = nv50_chan_create(device, disp, oclass, head, data, size,
			       &dmac->base);
291
	nvif_object_fini(&pushbuf);
292 293 294
	if (ret)
		return ret;

295
	ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
296 297 298
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
299 300
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
301
			       }, sizeof(struct nv_dma_v0),
302
			       &dmac->sync);
303 304 305
	if (ret)
		return ret;

306
	ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
307 308 309
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
310
					.start = 0,
311
					.limit = device->info.ram_user - 1,
312
			       }, sizeof(struct nv_dma_v0),
313
			       &dmac->vram);
314
	if (ret)
315 316
		return ret;

317 318 319
	return ret;
}

320 321 322 323
/******************************************************************************
 * Core
 *****************************************************************************/

324 325
struct nv50_mast {
	struct nv50_dmac base;
326 327
};

328
static int
329 330
nv50_core_create(struct nvif_device *device, struct nvif_object *disp,
		 u64 syncbuf, struct nv50_mast *core)
331
{
332 333
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
334
	};
335
	static const s32 oclass[] = {
336
		GP104_DISP_CORE_CHANNEL_DMA,
337
		GP100_DISP_CORE_CHANNEL_DMA,
338
		GM200_DISP_CORE_CHANNEL_DMA,
339 340 341 342 343 344 345 346 347
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
348 349 350
		0
	};

351 352
	return nv50_dmac_create(device, disp, oclass, 0, &args, sizeof(args),
				syncbuf, &core->base);
353 354 355 356 357
}

/******************************************************************************
 * Base
 *****************************************************************************/
358

359 360
struct nv50_sync {
	struct nv50_dmac base;
361 362
	u32 addr;
	u32 data;
363 364
};

365
static int
366 367
nv50_base_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, u64 syncbuf, struct nv50_sync *base)
368
{
369 370
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
371 372
		.head = head,
	};
373
	static const s32 oclass[] = {
374 375 376 377 378 379 380
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
381 382 383
		0
	};

384
	return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
385 386 387 388 389 390 391
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

392 393
struct nv50_ovly {
	struct nv50_dmac base;
394
};
395

396
static int
397 398
nv50_ovly_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, u64 syncbuf, struct nv50_ovly *ovly)
399
{
400 401
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
402 403
		.head = head,
	};
404
	static const s32 oclass[] = {
405 406 407 408 409 410
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
411 412 413
		0
	};

414
	return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
415 416
				syncbuf, &ovly->base);
}
417

418
struct nv50_head {
419
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
420
	struct nouveau_bo *image;
421 422 423 424
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
425 426 427

	struct nv50_head_atom arm;
	struct nv50_head_atom asy;
428 429
};

430 431 432 433 434 435
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
436 437 438 439 440 441 442
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
443

444
struct nv50_disp {
445
	struct nvif_object *disp;
446
	struct nv50_mast mast;
447

448
	struct list_head fbdma;
449 450

	struct nouveau_bo *sync;
451 452
};

453 454
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
455
{
456
	return nouveau_display(dev)->priv;
457 458
}

459
#define nv50_mast(d) (&nv50_disp(d)->mast)
460

461
static struct drm_crtc *
462
nv50_display_crtc_get(struct drm_encoder *encoder)
463 464 465 466 467 468 469
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
470
static u32 *
471
evo_wait(void *evoc, int nr)
472
{
473
	struct nv50_dmac *dmac = evoc;
474
	struct nvif_device *device = dmac->base.device;
475
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
476

477
	mutex_lock(&dmac->lock);
478
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
479
		dmac->ptr[put] = 0x20000000;
480

481
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
482 483 484 485
		if (nvif_msec(device, 2000,
			if (!nvif_rd32(&dmac->base.user, 0x0004))
				break;
		) < 0) {
486
			mutex_unlock(&dmac->lock);
B
Ben Skeggs 已提交
487
			printk(KERN_ERR "nouveau: evo channel stalled\n");
488 489 490 491 492 493
			return NULL;
		}

		put = 0;
	}

494
	return dmac->ptr + put;
495 496 497
}

static void
498
evo_kick(u32 *push, void *evoc)
499
{
500
	struct nv50_dmac *dmac = evoc;
501
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
502
	mutex_unlock(&dmac->lock);
503 504
}

505 506
#define evo_mthd(p,m,s) do {                                                   \
	const u32 _m = (m), _s = (s);                                          \
507 508
	if (drm_debug & DRM_UT_KMS)                                            \
		printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__);             \
509 510
	*((p)++) = ((_s << 18) | _m);                                          \
} while(0)
511

512 513
#define evo_data(p,d) do {                                                     \
	const u32 _d = (d);                                                    \
514 515
	if (drm_debug & DRM_UT_KMS)                                            \
		printk(KERN_ERR "\t%08x\n", _d);                               \
516 517
	*((p)++) = _d;                                                         \
} while(0)
518

519 520 521
static bool
evo_sync_wait(void *data)
{
522 523 524 525
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
526 527 528
}

static int
529
evo_sync(struct drm_device *dev)
530
{
531
	struct nvif_device *device = &nouveau_drm(dev)->device;
532 533
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
534
	u32 *push = evo_wait(mast, 8);
535
	if (push) {
536
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
537
		evo_mthd(push, 0x0084, 1);
538
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
539 540 541
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
542
		evo_kick(push, mast);
543 544 545 546
		if (nvif_msec(device, 2000,
			if (evo_sync_wait(disp->sync))
				break;
		) >= 0)
547 548 549 550 551 552 553
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
554
 * Page flipping channel
555 556
 *****************************************************************************/
struct nouveau_bo *
557
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
558
{
559
	return nv50_disp(dev)->sync;
560 561
}

562 563 564 565 566 567 568 569 570 571
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
572
					      flip->chan->data)
573 574 575 576 577
		return true;
	usleep_range(1, 2);
	return false;
}

578
void
579
nv50_display_flip_stop(struct drm_crtc *crtc)
580
{
581
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
582 583 584 585
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
586 587
	u32 *push;

588
	push = evo_wait(flip.chan, 8);
589 590 591 592 593 594 595 596 597
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
598
		evo_kick(push, flip.chan);
599
	}
600

601 602 603 604
	nvif_msec(device, 2000,
		if (nv50_display_flip_wait(&flip))
			break;
	);
605 606 607
}

int
608
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
609 610 611 612
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
613
	struct nv50_head *head = nv50_head(crtc);
614
	struct nv50_sync *sync = nv50_sync(crtc);
615
	u32 *push;
B
Ben Skeggs 已提交
616
	int ret;
617

618 619 620 621
	if (crtc->primary->fb->width != fb->width ||
	    crtc->primary->fb->height != fb->height)
		return -EINVAL;

622 623 624
	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
625 626
	if (chan == NULL)
		evo_sync(crtc->dev);
627

628
	push = evo_wait(sync, 128);
629 630 631
	if (unlikely(push == NULL))
		return -EBUSY;

632
	if (chan && chan->user.oclass < G82_CHANNEL_GPFIFO) {
633 634 635 636 637
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
638
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
639 640 641 642 643 644 645
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
646
	if (chan && chan->user.oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
647
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
648 649 650 651 652
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
653
		OUT_RING  (chan, chan->vram.handle);
654 655 656 657 658 659 660 661 662 663 664 665
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
666
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
684

685 686 687
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
688 689 690 691 692 693 694 695 696 697 698 699 700
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
701 702 703
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
704
	evo_data(push, sync->base.sync.handle);
705 706 707 708
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
709
	evo_data(push, nv_fb->r_handle);
710 711 712
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
713
	if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
714 715 716 717 718 719 720 721 722 723 724 725 726 727
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
728 729
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
730
	evo_kick(push, sync);
B
Ben Skeggs 已提交
731 732

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
733 734 735
	return 0;
}

736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
/******************************************************************************
 * Head
 *****************************************************************************/

static void
nv50_head_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	struct nv50_head_mode *m = &asyh->mode;
	u32 *push;
	if ((push = evo_wait(core, 14))) {
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0804 + (head->base.index * 0x400), 2);
			evo_data(push, 0x00800000 | m->clock);
			evo_data(push, m->interlace ? 0x00000002 : 0x00000000);
			evo_mthd(push, 0x0810 + (head->base.index * 0x400), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (m->v.active  << 16) | m->h.active );
			evo_data(push, (m->v.synce   << 16) | m->h.synce  );
			evo_data(push, (m->v.blanke  << 16) | m->h.blanke );
			evo_data(push, (m->v.blanks  << 16) | m->h.blanks );
			evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
			evo_mthd(push, 0x082c + (head->base.index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0410 + (head->base.index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (m->v.active  << 16) | m->h.active );
			evo_data(push, (m->v.synce   << 16) | m->h.synce  );
			evo_data(push, (m->v.blanke  << 16) | m->h.blanke );
			evo_data(push, (m->v.blanks  << 16) | m->h.blanks );
			evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
			evo_mthd(push, 0x042c + (head->base.index * 0x300), 2);
			evo_data(push, 0x00000000); /* ??? */
			evo_data(push, 0xffffff00);
			evo_mthd(push, 0x0450 + (head->base.index * 0x300), 3);
			evo_data(push, m->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, m->clock * 1000);
		}
		evo_kick(push, core);
	}
}

static void
nv50_head_flush_set(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	if (asyh->set.mode   ) nv50_head_mode    (head, asyh);
}

static void
nv50_head_atomic_check_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct drm_display_mode *mode = &asyh->state.adjusted_mode;
	u32 ilace   = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan   = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hbackp  =  mode->htotal - mode->hsync_end;
	u32 vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	u32 hfrontp =  mode->hsync_start - mode->hdisplay;
	u32 vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	struct nv50_head_mode *m = &asyh->mode;

	m->h.active = mode->htotal;
	m->h.synce  = mode->hsync_end - mode->hsync_start - 1;
	m->h.blanke = m->h.synce + hbackp;
	m->h.blanks = mode->htotal - hfrontp - 1;

	m->v.active = mode->vtotal * vscan / ilace;
	m->v.synce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	m->v.blanke = m->v.synce + vbackp;
	m->v.blanks = m->v.active - vfrontp - 1;

	/*XXX: Safe underestimate, even "0" works */
	m->v.blankus = (m->v.active - mode->vdisplay - 2) * m->h.active;
	m->v.blankus *= 1000;
	m->v.blankus /= mode->clock;

	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		m->v.blank2e =  m->v.active + m->v.synce + vbackp;
		m->v.blank2s =  m->v.blank2e + (mode->vdisplay * vscan / ilace);
		m->v.active  = (m->v.active * 2) + 1;
		m->interlace = true;
	} else {
		m->v.blank2e = 0;
		m->v.blank2s = 1;
		m->interlace = false;
	}
	m->clock = mode->clock;

	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V);
	asyh->set.mode = true;
}

static int
nv50_head_atomic_check(struct drm_crtc *crtc, struct drm_crtc_state *state)
{
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
	struct nv50_head_atom *armh = &head->arm;
	struct nv50_head_atom *asyh = nv50_head_atom(state);

	NV_ATOMIC(drm, "%s atomic_check %d\n", crtc->name, asyh->state.active);
	asyh->set.mask = 0;

	if (asyh->state.active) {
		if (asyh->state.mode_changed)
			nv50_head_atomic_check_mode(head, asyh);
	}

	memcpy(armh, asyh, sizeof(*asyh));
	asyh->state.mode_changed = 0;
	return 0;
}

850 851 852 853
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
854
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
855
{
856
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
857 858 859
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
860

861
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
862 863
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
864
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
865 866 867 868 869 870 871 872 873 874
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
875 876
	}

877
	push = evo_wait(mast, 4);
878
	if (push) {
879
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
880 881 882
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
883
		if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
884 885 886 887 888 889 890
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

891 892 893 894
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
895
		evo_kick(push, mast);
896 897 898 899 900 901
	}

	return 0;
}

static int
902
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
903
{
904
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
905
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
906
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
907
	struct nouveau_connector *nv_connector;
908 909
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
910

911 912 913
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
914
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
915
	if (nv_connector && nv_connector->native_mode) {
916
		mode = nv_connector->scaling_mode;
917 918 919
		if (nv_connector->scaling_full) /* non-EDID LVDS/eDP mode */
			mode = DRM_MODE_SCALE_FULLSCREEN;
	}
920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
968
		}
969 970 971
		break;
	default:
		break;
B
Ben Skeggs 已提交
972
	}
973

974
	push = evo_wait(mast, 8);
975
	if (push) {
976
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

998
		if (update) {
999
			nv50_display_flip_stop(crtc);
1000 1001
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
1002 1003 1004 1005 1006 1007
		}
	}

	return 0;
}

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
static int
nv50_crtc_set_raster_vblank_dmi(struct nouveau_crtc *nv_crtc, u32 usec)
{
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
	u32 *push;

	push = evo_wait(mast, 8);
	if (!push)
		return -ENOMEM;

	evo_mthd(push, 0x0828 + (nv_crtc->index * 0x400), 1);
	evo_data(push, usec);
	evo_kick(push, mast);
	return 0;
}

1024
static int
1025
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
1026
{
1027
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1028 1029 1030 1031 1032 1033 1034 1035 1036
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
1037
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

1055
static int
1056
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
1057 1058 1059
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
1060
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1061 1062
	u32 *push;

1063
	push = evo_wait(mast, 16);
1064
	if (push) {
1065
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1066 1067 1068 1069 1070 1071 1072 1073
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
1074
			if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
1075
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1076
				evo_data(push, nvfb->r_handle);
1077 1078 1079 1080 1081 1082 1083 1084
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
1085
			evo_data(push, nvfb->r_handle);
1086 1087 1088 1089
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

1090 1091 1092 1093
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
1094
		evo_kick(push, mast);
1095 1096
	}

1097
	nv_crtc->fb.handle = nvfb->r_handle;
1098 1099 1100 1101
	return 0;
}

static void
1102
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
1103
{
1104
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1105
	u32 *push = evo_wait(mast, 16);
1106
	if (push) {
1107
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1108 1109
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
1110
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
1111
		} else
1112
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1113 1114
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
1115
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
1116
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
1117
			evo_data(push, mast->base.vram.handle);
1118
		} else {
1119 1120
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
1121
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
1122
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
1123
			evo_data(push, mast->base.vram.handle);
1124 1125 1126
		}
		evo_kick(push, mast);
	}
1127
	nv_crtc->cursor.visible = true;
1128 1129 1130
}

static void
1131
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
1132
{
1133
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1134 1135
	u32 *push = evo_wait(mast, 16);
	if (push) {
1136
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1137 1138 1139
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
1140
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1141 1142 1143 1144
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
1145 1146 1147 1148 1149 1150
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
1151 1152
		evo_kick(push, mast);
	}
1153
	nv_crtc->cursor.visible = false;
1154
}
1155

1156
static void
1157
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
1158
{
1159
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1160

1161
	if (show && nv_crtc->cursor.nvbo && nv_crtc->base.enabled)
1162
		nv50_crtc_cursor_show(nv_crtc);
1163
	else
1164
		nv50_crtc_cursor_hide(nv_crtc);
1165 1166 1167 1168

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
1169 1170
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
1171
			evo_kick(push, mast);
1172 1173 1174 1175 1176
		}
	}
}

static void
1177
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
1178 1179 1180 1181
{
}

static void
1182
nv50_crtc_prepare(struct drm_crtc *crtc)
1183 1184
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1185
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1186 1187
	u32 *push;

1188
	nv50_display_flip_stop(crtc);
1189

1190
	push = evo_wait(mast, 6);
1191
	if (push) {
1192
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1193 1194 1195 1196 1197
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
1198
		if (nv50_vers(mast) <  GF110_DISP_CORE_CHANNEL_DMA) {
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
1215 1216
	}

1217
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
1218 1219 1220
}

static void
1221
nv50_crtc_commit(struct drm_crtc *crtc)
1222 1223
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1224
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1225 1226
	u32 *push;

1227
	push = evo_wait(mast, 32);
1228
	if (push) {
1229
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1230
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1231
			evo_data(push, nv_crtc->fb.handle);
1232 1233 1234 1235
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1236
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1237
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1238
			evo_data(push, nv_crtc->fb.handle);
1239 1240 1241 1242
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1243
			evo_data(push, mast->base.vram.handle);
1244 1245
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1246
			evo_data(push, nv_crtc->fb.handle);
1247 1248 1249 1250 1251 1252
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1253
			evo_data(push, mast->base.vram.handle);
1254 1255 1256 1257 1258
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1259 1260
	}

1261
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1262
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1263 1264 1265
}

static bool
1266
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1267 1268
		     struct drm_display_mode *adjusted_mode)
{
1269
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1270 1271 1272 1273
	return true;
}

static int
1274
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1275
{
1276
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1277
	struct nv50_head *head = nv50_head(crtc);
1278 1279
	int ret;

1280
	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
B
Ben Skeggs 已提交
1281 1282 1283 1284
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1285 1286
	}

B
Ben Skeggs 已提交
1287
	return ret;
1288 1289 1290
}

static int
1291
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1292 1293 1294
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1295
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1296 1297
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1298
	u32 *push;
1299
	int ret;
1300 1301
	struct nv50_head *head = nv50_head(crtc);
	struct nv50_head_atom *asyh = &head->asy;
1302

1303 1304 1305 1306 1307
	memcpy(&asyh->state.mode, umode, sizeof(*umode));
	memcpy(&asyh->state.adjusted_mode, mode, sizeof(*mode));
	asyh->state.active = true;
	asyh->state.mode_changed = true;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
1308

1309
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1310 1311 1312
	if (ret)
		return ret;

1313 1314
	nv50_head_flush_set(head, asyh);

1315
	push = evo_wait(mast, 64);
1316
	if (push) {
1317
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1318 1319 1320 1321 1322 1323 1324 1325 1326
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}
		evo_kick(push, mast);
1327 1328 1329
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1330 1331
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
1332 1333 1334

	/* G94 only accepts this after setting scale */
	if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA)
1335
		nv50_crtc_set_raster_vblank_dmi(nv_crtc, asyh->mode.v.blankus);
1336

1337
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1338
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1339 1340 1341 1342
	return 0;
}

static int
1343
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1344 1345
			struct drm_framebuffer *old_fb)
{
1346
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1347 1348 1349
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1350
	if (!crtc->primary->fb) {
1351
		NV_DEBUG(drm, "No FB bound\n");
1352 1353 1354
		return 0;
	}

1355
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1356 1357 1358
	if (ret)
		return ret;

1359
	nv50_display_flip_stop(crtc);
1360 1361
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1362 1363 1364 1365
	return 0;
}

static int
1366
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1367 1368 1369 1370
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1371 1372
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1373 1374 1375 1376
	return 0;
}

static void
1377
nv50_crtc_lut_load(struct drm_crtc *crtc)
1378
{
1379
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1380 1381 1382 1383 1384
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1385 1386 1387 1388
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1389
		if (disp->disp->oclass < GF110_DISP) {
1390 1391 1392 1393 1394 1395 1396 1397
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1398 1399 1400
	}
}

B
Ben Skeggs 已提交
1401 1402 1403 1404
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1405
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1406 1407 1408 1409 1410
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1411
static int
1412
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1413 1414 1415
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1416 1417 1418
	struct drm_gem_object *gem = NULL;
	struct nouveau_bo *nvbo = NULL;
	int ret = 0;
1419

1420
	if (handle) {
1421 1422 1423
		if (width != 64 || height != 64)
			return -EINVAL;

1424
		gem = drm_gem_object_lookup(file_priv, handle);
1425 1426 1427 1428
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

1429
		ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
1430 1431
	}

1432
	if (ret == 0) {
1433 1434 1435
		if (nv_crtc->cursor.nvbo)
			nouveau_bo_unpin(nv_crtc->cursor.nvbo);
		nouveau_bo_ref(nvbo, &nv_crtc->cursor.nvbo);
1436
	}
1437
	drm_gem_object_unreference_unlocked(gem);
1438

1439
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1440 1441 1442 1443
	return ret;
}

static int
1444
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1445
{
1446
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1447 1448
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1449 1450
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1451 1452 1453

	nv_crtc->cursor_saved_x = x;
	nv_crtc->cursor_saved_y = y;
1454 1455 1456
	return 0;
}

1457
static int
1458
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1459
		    uint32_t size)
1460 1461 1462 1463
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	u32 i;

1464
	for (i = 0; i < size; i++) {
1465 1466 1467 1468 1469
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1470
	nv50_crtc_lut_load(crtc);
1471 1472

	return 0;
1473 1474
}

1475 1476 1477 1478 1479 1480 1481 1482
static void
nv50_crtc_cursor_restore(struct nouveau_crtc *nv_crtc, int x, int y)
{
	nv50_crtc_cursor_move(&nv_crtc->base, x, y);

	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
}

1483
static void
1484
nv50_crtc_destroy(struct drm_crtc *crtc)
1485 1486
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1487 1488
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1489
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1490

1491 1492 1493 1494 1495 1496 1497 1498
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1499 1500 1501 1502 1503 1504 1505 1506

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1507
	/*XXX: ditto */
1508 1509 1510
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1511

1512
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1513 1514
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1515
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1516

1517 1518 1519 1520
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1521 1522 1523 1524 1525 1526 1527 1528 1529
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1530
	.disable = nv50_crtc_disable,
1531 1532
};

1533 1534 1535 1536
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1537
	.set_config = nouveau_crtc_set_config,
1538
	.destroy = nv50_crtc_destroy,
1539
	.page_flip = nouveau_crtc_page_flip,
1540 1541 1542
};

static int
1543
nv50_crtc_create(struct drm_device *dev, int index)
1544
{
1545 1546
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nvif_device *device = &drm->device;
1547 1548
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1549 1550 1551
	struct drm_crtc *crtc;
	int ret, i;

1552 1553
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1554 1555
		return -ENOMEM;

1556
	head->base.index = index;
1557 1558
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1559
	head->base.cursor.set_pos = nv50_crtc_cursor_restore;
1560
	for (i = 0; i < 256; i++) {
1561 1562 1563
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1564 1565
	}

1566
	crtc = &head->base.base;
1567 1568
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1569 1570
	drm_mode_crtc_set_gamma_size(crtc, 256);

1571
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
1572
			     0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
1573
	if (!ret) {
1574
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
1575
		if (!ret) {
1576
			ret = nouveau_bo_map(head->base.lut.nvbo);
1577 1578 1579
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1580 1581 1582 1583 1584 1585 1586 1587
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

	/* allocate cursor resources */
1588
	ret = nv50_curs_create(device, disp->disp, index, &head->curs);
1589 1590 1591
	if (ret)
		goto out;

1592
	/* allocate page flip / sync resources */
1593 1594
	ret = nv50_base_create(device, disp->disp, index, disp->sync->bo.offset,
			       &head->sync);
1595 1596 1597
	if (ret)
		goto out;

1598 1599
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1600

1601
	/* allocate overlay resources */
1602
	ret = nv50_oimm_create(device, disp->disp, index, &head->oimm);
1603 1604 1605
	if (ret)
		goto out;

1606 1607
	ret = nv50_ovly_create(device, disp->disp, index, disp->sync->bo.offset,
			       &head->ovly);
1608 1609
	if (ret)
		goto out;
1610 1611 1612

out:
	if (ret)
1613
		nv50_crtc_destroy(crtc);
1614 1615 1616
	return ret;
}

1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
/******************************************************************************
 * Encoder helpers
 *****************************************************************************/
static bool
nv50_encoder_mode_fixup(struct drm_encoder *encoder,
			const struct drm_display_mode *mode,
			struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
		nv_connector->scaling_full = false;
		if (nv_connector->scaling_mode == DRM_MODE_SCALE_NONE) {
			switch (nv_connector->type) {
			case DCB_CONNECTOR_LVDS:
			case DCB_CONNECTOR_LVDS_SPWG:
			case DCB_CONNECTOR_eDP:
				/* force use of scaler for non-edid modes */
				if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
					return true;
				nv_connector->scaling_full = true;
				break;
			default:
				return true;
			}
		}

		drm_mode_copy(adjusted_mode, nv_connector->native_mode);
1647 1648 1649 1650 1651
	}

	return true;
}

1652 1653 1654
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1655
static void
1656
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1657 1658
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1659
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1675

1676
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1677 1678 1679
}

static void
1680
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1681 1682 1683 1684
{
}

static void
1685
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1686 1687
		  struct drm_display_mode *adjusted_mode)
{
1688
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1689 1690
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1691
	u32 *push;
B
Ben Skeggs 已提交
1692

1693
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1694

1695
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1696
	if (push) {
1697
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1728 1729 1730 1731 1732 1733
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1734
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1735 1736
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1737
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1738
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1739 1740 1741
	u32 *push;

	if (nv_encoder->crtc) {
1742
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1743

1744
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1745
		if (push) {
1746
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1747 1748 1749 1750 1751 1752 1753
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1754 1755
		}
	}
1756 1757

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1758 1759
}

1760
static enum drm_connector_status
1761
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1762
{
1763
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1764
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
1779

1780 1781
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
1782
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1783

1784
	return connector_status_connected;
1785 1786
}

B
Ben Skeggs 已提交
1787
static void
1788
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1789 1790 1791 1792 1793
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1794 1795
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
1796
	.mode_fixup = nv50_encoder_mode_fixup,
1797 1798 1799 1800 1801 1802
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1803 1804
};

1805 1806
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1807 1808 1809
};

static int
1810
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1811
{
1812
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1813
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
1814
	struct nvkm_i2c_bus *bus;
B
Ben Skeggs 已提交
1815 1816
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1817
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1818 1819 1820 1821 1822 1823

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1824 1825 1826 1827

	bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
	if (bus)
		nv_encoder->i2c = &bus->i2c;
B
Ben Skeggs 已提交
1828 1829 1830 1831

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1832 1833
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
			 "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
1834
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1835 1836 1837 1838

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1839

1840 1841 1842 1843
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1844
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1845 1846
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
1847
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1848
	struct nouveau_connector *nv_connector;
1849
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1850 1851 1852 1853 1854
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
1855 1856
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
1857 1858 1859
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1860 1861
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
1862
	};
1863 1864 1865 1866 1867 1868

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
1869
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
1870

1871 1872
	nvif_mthd(disp->disp, 0, &args,
		  sizeof(args.base) + drm_eld_size(args.data));
1873 1874 1875
}

static void
B
Ben Skeggs 已提交
1876
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1877 1878
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1879
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1880 1881 1882 1883 1884 1885 1886
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1887 1888
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
1889
	};
1890

1891
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1892 1893 1894 1895 1896 1897
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1898
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1899
{
1900 1901
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1902
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
1916 1917 1918 1919 1920 1921 1922
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
1923
	max_ac_packet -= args.pwr.rekey;
1924
	max_ac_packet -= 18; /* constant from tegra */
1925
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
1926

1927
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1928
	nv50_audio_mode_set(encoder, mode);
1929 1930 1931
}

static void
1932
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1933
{
1934
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1935
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
1946

1947
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1948 1949
}

1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
/******************************************************************************
 * MST
 *****************************************************************************/
struct nv50_mstm {
	struct nouveau_encoder *outp;

	struct drm_dp_mst_topology_mgr mgr;
};

static int
nv50_mstm_enable(struct nv50_mstm *mstm, u8 dpcd, int state)
{
	struct nouveau_encoder *outp = mstm->outp;
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_mst_link_v0 mst;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_LINK,
		.base.hasht = outp->dcb->hasht,
		.base.hashm = outp->dcb->hashm,
		.mst.state = state,
	};
	struct nouveau_drm *drm = nouveau_drm(outp->base.base.dev);
	struct nvif_object *disp = &drm->display->disp;
	int ret;

	if (dpcd >= 0x12) {
		ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CTRL, &dpcd);
		if (ret < 0)
			return ret;

		dpcd &= ~DP_MST_EN;
		if (state)
			dpcd |= DP_MST_EN;

		ret = drm_dp_dpcd_writeb(mstm->mgr.aux, DP_MSTM_CTRL, dpcd);
		if (ret < 0)
			return ret;
	}

	return nvif_mthd(disp, 0, &args, sizeof(args));
}

int
nv50_mstm_detect(struct nv50_mstm *mstm, u8 dpcd[8], int allow)
{
	int ret, state = 0;

	if (!mstm)
		return 0;

	if (dpcd[0] >= 0x12 && allow) {
		ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CAP, &dpcd[1]);
		if (ret < 0)
			return ret;

		state = dpcd[1] & DP_MST_CAP;
	}

	ret = nv50_mstm_enable(mstm, dpcd[0], state);
	if (ret)
		return ret;

	ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, state);
	if (ret)
		return nv50_mstm_enable(mstm, dpcd[0], 0);

	return mstm->mgr.mst_state;
}

static void
nv50_mstm_del(struct nv50_mstm **pmstm)
{
	struct nv50_mstm *mstm = *pmstm;
	if (mstm) {
		kfree(*pmstm);
		*pmstm = NULL;
	}
}

static int
nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
	      int conn_base_id, struct nv50_mstm **pmstm)
{
	const int max_payloads = hweight8(outp->dcb->heads);
	struct drm_device *dev = outp->base.base.dev;
	struct nv50_mstm *mstm;
	int ret;

	if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
		return -ENOMEM;
	mstm->outp = outp;

	ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev->dev, aux, aux_max,
					   max_payloads, conn_base_id);
	if (ret)
		return ret;

	return 0;
}

2052 2053 2054
/******************************************************************************
 * SOR
 *****************************************************************************/
2055
static void
2056
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
2057 2058
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
2092
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
2093 2094 2095 2096 2097 2098
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

2099
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
2100 2101
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
2102
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
2103
	} else {
2104
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
2105
	}
2106 2107
}

2108
static void
2109
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
2110
{
2111 2112 2113
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
2114
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2115 2116 2117 2118 2119
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
2120
		}
2121
		evo_kick(push, mast);
2122
	}
2123 2124 2125 2126 2127 2128 2129
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
2130 2131 2132

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
2133 2134 2135 2136

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
2137
		nv50_audio_disconnect(encoder, nv_crtc);
2138 2139
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
2140 2141
}

2142
static void
2143
nv50_sor_commit(struct drm_encoder *encoder)
2144 2145 2146 2147
{
}

static void
2148
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
2149
		  struct drm_display_mode *mode)
2150
{
2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
2162 2163
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
2164
	struct drm_device *dev = encoder->dev;
2165
	struct nouveau_drm *drm = nouveau_drm(dev);
2166
	struct nouveau_connector *nv_connector;
2167
	struct nvbios *bios = &drm->vbios;
2168
	u32 mask, ctrl;
2169 2170 2171
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
2172

2173
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
2174 2175
	nv_encoder->crtc = encoder->crtc;

2176
	switch (nv_encoder->dcb->type) {
2177
	case DCB_OUTPUT_TMDS:
2178
		if (nv_encoder->dcb->sorconf.link & 1) {
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
			proto = 0x1;
			/* Only enable dual-link if:
			 *  - Need to (i.e. rate > 165MHz)
			 *  - DCB says we can
			 *  - Not an HDMI monitor, since there's no dual-link
			 *    on HDMI.
			 */
			if (mode->clock >= 165000 &&
			    nv_encoder->dcb->duallink_possible &&
			    !drm_detect_hdmi_monitor(nv_connector->edid))
				proto |= 0x4;
2190
		} else {
2191
			proto = 0x2;
2192 2193
		}

2194
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
2195
		break;
2196
	case DCB_OUTPUT_LVDS:
2197 2198
		proto = 0x0;

2199 2200
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
2201
				lvds.lvds.script |= 0x0100;
2202
			if (bios->fp.if_is_24bit)
2203
				lvds.lvds.script |= 0x0200;
2204
		} else {
2205
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
2206
				if (((u8 *)nv_connector->edid)[121] == 2)
2207
					lvds.lvds.script |= 0x0100;
2208 2209
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
2210
				lvds.lvds.script |= 0x0100;
2211
			}
2212

2213
			if (lvds.lvds.script & 0x0100) {
2214
				if (bios->fp.strapless_is_24bit & 2)
2215
					lvds.lvds.script |= 0x0200;
2216 2217
			} else {
				if (bios->fp.strapless_is_24bit & 1)
2218
					lvds.lvds.script |= 0x0200;
2219 2220 2221
			}

			if (nv_connector->base.display_info.bpc == 8)
2222
				lvds.lvds.script |= 0x0200;
2223
		}
2224

2225
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
2226
		break;
2227
	case DCB_OUTPUT_DP:
2228
		if (nv_connector->base.display_info.bpc == 6) {
2229
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
2230
			depth = 0x2;
2231 2232
		} else
		if (nv_connector->base.display_info.bpc == 8) {
2233
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
2234
			depth = 0x5;
2235 2236 2237
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
2238
		}
2239 2240

		if (nv_encoder->dcb->sorconf.link & 1)
2241
			proto = 0x8;
2242
		else
2243
			proto = 0x9;
2244
		nv50_audio_mode_set(encoder, mode);
2245
		break;
2246 2247 2248 2249
	default:
		BUG_ON(1);
		break;
	}
2250

2251
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
2252

2253
	if (nv50_vers(mast) >= GF110_DISP) {
2254 2255
		u32 *push = evo_wait(mast, 3);
		if (push) {
2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
2270
			evo_kick(push, mast);
2271 2272
		}

2273 2274 2275 2276 2277 2278 2279 2280 2281
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
2282 2283
	}

2284
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
2285 2286 2287
}

static void
2288
nv50_sor_destroy(struct drm_encoder *encoder)
2289
{
2290 2291
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	nv50_mstm_del(&nv_encoder->dp.mstm);
2292 2293 2294 2295
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2296 2297
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
2298
	.mode_fixup = nv50_encoder_mode_fixup,
2299
	.prepare = nv50_sor_disconnect,
2300 2301 2302 2303
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2304 2305
};

2306 2307
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2308 2309 2310
};

static int
2311
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2312
{
2313
	struct nouveau_connector *nv_connector = nouveau_connector(connector);
2314
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2315
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2316 2317
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2318
	int type, ret;
2319 2320 2321 2322 2323 2324 2325 2326 2327

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2328 2329 2330 2331 2332 2333 2334 2335

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

2336 2337 2338
	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2339 2340
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
			 "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
2341 2342 2343 2344
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);

2345 2346 2347 2348 2349 2350 2351
	if (dcbe->type == DCB_OUTPUT_DP) {
		struct nvkm_i2c_aux *aux =
			nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
		if (aux) {
			nv_encoder->i2c = &aux->i2c;
			nv_encoder->aux = aux;
		}
2352 2353 2354 2355 2356 2357 2358 2359 2360

		/*TODO: Use DP Info Table to check for support. */
		if (nv50_disp(encoder->dev)->disp->oclass >= GF110_DISP) {
			ret = nv50_mstm_new(nv_encoder, &nv_connector->aux, 16,
					    nv_connector->base.base.id,
					    &nv_encoder->dp.mstm);
			if (ret)
				return ret;
		}
2361 2362 2363 2364 2365 2366 2367
	} else {
		struct nvkm_i2c_bus *bus =
			nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
		if (bus)
			nv_encoder->i2c = &bus->i2c;
	}

2368 2369
	return 0;
}
2370

2371 2372 2373 2374 2375 2376 2377 2378 2379
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2393 2394 2395 2396 2397 2398 2399
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
2400 2401
	if (!nv50_encoder_mode_fixup(encoder, mode, adjusted_mode))
		return false;
2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444
	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
2445
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
2474
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2510
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2511 2512 2513
	struct nvkm_i2c_bus *bus = NULL;
	struct nvkm_i2c_aux *aux = NULL;
	struct i2c_adapter *ddc;
2514 2515 2516 2517 2518 2519
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
2520 2521
		bus  = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
		ddc  = bus ? &bus->i2c : NULL;
2522 2523 2524
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
2525 2526
		aux  = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
		ddc  = aux ? &aux->i2c : NULL;
2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;
2539
	nv_encoder->aux = aux;
2540 2541 2542 2543

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2544 2545
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
			 "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
2546 2547 2548 2549 2550 2551
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2552 2553 2554 2555
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2556
static void
2557
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2558
{
2559 2560 2561 2562
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2573 2574 2575 2576 2577
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
2578
			struct gf119_dma_v0 gf119;
2579 2580
		};
	} args = {};
2581 2582
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2583
	u32 size = sizeof(args.base);
2584 2585 2586
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2587
		if (fbdma->core.handle == name)
2588 2589 2590 2591 2592 2593 2594 2595
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2596 2597 2598 2599
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2600

2601
	if (drm->device.info.chipset < 0x80) {
2602 2603
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2604
	} else
2605
	if (drm->device.info.chipset < 0xc0) {
2606 2607 2608
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2609
	} else
2610
	if (drm->device.info.chipset < 0xd0) {
2611 2612
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2613
	} else {
2614 2615 2616
		args.gf119.page = GF119_DMA_V0_PAGE_LP;
		args.gf119.kind = kind;
		size += sizeof(args.gf119);
2617 2618 2619
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2620
		struct nv50_head *head = nv50_head(crtc);
2621 2622
		int ret = nvif_object_init(&head->sync.base.base.user, name,
					   NV_DMA_IN_MEMORY, &args, size,
2623
					   &fbdma->base[head->base.index]);
2624
		if (ret) {
2625
			nv50_fbdma_fini(fbdma);
2626 2627 2628 2629
			return ret;
		}
	}

2630 2631
	ret = nvif_object_init(&mast->base.base.user, name, NV_DMA_IN_MEMORY,
			       &args, size, &fbdma->core);
2632
	if (ret) {
2633
		nv50_fbdma_fini(fbdma);
2634 2635 2636 2637 2638 2639
		return ret;
	}

	return 0;
}

2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2651 2652 2653
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2654

2655
	if (drm->device.info.chipset >= 0xc0)
2656 2657
		tile >>= 4; /* yep.. */

2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2670
	if (disp->disp->oclass < G82_DISP) {
2671 2672 2673 2674
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2675
	if (disp->disp->oclass < GF110_DISP) {
2676 2677
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2678
	} else {
2679 2680
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2681
	}
2682
	nv_fb->r_handle = 0xffff0000 | kind;
2683

2684 2685
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
2686 2687
}

2688 2689 2690
/******************************************************************************
 * Init
 *****************************************************************************/
2691

2692
void
2693
nv50_display_fini(struct drm_device *dev)
2694 2695 2696 2697
{
}

int
2698
nv50_display_init(struct drm_device *dev)
2699
{
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
2710 2711

		nv50_crtc_lut_load(crtc);
2712
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2713
	}
2714

2715
	evo_mthd(push, 0x0088, 1);
2716
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2717 2718
	evo_kick(push, nv50_mast(dev));
	return 0;
2719 2720 2721
}

void
2722
nv50_display_destroy(struct drm_device *dev)
2723
{
2724
	struct nv50_disp *disp = nv50_disp(dev);
2725 2726 2727
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2728
		nv50_fbdma_fini(fbdma);
2729
	}
2730

2731
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2732

2733
	nouveau_bo_unmap(disp->sync);
2734 2735
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2736
	nouveau_bo_ref(NULL, &disp->sync);
2737

2738
	nouveau_display(dev)->priv = NULL;
2739 2740 2741 2742
	kfree(disp);
}

int
2743
nv50_display_create(struct drm_device *dev)
2744
{
2745
	struct nvif_device *device = &nouveau_drm(dev)->device;
2746 2747
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2748
	struct drm_connector *connector, *tmp;
2749
	struct nv50_disp *disp;
2750
	struct dcb_output *dcbe;
2751
	int crtcs, ret, i;
2752 2753 2754 2755

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2756
	INIT_LIST_HEAD(&disp->fbdma);
2757 2758

	nouveau_display(dev)->priv = disp;
2759 2760 2761
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2762 2763
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2764
	disp->disp = &nouveau_display(dev)->disp;
2765

2766 2767
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
2768
			     0, 0x0000, NULL, NULL, &disp->sync);
2769
	if (!ret) {
2770
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
2771
		if (!ret) {
2772
			ret = nouveau_bo_map(disp->sync);
2773 2774 2775
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2776 2777 2778 2779 2780 2781 2782 2783
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2784
	ret = nv50_core_create(device, disp->disp, disp->sync->bo.offset,
2785
			      &disp->mast);
2786 2787 2788
	if (ret)
		goto out;

2789
	/* create crtc objects to represent the hw heads */
2790
	if (disp->disp->oclass >= GF110_DISP)
2791
		crtcs = nvif_rd32(&device->object, 0x022448);
2792 2793 2794
	else
		crtcs = 2;

2795
	for (i = 0; i < crtcs; i++) {
2796
		ret = nv50_crtc_create(dev, i);
2797 2798 2799 2800
		if (ret)
			goto out;
	}

2801 2802 2803 2804 2805 2806
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2823 2824
		}

2825 2826 2827 2828
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2829
			ret = 0;
2830 2831 2832 2833 2834 2835 2836 2837
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2838
		NV_WARN(drm, "%s has no encoders, removing\n",
2839
			connector->name);
2840 2841 2842
		connector->funcs->destroy(connector);
	}

2843 2844
out:
	if (ret)
2845
		nv50_display_destroy(dev);
2846 2847
	return ret;
}