nv50_display.c 70.0 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_plane_helper.h>
30
#include <drm/drm_dp_helper.h>
31

32 33
#include <nvif/class.h>

34 35 36
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
37 38 39
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
40
#include "nouveau_fence.h"
41
#include "nv50_display.h"
42

43 44
#define EVO_DMA_NR 9

45
#define EVO_MASTER  (0x00)
46
#define EVO_FLIP(c) (0x01 + (c))
47 48
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
49 50
#define EVO_CURS(c) (0x0d + (c))

51 52
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
53 54 55
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
56

57 58 59 60
/******************************************************************************
 * EVO channel
 *****************************************************************************/

61
struct nv50_chan {
62
	struct nvif_object user;
63
	struct nvif_device *device;
64 65 66
};

static int
67
nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
68
		 const s32 *oclass, u8 head, void *data, u32 size,
69
		 struct nv50_chan *chan)
70
{
71
	const u32 handle = (oclass[0] << 16) | head;
72 73
	struct nvif_sclass *sclass;
	int ret, i, n;
74

75 76
	chan->device = device;

77
	ret = n = nvif_object_sclass_get(disp, &sclass);
78 79 80
	if (ret < 0)
		return ret;

81
	while (oclass[0]) {
82 83
		for (i = 0; i < n; i++) {
			if (sclass[i].oclass == oclass[0]) {
84 85
				ret = nvif_object_init(disp, handle, oclass[0],
						       data, size, &chan->user);
86 87
				if (ret == 0)
					nvif_object_map(&chan->user);
88
				nvif_object_sclass_put(&sclass);
89 90
				return ret;
			}
91
		}
92
		oclass++;
93
	}
94

95
	nvif_object_sclass_put(&sclass);
96
	return -ENOSYS;
97 98 99
}

static void
100
nv50_chan_destroy(struct nv50_chan *chan)
101
{
102
	nvif_object_fini(&chan->user);
103 104 105 106 107 108
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

109 110
struct nv50_pioc {
	struct nv50_chan base;
111 112 113
};

static void
114
nv50_pioc_destroy(struct nv50_pioc *pioc)
115
{
116
	nv50_chan_destroy(&pioc->base);
117 118 119
}

static int
120
nv50_pioc_create(struct nvif_device *device, struct nvif_object *disp,
121
		 const s32 *oclass, u8 head, void *data, u32 size,
122
		 struct nv50_pioc *pioc)
123
{
124 125
	return nv50_chan_create(device, disp, oclass, head, data, size,
				&pioc->base);
126 127 128 129 130 131 132 133 134 135 136
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
137 138
nv50_curs_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, struct nv50_curs *curs)
139
{
140
	struct nv50_disp_cursor_v0 args = {
141 142
		.head = head,
	};
143
	static const s32 oclass[] = {
144 145 146 147 148
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
149 150 151
		0
	};

152 153
	return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
				&curs->base);
154 155 156 157 158 159 160 161 162 163 164
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
165 166
nv50_oimm_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, struct nv50_oimm *oimm)
167
{
168
	struct nv50_disp_cursor_v0 args = {
169 170
		.head = head,
	};
171
	static const s32 oclass[] = {
172 173 174 175 176
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
177 178 179
		0
	};

180 181
	return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
				&oimm->base);
182 183 184 185 186 187
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

188 189
struct nv50_dmac {
	struct nv50_chan base;
190 191
	dma_addr_t handle;
	u32 *ptr;
192

193 194 195
	struct nvif_object sync;
	struct nvif_object vram;

196 197 198 199
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
200 201 202
};

static void
203
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
204
{
205 206
	struct nvif_device *device = dmac->base.device;

207 208 209 210 211
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

212
	if (dmac->ptr) {
213 214
		struct device *dev = nvxx_device(device)->dev;
		dma_free_coherent(dev, PAGE_SIZE, dmac->ptr, dmac->handle);
215 216 217
	}
}

218
static int
219
nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
220
		 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
221
		 struct nv50_dmac *dmac)
222
{
223
	struct nv50_disp_core_channel_dma_v0 *args = data;
224
	struct nvif_object pushbuf;
225 226
	int ret;

227 228
	mutex_init(&dmac->lock);

229 230
	dmac->ptr = dma_alloc_coherent(nvxx_device(device)->dev, PAGE_SIZE,
				       &dmac->handle, GFP_KERNEL);
231 232 233
	if (!dmac->ptr)
		return -ENOMEM;

234
	ret = nvif_object_init(&device->object, 0xd0000000,
235
			       NV_DMA_FROM_MEMORY, &(struct nv_dma_v0) {
236 237
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
238 239
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
240
			       }, sizeof(struct nv_dma_v0), &pushbuf);
241
	if (ret)
242
		return ret;
243

244 245
	args->pushbuf = nvif_handle(&pushbuf);

246 247
	ret = nv50_chan_create(device, disp, oclass, head, data, size,
			       &dmac->base);
248
	nvif_object_fini(&pushbuf);
249 250 251
	if (ret)
		return ret;

252
	ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
253 254 255
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
256 257
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
258
			       }, sizeof(struct nv_dma_v0),
259
			       &dmac->sync);
260 261 262
	if (ret)
		return ret;

263
	ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
264 265 266
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
267
					.start = 0,
268
					.limit = device->info.ram_user - 1,
269
			       }, sizeof(struct nv_dma_v0),
270
			       &dmac->vram);
271
	if (ret)
272 273
		return ret;

274 275 276
	return ret;
}

277 278 279 280
/******************************************************************************
 * Core
 *****************************************************************************/

281 282
struct nv50_mast {
	struct nv50_dmac base;
283 284
};

285
static int
286 287
nv50_core_create(struct nvif_device *device, struct nvif_object *disp,
		 u64 syncbuf, struct nv50_mast *core)
288
{
289 290
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
291
	};
292
	static const s32 oclass[] = {
B
Ben Skeggs 已提交
293
		GM204_DISP_CORE_CHANNEL_DMA,
294 295 296 297 298 299 300 301 302
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
303 304 305
		0
	};

306 307
	return nv50_dmac_create(device, disp, oclass, 0, &args, sizeof(args),
				syncbuf, &core->base);
308 309 310 311 312
}

/******************************************************************************
 * Base
 *****************************************************************************/
313

314 315
struct nv50_sync {
	struct nv50_dmac base;
316 317
	u32 addr;
	u32 data;
318 319
};

320
static int
321 322
nv50_base_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, u64 syncbuf, struct nv50_sync *base)
323
{
324 325
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
326 327
		.head = head,
	};
328
	static const s32 oclass[] = {
329 330 331 332 333 334 335
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
336 337 338
		0
	};

339
	return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
340 341 342 343 344 345 346
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

347 348
struct nv50_ovly {
	struct nv50_dmac base;
349
};
350

351
static int
352 353
nv50_ovly_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, u64 syncbuf, struct nv50_ovly *ovly)
354
{
355 356
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
357 358
		.head = head,
	};
359
	static const s32 oclass[] = {
360 361 362 363 364 365
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
366 367 368
		0
	};

369
	return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
370 371
				syncbuf, &ovly->base);
}
372

373
struct nv50_head {
374
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
375
	struct nouveau_bo *image;
376 377 378 379
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
380 381
};

382 383 384 385 386 387
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
388 389 390 391 392 393 394
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
395

396
struct nv50_disp {
397
	struct nvif_object *disp;
398
	struct nv50_mast mast;
399

400
	struct list_head fbdma;
401 402

	struct nouveau_bo *sync;
403 404
};

405 406
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
407
{
408
	return nouveau_display(dev)->priv;
409 410
}

411
#define nv50_mast(d) (&nv50_disp(d)->mast)
412

413
static struct drm_crtc *
414
nv50_display_crtc_get(struct drm_encoder *encoder)
415 416 417 418 419 420 421
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
422
static u32 *
423
evo_wait(void *evoc, int nr)
424
{
425
	struct nv50_dmac *dmac = evoc;
426
	struct nvif_device *device = dmac->base.device;
427
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
428

429
	mutex_lock(&dmac->lock);
430
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
431
		dmac->ptr[put] = 0x20000000;
432

433
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
434 435 436 437
		if (nvif_msec(device, 2000,
			if (!nvif_rd32(&dmac->base.user, 0x0004))
				break;
		) < 0) {
438
			mutex_unlock(&dmac->lock);
B
Ben Skeggs 已提交
439
			printk(KERN_ERR "nouveau: evo channel stalled\n");
440 441 442 443 444 445
			return NULL;
		}

		put = 0;
	}

446
	return dmac->ptr + put;
447 448 449
}

static void
450
evo_kick(u32 *push, void *evoc)
451
{
452
	struct nv50_dmac *dmac = evoc;
453
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
454
	mutex_unlock(&dmac->lock);
455 456
}

457
#if 1
458 459
#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)
460 461 462 463 464 465 466 467 468 469 470 471
#else
#define evo_mthd(p,m,s) do {                                                   \
	const u32 _m = (m), _s = (s);                                          \
	printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__);                     \
	*((p)++) = ((_s << 18) | _m);                                          \
} while(0)
#define evo_data(p,d) do {                                                     \
	const u32 _d = (d);                                                    \
	printk(KERN_ERR "\t%08x\n", _d);                                       \
	*((p)++) = _d;                                                         \
} while(0)
#endif
472

473 474 475
static bool
evo_sync_wait(void *data)
{
476 477 478 479
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
480 481 482
}

static int
483
evo_sync(struct drm_device *dev)
484
{
485
	struct nvif_device *device = &nouveau_drm(dev)->device;
486 487
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
488
	u32 *push = evo_wait(mast, 8);
489
	if (push) {
490
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
491
		evo_mthd(push, 0x0084, 1);
492
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
493 494 495
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
496
		evo_kick(push, mast);
497 498 499 500
		if (nvif_msec(device, 2000,
			if (evo_sync_wait(disp->sync))
				break;
		) >= 0)
501 502 503 504 505 506 507
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
508
 * Page flipping channel
509 510
 *****************************************************************************/
struct nouveau_bo *
511
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
512
{
513
	return nv50_disp(dev)->sync;
514 515
}

516 517 518 519 520 521 522 523 524 525
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
526
					      flip->chan->data)
527 528 529 530 531
		return true;
	usleep_range(1, 2);
	return false;
}

532
void
533
nv50_display_flip_stop(struct drm_crtc *crtc)
534
{
535
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
536 537 538 539
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
540 541
	u32 *push;

542
	push = evo_wait(flip.chan, 8);
543 544 545 546 547 548 549 550 551
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
552
		evo_kick(push, flip.chan);
553
	}
554

555 556 557 558
	nvif_msec(device, 2000,
		if (nv50_display_flip_wait(&flip))
			break;
	);
559 560 561
}

int
562
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
563 564 565 566
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
567
	struct nv50_head *head = nv50_head(crtc);
568
	struct nv50_sync *sync = nv50_sync(crtc);
569
	u32 *push;
B
Ben Skeggs 已提交
570
	int ret;
571

572 573 574 575
	if (crtc->primary->fb->width != fb->width ||
	    crtc->primary->fb->height != fb->height)
		return -EINVAL;

576 577 578
	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
579 580
	if (chan == NULL)
		evo_sync(crtc->dev);
581

582
	push = evo_wait(sync, 128);
583 584 585
	if (unlikely(push == NULL))
		return -EBUSY;

586
	if (chan && chan->user.oclass < G82_CHANNEL_GPFIFO) {
587 588 589 590 591
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
592
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
593 594 595 596 597 598 599
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
600
	if (chan && chan->user.oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
601
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
602 603 604 605 606
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
607
		OUT_RING  (chan, chan->vram.handle);
608 609 610 611 612 613 614 615 616 617 618 619
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
620
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
638

639 640 641
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
642 643 644 645 646 647 648 649 650 651 652 653 654
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
655 656 657
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
658
	evo_data(push, sync->base.sync.handle);
659 660 661 662
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
663
	evo_data(push, nv_fb->r_handle);
664 665 666
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
667
	if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
668 669 670 671 672 673 674 675 676 677 678 679 680 681
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
682 683
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
684
	evo_kick(push, sync);
B
Ben Skeggs 已提交
685 686

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
687 688 689
	return 0;
}

690 691 692 693
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
694
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
695
{
696
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
697 698 699
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
700

701
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
702 703
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
704
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
705 706 707 708 709 710 711 712 713 714
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
715 716
	}

717
	push = evo_wait(mast, 4);
718
	if (push) {
719
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
720 721 722
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
723
		if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
724 725 726 727 728 729 730
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

731 732 733 734
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
735
		evo_kick(push, mast);
736 737 738 739 740 741
	}

	return 0;
}

static int
742
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
743
{
744
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
745
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
746
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
747
	struct nouveau_connector *nv_connector;
748 749
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
750

751 752 753
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
754
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
755
	if (nv_connector && nv_connector->native_mode) {
756
		mode = nv_connector->scaling_mode;
757 758 759
		if (nv_connector->scaling_full) /* non-EDID LVDS/eDP mode */
			mode = DRM_MODE_SCALE_FULLSCREEN;
	}
760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
809
		}
810 811 812
		break;
	default:
		break;
B
Ben Skeggs 已提交
813
	}
814

815
	push = evo_wait(mast, 8);
816
	if (push) {
817
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

839
		if (update) {
840
			nv50_display_flip_stop(crtc);
841 842
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
843 844 845 846 847 848
		}
	}

	return 0;
}

849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864
static int
nv50_crtc_set_raster_vblank_dmi(struct nouveau_crtc *nv_crtc, u32 usec)
{
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
	u32 *push;

	push = evo_wait(mast, 8);
	if (!push)
		return -ENOMEM;

	evo_mthd(push, 0x0828 + (nv_crtc->index * 0x400), 1);
	evo_data(push, usec);
	evo_kick(push, mast);
	return 0;
}

865
static int
866
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
867
{
868
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
869 870 871 872 873 874 875 876 877
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
878
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

896
static int
897
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
898 899 900
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
901
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
902 903
	u32 *push;

904
	push = evo_wait(mast, 16);
905
	if (push) {
906
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
907 908 909 910 911 912 913 914
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
915
			if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
916
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
917
				evo_data(push, nvfb->r_handle);
918 919 920 921 922 923 924 925
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
926
			evo_data(push, nvfb->r_handle);
927 928 929 930
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

931 932 933 934
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
935
		evo_kick(push, mast);
936 937
	}

938
	nv_crtc->fb.handle = nvfb->r_handle;
939 940 941 942
	return 0;
}

static void
943
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
944
{
945
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
946
	u32 *push = evo_wait(mast, 16);
947
	if (push) {
948
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
949 950
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
951
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
952
		} else
953
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
954 955
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
956
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
957
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
958
			evo_data(push, mast->base.vram.handle);
959
		} else {
960 961
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
962
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
963
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
964
			evo_data(push, mast->base.vram.handle);
965 966 967
		}
		evo_kick(push, mast);
	}
968
	nv_crtc->cursor.visible = true;
969 970 971
}

static void
972
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
973
{
974
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
975 976
	u32 *push = evo_wait(mast, 16);
	if (push) {
977
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
978 979 980
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
981
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
982 983 984 985
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
986 987 988 989 990 991
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
992 993
		evo_kick(push, mast);
	}
994
	nv_crtc->cursor.visible = false;
995
}
996

997
static void
998
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
999
{
1000
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1001

1002
	if (show && nv_crtc->cursor.nvbo && nv_crtc->base.enabled)
1003
		nv50_crtc_cursor_show(nv_crtc);
1004
	else
1005
		nv50_crtc_cursor_hide(nv_crtc);
1006 1007 1008 1009

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
1010 1011
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
1012
			evo_kick(push, mast);
1013 1014 1015 1016 1017
		}
	}
}

static void
1018
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
1019 1020 1021 1022
{
}

static void
1023
nv50_crtc_prepare(struct drm_crtc *crtc)
1024 1025
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1026
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1027 1028
	u32 *push;

1029
	nv50_display_flip_stop(crtc);
1030

1031
	push = evo_wait(mast, 6);
1032
	if (push) {
1033
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1034 1035 1036 1037 1038
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
1039
		if (nv50_vers(mast) <  GF110_DISP_CORE_CHANNEL_DMA) {
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
1056 1057
	}

1058
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
1059 1060 1061
}

static void
1062
nv50_crtc_commit(struct drm_crtc *crtc)
1063 1064
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1065
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1066 1067
	u32 *push;

1068
	push = evo_wait(mast, 32);
1069
	if (push) {
1070
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1071
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1072
			evo_data(push, nv_crtc->fb.handle);
1073 1074 1075 1076
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1077
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1078
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1079
			evo_data(push, nv_crtc->fb.handle);
1080 1081 1082 1083
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1084
			evo_data(push, mast->base.vram.handle);
1085 1086
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1087
			evo_data(push, nv_crtc->fb.handle);
1088 1089 1090 1091 1092 1093
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1094
			evo_data(push, mast->base.vram.handle);
1095 1096 1097 1098 1099
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1100 1101
	}

1102
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1103
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1104 1105 1106
}

static bool
1107
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1108 1109
		     struct drm_display_mode *adjusted_mode)
{
1110
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1111 1112 1113 1114
	return true;
}

static int
1115
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1116
{
1117
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1118
	struct nv50_head *head = nv50_head(crtc);
1119 1120
	int ret;

1121
	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
B
Ben Skeggs 已提交
1122 1123 1124 1125
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1126 1127
	}

B
Ben Skeggs 已提交
1128
	return ret;
1129 1130 1131
}

static int
1132
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1133 1134 1135
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1136
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1137 1138
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1139 1140 1141 1142
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
1143
	u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
1144
	u32 *push;
1145 1146
	int ret;

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
1160 1161 1162 1163 1164
	/* XXX: Safe underestimate, even "0" works */
	vblankus = (vactive - mode->vdisplay - 2) * hactive;
	vblankus *= 1000;
	vblankus /= mode->clock;

1165 1166 1167 1168 1169 1170
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1171
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1172 1173 1174
	if (ret)
		return ret;

1175
	push = evo_wait(mast, 64);
1176
	if (push) {
1177
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1178 1179 1180
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
1181
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 6);
1182 1183 1184 1185 1186 1187
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
1188
			evo_mthd(push, 0x082c + (nv_crtc->index * 0x400), 1);
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1213 1214 1215
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1216 1217
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
1218 1219 1220 1221 1222

	/* G94 only accepts this after setting scale */
	if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA)
		nv50_crtc_set_raster_vblank_dmi(nv_crtc, vblankus);

1223
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1224
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1225 1226 1227 1228
	return 0;
}

static int
1229
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1230 1231
			struct drm_framebuffer *old_fb)
{
1232
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1233 1234 1235
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1236
	if (!crtc->primary->fb) {
1237
		NV_DEBUG(drm, "No FB bound\n");
1238 1239 1240
		return 0;
	}

1241
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1242 1243 1244
	if (ret)
		return ret;

1245
	nv50_display_flip_stop(crtc);
1246 1247
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1248 1249 1250 1251
	return 0;
}

static int
1252
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1253 1254 1255 1256
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1257 1258
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1259 1260 1261 1262
	return 0;
}

static void
1263
nv50_crtc_lut_load(struct drm_crtc *crtc)
1264
{
1265
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1266 1267 1268 1269 1270
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1271 1272 1273 1274
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1275
		if (disp->disp->oclass < GF110_DISP) {
1276 1277 1278 1279 1280 1281 1282 1283
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1284 1285 1286
	}
}

B
Ben Skeggs 已提交
1287 1288 1289 1290
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1291
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1292 1293 1294 1295 1296
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1297
static int
1298
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1299 1300 1301 1302
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
1303 1304 1305
	struct drm_gem_object *gem = NULL;
	struct nouveau_bo *nvbo = NULL;
	int ret = 0;
1306

1307
	if (handle) {
1308 1309 1310 1311 1312 1313 1314 1315
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

1316
		ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
1317 1318
	}

1319
	if (ret == 0) {
1320 1321 1322
		if (nv_crtc->cursor.nvbo)
			nouveau_bo_unpin(nv_crtc->cursor.nvbo);
		nouveau_bo_ref(nvbo, &nv_crtc->cursor.nvbo);
1323
	}
1324
	drm_gem_object_unreference_unlocked(gem);
1325

1326
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1327 1328 1329 1330
	return ret;
}

static int
1331
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1332
{
1333
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1334 1335
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1336 1337
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1338 1339 1340

	nv_crtc->cursor_saved_x = x;
	nv_crtc->cursor_saved_y = y;
1341 1342 1343 1344
	return 0;
}

static void
1345
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1346 1347 1348
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1349
	u32 end = min_t(u32, start + size, 256);
1350 1351 1352 1353 1354 1355 1356 1357
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1358
	nv50_crtc_lut_load(crtc);
1359 1360
}

1361 1362 1363 1364 1365 1366 1367 1368
static void
nv50_crtc_cursor_restore(struct nouveau_crtc *nv_crtc, int x, int y)
{
	nv50_crtc_cursor_move(&nv_crtc->base, x, y);

	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
}

1369
static void
1370
nv50_crtc_destroy(struct drm_crtc *crtc)
1371 1372
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1373 1374
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1375
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1376

1377 1378 1379 1380 1381 1382 1383 1384
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1385 1386 1387 1388 1389 1390 1391 1392

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1393
	/*XXX: ditto */
1394 1395 1396
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1397

1398
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1399 1400
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1401
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1402

1403 1404 1405 1406
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1407 1408 1409 1410 1411 1412 1413 1414 1415
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1416
	.disable = nv50_crtc_disable,
1417 1418
};

1419 1420 1421 1422
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1423
	.set_config = nouveau_crtc_set_config,
1424
	.destroy = nv50_crtc_destroy,
1425
	.page_flip = nouveau_crtc_page_flip,
1426 1427 1428
};

static int
1429
nv50_crtc_create(struct drm_device *dev, int index)
1430
{
1431 1432
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nvif_device *device = &drm->device;
1433 1434
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1435 1436 1437
	struct drm_crtc *crtc;
	int ret, i;

1438 1439
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1440 1441
		return -ENOMEM;

1442
	head->base.index = index;
1443 1444 1445
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1446 1447
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1448
	head->base.cursor.set_pos = nv50_crtc_cursor_restore;
1449
	for (i = 0; i < 256; i++) {
1450 1451 1452
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1453 1454
	}

1455
	crtc = &head->base.base;
1456 1457
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1458 1459
	drm_mode_crtc_set_gamma_size(crtc, 256);

1460
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
1461
			     0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
1462
	if (!ret) {
1463
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
1464
		if (!ret) {
1465
			ret = nouveau_bo_map(head->base.lut.nvbo);
1466 1467 1468
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1469 1470 1471 1472 1473 1474 1475 1476
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

	/* allocate cursor resources */
1477
	ret = nv50_curs_create(device, disp->disp, index, &head->curs);
1478 1479 1480
	if (ret)
		goto out;

1481
	/* allocate page flip / sync resources */
1482 1483
	ret = nv50_base_create(device, disp->disp, index, disp->sync->bo.offset,
			       &head->sync);
1484 1485 1486
	if (ret)
		goto out;

1487 1488
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1489

1490
	/* allocate overlay resources */
1491
	ret = nv50_oimm_create(device, disp->disp, index, &head->oimm);
1492 1493 1494
	if (ret)
		goto out;

1495 1496
	ret = nv50_ovly_create(device, disp->disp, index, disp->sync->bo.offset,
			       &head->ovly);
1497 1498
	if (ret)
		goto out;
1499 1500 1501

out:
	if (ret)
1502
		nv50_crtc_destroy(crtc);
1503 1504 1505
	return ret;
}

1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
/******************************************************************************
 * Encoder helpers
 *****************************************************************************/
static bool
nv50_encoder_mode_fixup(struct drm_encoder *encoder,
			const struct drm_display_mode *mode,
			struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
		nv_connector->scaling_full = false;
		if (nv_connector->scaling_mode == DRM_MODE_SCALE_NONE) {
			switch (nv_connector->type) {
			case DCB_CONNECTOR_LVDS:
			case DCB_CONNECTOR_LVDS_SPWG:
			case DCB_CONNECTOR_eDP:
				/* force use of scaler for non-edid modes */
				if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
					return true;
				nv_connector->scaling_full = true;
				break;
			default:
				return true;
			}
		}

		drm_mode_copy(adjusted_mode, nv_connector->native_mode);
1536 1537 1538 1539 1540
	}

	return true;
}

1541 1542 1543
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1544
static void
1545
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1546 1547
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1548
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1564

1565
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1566 1567 1568
}

static void
1569
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1570 1571 1572 1573
{
}

static void
1574
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1575 1576
		  struct drm_display_mode *adjusted_mode)
{
1577
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1578 1579
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1580
	u32 *push;
B
Ben Skeggs 已提交
1581

1582
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1583

1584
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1585
	if (push) {
1586
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1617 1618 1619 1620 1621 1622
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1623
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1624 1625
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1626
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1627
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1628 1629 1630
	u32 *push;

	if (nv_encoder->crtc) {
1631
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1632

1633
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1634
		if (push) {
1635
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1636 1637 1638 1639 1640 1641 1642
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1643 1644
		}
	}
1645 1646

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1647 1648
}

1649
static enum drm_connector_status
1650
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1651
{
1652
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1653
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
1668

1669 1670
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
1671
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1672

1673
	return connector_status_connected;
1674 1675
}

B
Ben Skeggs 已提交
1676
static void
1677
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1678 1679 1680 1681 1682
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1683 1684
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
1685
	.mode_fixup = nv50_encoder_mode_fixup,
1686 1687 1688 1689 1690 1691
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1692 1693
};

1694 1695
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1696 1697 1698
};

static int
1699
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1700
{
1701
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1702
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
1703
	struct nvkm_i2c_bus *bus;
B
Ben Skeggs 已提交
1704 1705
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1706
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1707 1708 1709 1710 1711 1712

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1713 1714 1715 1716

	bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
	if (bus)
		nv_encoder->i2c = &bus->i2c;
B
Ben Skeggs 已提交
1717 1718 1719 1720

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1721
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1722
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1723 1724 1725 1726

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1727

1728 1729 1730 1731
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1732
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1733 1734
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
1735
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1736
	struct nouveau_connector *nv_connector;
1737
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1738 1739 1740 1741 1742
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
1743 1744
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
1745 1746 1747
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1748 1749
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
1750
	};
1751 1752 1753 1754 1755 1756

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
1757
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
1758

1759 1760
	nvif_mthd(disp->disp, 0, &args,
		  sizeof(args.base) + drm_eld_size(args.data));
1761 1762 1763
}

static void
B
Ben Skeggs 已提交
1764
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1765 1766
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1767
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1768 1769 1770 1771 1772 1773 1774
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1775 1776
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
1777
	};
1778

1779
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1780 1781 1782 1783 1784 1785
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1786
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1787
{
1788 1789
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1790
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
1804 1805 1806 1807 1808 1809 1810
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
1811
	max_ac_packet -= args.pwr.rekey;
1812
	max_ac_packet -= 18; /* constant from tegra */
1813
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
1814

1815
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1816
	nv50_audio_mode_set(encoder, mode);
1817 1818 1819
}

static void
1820
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1821
{
1822
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1823
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
1834

1835
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1836 1837
}

1838 1839 1840
/******************************************************************************
 * SOR
 *****************************************************************************/
1841
static void
1842
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1843 1844
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1878
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1879 1880 1881 1882 1883 1884
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1885
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1886 1887
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1888
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
1889
	} else {
1890
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1891
	}
1892 1893
}

1894
static void
1895
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1896
{
1897 1898 1899
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
1900
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1901 1902 1903 1904 1905
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1906
		}
1907
		evo_kick(push, mast);
1908
	}
1909 1910 1911 1912 1913 1914 1915
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1916 1917 1918

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1919 1920 1921 1922

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
1923
		nv50_audio_disconnect(encoder, nv_crtc);
1924 1925
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1926 1927
}

1928
static void
1929
nv50_sor_commit(struct drm_encoder *encoder)
1930 1931 1932 1933
{
}

static void
1934
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1935
		  struct drm_display_mode *mode)
1936
{
1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
1948 1949
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1950
	struct drm_device *dev = encoder->dev;
1951
	struct nouveau_drm *drm = nouveau_drm(dev);
1952
	struct nouveau_connector *nv_connector;
1953
	struct nvbios *bios = &drm->vbios;
1954
	u32 mask, ctrl;
1955 1956 1957
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1958

1959
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1960 1961
	nv_encoder->crtc = encoder->crtc;

1962
	switch (nv_encoder->dcb->type) {
1963
	case DCB_OUTPUT_TMDS:
1964 1965
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1966
				proto = 0x1;
1967
			else
1968
				proto = 0x5;
1969
		} else {
1970
			proto = 0x2;
1971 1972
		}

1973
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1974
		break;
1975
	case DCB_OUTPUT_LVDS:
1976 1977
		proto = 0x0;

1978 1979
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1980
				lvds.lvds.script |= 0x0100;
1981
			if (bios->fp.if_is_24bit)
1982
				lvds.lvds.script |= 0x0200;
1983
		} else {
1984
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1985
				if (((u8 *)nv_connector->edid)[121] == 2)
1986
					lvds.lvds.script |= 0x0100;
1987 1988
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1989
				lvds.lvds.script |= 0x0100;
1990
			}
1991

1992
			if (lvds.lvds.script & 0x0100) {
1993
				if (bios->fp.strapless_is_24bit & 2)
1994
					lvds.lvds.script |= 0x0200;
1995 1996
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1997
					lvds.lvds.script |= 0x0200;
1998 1999 2000
			}

			if (nv_connector->base.display_info.bpc == 8)
2001
				lvds.lvds.script |= 0x0200;
2002
		}
2003

2004
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
2005
		break;
2006
	case DCB_OUTPUT_DP:
2007
		if (nv_connector->base.display_info.bpc == 6) {
2008
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
2009
			depth = 0x2;
2010 2011
		} else
		if (nv_connector->base.display_info.bpc == 8) {
2012
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
2013
			depth = 0x5;
2014 2015 2016
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
2017
		}
2018 2019

		if (nv_encoder->dcb->sorconf.link & 1)
2020
			proto = 0x8;
2021
		else
2022
			proto = 0x9;
2023
		nv50_audio_mode_set(encoder, mode);
2024
		break;
2025 2026 2027 2028
	default:
		BUG_ON(1);
		break;
	}
2029

2030
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
2031

2032
	if (nv50_vers(mast) >= GF110_DISP) {
2033 2034
		u32 *push = evo_wait(mast, 3);
		if (push) {
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
2049
			evo_kick(push, mast);
2050 2051
		}

2052 2053 2054 2055 2056 2057 2058 2059 2060
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
2061 2062
	}

2063
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
2064 2065 2066
}

static void
2067
nv50_sor_destroy(struct drm_encoder *encoder)
2068 2069 2070 2071 2072
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2073 2074
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
2075
	.mode_fixup = nv50_encoder_mode_fixup,
2076
	.prepare = nv50_sor_disconnect,
2077 2078 2079 2080
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2081 2082
};

2083 2084
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2085 2086 2087
};

static int
2088
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2089
{
2090
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2091
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2092 2093
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2104 2105 2106 2107 2108 2109 2110 2111

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
	if (dcbe->type == DCB_OUTPUT_DP) {
		struct nvkm_i2c_aux *aux =
			nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
		if (aux) {
			nv_encoder->i2c = &aux->i2c;
			nv_encoder->aux = aux;
		}
	} else {
		struct nvkm_i2c_bus *bus =
			nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
		if (bus)
			nv_encoder->i2c = &bus->i2c;
	}

2126 2127 2128
	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2129
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
2130
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2131 2132 2133 2134

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2135

2136 2137 2138 2139 2140 2141 2142 2143 2144
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2158 2159 2160 2161 2162 2163 2164
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
2165 2166
	if (!nv50_encoder_mode_fixup(encoder, mode, adjusted_mode))
		return false;
2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
2210
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
2239
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2275
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2276 2277 2278
	struct nvkm_i2c_bus *bus = NULL;
	struct nvkm_i2c_aux *aux = NULL;
	struct i2c_adapter *ddc;
2279 2280 2281 2282 2283 2284
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
2285 2286
		bus  = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
		ddc  = bus ? &bus->i2c : NULL;
2287 2288 2289
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
2290 2291
		aux  = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
		ddc  = aux ? &aux->i2c : NULL;
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;
2304
	nv_encoder->aux = aux;
2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2316 2317 2318 2319
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2320
static void
2321
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2322
{
2323 2324 2325 2326
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2337 2338 2339 2340 2341
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
2342
			struct gf119_dma_v0 gf119;
2343 2344
		};
	} args = {};
2345 2346
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2347
	u32 size = sizeof(args.base);
2348 2349 2350
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2351
		if (fbdma->core.handle == name)
2352 2353 2354 2355 2356 2357 2358 2359
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2360 2361 2362 2363
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2364

2365
	if (drm->device.info.chipset < 0x80) {
2366 2367
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2368
	} else
2369
	if (drm->device.info.chipset < 0xc0) {
2370 2371 2372
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2373
	} else
2374
	if (drm->device.info.chipset < 0xd0) {
2375 2376
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2377
	} else {
2378 2379 2380
		args.gf119.page = GF119_DMA_V0_PAGE_LP;
		args.gf119.kind = kind;
		size += sizeof(args.gf119);
2381 2382 2383
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2384
		struct nv50_head *head = nv50_head(crtc);
2385 2386
		int ret = nvif_object_init(&head->sync.base.base.user, name,
					   NV_DMA_IN_MEMORY, &args, size,
2387
					   &fbdma->base[head->base.index]);
2388
		if (ret) {
2389
			nv50_fbdma_fini(fbdma);
2390 2391 2392 2393
			return ret;
		}
	}

2394 2395
	ret = nvif_object_init(&mast->base.base.user, name, NV_DMA_IN_MEMORY,
			       &args, size, &fbdma->core);
2396
	if (ret) {
2397
		nv50_fbdma_fini(fbdma);
2398 2399 2400 2401 2402 2403
		return ret;
	}

	return 0;
}

2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2415 2416 2417
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2418

2419
	if (drm->device.info.chipset >= 0xc0)
2420 2421
		tile >>= 4; /* yep.. */

2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2434
	if (disp->disp->oclass < G82_DISP) {
2435 2436 2437 2438
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2439
	if (disp->disp->oclass < GF110_DISP) {
2440 2441
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2442
	} else {
2443 2444
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2445
	}
2446
	nv_fb->r_handle = 0xffff0000 | kind;
2447

2448 2449
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
2450 2451
}

2452 2453 2454
/******************************************************************************
 * Init
 *****************************************************************************/
2455

2456
void
2457
nv50_display_fini(struct drm_device *dev)
2458 2459 2460 2461
{
}

int
2462
nv50_display_init(struct drm_device *dev)
2463
{
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
2474 2475

		nv50_crtc_lut_load(crtc);
2476
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2477
	}
2478

2479
	evo_mthd(push, 0x0088, 1);
2480
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2481 2482
	evo_kick(push, nv50_mast(dev));
	return 0;
2483 2484 2485
}

void
2486
nv50_display_destroy(struct drm_device *dev)
2487
{
2488
	struct nv50_disp *disp = nv50_disp(dev);
2489 2490 2491
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2492
		nv50_fbdma_fini(fbdma);
2493
	}
2494

2495
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2496

2497
	nouveau_bo_unmap(disp->sync);
2498 2499
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2500
	nouveau_bo_ref(NULL, &disp->sync);
2501

2502
	nouveau_display(dev)->priv = NULL;
2503 2504 2505 2506
	kfree(disp);
}

int
2507
nv50_display_create(struct drm_device *dev)
2508
{
2509
	struct nvif_device *device = &nouveau_drm(dev)->device;
2510 2511
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2512
	struct drm_connector *connector, *tmp;
2513
	struct nv50_disp *disp;
2514
	struct dcb_output *dcbe;
2515
	int crtcs, ret, i;
2516 2517 2518 2519

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2520
	INIT_LIST_HEAD(&disp->fbdma);
2521 2522

	nouveau_display(dev)->priv = disp;
2523 2524 2525
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2526 2527
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2528
	disp->disp = &nouveau_display(dev)->disp;
2529

2530 2531
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
2532
			     0, 0x0000, NULL, NULL, &disp->sync);
2533
	if (!ret) {
2534
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
2535
		if (!ret) {
2536
			ret = nouveau_bo_map(disp->sync);
2537 2538 2539
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2540 2541 2542 2543 2544 2545 2546 2547
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2548
	ret = nv50_core_create(device, disp->disp, disp->sync->bo.offset,
2549
			      &disp->mast);
2550 2551 2552
	if (ret)
		goto out;

2553
	/* create crtc objects to represent the hw heads */
2554
	if (disp->disp->oclass >= GF110_DISP)
2555
		crtcs = nvif_rd32(&device->object, 0x022448);
2556 2557 2558
	else
		crtcs = 2;

2559
	for (i = 0; i < crtcs; i++) {
2560
		ret = nv50_crtc_create(dev, i);
2561 2562 2563 2564
		if (ret)
			goto out;
	}

2565 2566 2567 2568 2569 2570
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2587 2588
		}

2589 2590 2591 2592
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2593
			ret = 0;
2594 2595 2596 2597 2598 2599 2600 2601
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2602
		NV_WARN(drm, "%s has no encoders, removing\n",
2603
			connector->name);
2604 2605 2606
		connector->funcs->destroy(connector);
	}

2607 2608
out:
	if (ret)
2609
		nv50_display_destroy(dev);
2610 2611
	return ret;
}