nv50_display.c 56.9 KB
Newer Older
1
	/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29

30 31 32
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
33 34 35
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
36
#include "nouveau_fence.h"
37
#include "nv50_display.h"
38

39
#include <core/client.h>
40
#include <core/gpuobj.h>
41
#include <core/class.h>
42 43 44 45

#include <subdev/timer.h>
#include <subdev/bar.h>
#include <subdev/fb.h>
46
#include <subdev/i2c.h>
47

48 49
#define EVO_DMA_NR 9

50
#define EVO_MASTER  (0x00)
51
#define EVO_FLIP(c) (0x01 + (c))
52 53
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
54 55
#define EVO_CURS(c) (0x0d + (c))

56 57 58 59 60 61
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
#define EVO_MAST_NTFY     EVO_SYNC(  0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c), 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c), 0x10)

62 63 64 65 66 67 68 69 70 71
#define EVO_CORE_HANDLE      (0xd1500000)
#define EVO_CHAN_HANDLE(t,i) (0xd15c0000 | (((t) & 0x00ff) << 8) | (i))
#define EVO_CHAN_OCLASS(t,c) ((nv_hclass(c) & 0xff00) | ((t) & 0x00ff))
#define EVO_PUSH_HANDLE(t,i) (0xd15b0000 | (i) |                               \
			      (((NV50_DISP_##t##_CLASS) & 0x00ff) << 8))

/******************************************************************************
 * EVO channel
 *****************************************************************************/

72
struct nv50_chan {
73 74 75 76 77
	struct nouveau_object *user;
	u32 handle;
};

static int
78 79
nv50_chan_create(struct nouveau_object *core, u32 bclass, u8 head,
		 void *data, u32 size, struct nv50_chan *chan)
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
{
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	const u32 oclass = EVO_CHAN_OCLASS(bclass, core);
	const u32 handle = EVO_CHAN_HANDLE(bclass, head);
	int ret;

	ret = nouveau_object_new(client, EVO_CORE_HANDLE, handle,
				 oclass, data, size, &chan->user);
	if (ret)
		return ret;

	chan->handle = handle;
	return 0;
}

static void
96
nv50_chan_destroy(struct nouveau_object *core, struct nv50_chan *chan)
97 98 99 100 101 102 103 104 105 106
{
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	if (chan->handle)
		nouveau_object_del(client, EVO_CORE_HANDLE, chan->handle);
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

107 108
struct nv50_pioc {
	struct nv50_chan base;
109 110 111
};

static void
112
nv50_pioc_destroy(struct nouveau_object *core, struct nv50_pioc *pioc)
113
{
114
	nv50_chan_destroy(core, &pioc->base);
115 116 117
}

static int
118 119
nv50_pioc_create(struct nouveau_object *core, u32 bclass, u8 head,
		 void *data, u32 size, struct nv50_pioc *pioc)
120
{
121
	return nv50_chan_create(core, bclass, head, data, size, &pioc->base);
122 123 124 125 126 127
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

128 129
struct nv50_dmac {
	struct nv50_chan base;
130 131
	dma_addr_t handle;
	u32 *ptr;
132 133 134
};

static void
135
nv50_dmac_destroy(struct nouveau_object *core, struct nv50_dmac *dmac)
136 137 138 139 140 141
{
	if (dmac->ptr) {
		struct pci_dev *pdev = nv_device(core)->pdev;
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}

142
	nv50_chan_destroy(core, &dmac->base);
143 144 145
}

static int
146
nv50_dmac_create_fbdma(struct nouveau_object *core, u32 parent)
147 148 149 150
{
	struct nouveau_fb *pfb = nouveau_fb(core);
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	struct nouveau_object *object;
151 152 153 154 155 156 157 158 159 160 161 162
	int ret = nouveau_object_new(client, parent, NvEvoVRAM_LP,
				     NV_DMA_IN_MEMORY_CLASS,
				     &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
					.limit = pfb->ram.size - 1,
					.conf0 = NV50_DMA_CONF0_ENABLE |
					         NV50_DMA_CONF0_PART_256,
				     }, sizeof(struct nv_dma_class), &object);
	if (ret)
		return ret;
163

164 165
	ret = nouveau_object_new(client, parent, NvEvoFB16,
				 NV_DMA_IN_MEMORY_CLASS,
166
				 &(struct nv_dma_class) {
167 168 169 170 171 172
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
					.limit = pfb->ram.size - 1,
					.conf0 = NV50_DMA_CONF0_ENABLE | 0x70 |
					         NV50_DMA_CONF0_PART_256,
173 174 175 176
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
		return ret;

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
	ret = nouveau_object_new(client, parent, NvEvoFB32,
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
					.limit = pfb->ram.size - 1,
					.conf0 = NV50_DMA_CONF0_ENABLE | 0x7a |
					         NV50_DMA_CONF0_PART_256,
				 }, sizeof(struct nv_dma_class), &object);
	return ret;
}

static int
nvc0_dmac_create_fbdma(struct nouveau_object *core, u32 parent)
{
	struct nouveau_fb *pfb = nouveau_fb(core);
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	struct nouveau_object *object;
	int ret = nouveau_object_new(client, parent, NvEvoVRAM_LP,
				     NV_DMA_IN_MEMORY_CLASS,
				     &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
					.limit = pfb->ram.size - 1,
					.conf0 = NVC0_DMA_CONF0_ENABLE,
				     }, sizeof(struct nv_dma_class), &object);
205 206 207
	if (ret)
		return ret;

208
	ret = nouveau_object_new(client, parent, NvEvoFB16,
209 210 211 212
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
213 214 215
					.start = 0,
					.limit = pfb->ram.size - 1,
					.conf0 = NVC0_DMA_CONF0_ENABLE | 0xfe,
216 217
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
218
		return ret;
219

220
	ret = nouveau_object_new(client, parent, NvEvoFB32,
221 222 223 224 225 226
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
					.limit = pfb->ram.size - 1,
227
					.conf0 = NVC0_DMA_CONF0_ENABLE | 0xfe,
228
				 }, sizeof(struct nv_dma_class), &object);
229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
	return ret;
}

static int
nvd0_dmac_create_fbdma(struct nouveau_object *core, u32 parent)
{
	struct nouveau_fb *pfb = nouveau_fb(core);
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	struct nouveau_object *object;
	int ret = nouveau_object_new(client, parent, NvEvoVRAM_LP,
				     NV_DMA_IN_MEMORY_CLASS,
				     &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
					.limit = pfb->ram.size - 1,
					.conf0 = NVD0_DMA_CONF0_ENABLE |
						 NVD0_DMA_CONF0_PAGE_LP,
				     }, sizeof(struct nv_dma_class), &object);
248
	if (ret)
249
		return ret;
250

251
	ret = nouveau_object_new(client, parent, NvEvoFB32,
252 253 254 255 256 257
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
					.limit = pfb->ram.size - 1,
258
					.conf0 = NVD0_DMA_CONF0_ENABLE | 0xfe |
259 260
						 NVD0_DMA_CONF0_PAGE_LP,
				 }, sizeof(struct nv_dma_class), &object);
261 262 263 264
	return ret;
}

static int
265
nv50_dmac_create(struct nouveau_object *core, u32 bclass, u8 head,
266
		 void *data, u32 size, u64 syncbuf,
267
		 struct nv50_dmac *dmac)
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
{
	struct nouveau_fb *pfb = nouveau_fb(core);
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	struct nouveau_object *object;
	u32 pushbuf = *(u32 *)data;
	int ret;

	dmac->ptr = pci_alloc_consistent(nv_device(core)->pdev, PAGE_SIZE,
					&dmac->handle);
	if (!dmac->ptr)
		return -ENOMEM;

	ret = nouveau_object_new(client, NVDRM_DEVICE, pushbuf,
				 NV_DMA_FROM_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_PCI_US |
						 NV_DMA_ACCESS_RD,
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
				 }, sizeof(struct nv_dma_class), &object);
288
	if (ret)
289
		return ret;
290

291
	ret = nv50_chan_create(core, bclass, head, data, size, &dmac->base);
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
	if (ret)
		return ret;

	ret = nouveau_object_new(client, dmac->base.handle, NvEvoSync,
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
		return ret;

	ret = nouveau_object_new(client, dmac->base.handle, NvEvoVRAM,
307 308 309 310 311 312 313 314
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
					.limit = pfb->ram.size - 1,
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
315 316 317 318 319 320 321 322 323
		return ret;

	if (nv_device(core)->card_type < NV_C0)
		ret = nv50_dmac_create_fbdma(core, dmac->base.handle);
	else
	if (nv_device(core)->card_type < NV_D0)
		ret = nvc0_dmac_create_fbdma(core, dmac->base.handle);
	else
		ret = nvd0_dmac_create_fbdma(core, dmac->base.handle);
324 325 326
	return ret;
}

327 328
struct nv50_mast {
	struct nv50_dmac base;
329 330
};

331 332
struct nv50_curs {
	struct nv50_pioc base;
333 334
};

335 336
struct nv50_sync {
	struct nv50_dmac base;
337 338 339 340 341 342
	struct {
		u32 offset;
		u16 value;
	} sem;
};

343 344
struct nv50_ovly {
	struct nv50_dmac base;
345
};
346

347 348
struct nv50_oimm {
	struct nv50_pioc base;
349 350
};

351
struct nv50_head {
352
	struct nouveau_crtc base;
353 354 355 356
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
357 358
};

359 360 361 362 363 364 365
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
#define nv50_vers(c) nv_mclass(nv50_chan(c)->user)
366

367
struct nv50_disp {
368
	struct nouveau_object *core;
369
	struct nv50_mast mast;
370 371 372 373

	u32 modeset;

	struct nouveau_bo *sync;
374 375
};

376 377
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
378
{
379
	return nouveau_display(dev)->priv;
380 381
}

382
#define nv50_mast(d) (&nv50_disp(d)->mast)
383

384
static struct drm_crtc *
385
nv50_display_crtc_get(struct drm_encoder *encoder)
386 387 388 389 390 391 392
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
393
static u32 *
394
evo_wait(void *evoc, int nr)
395
{
396
	struct nv50_dmac *dmac = evoc;
397
	u32 put = nv_ro32(dmac->base.user, 0x0000) / 4;
398

399
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
400
		dmac->ptr[put] = 0x20000000;
401

402 403 404
		nv_wo32(dmac->base.user, 0x0000, 0x00000000);
		if (!nv_wait(dmac->base.user, 0x0004, ~0, 0x00000000)) {
			NV_ERROR(dmac->base.user, "channel stalled\n");
405 406 407 408 409 410
			return NULL;
		}

		put = 0;
	}

411
	return dmac->ptr + put;
412 413 414
}

static void
415
evo_kick(u32 *push, void *evoc)
416
{
417
	struct nv50_dmac *dmac = evoc;
418
	nv_wo32(dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
419 420 421 422 423
}

#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)

424 425 426
static bool
evo_sync_wait(void *data)
{
427
	return nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000;
428 429 430
}

static int
431
evo_sync(struct drm_device *dev)
432
{
433
	struct nouveau_device *device = nouveau_dev(dev);
434 435
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
436
	u32 *push = evo_wait(mast, 8);
437
	if (push) {
438
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
439
		evo_mthd(push, 0x0084, 1);
440
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
441 442 443
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
444
		evo_kick(push, mast);
445
		if (nv_wait_cb(device, evo_sync_wait, disp->sync))
446 447 448 449 450 451 452
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
453
 * Page flipping channel
454 455
 *****************************************************************************/
struct nouveau_bo *
456
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
457
{
458
	return nv50_disp(dev)->sync;
459 460 461
}

void
462
nv50_display_flip_stop(struct drm_crtc *crtc)
463
{
464
	struct nv50_sync *sync = nv50_sync(crtc);
465 466
	u32 *push;

467
	push = evo_wait(sync, 8);
468 469 470 471 472 473 474 475 476
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
477
		evo_kick(push, sync);
478 479 480 481
	}
}

int
482
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
483 484 485
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
486
	struct nv50_disp *disp = nv50_disp(crtc->dev);
487
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
488
	struct nv50_sync *sync = nv50_sync(crtc);
489 490 491 492 493 494 495
	u32 *push;
	int ret;

	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;

496
	push = evo_wait(sync, 128);
497 498 499 500 501 502 503 504 505
	if (unlikely(push == NULL))
		return -EBUSY;

	/* synchronise with the rendering channel, if necessary */
	if (likely(chan)) {
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

506
		if (nv_mclass(chan->object) < NV84_CHANNEL_IND_CLASS) {
507 508 509 510 511 512 513 514 515
			BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
			OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
			OUT_RING  (chan, sync->sem.offset);
			BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
			OUT_RING  (chan, 0xf00d0000 | sync->sem.value);
			BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
			OUT_RING  (chan, sync->sem.offset ^ 0x10);
			OUT_RING  (chan, 0x74b1e000);
			BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
			OUT_RING  (chan, NvSema);
		} else
		if (nv_mclass(chan->object) < NVC0_CHANNEL_IND_CLASS) {
			u64 offset = nv84_fence_crtc(chan, nv_crtc->index);
			offset += sync->sem.offset;

			BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
			OUT_RING  (chan, upper_32_bits(offset));
			OUT_RING  (chan, lower_32_bits(offset));
			OUT_RING  (chan, 0xf00d0000 | sync->sem.value);
			OUT_RING  (chan, 0x00000002);
			BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
			OUT_RING  (chan, upper_32_bits(offset));
			OUT_RING  (chan, lower_32_bits(offset ^ 0x10));
			OUT_RING  (chan, 0x74b1e000);
			OUT_RING  (chan, 0x00000001);
532
		} else {
533
			u64 offset = nv84_fence_crtc(chan, nv_crtc->index);
534 535 536 537 538 539
			offset += sync->sem.offset;

			BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
			OUT_RING  (chan, upper_32_bits(offset));
			OUT_RING  (chan, lower_32_bits(offset));
			OUT_RING  (chan, 0xf00d0000 | sync->sem.value);
540
			OUT_RING  (chan, 0x00001002);
541 542 543 544
			BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
			OUT_RING  (chan, upper_32_bits(offset));
			OUT_RING  (chan, lower_32_bits(offset ^ 0x10));
			OUT_RING  (chan, 0x74b1e000);
545
			OUT_RING  (chan, 0x00001001);
546
		}
547

548 549
		FIRE_RING (chan);
	} else {
550 551 552
		nouveau_bo_wr32(disp->sync, sync->sem.offset / 4,
				0xf00d0000 | sync->sem.value);
		evo_sync(crtc->dev);
553 554 555 556 557 558 559 560 561 562 563 564
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
565 566
	evo_data(push, sync->sem.offset);
	evo_data(push, 0xf00d0000 | sync->sem.value);
567 568 569 570 571 572 573 574 575 576
	evo_data(push, 0x74b1e000);
	evo_data(push, NvEvoSync);
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
	evo_data(push, nv_fb->r_dma);
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
577
	if (nv50_vers(sync) < NVD0_DISP_SYNC_CLASS) {
578 579 580 581 582 583 584 585 586 587 588 589 590 591
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
592 593
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
594
	evo_kick(push, sync);
595

596 597
	sync->sem.offset ^= 0x10;
	sync->sem.value++;
598 599 600
	return 0;
}

601 602 603 604
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
605
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
606
{
607
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
608 609 610
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
611

612
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
613 614 615 616 617 618 619 620 621 622 623 624 625
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
		if (nv_crtc->base.fb->depth > connector->display_info.bpc * 3)
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
626 627
	}

628
	push = evo_wait(mast, 4);
629
	if (push) {
630
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
631 632 633
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
634
		if (nv50_vers(mast) < NVE0_DISP_MAST_CLASS) {
635 636 637 638 639 640 641
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

642 643 644 645
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
646
		evo_kick(push, mast);
647 648 649 650 651 652
	}

	return 0;
}

static int
653
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
654
{
655
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
656
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
657
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
658
	struct nouveau_connector *nv_connector;
659 660
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
661

662 663 664
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
665
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
	if (nv_connector && nv_connector->native_mode)
		mode = nv_connector->scaling_mode;

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
717
		}
718 719 720
		break;
	default:
		break;
B
Ben Skeggs 已提交
721
	}
722

723
	push = evo_wait(mast, 8);
724
	if (push) {
725
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

747
		if (update) {
748 749
			nv50_display_flip_stop(crtc);
			nv50_display_flip_next(crtc, crtc->fb, NULL, 1);
750 751 752 753 754 755
		}
	}

	return 0;
}

756
static int
757
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
758
{
759
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
760 761 762 763 764 765 766 767 768
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
769
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

787
static int
788
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
789 790 791
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
792
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
793 794
	u32 *push;

795
	push = evo_wait(mast, 16);
796
	if (push) {
797
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
798 799 800 801 802 803 804 805
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
806
			if (nv50_vers(mast) > NV50_DISP_MAST_CLASS) {
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
				evo_data(push, nvfb->r_dma);
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_data(push, nvfb->r_dma);
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

822 823 824 825
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
826
		evo_kick(push, mast);
827 828
	}

829
	nv_crtc->fb.tile_flags = nvfb->r_dma;
830 831 832 833
	return 0;
}

static void
834
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
835
{
836
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
837
	u32 *push = evo_wait(mast, 16);
838
	if (push) {
839
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
840 841 842 843
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
		} else
844
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
845 846 847 848 849 850
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, NvEvoVRAM);
		} else {
851 852 853 854
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
855
			evo_data(push, NvEvoVRAM);
856 857 858 859 860 861
		}
		evo_kick(push, mast);
	}
}

static void
862
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
863
{
864
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
865 866
	u32 *push = evo_wait(mast, 16);
	if (push) {
867
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
868 869 870
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
871
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
872 873 874 875
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
876 877 878 879 880 881
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
882 883 884
		evo_kick(push, mast);
	}
}
885

886
static void
887
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
888
{
889
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
890 891

	if (show)
892
		nv50_crtc_cursor_show(nv_crtc);
893
	else
894
		nv50_crtc_cursor_hide(nv_crtc);
895 896 897 898

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
899 900
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
901
			evo_kick(push, mast);
902 903 904 905 906
		}
	}
}

static void
907
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
908 909 910 911
{
}

static void
912
nv50_crtc_prepare(struct drm_crtc *crtc)
913 914
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
915
	struct nv50_mast *mast = nv50_mast(crtc->dev);
916 917
	u32 *push;

918
	nv50_display_flip_stop(crtc);
919

920
	push = evo_wait(mast, 2);
921
	if (push) {
922
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
923 924 925 926 927
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
928
		if (nv50_vers(mast) <  NVD0_DISP_MAST_CLASS) {
929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
945 946
	}

947
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
948 949 950
}

static void
951
nv50_crtc_commit(struct drm_crtc *crtc)
952 953
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
954
	struct nv50_mast *mast = nv50_mast(crtc->dev);
955 956
	u32 *push;

957
	push = evo_wait(mast, 32);
958
	if (push) {
959
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
960 961 962 963 964 965
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, NvEvoVRAM_LP);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
966
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nv_crtc->fb.tile_flags);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, NvEvoVRAM);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nv_crtc->fb.tile_flags);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, NvEvoVRAM);
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
989 990
	}

991 992
	nv50_crtc_cursor_show_hide(nv_crtc, nv_crtc->cursor.visible, true);
	nv50_display_flip_next(crtc, crtc->fb, NULL, 1);
993 994 995
}

static bool
996
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
997 998 999 1000 1001 1002
		     struct drm_display_mode *adjusted_mode)
{
	return true;
}

static int
1003
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->fb);
	int ret;

	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM);
	if (ret)
		return ret;

	if (old_fb) {
		nvfb = nouveau_framebuffer(old_fb);
		nouveau_bo_unpin(nvfb->nvbo);
	}

	return 0;
}

static int
1021
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1022 1023 1024
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1025
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1026 1027
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1028 1029 1030 1031 1032
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
	u32 vblan2e = 0, vblan2s = 1;
1033
	u32 *push;
1034 1035
	int ret;

1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1055
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1056 1057 1058
	if (ret)
		return ret;

1059
	push = evo_wait(mast, 64);
1060
	if (push) {
1061
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x082c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1097 1098 1099
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1100 1101 1102 1103
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
	nv50_crtc_set_color_vibrance(nv_crtc, false);
	nv50_crtc_set_image(nv_crtc, crtc->fb, x, y, false);
1104 1105 1106 1107
	return 0;
}

static int
1108
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1109 1110
			struct drm_framebuffer *old_fb)
{
1111
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1112 1113 1114
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1115
	if (!crtc->fb) {
1116
		NV_DEBUG(drm, "No FB bound\n");
1117 1118 1119
		return 0;
	}

1120
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1121 1122 1123
	if (ret)
		return ret;

1124 1125 1126
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, crtc->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->fb, NULL, 1);
1127 1128 1129 1130
	return 0;
}

static int
1131
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1132 1133 1134 1135
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1136 1137
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1138 1139 1140 1141
	return 0;
}

static void
1142
nv50_crtc_lut_load(struct drm_crtc *crtc)
1143
{
1144
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1145 1146 1147 1148 1149
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

		if (nv_mclass(disp->core) < NVD0_DISP_CLASS) {
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1163 1164 1165 1166
	}
}

static int
1167
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	struct drm_gem_object *gem;
	struct nouveau_bo *nvbo;
	bool visible = (handle != 0);
	int i, ret = 0;

	if (visible) {
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

		ret = nouveau_bo_map(nvbo);
		if (ret == 0) {
			for (i = 0; i < 64 * 64; i++) {
				u32 v = nouveau_bo_rd32(nvbo, i);
				nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, v);
			}
			nouveau_bo_unmap(nvbo);
		}

		drm_gem_object_unreference_unlocked(gem);
	}

	if (visible != nv_crtc->cursor.visible) {
1199
		nv50_crtc_cursor_show_hide(nv_crtc, visible, true);
1200 1201 1202 1203 1204 1205 1206
		nv_crtc->cursor.visible = visible;
	}

	return ret;
}

static int
1207
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1208
{
1209 1210
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1211 1212
	nv_wo32(chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nv_wo32(chan->user, 0x0080, 0x00000000);
1213 1214 1215 1216
	return 0;
}

static void
1217
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	u32 end = max(start + size, (u32)256);
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1230
	nv50_crtc_lut_load(crtc);
1231 1232 1233
}

static void
1234
nv50_crtc_destroy(struct drm_crtc *crtc)
1235 1236
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1237 1238 1239 1240 1241 1242
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
	nv50_dmac_destroy(disp->core, &head->ovly.base);
	nv50_pioc_destroy(disp->core, &head->oimm.base);
	nv50_dmac_destroy(disp->core, &head->sync.base);
	nv50_pioc_destroy(disp->core, &head->curs.base);
1243
	nouveau_bo_unmap(nv_crtc->cursor.nvbo);
1244 1245
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1246 1247
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1248 1249
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1250 1251 1252 1253 1254
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1255 1256 1257 1258 1259 1260 1261 1262 1263
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
1264 1265
};

1266 1267 1268 1269
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1270
	.set_config = drm_crtc_helper_set_config,
1271
	.destroy = nv50_crtc_destroy,
1272
	.page_flip = nouveau_crtc_page_flip,
1273 1274
};

1275
static void
1276
nv50_cursor_set_pos(struct nouveau_crtc *nv_crtc, int x, int y)
1277 1278 1279 1280
{
}

static void
1281
nv50_cursor_set_offset(struct nouveau_crtc *nv_crtc, uint32_t offset)
1282 1283 1284
{
}

1285
static int
1286
nv50_crtc_create(struct drm_device *dev, struct nouveau_object *core, int index)
1287
{
1288 1289
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1290 1291 1292
	struct drm_crtc *crtc;
	int ret, i;

1293 1294
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1295 1296
		return -ENOMEM;

1297
	head->base.index = index;
1298 1299 1300
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1301 1302
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1303 1304
	head->base.cursor.set_offset = nv50_cursor_set_offset;
	head->base.cursor.set_pos = nv50_cursor_set_pos;
1305
	for (i = 0; i < 256; i++) {
1306 1307 1308
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1309 1310
	}

1311
	crtc = &head->base.base;
1312 1313
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1314 1315
	drm_mode_crtc_set_gamma_size(crtc, 256);

1316 1317 1318 1319
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &head->base.lut.nvbo);
	if (!ret) {
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM);
1320
		if (!ret) {
1321
			ret = nouveau_bo_map(head->base.lut.nvbo);
1322 1323 1324
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1325 1326 1327 1328 1329 1330 1331
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

1332
	nv50_crtc_lut_load(crtc);
1333 1334

	/* allocate cursor resources */
1335
	ret = nv50_pioc_create(disp->core, NV50_DISP_CURS_CLASS, index,
1336 1337 1338 1339 1340 1341 1342
			      &(struct nv50_display_curs_class) {
					.head = index,
			      }, sizeof(struct nv50_display_curs_class),
			      &head->curs.base);
	if (ret)
		goto out;

1343
	ret = nouveau_bo_new(dev, 64 * 64 * 4, 0x100, TTM_PL_FLAG_VRAM,
1344
			     0, 0x0000, NULL, &head->base.cursor.nvbo);
1345
	if (!ret) {
1346
		ret = nouveau_bo_pin(head->base.cursor.nvbo, TTM_PL_FLAG_VRAM);
1347
		if (!ret) {
1348
			ret = nouveau_bo_map(head->base.cursor.nvbo);
1349 1350 1351
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1352
		if (ret)
1353
			nouveau_bo_ref(NULL, &head->base.cursor.nvbo);
1354 1355 1356 1357 1358
	}

	if (ret)
		goto out;

1359
	/* allocate page flip / sync resources */
1360
	ret = nv50_dmac_create(disp->core, NV50_DISP_SYNC_CLASS, index,
1361 1362 1363 1364 1365 1366 1367 1368 1369
			      &(struct nv50_display_sync_class) {
					.pushbuf = EVO_PUSH_HANDLE(SYNC, index),
					.head = index,
			      }, sizeof(struct nv50_display_sync_class),
			      disp->sync->bo.offset, &head->sync.base);
	if (ret)
		goto out;

	head->sync.sem.offset = EVO_SYNC(1 + index, 0x00);
1370

1371
	/* allocate overlay resources */
1372
	ret = nv50_pioc_create(disp->core, NV50_DISP_OIMM_CLASS, index,
1373 1374 1375 1376
			      &(struct nv50_display_oimm_class) {
					.head = index,
			      }, sizeof(struct nv50_display_oimm_class),
			      &head->oimm.base);
1377 1378 1379
	if (ret)
		goto out;

1380
	ret = nv50_dmac_create(disp->core, NV50_DISP_OVLY_CLASS, index,
1381 1382 1383 1384 1385 1386 1387
			      &(struct nv50_display_ovly_class) {
					.pushbuf = EVO_PUSH_HANDLE(OVLY, index),
					.head = index,
			      }, sizeof(struct nv50_display_ovly_class),
			      disp->sync->bo.offset, &head->ovly.base);
	if (ret)
		goto out;
1388 1389 1390

out:
	if (ret)
1391
		nv50_crtc_destroy(crtc);
1392 1393 1394
	return ret;
}

1395 1396 1397
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1398
static void
1399
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1400 1401
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1402
	struct nv50_disp *disp = nv50_disp(encoder->dev);
B
Ben Skeggs 已提交
1403 1404 1405
	int or = nv_encoder->or;
	u32 dpms_ctrl;

1406
	dpms_ctrl = 0x00000000;
B
Ben Skeggs 已提交
1407 1408 1409 1410 1411
	if (mode == DRM_MODE_DPMS_STANDBY || mode == DRM_MODE_DPMS_OFF)
		dpms_ctrl |= 0x00000001;
	if (mode == DRM_MODE_DPMS_SUSPEND || mode == DRM_MODE_DPMS_OFF)
		dpms_ctrl |= 0x00000004;

1412
	nv_call(disp->core, NV50_DISP_DAC_PWR + or, dpms_ctrl);
B
Ben Skeggs 已提交
1413 1414 1415
}

static bool
1416
nv50_dac_mode_fixup(struct drm_encoder *encoder,
1417
		    const struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

static void
1436
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1437 1438 1439 1440
{
}

static void
1441
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1442 1443
		  struct drm_display_mode *adjusted_mode)
{
1444
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1445 1446
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1447
	u32 *push;
B
Ben Skeggs 已提交
1448

1449
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1450

1451
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1452
	if (push) {
1453
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1484 1485 1486 1487 1488 1489
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1490
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1491 1492
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1493
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1494
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1495 1496 1497
	u32 *push;

	if (nv_encoder->crtc) {
1498
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1499

1500
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1501
		if (push) {
1502
			if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1503 1504 1505 1506 1507 1508 1509
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}

B
Ben Skeggs 已提交
1510 1511
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
1512
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1513 1514
		}
	}
1515 1516

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1517 1518
}

1519
static enum drm_connector_status
1520
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1521
{
1522
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1523
	int ret, or = nouveau_encoder(encoder)->or;
1524
	u32 load = 0;
B
Ben Skeggs 已提交
1525

1526 1527 1528
	ret = nv_exec(disp->core, NV50_DISP_DAC_LOAD + or, &load, sizeof(load));
	if (ret || load != 7)
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1529

1530
	return connector_status_connected;
1531 1532
}

B
Ben Skeggs 已提交
1533
static void
1534
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1535 1536 1537 1538 1539
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1540 1541 1542 1543 1544 1545 1546 1547 1548
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
	.mode_fixup = nv50_dac_mode_fixup,
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1549 1550
};

1551 1552
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1553 1554 1555
};

static int
1556
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1557
{
1558 1559
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
	struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
B
Ben Skeggs 已提交
1560 1561
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1562
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1563 1564 1565 1566 1567 1568

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1569
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
B
Ben Skeggs 已提交
1570 1571 1572 1573

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1574
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1575
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1576 1577 1578 1579

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1580

1581 1582 1583 1584
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1585
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1586 1587 1588
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;
1589
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1590 1591 1592 1593 1594 1595 1596

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);

1597 1598 1599
	nv_exec(disp->core, NVA3_DISP_SOR_HDA_ELD + nv_encoder->or,
			    nv_connector->base.eld,
			    nv_connector->base.eld[2] * 4);
1600 1601 1602
}

static void
1603
nv50_audio_disconnect(struct drm_encoder *encoder)
1604 1605
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1606
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1607

1608
	nv_exec(disp->core, NVA3_DISP_SOR_HDA_ELD + nv_encoder->or, NULL, 0);
1609 1610 1611 1612 1613 1614
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1615
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1616
{
1617 1618 1619
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
1620
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1621
	const u32 moff = (nv_crtc->index << 3) | nv_encoder->or;
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
	u32 rekey = 56; /* binary driver, and tegra constant */
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
	max_ac_packet -= rekey;
	max_ac_packet -= 18; /* constant from tegra */
	max_ac_packet /= 32;

1634 1635 1636
	nv_call(disp->core, NV84_DISP_SOR_HDMI_PWR + moff,
			    NV84_DISP_SOR_HDMI_PWR_STATE_ON |
			    (max_ac_packet << 16) | rekey);
B
Ben Skeggs 已提交
1637

1638
	nv50_audio_mode_set(encoder, mode);
1639 1640 1641
}

static void
1642
nv50_hdmi_disconnect(struct drm_encoder *encoder)
1643
{
1644 1645
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1646
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1647
	const u32 moff = (nv_crtc->index << 3) | nv_encoder->or;
1648

1649
	nv50_audio_disconnect(encoder);
1650

1651
	nv_call(disp->core, NV84_DISP_SOR_HDMI_PWR + moff, 0x00000000);
1652 1653
}

1654 1655 1656
/******************************************************************************
 * SOR
 *****************************************************************************/
1657
static void
1658
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1659 1660 1661
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct drm_device *dev = encoder->dev;
1662
	struct nv50_disp *disp = nv50_disp(dev);
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
	struct drm_encoder *partner;
	int or = nv_encoder->or;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1675
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1676 1677 1678 1679 1680 1681
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1682
	nv_call(disp->core, NV50_DISP_SOR_PWR + or, (mode == DRM_MODE_DPMS_ON));
1683

1684 1685
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP)
		nouveau_dp_dpms(encoder, mode, nv_encoder->dp.datarate, disp->core);
1686 1687 1688
}

static bool
1689
nv50_sor_mode_fixup(struct drm_encoder *encoder,
1690
		    const struct drm_display_mode *mode,
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

1708
static void
1709
nv50_sor_disconnect(struct drm_encoder *encoder)
1710 1711
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1712
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1713
	const int or = nv_encoder->or;
1714 1715 1716
	u32 *push;

	if (nv_encoder->crtc) {
1717
		nv50_crtc_prepare(nv_encoder->crtc);
1718

1719
		push = evo_wait(mast, 4);
1720
		if (push) {
1721
			if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1722 1723 1724 1725 1726 1727 1728
				evo_mthd(push, 0x0600 + (or * 0x40), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0200 + (or * 0x20), 1);
				evo_data(push, 0x00000000);
			}

1729 1730
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
1731
			evo_kick(push, mast);
1732 1733
		}

1734
		nv50_hdmi_disconnect(encoder);
1735
	}
1736 1737 1738

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1739 1740
}

1741
static void
1742
nv50_sor_prepare(struct drm_encoder *encoder)
1743
{
1744
	nv50_sor_disconnect(encoder);
1745
	if (nouveau_encoder(encoder)->dcb->type == DCB_OUTPUT_DP)
1746
		evo_sync(encoder->dev);
1747 1748 1749
}

static void
1750
nv50_sor_commit(struct drm_encoder *encoder)
1751 1752 1753 1754
{
}

static void
1755
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1756
		  struct drm_display_mode *mode)
1757
{
1758 1759
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1760
	struct drm_device *dev = encoder->dev;
1761
	struct nouveau_drm *drm = nouveau_drm(dev);
1762 1763
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1764
	struct nouveau_connector *nv_connector;
1765
	struct nvbios *bios = &drm->vbios;
1766 1767 1768 1769
	u32 *push, lvds = 0;
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1770

1771 1772
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_encoder->dcb->type) {
1773
	case DCB_OUTPUT_TMDS:
1774 1775
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1776
				proto = 0x1;
1777
			else
1778
				proto = 0x5;
1779
		} else {
1780
			proto = 0x2;
1781 1782
		}

1783
		nv50_hdmi_mode_set(encoder, mode);
1784
		break;
1785
	case DCB_OUTPUT_LVDS:
1786 1787
		proto = 0x0;

1788 1789
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1790
				lvds |= 0x0100;
1791
			if (bios->fp.if_is_24bit)
1792
				lvds |= 0x0200;
1793
		} else {
1794
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1795
				if (((u8 *)nv_connector->edid)[121] == 2)
1796
					lvds |= 0x0100;
1797 1798
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1799
				lvds |= 0x0100;
1800
			}
1801

1802
			if (lvds & 0x0100) {
1803
				if (bios->fp.strapless_is_24bit & 2)
1804
					lvds |= 0x0200;
1805 1806
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1807
					lvds |= 0x0200;
1808 1809 1810
			}

			if (nv_connector->base.display_info.bpc == 8)
1811
				lvds |= 0x0200;
1812
		}
1813

1814
		nv_call(disp->core, NV50_DISP_SOR_LVDS_SCRIPT + nv_encoder->or, lvds);
1815
		break;
1816
	case DCB_OUTPUT_DP:
1817
		if (nv_connector->base.display_info.bpc == 6) {
1818
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1819
			depth = 0x2;
1820 1821
		} else
		if (nv_connector->base.display_info.bpc == 8) {
1822
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
1823
			depth = 0x5;
1824 1825 1826
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
1827
		}
1828 1829

		if (nv_encoder->dcb->sorconf.link & 1)
1830
			proto = 0x8;
1831
		else
1832
			proto = 0x9;
1833
		break;
1834 1835 1836 1837
	default:
		BUG_ON(1);
		break;
	}
1838

1839
	nv50_sor_dpms(encoder, DRM_MODE_DPMS_ON);
1840

1841
	push = evo_wait(nv50_mast(dev), 8);
1842
	if (push) {
1843
		if (nv50_vers(mast) < NVD0_DISP_CLASS) {
1844 1845 1846 1847 1848
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
1849
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x040), 1);
1850
			evo_data(push, ctrl);
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x020), 1);
			evo_data(push, owner | (proto << 8));
		}

		evo_kick(push, mast);
1871 1872 1873 1874 1875 1876
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1877
nv50_sor_destroy(struct drm_encoder *encoder)
1878 1879 1880 1881 1882
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1883 1884 1885 1886 1887 1888 1889 1890
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
	.mode_fixup = nv50_sor_mode_fixup,
	.prepare = nv50_sor_prepare,
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
1891 1892
};

1893 1894
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
1895 1896 1897
};

static int
1898
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
1899
{
1900 1901
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
	struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
1902 1903
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
1914 1915 1916 1917 1918 1919

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1920
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
1921 1922 1923 1924 1925
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1926
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
1927
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
1928 1929 1930 1931

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1932 1933 1934 1935

/******************************************************************************
 * Init
 *****************************************************************************/
1936
void
1937
nv50_display_fini(struct drm_device *dev)
1938 1939 1940 1941
{
}

int
1942
nv50_display_init(struct drm_device *dev)
1943
{
1944
	u32 *push = evo_wait(nv50_mast(dev), 32);
1945 1946 1947
	if (push) {
		evo_mthd(push, 0x0088, 1);
		evo_data(push, NvEvoSync);
1948
		evo_kick(push, nv50_mast(dev));
1949
		return evo_sync(dev);
1950
	}
1951

1952
	return -EBUSY;
1953 1954 1955
}

void
1956
nv50_display_destroy(struct drm_device *dev)
1957
{
1958
	struct nv50_disp *disp = nv50_disp(dev);
1959

1960
	nv50_dmac_destroy(disp->core, &disp->mast.base);
1961

1962
	nouveau_bo_unmap(disp->sync);
1963 1964
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
1965
	nouveau_bo_ref(NULL, &disp->sync);
1966

1967
	nouveau_display(dev)->priv = NULL;
1968 1969 1970 1971
	kfree(disp);
}

int
1972
nv50_display_create(struct drm_device *dev)
1973
{
1974 1975 1976
	static const u16 oclass[] = {
		NVE0_DISP_CLASS,
		NVD0_DISP_CLASS,
1977 1978 1979 1980 1981
		NVA3_DISP_CLASS,
		NV94_DISP_CLASS,
		NVA0_DISP_CLASS,
		NV84_DISP_CLASS,
		NV50_DISP_CLASS,
1982
	};
1983 1984 1985
	struct nouveau_device *device = nouveau_dev(dev);
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
1986
	struct drm_connector *connector, *tmp;
1987
	struct nv50_disp *disp;
1988
	struct dcb_output *dcbe;
1989
	int crtcs, ret, i;
1990 1991 1992 1993

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
1994 1995

	nouveau_display(dev)->priv = disp;
1996 1997 1998
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
1999

2000 2001 2002 2003 2004
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &disp->sync);
	if (!ret) {
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM);
2005
		if (!ret) {
2006
			ret = nouveau_bo_map(disp->sync);
2007 2008 2009
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* attempt to allocate a supported evo display class */
	ret = -ENODEV;
	for (i = 0; ret && i < ARRAY_SIZE(oclass); i++) {
		ret = nouveau_object_new(nv_object(drm), NVDRM_DEVICE,
					 0xd1500000, oclass[i], NULL, 0,
					 &disp->core);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2029
	ret = nv50_dmac_create(disp->core, NV50_DISP_MAST_CLASS, 0,
2030 2031 2032 2033 2034 2035 2036
			      &(struct nv50_display_mast_class) {
					.pushbuf = EVO_PUSH_HANDLE(MAST, 0),
			      }, sizeof(struct nv50_display_mast_class),
			      disp->sync->bo.offset, &disp->mast.base);
	if (ret)
		goto out;

2037
	/* create crtc objects to represent the hw heads */
2038 2039 2040 2041 2042
	if (nv_mclass(disp->core) >= NVD0_DISP_CLASS)
		crtcs = nv_rd32(device, 0x022448);
	else
		crtcs = 2;

2043
	for (i = 0; i < crtcs; i++) {
2044
		ret = nv50_crtc_create(dev, disp->core, i);
2045 2046 2047 2048
		if (ret)
			goto out;
	}

2049 2050 2051 2052 2053 2054 2055
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

		if (dcbe->location != DCB_LOC_ON_CHIP) {
2056
			NV_WARN(drm, "skipping off-chip encoder %d/%d\n",
2057 2058 2059 2060 2061
				dcbe->type, ffs(dcbe->or) - 1);
			continue;
		}

		switch (dcbe->type) {
2062 2063 2064
		case DCB_OUTPUT_TMDS:
		case DCB_OUTPUT_LVDS:
		case DCB_OUTPUT_DP:
2065
			nv50_sor_create(connector, dcbe);
2066
			break;
2067
		case DCB_OUTPUT_ANALOG:
2068
			nv50_dac_create(connector, dcbe);
B
Ben Skeggs 已提交
2069
			break;
2070
		default:
2071
			NV_WARN(drm, "skipping unsupported encoder %d/%d\n",
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
				dcbe->type, ffs(dcbe->or) - 1);
			continue;
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2082
		NV_WARN(drm, "%s has no encoders, removing\n",
2083 2084 2085 2086
			drm_get_connector_name(connector));
		connector->funcs->destroy(connector);
	}

2087 2088
out:
	if (ret)
2089
		nv50_display_destroy(dev);
2090 2091
	return ret;
}