nv50_display.c 67.6 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_dp_helper.h>
30

31 32
#include <nvif/class.h>

33 34 35
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
36 37 38
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
39
#include "nouveau_fence.h"
40
#include "nv50_display.h"
41

42 43
#define EVO_DMA_NR 9

44
#define EVO_MASTER  (0x00)
45
#define EVO_FLIP(c) (0x01 + (c))
46 47
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
48 49
#define EVO_CURS(c) (0x0d + (c))

50 51
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
52 53 54
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
55

56 57
#define EVO_CORE_HANDLE      (0xd1500000)
#define EVO_CHAN_HANDLE(t,i) (0xd15c0000 | (((t) & 0x00ff) << 8) | (i))
58
#define EVO_CHAN_OCLASS(t,c) (((c)->oclass & 0xff00) | ((t) & 0x00ff))
59 60 61 62 63 64 65
#define EVO_PUSH_HANDLE(t,i) (0xd15b0000 | (i) |                               \
			      (((NV50_DISP_##t##_CLASS) & 0x00ff) << 8))

/******************************************************************************
 * EVO channel
 *****************************************************************************/

66
struct nv50_chan {
67
	struct nvif_object user;
68 69 70
};

static int
71
nv50_chan_create(struct nvif_object *disp, const u32 *oclass, u8 head,
72
		 void *data, u32 size, struct nv50_chan *chan)
73
{
74 75 76 77 78 79 80 81
	while (oclass[0]) {
		int ret = nvif_object_init(disp, NULL, (oclass[0] << 16) | head,
					   oclass[0], data, size,
					  &chan->user);
		if (oclass++, ret == 0)
			return ret;
	}
	return -ENOSYS;
82 83 84
}

static void
85
nv50_chan_destroy(struct nv50_chan *chan)
86
{
87
	nvif_object_fini(&chan->user);
88 89 90 91 92 93
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

94 95
struct nv50_pioc {
	struct nv50_chan base;
96 97 98
};

static void
99
nv50_pioc_destroy(struct nv50_pioc *pioc)
100
{
101
	nv50_chan_destroy(&pioc->base);
102 103 104
}

static int
105
nv50_pioc_create(struct nvif_object *disp, const u32 *oclass, u8 head,
106
		 void *data, u32 size, struct nv50_pioc *pioc)
107
{
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
	return nv50_chan_create(disp, oclass, head, data, size, &pioc->base);
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
nv50_curs_create(struct nvif_object *disp, int head, struct nv50_curs *curs)
{
	struct nv50_display_curs_class args = {
		.head = head,
	};
	static const u32 oclass[] = {
		GM107_DISP_CURS_CLASS,
		NVF0_DISP_CURS_CLASS,
		NVE0_DISP_CURS_CLASS,
		NVD0_DISP_CURS_CLASS,
		NVA3_DISP_CURS_CLASS,
		NV94_DISP_CURS_CLASS,
		NVA0_DISP_CURS_CLASS,
		NV84_DISP_CURS_CLASS,
		NV50_DISP_CURS_CLASS,
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &curs->base);
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
nv50_oimm_create(struct nvif_object *disp, int head, struct nv50_oimm *oimm)
{
	struct nv50_display_oimm_class args = {
		.head = head,
	};
	static const u32 oclass[] = {
		GM107_DISP_OIMM_CLASS,
		NVF0_DISP_OIMM_CLASS,
		NVE0_DISP_OIMM_CLASS,
		NVD0_DISP_OIMM_CLASS,
		NVA3_DISP_OIMM_CLASS,
		NV94_DISP_OIMM_CLASS,
		NVA0_DISP_OIMM_CLASS,
		NV84_DISP_OIMM_CLASS,
		NV50_DISP_OIMM_CLASS,
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &oimm->base);
171 172 173 174 175 176
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

177 178
struct nv50_dmac {
	struct nv50_chan base;
179 180
	dma_addr_t handle;
	u32 *ptr;
181

182 183 184
	struct nvif_object sync;
	struct nvif_object vram;

185 186 187 188
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
189 190 191
};

static void
192
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
193
{
194 195 196 197 198
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

199
	if (dmac->ptr) {
200
		struct pci_dev *pdev = nvkm_device(nvif_device(disp))->pdev;
201 202 203 204
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}
}

205
static int
206
nv50_dmac_create(struct nvif_object *disp, const u32 *oclass, u8 head,
207
		 void *data, u32 size, u64 syncbuf,
208
		 struct nv50_dmac *dmac)
209
{
210 211 212
	struct nouveau_fb *pfb = nvkm_fb(nvif_device(disp));
	struct nvif_object pushbuf;
	u32 handle = *(u32 *)data;
213 214
	int ret;

215 216
	mutex_init(&dmac->lock);

217 218
	dmac->ptr = pci_alloc_consistent(nvkm_device(nvif_device(disp))->pdev,
					 PAGE_SIZE, &dmac->handle);
219 220 221
	if (!dmac->ptr)
		return -ENOMEM;

222
	ret = nvif_object_init(nvif_object(nvif_device(disp)), NULL, handle,
223 224 225 226
			       NV_DMA_FROM_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
227 228
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
229
			       }, sizeof(struct nv_dma_v0), &pushbuf);
230
	if (ret)
231
		return ret;
232

233
	ret = nv50_chan_create(disp, oclass, head, data, size, &dmac->base);
234
	nvif_object_fini(&pushbuf);
235 236 237
	if (ret)
		return ret;

238
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000000,
239 240 241 242
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
243 244
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
245
			       }, sizeof(struct nv_dma_v0),
246
			       &dmac->sync);
247 248 249
	if (ret)
		return ret;

250
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000001,
251 252 253 254
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
255
					.start = 0,
256
					.limit = pfb->ram->size - 1,
257
			       }, sizeof(struct nv_dma_v0),
258
			       &dmac->vram);
259
	if (ret)
260 261
		return ret;

262 263 264
	return ret;
}

265 266 267 268
/******************************************************************************
 * Core
 *****************************************************************************/

269 270
struct nv50_mast {
	struct nv50_dmac base;
271 272
};

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
static int
nv50_core_create(struct nvif_object *disp, u64 syncbuf, struct nv50_mast *core)
{
	struct nv50_display_mast_class args = {
		.pushbuf = EVO_PUSH_HANDLE(MAST, 0),
	};
	static const u32 oclass[] = {
		GM107_DISP_MAST_CLASS,
		NVF0_DISP_MAST_CLASS,
		NVE0_DISP_MAST_CLASS,
		NVD0_DISP_MAST_CLASS,
		NVA3_DISP_MAST_CLASS,
		NV94_DISP_MAST_CLASS,
		NVA0_DISP_MAST_CLASS,
		NV84_DISP_MAST_CLASS,
		NV50_DISP_MAST_CLASS,
		0
	};

	return nv50_dmac_create(disp, oclass, 0, &args, sizeof(args), syncbuf,
			       &core->base);
}

/******************************************************************************
 * Base
 *****************************************************************************/
299

300 301
struct nv50_sync {
	struct nv50_dmac base;
302 303
	u32 addr;
	u32 data;
304 305
};

306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
static int
nv50_base_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_sync *base)
{
	struct nv50_display_sync_class args = {
		.pushbuf = EVO_PUSH_HANDLE(SYNC, head),
		.head = head,
	};
	static const u32 oclass[] = {
		GM107_DISP_SYNC_CLASS,
		NVF0_DISP_SYNC_CLASS,
		NVE0_DISP_SYNC_CLASS,
		NVD0_DISP_SYNC_CLASS,
		NVA3_DISP_SYNC_CLASS,
		NV94_DISP_SYNC_CLASS,
		NVA0_DISP_SYNC_CLASS,
		NV84_DISP_SYNC_CLASS,
		NV50_DISP_SYNC_CLASS,
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

335 336
struct nv50_ovly {
	struct nv50_dmac base;
337
};
338

339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
static int
nv50_ovly_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_ovly *ovly)
{
	struct nv50_display_ovly_class args = {
		.pushbuf = EVO_PUSH_HANDLE(OVLY, head),
		.head = head,
	};
	static const u32 oclass[] = {
		GM107_DISP_OVLY_CLASS,
		NVF0_DISP_OVLY_CLASS,
		NVE0_DISP_OVLY_CLASS,
		NVD0_DISP_OVLY_CLASS,
		NVA3_DISP_OVLY_CLASS,
		NV94_DISP_OVLY_CLASS,
		NVA0_DISP_OVLY_CLASS,
		NV84_DISP_OVLY_CLASS,
		NV50_DISP_OVLY_CLASS,
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &ovly->base);
}
363

364
struct nv50_head {
365
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
366
	struct nouveau_bo *image;
367 368 369 370
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
371 372
};

373 374 375 376 377 378
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
379 380 381 382 383 384 385
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
386

387
struct nv50_disp {
388
	struct nvif_object *disp;
389
	struct nv50_mast mast;
390

391
	struct list_head fbdma;
392 393

	struct nouveau_bo *sync;
394 395
};

396 397
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
398
{
399
	return nouveau_display(dev)->priv;
400 401
}

402
#define nv50_mast(d) (&nv50_disp(d)->mast)
403

404
static struct drm_crtc *
405
nv50_display_crtc_get(struct drm_encoder *encoder)
406 407 408 409 410 411 412
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
413
static u32 *
414
evo_wait(void *evoc, int nr)
415
{
416
	struct nv50_dmac *dmac = evoc;
417
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
418

419
	mutex_lock(&dmac->lock);
420
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
421
		dmac->ptr[put] = 0x20000000;
422

423 424
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
		if (!nvkm_wait(&dmac->base.user, 0x0004, ~0, 0x00000000)) {
425
			mutex_unlock(&dmac->lock);
426
			nv_error(nvkm_object(&dmac->base.user), "channel stalled\n");
427 428 429 430 431 432
			return NULL;
		}

		put = 0;
	}

433
	return dmac->ptr + put;
434 435 436
}

static void
437
evo_kick(u32 *push, void *evoc)
438
{
439
	struct nv50_dmac *dmac = evoc;
440
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
441
	mutex_unlock(&dmac->lock);
442 443 444 445 446
}

#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)

447 448 449
static bool
evo_sync_wait(void *data)
{
450 451 452 453
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
454 455 456
}

static int
457
evo_sync(struct drm_device *dev)
458
{
459
	struct nvif_device *device = &nouveau_drm(dev)->device;
460 461
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
462
	u32 *push = evo_wait(mast, 8);
463
	if (push) {
464
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
465
		evo_mthd(push, 0x0084, 1);
466
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
467 468 469
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
470
		evo_kick(push, mast);
471
		if (nv_wait_cb(nvkm_device(device), evo_sync_wait, disp->sync))
472 473 474 475 476 477 478
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
479
 * Page flipping channel
480 481
 *****************************************************************************/
struct nouveau_bo *
482
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
483
{
484
	return nv50_disp(dev)->sync;
485 486
}

487 488 489 490 491 492 493 494 495 496
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
497
					      flip->chan->data)
498 499 500 501 502
		return true;
	usleep_range(1, 2);
	return false;
}

503
void
504
nv50_display_flip_stop(struct drm_crtc *crtc)
505
{
506
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
507 508 509 510
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
511 512
	u32 *push;

513
	push = evo_wait(flip.chan, 8);
514 515 516 517 518 519 520 521 522
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
523
		evo_kick(push, flip.chan);
524
	}
525

526
	nv_wait_cb(nvkm_device(device), nv50_display_flip_wait, &flip);
527 528 529
}

int
530
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
531 532 533 534
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
535
	struct nv50_head *head = nv50_head(crtc);
536
	struct nv50_sync *sync = nv50_sync(crtc);
537
	u32 *push;
B
Ben Skeggs 已提交
538
	int ret;
539 540 541 542

	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
543 544
	if (chan == NULL)
		evo_sync(crtc->dev);
545

546
	push = evo_wait(sync, 128);
547 548 549
	if (unlikely(push == NULL))
		return -EBUSY;

550
	if (chan && chan->object->oclass < G82_CHANNEL_GPFIFO) {
551 552 553 554 555
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
556
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
557 558 559 560 561 562 563
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
564
	if (chan && chan->object->oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
565
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
566 567 568 569 570
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
571
		OUT_RING  (chan, chan->vram.handle);
572 573 574 575 576 577 578 579 580 581 582 583
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
584
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
602

603 604 605
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
606 607 608 609 610 611 612 613 614 615 616 617 618
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
619 620 621
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
622
	evo_data(push, sync->base.sync.handle);
623 624 625 626
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
627
	evo_data(push, nv_fb->r_handle);
628 629 630
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
631
	if (nv50_vers(sync) < NVD0_DISP_SYNC_CLASS) {
632 633 634 635 636 637 638 639 640 641 642 643 644 645
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
646 647
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
648
	evo_kick(push, sync);
B
Ben Skeggs 已提交
649 650

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
651 652 653
	return 0;
}

654 655 656 657
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
658
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
659
{
660
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
661 662 663
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
664

665
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
666 667
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
668
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
669 670 671 672 673 674 675 676 677 678
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
679 680
	}

681
	push = evo_wait(mast, 4);
682
	if (push) {
683
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
684 685 686
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
687
		if (nv50_vers(mast) < NVE0_DISP_MAST_CLASS) {
688 689 690 691 692 693 694
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

695 696 697 698
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
699
		evo_kick(push, mast);
700 701 702 703 704 705
	}

	return 0;
}

static int
706
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
707
{
708
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
709
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
710
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
711
	struct nouveau_connector *nv_connector;
712 713
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
714

715 716 717
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
718
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769
	if (nv_connector && nv_connector->native_mode)
		mode = nv_connector->scaling_mode;

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
770
		}
771 772 773
		break;
	default:
		break;
B
Ben Skeggs 已提交
774
	}
775

776
	push = evo_wait(mast, 8);
777
	if (push) {
778
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

800
		if (update) {
801
			nv50_display_flip_stop(crtc);
802 803
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
804 805 806 807 808 809
		}
	}

	return 0;
}

810
static int
811
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
812
{
813
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
814 815 816 817 818 819 820 821 822
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
823
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

841
static int
842
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
843 844 845
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
846
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
847 848
	u32 *push;

849
	push = evo_wait(mast, 16);
850
	if (push) {
851
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
852 853 854 855 856 857 858 859
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
860
			if (nv50_vers(mast) > NV50_DISP_MAST_CLASS) {
861
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
862
				evo_data(push, nvfb->r_handle);
863 864 865 866 867 868 869 870
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
871
			evo_data(push, nvfb->r_handle);
872 873 874 875
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

876 877 878 879
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
880
		evo_kick(push, mast);
881 882
	}

883
	nv_crtc->fb.handle = nvfb->r_handle;
884 885 886 887
	return 0;
}

static void
888
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
889
{
890
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
891
	u32 *push = evo_wait(mast, 16);
892
	if (push) {
893
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
894 895 896 897
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
		} else
898
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
899 900 901 902
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
903
			evo_data(push, mast->base.vram.handle);
904
		} else {
905 906 907 908
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
909
			evo_data(push, mast->base.vram.handle);
910 911 912 913 914 915
		}
		evo_kick(push, mast);
	}
}

static void
916
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
917
{
918
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
919 920
	u32 *push = evo_wait(mast, 16);
	if (push) {
921
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
922 923 924
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
925
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
926 927 928 929
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
930 931 932 933 934 935
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
936 937 938
		evo_kick(push, mast);
	}
}
939

940
static void
941
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
942
{
943
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
944 945

	if (show)
946
		nv50_crtc_cursor_show(nv_crtc);
947
	else
948
		nv50_crtc_cursor_hide(nv_crtc);
949 950 951 952

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
953 954
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
955
			evo_kick(push, mast);
956 957 958 959 960
		}
	}
}

static void
961
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
962 963 964 965
{
}

static void
966
nv50_crtc_prepare(struct drm_crtc *crtc)
967 968
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
969
	struct nv50_mast *mast = nv50_mast(crtc->dev);
970 971
	u32 *push;

972
	nv50_display_flip_stop(crtc);
973

974
	push = evo_wait(mast, 6);
975
	if (push) {
976
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
977 978 979 980 981
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
982
		if (nv50_vers(mast) <  NVD0_DISP_MAST_CLASS) {
983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
999 1000
	}

1001
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
1002 1003 1004
}

static void
1005
nv50_crtc_commit(struct drm_crtc *crtc)
1006 1007
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1008
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1009 1010
	u32 *push;

1011
	push = evo_wait(mast, 32);
1012
	if (push) {
1013
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
1014
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1015
			evo_data(push, nv_crtc->fb.handle);
1016 1017 1018 1019
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1020
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1021
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1022
			evo_data(push, nv_crtc->fb.handle);
1023 1024 1025 1026
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1027
			evo_data(push, mast->base.vram.handle);
1028 1029
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1030
			evo_data(push, nv_crtc->fb.handle);
1031 1032 1033 1034 1035 1036
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1037
			evo_data(push, mast->base.vram.handle);
1038 1039 1040 1041 1042
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1043 1044
	}

1045
	nv50_crtc_cursor_show_hide(nv_crtc, nv_crtc->cursor.visible, true);
1046
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1047 1048 1049
}

static bool
1050
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1051 1052
		     struct drm_display_mode *adjusted_mode)
{
1053
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1054 1055 1056 1057
	return true;
}

static int
1058
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1059
{
1060
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1061
	struct nv50_head *head = nv50_head(crtc);
1062 1063 1064
	int ret;

	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM);
B
Ben Skeggs 已提交
1065 1066 1067 1068
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1069 1070
	}

B
Ben Skeggs 已提交
1071
	return ret;
1072 1073 1074
}

static int
1075
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1076 1077 1078
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1079
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1080 1081
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1082 1083 1084 1085 1086
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
	u32 vblan2e = 0, vblan2s = 1;
1087
	u32 *push;
1088 1089
	int ret;

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1109
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1110 1111 1112
	if (ret)
		return ret;

1113
	push = evo_wait(mast, 64);
1114
	if (push) {
1115
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x082c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1151 1152 1153
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1154 1155 1156
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1157
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1158 1159 1160 1161
	return 0;
}

static int
1162
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1163 1164
			struct drm_framebuffer *old_fb)
{
1165
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1166 1167 1168
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1169
	if (!crtc->primary->fb) {
1170
		NV_DEBUG(drm, "No FB bound\n");
1171 1172 1173
		return 0;
	}

1174
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1175 1176 1177
	if (ret)
		return ret;

1178
	nv50_display_flip_stop(crtc);
1179 1180
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1181 1182 1183 1184
	return 0;
}

static int
1185
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1186 1187 1188 1189
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1190 1191
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1192 1193 1194 1195
	return 0;
}

static void
1196
nv50_crtc_lut_load(struct drm_crtc *crtc)
1197
{
1198
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1199 1200 1201 1202 1203
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1204 1205 1206 1207
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1208
		if (disp->disp->oclass < NVD0_DISP_CLASS) {
1209 1210 1211 1212 1213 1214 1215 1216
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1217 1218 1219
	}
}

B
Ben Skeggs 已提交
1220 1221 1222 1223
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1224
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1225 1226 1227 1228 1229
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1230
static int
1231
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	struct drm_gem_object *gem;
	struct nouveau_bo *nvbo;
	bool visible = (handle != 0);
	int i, ret = 0;

	if (visible) {
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

		ret = nouveau_bo_map(nvbo);
		if (ret == 0) {
			for (i = 0; i < 64 * 64; i++) {
				u32 v = nouveau_bo_rd32(nvbo, i);
				nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, v);
			}
			nouveau_bo_unmap(nvbo);
		}

		drm_gem_object_unreference_unlocked(gem);
	}

	if (visible != nv_crtc->cursor.visible) {
1263
		nv50_crtc_cursor_show_hide(nv_crtc, visible, true);
1264 1265 1266 1267 1268 1269 1270
		nv_crtc->cursor.visible = visible;
	}

	return ret;
}

static int
1271
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1272
{
1273 1274
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1275 1276
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1277 1278 1279 1280
	return 0;
}

static void
1281
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1282 1283 1284
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1285
	u32 end = min_t(u32, start + size, 256);
1286 1287 1288 1289 1290 1291 1292 1293
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1294
	nv50_crtc_lut_load(crtc);
1295 1296 1297
}

static void
1298
nv50_crtc_destroy(struct drm_crtc *crtc)
1299 1300
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1301 1302
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1303
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1304

1305 1306 1307 1308 1309 1310 1311 1312
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1313 1314 1315 1316 1317 1318 1319 1320

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1321
	nouveau_bo_unmap(nv_crtc->cursor.nvbo);
1322 1323
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1324
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1325

1326
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1327 1328
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1329
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1330

1331 1332 1333 1334
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1335 1336 1337 1338 1339 1340 1341 1342 1343
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1344
	.disable = nv50_crtc_disable,
1345 1346
};

1347 1348 1349 1350
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1351
	.set_config = nouveau_crtc_set_config,
1352
	.destroy = nv50_crtc_destroy,
1353
	.page_flip = nouveau_crtc_page_flip,
1354 1355
};

1356
static void
1357
nv50_cursor_set_pos(struct nouveau_crtc *nv_crtc, int x, int y)
1358 1359 1360 1361
{
}

static void
1362
nv50_cursor_set_offset(struct nouveau_crtc *nv_crtc, uint32_t offset)
1363 1364 1365
{
}

1366
static int
1367
nv50_crtc_create(struct drm_device *dev, int index)
1368
{
1369 1370
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1371 1372 1373
	struct drm_crtc *crtc;
	int ret, i;

1374 1375
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1376 1377
		return -ENOMEM;

1378
	head->base.index = index;
1379 1380 1381
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1382 1383
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1384 1385
	head->base.cursor.set_offset = nv50_cursor_set_offset;
	head->base.cursor.set_pos = nv50_cursor_set_pos;
1386
	for (i = 0; i < 256; i++) {
1387 1388 1389
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1390 1391
	}

1392
	crtc = &head->base.base;
1393 1394
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1395 1396
	drm_mode_crtc_set_gamma_size(crtc, 256);

1397 1398 1399 1400
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &head->base.lut.nvbo);
	if (!ret) {
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM);
1401
		if (!ret) {
1402
			ret = nouveau_bo_map(head->base.lut.nvbo);
1403 1404 1405
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1406 1407 1408 1409 1410 1411 1412
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

1413
	nv50_crtc_lut_load(crtc);
1414 1415

	/* allocate cursor resources */
1416
	ret = nv50_curs_create(disp->disp, index, &head->curs);
1417 1418 1419
	if (ret)
		goto out;

1420
	ret = nouveau_bo_new(dev, 64 * 64 * 4, 0x100, TTM_PL_FLAG_VRAM,
1421
			     0, 0x0000, NULL, &head->base.cursor.nvbo);
1422
	if (!ret) {
1423
		ret = nouveau_bo_pin(head->base.cursor.nvbo, TTM_PL_FLAG_VRAM);
1424
		if (!ret) {
1425
			ret = nouveau_bo_map(head->base.cursor.nvbo);
1426 1427 1428
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1429
		if (ret)
1430
			nouveau_bo_ref(NULL, &head->base.cursor.nvbo);
1431 1432 1433 1434 1435
	}

	if (ret)
		goto out;

1436
	/* allocate page flip / sync resources */
1437 1438
	ret = nv50_base_create(disp->disp, index, disp->sync->bo.offset,
			      &head->sync);
1439 1440 1441
	if (ret)
		goto out;

1442 1443
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1444

1445
	/* allocate overlay resources */
1446
	ret = nv50_oimm_create(disp->disp, index, &head->oimm);
1447 1448 1449
	if (ret)
		goto out;

1450 1451
	ret = nv50_ovly_create(disp->disp, index, disp->sync->bo.offset,
			      &head->ovly);
1452 1453
	if (ret)
		goto out;
1454 1455 1456

out:
	if (ret)
1457
		nv50_crtc_destroy(crtc);
1458 1459 1460
	return ret;
}

1461 1462 1463
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1464
static void
1465
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1466 1467
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1468
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1484

1485
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1486 1487 1488
}

static bool
1489
nv50_dac_mode_fixup(struct drm_encoder *encoder,
1490
		    const struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

static void
1509
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1510 1511 1512 1513
{
}

static void
1514
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1515 1516
		  struct drm_display_mode *adjusted_mode)
{
1517
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1518 1519
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1520
	u32 *push;
B
Ben Skeggs 已提交
1521

1522
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1523

1524
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1525
	if (push) {
1526
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1557 1558 1559 1560 1561 1562
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1563
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1564 1565
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1566
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1567
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1568 1569 1570
	u32 *push;

	if (nv_encoder->crtc) {
1571
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1572

1573
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1574
		if (push) {
1575
			if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1576 1577 1578 1579 1580 1581 1582
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1583 1584
		}
	}
1585 1586

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1587 1588
}

1589
static enum drm_connector_status
1590
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1591
{
1592
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1593
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
1608

1609 1610
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
1611
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1612

1613
	return connector_status_connected;
1614 1615
}

B
Ben Skeggs 已提交
1616
static void
1617
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1618 1619 1620 1621 1622
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1623 1624 1625 1626 1627 1628 1629 1630 1631
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
	.mode_fixup = nv50_dac_mode_fixup,
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1632 1633
};

1634 1635
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1636 1637 1638
};

static int
1639
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1640
{
1641
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1642
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
B
Ben Skeggs 已提交
1643 1644
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1645
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1646 1647 1648 1649 1650 1651

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1652
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
B
Ben Skeggs 已提交
1653 1654 1655 1656

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1657
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1658
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1659 1660 1661 1662

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1663

1664 1665 1666 1667
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1668
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1669 1670 1671
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;
1672
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
1683 1684 1685 1686 1687 1688

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
1689
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
1690

1691
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1692 1693 1694
}

static void
1695
nv50_audio_disconnect(struct drm_encoder *encoder)
1696 1697
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1698
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1699 1700 1701 1702 1703 1704 1705 1706 1707
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
1708

1709
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1710 1711 1712 1713 1714 1715
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1716
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1717
{
1718 1719
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1720
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
1734 1735 1736 1737 1738 1739 1740
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
1741
	max_ac_packet -= args.pwr.rekey;
1742
	max_ac_packet -= 18; /* constant from tegra */
1743
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
1744

1745
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1746
	nv50_audio_mode_set(encoder, mode);
1747 1748 1749
}

static void
1750
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1751
{
1752
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1753
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
1764

1765
	nv50_audio_disconnect(encoder);
1766

1767
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1768 1769
}

1770 1771 1772
/******************************************************************************
 * SOR
 *****************************************************************************/
1773
static void
1774
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1775 1776
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1788 1789
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;
1790
	u32 mthd, data;
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1801
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1802 1803 1804 1805 1806 1807
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1808 1809
	mthd  = (ffs(nv_encoder->dcb->heads) - 1) << 3;
	mthd |= (ffs(nv_encoder->dcb->sorconf.link) - 1) << 2;
1810 1811 1812
	mthd |= nv_encoder->or;

	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1813 1814 1815
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
		data  = (mode == DRM_MODE_DPMS_ON);
1816
		mthd |= NV94_DISP_SOR_DP_PWR;
1817
		nvif_exec(disp->disp, mthd, &data, sizeof(data));
1818
	} else {
1819
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1820
	}
1821 1822 1823
}

static bool
1824
nv50_sor_mode_fixup(struct drm_encoder *encoder,
1825
		    const struct drm_display_mode *mode,
1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

1843
static void
1844
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1845
{
1846 1847 1848 1849 1850 1851 1852 1853 1854
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1855
		}
1856
		evo_kick(push, mast);
1857
	}
1858 1859 1860 1861 1862 1863 1864
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1865 1866 1867

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1868 1869 1870 1871 1872 1873

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1874 1875
}

1876
static void
1877
nv50_sor_commit(struct drm_encoder *encoder)
1878 1879 1880 1881
{
}

static void
1882
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1883
		  struct drm_display_mode *mode)
1884
{
1885 1886
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1887
	struct drm_device *dev = encoder->dev;
1888
	struct nouveau_drm *drm = nouveau_drm(dev);
1889 1890
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1891
	struct nouveau_connector *nv_connector;
1892
	struct nvbios *bios = &drm->vbios;
1893
	u32 lvds = 0, mask, ctrl;
1894 1895 1896
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1897

1898
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1899 1900
	nv_encoder->crtc = encoder->crtc;

1901
	switch (nv_encoder->dcb->type) {
1902
	case DCB_OUTPUT_TMDS:
1903 1904
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1905
				proto = 0x1;
1906
			else
1907
				proto = 0x5;
1908
		} else {
1909
			proto = 0x2;
1910 1911
		}

1912
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1913
		break;
1914
	case DCB_OUTPUT_LVDS:
1915 1916
		proto = 0x0;

1917 1918
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1919
				lvds |= 0x0100;
1920
			if (bios->fp.if_is_24bit)
1921
				lvds |= 0x0200;
1922
		} else {
1923
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1924
				if (((u8 *)nv_connector->edid)[121] == 2)
1925
					lvds |= 0x0100;
1926 1927
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1928
				lvds |= 0x0100;
1929
			}
1930

1931
			if (lvds & 0x0100) {
1932
				if (bios->fp.strapless_is_24bit & 2)
1933
					lvds |= 0x0200;
1934 1935
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1936
					lvds |= 0x0200;
1937 1938 1939
			}

			if (nv_connector->base.display_info.bpc == 8)
1940
				lvds |= 0x0200;
1941
		}
1942

1943
		nvif_exec(disp->disp, NV50_DISP_SOR_LVDS_SCRIPT + nv_encoder->or, &lvds, sizeof(lvds));
1944
		break;
1945
	case DCB_OUTPUT_DP:
1946
		if (nv_connector->base.display_info.bpc == 6) {
1947
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1948
			depth = 0x2;
1949 1950
		} else
		if (nv_connector->base.display_info.bpc == 8) {
1951
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
1952
			depth = 0x5;
1953 1954 1955
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
1956
		}
1957 1958

		if (nv_encoder->dcb->sorconf.link & 1)
1959
			proto = 0x8;
1960
		else
1961
			proto = 0x9;
1962
		break;
1963 1964 1965 1966
	default:
		BUG_ON(1);
		break;
	}
1967

1968
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
1969

1970 1971 1972
	if (nv50_vers(mast) >= NVD0_DISP_CLASS) {
		u32 *push = evo_wait(mast, 3);
		if (push) {
1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
1987
			evo_kick(push, mast);
1988 1989
		}

1990 1991 1992 1993 1994 1995 1996 1997 1998
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
1999 2000
	}

2001
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
2002 2003 2004
}

static void
2005
nv50_sor_destroy(struct drm_encoder *encoder)
2006 2007 2008 2009 2010
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2011 2012 2013
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
	.mode_fixup = nv50_sor_mode_fixup,
2014
	.prepare = nv50_sor_disconnect,
2015 2016 2017 2018
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2019 2020
};

2021 2022
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2023 2024 2025
};

static int
2026
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2027
{
2028
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2029
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2030 2031
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2042 2043 2044 2045 2046 2047

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
2048
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
2049 2050 2051 2052 2053
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2054
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
2055
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2056 2057 2058 2059

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2060

2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	u32 mthd = (nv_encoder->dcb->type << 12) | nv_encoder->or;
	u32 ctrl = (mode == DRM_MODE_DPMS_ON);
2072
	nvif_exec(disp->disp, NV50_DISP_PIOR_PWR + mthd, &ctrl, sizeof(ctrl));
2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
			if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2200
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
	struct nouveau_i2c_port *ddc = NULL;
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTDDC(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTAUX(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2236 2237 2238 2239
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2240
static void
2241
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2242
{
2243 2244 2245 2246
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2257 2258 2259 2260 2261 2262 2263 2264
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
			struct gf110_dma_v0 gf110;
		};
	} args = {};
2265 2266
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2267
	u32 size = sizeof(args.base);
2268 2269 2270
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2271
		if (fbdma->core.handle == name)
2272 2273 2274 2275 2276 2277 2278 2279
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2280 2281 2282 2283
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2284

2285
	if (drm->device.info.chipset < 0x80) {
2286 2287
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2288
	} else
2289
	if (drm->device.info.chipset < 0xc0) {
2290 2291 2292
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2293
	} else
2294
	if (drm->device.info.chipset < 0xd0) {
2295 2296
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2297
	} else {
2298 2299 2300
		args.gf110.page = GF110_DMA_V0_PAGE_LP;
		args.gf110.kind = kind;
		size += sizeof(args.gf110);
2301 2302 2303
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2304 2305
		struct nv50_head *head = nv50_head(crtc);
		int ret = nvif_object_init(&head->sync.base.base.user, NULL,
2306
					    name, NV_DMA_IN_MEMORY, &args, size,
2307
					   &fbdma->base[head->base.index]);
2308
		if (ret) {
2309
			nv50_fbdma_fini(fbdma);
2310 2311 2312 2313
			return ret;
		}
	}

2314
	ret = nvif_object_init(&mast->base.base.user, NULL, name,
2315
				NV_DMA_IN_MEMORY, &args, size,
2316
			       &fbdma->core);
2317
	if (ret) {
2318
		nv50_fbdma_fini(fbdma);
2319 2320 2321 2322 2323 2324
		return ret;
	}

	return 0;
}

2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2336
	struct nv50_disp *disp = nv50_disp(fb->dev);
2337
	struct nouveau_fb *pfb = nvkm_fb(&drm->device);
2338 2339
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2340 2341 2342 2343 2344 2345

	if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
		NV_ERROR(drm, "framebuffer requires contiguous bo\n");
		return -EINVAL;
	}

2346
	if (drm->device.info.chipset >= 0xc0)
2347 2348
		tile >>= 4; /* yep.. */

2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2361
	if (disp->disp->oclass < NV84_DISP_CLASS) {
2362 2363 2364 2365
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2366
	if (disp->disp->oclass < NVD0_DISP_CLASS) {
2367 2368
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2369
	} else {
2370 2371
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2372
	}
2373
	nv_fb->r_handle = 0xffff0000 | kind;
2374

2375
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0, pfb->ram->size, kind);
2376 2377
}

2378 2379 2380
/******************************************************************************
 * Init
 *****************************************************************************/
2381

2382
void
2383
nv50_display_fini(struct drm_device *dev)
2384 2385 2386 2387
{
}

int
2388
nv50_display_init(struct drm_device *dev)
2389
{
2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2401
	}
2402

2403
	evo_mthd(push, 0x0088, 1);
2404
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2405 2406
	evo_kick(push, nv50_mast(dev));
	return 0;
2407 2408 2409
}

void
2410
nv50_display_destroy(struct drm_device *dev)
2411
{
2412
	struct nv50_disp *disp = nv50_disp(dev);
2413 2414 2415
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2416
		nv50_fbdma_fini(fbdma);
2417
	}
2418

2419
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2420

2421
	nouveau_bo_unmap(disp->sync);
2422 2423
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2424
	nouveau_bo_ref(NULL, &disp->sync);
2425

2426
	nouveau_display(dev)->priv = NULL;
2427 2428 2429 2430
	kfree(disp);
}

int
2431
nv50_display_create(struct drm_device *dev)
2432
{
2433
	struct nvif_device *device = &nouveau_drm(dev)->device;
2434 2435
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2436
	struct drm_connector *connector, *tmp;
2437
	struct nv50_disp *disp;
2438
	struct dcb_output *dcbe;
2439
	int crtcs, ret, i;
2440 2441 2442 2443

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2444
	INIT_LIST_HEAD(&disp->fbdma);
2445 2446

	nouveau_display(dev)->priv = disp;
2447 2448 2449
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2450 2451
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2452
	disp->disp = &nouveau_display(dev)->disp;
2453

2454 2455 2456 2457 2458
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &disp->sync);
	if (!ret) {
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM);
2459
		if (!ret) {
2460
			ret = nouveau_bo_map(disp->sync);
2461 2462 2463
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2464 2465 2466 2467 2468 2469 2470 2471
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2472 2473
	ret = nv50_core_create(disp->disp, disp->sync->bo.offset,
			      &disp->mast);
2474 2475 2476
	if (ret)
		goto out;

2477
	/* create crtc objects to represent the hw heads */
2478
	if (disp->disp->oclass >= NVD0_DISP_CLASS)
2479
		crtcs = nvif_rd32(device, 0x022448);
2480 2481 2482
	else
		crtcs = 2;

2483
	for (i = 0; i < crtcs; i++) {
2484
		ret = nv50_crtc_create(dev, i);
2485 2486 2487 2488
		if (ret)
			goto out;
	}

2489 2490 2491 2492 2493 2494
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2511 2512
		}

2513 2514 2515 2516
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2517
			ret = 0;
2518 2519 2520 2521 2522 2523 2524 2525
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2526
		NV_WARN(drm, "%s has no encoders, removing\n",
2527
			connector->name);
2528 2529 2530
		connector->funcs->destroy(connector);
	}

2531 2532
out:
	if (ret)
2533
		nv50_display_destroy(dev);
2534 2535
	return ret;
}