nv50_display.c 68.2 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_dp_helper.h>
30

31 32
#include <nvif/class.h>

33 34 35
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
36 37 38
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
39
#include "nouveau_fence.h"
40
#include "nv50_display.h"
41

42 43
#define EVO_DMA_NR 9

44
#define EVO_MASTER  (0x00)
45
#define EVO_FLIP(c) (0x01 + (c))
46 47
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
48 49
#define EVO_CURS(c) (0x0d + (c))

50 51
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
52 53 54
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
55

56 57 58 59
/******************************************************************************
 * EVO channel
 *****************************************************************************/

60
struct nv50_chan {
61
	struct nvif_object user;
62 63 64
};

static int
65
nv50_chan_create(struct nvif_object *disp, const u32 *oclass, u8 head,
66
		 void *data, u32 size, struct nv50_chan *chan)
67
{
68 69 70 71
	while (oclass[0]) {
		int ret = nvif_object_init(disp, NULL, (oclass[0] << 16) | head,
					   oclass[0], data, size,
					  &chan->user);
72 73
		if (oclass++, ret == 0) {
			nvif_object_map(&chan->user);
74
			return ret;
75
		}
76 77
	}
	return -ENOSYS;
78 79 80
}

static void
81
nv50_chan_destroy(struct nv50_chan *chan)
82
{
83
	nvif_object_fini(&chan->user);
84 85 86 87 88 89
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

90 91
struct nv50_pioc {
	struct nv50_chan base;
92 93 94
};

static void
95
nv50_pioc_destroy(struct nv50_pioc *pioc)
96
{
97
	nv50_chan_destroy(&pioc->base);
98 99 100
}

static int
101
nv50_pioc_create(struct nvif_object *disp, const u32 *oclass, u8 head,
102
		 void *data, u32 size, struct nv50_pioc *pioc)
103
{
104 105 106 107 108 109 110 111 112 113 114 115 116 117
	return nv50_chan_create(disp, oclass, head, data, size, &pioc->base);
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
nv50_curs_create(struct nvif_object *disp, int head, struct nv50_curs *curs)
{
118
	struct nv50_disp_cursor_v0 args = {
119 120 121
		.head = head,
	};
	static const u32 oclass[] = {
122 123 124 125 126
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &curs->base);
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
nv50_oimm_create(struct nvif_object *disp, int head, struct nv50_oimm *oimm)
{
145
	struct nv50_disp_cursor_v0 args = {
146 147 148
		.head = head,
	};
	static const u32 oclass[] = {
149 150 151 152 153
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
154 155 156 157 158
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &oimm->base);
159 160 161 162 163 164
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

165 166
struct nv50_dmac {
	struct nv50_chan base;
167 168
	dma_addr_t handle;
	u32 *ptr;
169

170 171 172
	struct nvif_object sync;
	struct nvif_object vram;

173 174 175 176
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
177 178 179
};

static void
180
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
181
{
182 183 184 185 186
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

187
	if (dmac->ptr) {
188
		struct pci_dev *pdev = nvkm_device(nvif_device(disp))->pdev;
189 190 191 192
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}
}

193
static int
194
nv50_dmac_create(struct nvif_object *disp, const u32 *oclass, u8 head,
195
		 void *data, u32 size, u64 syncbuf,
196
		 struct nv50_dmac *dmac)
197
{
198
	struct nvif_device *device = nvif_device(disp);
199
	struct nv50_disp_core_channel_dma_v0 *args = data;
200
	struct nvif_object pushbuf;
201 202
	int ret;

203 204
	mutex_init(&dmac->lock);

205
	dmac->ptr = pci_alloc_consistent(nvkm_device(device)->pdev,
206
					 PAGE_SIZE, &dmac->handle);
207 208 209
	if (!dmac->ptr)
		return -ENOMEM;

210
	ret = nvif_object_init(nvif_object(device), NULL,
211
			       args->pushbuf, NV_DMA_FROM_MEMORY,
212 213 214
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
215 216
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
217
			       }, sizeof(struct nv_dma_v0), &pushbuf);
218
	if (ret)
219
		return ret;
220

221
	ret = nv50_chan_create(disp, oclass, head, data, size, &dmac->base);
222
	nvif_object_fini(&pushbuf);
223 224 225
	if (ret)
		return ret;

226
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000000,
227 228 229 230
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
231 232
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
233
			       }, sizeof(struct nv_dma_v0),
234
			       &dmac->sync);
235 236 237
	if (ret)
		return ret;

238
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000001,
239 240 241 242
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
243
					.start = 0,
244
					.limit = device->info.ram_user - 1,
245
			       }, sizeof(struct nv_dma_v0),
246
			       &dmac->vram);
247
	if (ret)
248 249
		return ret;

250 251 252
	return ret;
}

253 254 255 256
/******************************************************************************
 * Core
 *****************************************************************************/

257 258
struct nv50_mast {
	struct nv50_dmac base;
259 260
};

261 262 263
static int
nv50_core_create(struct nvif_object *disp, u64 syncbuf, struct nv50_mast *core)
{
264 265
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
266 267
	};
	static const u32 oclass[] = {
268 269 270 271 272 273 274 275 276
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
277 278 279 280 281 282 283 284 285 286
		0
	};

	return nv50_dmac_create(disp, oclass, 0, &args, sizeof(args), syncbuf,
			       &core->base);
}

/******************************************************************************
 * Base
 *****************************************************************************/
287

288 289
struct nv50_sync {
	struct nv50_dmac base;
290 291
	u32 addr;
	u32 data;
292 293
};

294 295 296 297
static int
nv50_base_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_sync *base)
{
298 299
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
300 301 302
		.head = head,
	};
	static const u32 oclass[] = {
303 304 305 306 307 308 309
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
310 311 312 313 314 315 316 317 318 319 320
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

321 322
struct nv50_ovly {
	struct nv50_dmac base;
323
};
324

325 326 327 328
static int
nv50_ovly_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_ovly *ovly)
{
329 330
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
331 332 333
		.head = head,
	};
	static const u32 oclass[] = {
334 335 336 337 338 339
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
340 341 342 343 344 345
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &ovly->base);
}
346

347
struct nv50_head {
348
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
349
	struct nouveau_bo *image;
350 351 352 353
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
354 355
};

356 357 358 359 360 361
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
362 363 364 365 366 367 368
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
369

370
struct nv50_disp {
371
	struct nvif_object *disp;
372
	struct nv50_mast mast;
373

374
	struct list_head fbdma;
375 376

	struct nouveau_bo *sync;
377 378
};

379 380
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
381
{
382
	return nouveau_display(dev)->priv;
383 384
}

385
#define nv50_mast(d) (&nv50_disp(d)->mast)
386

387
static struct drm_crtc *
388
nv50_display_crtc_get(struct drm_encoder *encoder)
389 390 391 392 393 394 395
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
396
static u32 *
397
evo_wait(void *evoc, int nr)
398
{
399
	struct nv50_dmac *dmac = evoc;
400
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
401

402
	mutex_lock(&dmac->lock);
403
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
404
		dmac->ptr[put] = 0x20000000;
405

406 407
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
		if (!nvkm_wait(&dmac->base.user, 0x0004, ~0, 0x00000000)) {
408
			mutex_unlock(&dmac->lock);
409
			nv_error(nvkm_object(&dmac->base.user), "channel stalled\n");
410 411 412 413 414 415
			return NULL;
		}

		put = 0;
	}

416
	return dmac->ptr + put;
417 418 419
}

static void
420
evo_kick(u32 *push, void *evoc)
421
{
422
	struct nv50_dmac *dmac = evoc;
423
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
424
	mutex_unlock(&dmac->lock);
425 426 427 428 429
}

#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)

430 431 432
static bool
evo_sync_wait(void *data)
{
433 434 435 436
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
437 438 439
}

static int
440
evo_sync(struct drm_device *dev)
441
{
442
	struct nvif_device *device = &nouveau_drm(dev)->device;
443 444
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
445
	u32 *push = evo_wait(mast, 8);
446
	if (push) {
447
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
448
		evo_mthd(push, 0x0084, 1);
449
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
450 451 452
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
453
		evo_kick(push, mast);
454
		if (nv_wait_cb(nvkm_device(device), evo_sync_wait, disp->sync))
455 456 457 458 459 460 461
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
462
 * Page flipping channel
463 464
 *****************************************************************************/
struct nouveau_bo *
465
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
466
{
467
	return nv50_disp(dev)->sync;
468 469
}

470 471 472 473 474 475 476 477 478 479
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
480
					      flip->chan->data)
481 482 483 484 485
		return true;
	usleep_range(1, 2);
	return false;
}

486
void
487
nv50_display_flip_stop(struct drm_crtc *crtc)
488
{
489
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
490 491 492 493
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
494 495
	u32 *push;

496
	push = evo_wait(flip.chan, 8);
497 498 499 500 501 502 503 504 505
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
506
		evo_kick(push, flip.chan);
507
	}
508

509
	nv_wait_cb(nvkm_device(device), nv50_display_flip_wait, &flip);
510 511 512
}

int
513
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
514 515 516 517
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
518
	struct nv50_head *head = nv50_head(crtc);
519
	struct nv50_sync *sync = nv50_sync(crtc);
520
	u32 *push;
B
Ben Skeggs 已提交
521
	int ret;
522 523 524 525

	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
526 527
	if (chan == NULL)
		evo_sync(crtc->dev);
528

529
	push = evo_wait(sync, 128);
530 531 532
	if (unlikely(push == NULL))
		return -EBUSY;

533
	if (chan && chan->object->oclass < G82_CHANNEL_GPFIFO) {
534 535 536 537 538
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
539
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
540 541 542 543 544 545 546
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
547
	if (chan && chan->object->oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
548
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
549 550 551 552 553
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
554
		OUT_RING  (chan, chan->vram.handle);
555 556 557 558 559 560 561 562 563 564 565 566
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
567
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
585

586 587 588
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
589 590 591 592 593 594 595 596 597 598 599 600 601
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
602 603 604
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
605
	evo_data(push, sync->base.sync.handle);
606 607 608 609
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
610
	evo_data(push, nv_fb->r_handle);
611 612 613
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
614
	if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
615 616 617 618 619 620 621 622 623 624 625 626 627 628
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
629 630
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
631
	evo_kick(push, sync);
B
Ben Skeggs 已提交
632 633

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
634 635 636
	return 0;
}

637 638 639 640
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
641
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
642
{
643
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
644 645 646
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
647

648
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
649 650
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
651
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
652 653 654 655 656 657 658 659 660 661
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
662 663
	}

664
	push = evo_wait(mast, 4);
665
	if (push) {
666
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
667 668 669
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
670
		if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
671 672 673 674 675 676 677
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

678 679 680 681
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
682
		evo_kick(push, mast);
683 684 685 686 687 688
	}

	return 0;
}

static int
689
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
690
{
691
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
692
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
693
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
694
	struct nouveau_connector *nv_connector;
695 696
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
697

698 699 700
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
701
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
	if (nv_connector && nv_connector->native_mode)
		mode = nv_connector->scaling_mode;

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
753
		}
754 755 756
		break;
	default:
		break;
B
Ben Skeggs 已提交
757
	}
758

759
	push = evo_wait(mast, 8);
760
	if (push) {
761
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

783
		if (update) {
784
			nv50_display_flip_stop(crtc);
785 786
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
787 788 789 790 791 792
		}
	}

	return 0;
}

793
static int
794
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
795
{
796
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
797 798 799 800 801 802 803 804 805
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
806
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

824
static int
825
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
826 827 828
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
829
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
830 831
	u32 *push;

832
	push = evo_wait(mast, 16);
833
	if (push) {
834
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
835 836 837 838 839 840 841 842
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
843
			if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
844
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
845
				evo_data(push, nvfb->r_handle);
846 847 848 849 850 851 852 853
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
854
			evo_data(push, nvfb->r_handle);
855 856 857 858
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

859 860 861 862
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
863
		evo_kick(push, mast);
864 865
	}

866
	nv_crtc->fb.handle = nvfb->r_handle;
867 868 869 870
	return 0;
}

static void
871
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
872
{
873
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
874
	u32 *push = evo_wait(mast, 16);
875
	if (push) {
876
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
877 878 879 880
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
		} else
881
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
882 883 884 885
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
886
			evo_data(push, mast->base.vram.handle);
887
		} else {
888 889 890 891
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
892
			evo_data(push, mast->base.vram.handle);
893 894 895 896 897 898
		}
		evo_kick(push, mast);
	}
}

static void
899
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
900
{
901
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
902 903
	u32 *push = evo_wait(mast, 16);
	if (push) {
904
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
905 906 907
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
908
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
909 910 911 912
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
913 914 915 916 917 918
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
919 920 921
		evo_kick(push, mast);
	}
}
922

923
static void
924
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
925
{
926
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
927 928

	if (show)
929
		nv50_crtc_cursor_show(nv_crtc);
930
	else
931
		nv50_crtc_cursor_hide(nv_crtc);
932 933 934 935

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
936 937
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
938
			evo_kick(push, mast);
939 940 941 942 943
		}
	}
}

static void
944
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
945 946 947 948
{
}

static void
949
nv50_crtc_prepare(struct drm_crtc *crtc)
950 951
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
952
	struct nv50_mast *mast = nv50_mast(crtc->dev);
953 954
	u32 *push;

955
	nv50_display_flip_stop(crtc);
956

957
	push = evo_wait(mast, 6);
958
	if (push) {
959
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
960 961 962 963 964
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
965
		if (nv50_vers(mast) <  GF110_DISP_CORE_CHANNEL_DMA) {
966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
982 983
	}

984
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
985 986 987
}

static void
988
nv50_crtc_commit(struct drm_crtc *crtc)
989 990
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
991
	struct nv50_mast *mast = nv50_mast(crtc->dev);
992 993
	u32 *push;

994
	push = evo_wait(mast, 32);
995
	if (push) {
996
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
997
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
998
			evo_data(push, nv_crtc->fb.handle);
999 1000 1001 1002
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1003
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1004
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1005
			evo_data(push, nv_crtc->fb.handle);
1006 1007 1008 1009
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1010
			evo_data(push, mast->base.vram.handle);
1011 1012
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1013
			evo_data(push, nv_crtc->fb.handle);
1014 1015 1016 1017 1018 1019
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1020
			evo_data(push, mast->base.vram.handle);
1021 1022 1023 1024 1025
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1026 1027
	}

1028
	nv50_crtc_cursor_show_hide(nv_crtc, nv_crtc->cursor.visible, true);
1029
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1030 1031 1032
}

static bool
1033
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1034 1035
		     struct drm_display_mode *adjusted_mode)
{
1036
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1037 1038 1039 1040
	return true;
}

static int
1041
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1042
{
1043
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1044
	struct nv50_head *head = nv50_head(crtc);
1045 1046 1047
	int ret;

	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM);
B
Ben Skeggs 已提交
1048 1049 1050 1051
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1052 1053
	}

B
Ben Skeggs 已提交
1054
	return ret;
1055 1056 1057
}

static int
1058
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1059 1060 1061
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1062
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1063 1064
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1065 1066 1067 1068
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
1069
	u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
1070
	u32 *push;
1071 1072
	int ret;

1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
1086 1087 1088 1089 1090
	/* XXX: Safe underestimate, even "0" works */
	vblankus = (vactive - mode->vdisplay - 2) * hactive;
	vblankus *= 1000;
	vblankus /= mode->clock;

1091 1092 1093 1094 1095 1096
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1097
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1098 1099 1100
	if (ret)
		return ret;

1101
	push = evo_wait(mast, 64);
1102
	if (push) {
1103
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1104 1105 1106
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
1107
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 8);
1108 1109 1110 1111 1112 1113
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
1114
			evo_data(push, vblankus);
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1139 1140 1141
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1142 1143 1144
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1145
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1146 1147 1148 1149
	return 0;
}

static int
1150
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1151 1152
			struct drm_framebuffer *old_fb)
{
1153
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1154 1155 1156
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1157
	if (!crtc->primary->fb) {
1158
		NV_DEBUG(drm, "No FB bound\n");
1159 1160 1161
		return 0;
	}

1162
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1163 1164 1165
	if (ret)
		return ret;

1166
	nv50_display_flip_stop(crtc);
1167 1168
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1169 1170 1171 1172
	return 0;
}

static int
1173
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1174 1175 1176 1177
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1178 1179
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1180 1181 1182 1183
	return 0;
}

static void
1184
nv50_crtc_lut_load(struct drm_crtc *crtc)
1185
{
1186
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1187 1188 1189 1190 1191
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1192 1193 1194 1195
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1196
		if (disp->disp->oclass < GF110_DISP) {
1197 1198 1199 1200 1201 1202 1203 1204
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1205 1206 1207
	}
}

B
Ben Skeggs 已提交
1208 1209 1210 1211
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1212
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1213 1214 1215 1216 1217
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1218
static int
1219
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	struct drm_gem_object *gem;
	struct nouveau_bo *nvbo;
	bool visible = (handle != 0);
	int i, ret = 0;

	if (visible) {
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

		ret = nouveau_bo_map(nvbo);
		if (ret == 0) {
			for (i = 0; i < 64 * 64; i++) {
				u32 v = nouveau_bo_rd32(nvbo, i);
				nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, v);
			}
			nouveau_bo_unmap(nvbo);
		}

		drm_gem_object_unreference_unlocked(gem);
	}

	if (visible != nv_crtc->cursor.visible) {
1251
		nv50_crtc_cursor_show_hide(nv_crtc, visible, true);
1252 1253 1254 1255 1256 1257 1258
		nv_crtc->cursor.visible = visible;
	}

	return ret;
}

static int
1259
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1260
{
1261 1262
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1263 1264
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1265 1266 1267 1268
	return 0;
}

static void
1269
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1270 1271 1272
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1273
	u32 end = min_t(u32, start + size, 256);
1274 1275 1276 1277 1278 1279 1280 1281
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1282
	nv50_crtc_lut_load(crtc);
1283 1284 1285
}

static void
1286
nv50_crtc_destroy(struct drm_crtc *crtc)
1287 1288
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1289 1290
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1291
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1292

1293 1294 1295 1296 1297 1298 1299 1300
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1301 1302 1303 1304 1305 1306 1307 1308

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1309
	nouveau_bo_unmap(nv_crtc->cursor.nvbo);
1310 1311
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1312
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1313

1314
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1315 1316
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1317
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1318

1319 1320 1321 1322
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1323 1324 1325 1326 1327 1328 1329 1330 1331
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1332
	.disable = nv50_crtc_disable,
1333 1334
};

1335 1336 1337 1338
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1339
	.set_config = nouveau_crtc_set_config,
1340
	.destroy = nv50_crtc_destroy,
1341
	.page_flip = nouveau_crtc_page_flip,
1342 1343
};

1344
static void
1345
nv50_cursor_set_pos(struct nouveau_crtc *nv_crtc, int x, int y)
1346 1347 1348 1349
{
}

static void
1350
nv50_cursor_set_offset(struct nouveau_crtc *nv_crtc, uint32_t offset)
1351 1352 1353
{
}

1354
static int
1355
nv50_crtc_create(struct drm_device *dev, int index)
1356
{
1357 1358
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1359 1360 1361
	struct drm_crtc *crtc;
	int ret, i;

1362 1363
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1364 1365
		return -ENOMEM;

1366
	head->base.index = index;
1367 1368 1369
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1370 1371
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1372 1373
	head->base.cursor.set_offset = nv50_cursor_set_offset;
	head->base.cursor.set_pos = nv50_cursor_set_pos;
1374
	for (i = 0; i < 256; i++) {
1375 1376 1377
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1378 1379
	}

1380
	crtc = &head->base.base;
1381 1382
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1383 1384
	drm_mode_crtc_set_gamma_size(crtc, 256);

1385 1386 1387 1388
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &head->base.lut.nvbo);
	if (!ret) {
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM);
1389
		if (!ret) {
1390
			ret = nouveau_bo_map(head->base.lut.nvbo);
1391 1392 1393
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1394 1395 1396 1397 1398 1399 1400
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

1401
	nv50_crtc_lut_load(crtc);
1402 1403

	/* allocate cursor resources */
1404
	ret = nv50_curs_create(disp->disp, index, &head->curs);
1405 1406 1407
	if (ret)
		goto out;

1408
	ret = nouveau_bo_new(dev, 64 * 64 * 4, 0x100, TTM_PL_FLAG_VRAM,
1409
			     0, 0x0000, NULL, &head->base.cursor.nvbo);
1410
	if (!ret) {
1411
		ret = nouveau_bo_pin(head->base.cursor.nvbo, TTM_PL_FLAG_VRAM);
1412
		if (!ret) {
1413
			ret = nouveau_bo_map(head->base.cursor.nvbo);
1414 1415 1416
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1417
		if (ret)
1418
			nouveau_bo_ref(NULL, &head->base.cursor.nvbo);
1419 1420 1421 1422 1423
	}

	if (ret)
		goto out;

1424
	/* allocate page flip / sync resources */
1425 1426
	ret = nv50_base_create(disp->disp, index, disp->sync->bo.offset,
			      &head->sync);
1427 1428 1429
	if (ret)
		goto out;

1430 1431
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1432

1433
	/* allocate overlay resources */
1434
	ret = nv50_oimm_create(disp->disp, index, &head->oimm);
1435 1436 1437
	if (ret)
		goto out;

1438 1439
	ret = nv50_ovly_create(disp->disp, index, disp->sync->bo.offset,
			      &head->ovly);
1440 1441
	if (ret)
		goto out;
1442 1443 1444

out:
	if (ret)
1445
		nv50_crtc_destroy(crtc);
1446 1447 1448
	return ret;
}

1449 1450 1451
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1452
static void
1453
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1454 1455
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1456
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1472

1473
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1474 1475 1476
}

static bool
1477
nv50_dac_mode_fixup(struct drm_encoder *encoder,
1478
		    const struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

static void
1497
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1498 1499 1500 1501
{
}

static void
1502
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1503 1504
		  struct drm_display_mode *adjusted_mode)
{
1505
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1506 1507
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1508
	u32 *push;
B
Ben Skeggs 已提交
1509

1510
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1511

1512
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1513
	if (push) {
1514
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1545 1546 1547 1548 1549 1550
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1551
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1552 1553
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1554
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1555
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1556 1557 1558
	u32 *push;

	if (nv_encoder->crtc) {
1559
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1560

1561
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1562
		if (push) {
1563
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1564 1565 1566 1567 1568 1569 1570
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1571 1572
		}
	}
1573 1574

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1575 1576
}

1577
static enum drm_connector_status
1578
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1579
{
1580
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1581
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
1596

1597 1598
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
1599
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1600

1601
	return connector_status_connected;
1602 1603
}

B
Ben Skeggs 已提交
1604
static void
1605
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1606 1607 1608 1609 1610
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1611 1612 1613 1614 1615 1616 1617 1618 1619
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
	.mode_fixup = nv50_dac_mode_fixup,
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1620 1621
};

1622 1623
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1624 1625 1626
};

static int
1627
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1628
{
1629
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1630
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
B
Ben Skeggs 已提交
1631 1632
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1633
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1634 1635 1636 1637 1638 1639

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1640
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
B
Ben Skeggs 已提交
1641 1642 1643 1644

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1645
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1646
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1647 1648 1649 1650

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1651

1652 1653 1654 1655
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1656
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1657 1658
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
1659
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1660
	struct nouveau_connector *nv_connector;
1661
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1662 1663 1664 1665 1666
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
1667 1668
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
1669 1670 1671
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1672 1673
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
1674
	};
1675 1676 1677 1678 1679 1680

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
1681
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
1682

1683
	nvif_mthd(disp->disp, 0, &args, sizeof(args.base) + args.data[2] * 4);
1684 1685 1686
}

static void
B
Ben Skeggs 已提交
1687
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1688 1689
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1690
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1691 1692 1693 1694 1695 1696 1697
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1698 1699
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
1700
	};
1701

1702
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1703 1704 1705 1706 1707 1708
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1709
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1710
{
1711 1712
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1713
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
1727 1728 1729 1730 1731 1732 1733
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
1734
	max_ac_packet -= args.pwr.rekey;
1735
	max_ac_packet -= 18; /* constant from tegra */
1736
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
1737

1738
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1739
	nv50_audio_mode_set(encoder, mode);
1740 1741 1742
}

static void
1743
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1744
{
1745
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1746
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
1757

1758
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1759 1760
}

1761 1762 1763
/******************************************************************************
 * SOR
 *****************************************************************************/
1764
static void
1765
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1766 1767
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1801
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1802 1803 1804 1805 1806 1807
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1808
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1809 1810
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1811
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
1812
	} else {
1813
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1814
	}
1815 1816 1817
}

static bool
1818
nv50_sor_mode_fixup(struct drm_encoder *encoder,
1819
		    const struct drm_display_mode *mode,
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

1837
static void
1838
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1839
{
1840 1841 1842
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
1843
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1844 1845 1846 1847 1848
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1849
		}
1850
		evo_kick(push, mast);
1851
	}
1852 1853 1854 1855 1856 1857 1858
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1859 1860 1861

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1862 1863 1864 1865

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
1866
		nv50_audio_disconnect(encoder, nv_crtc);
1867 1868
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1869 1870
}

1871
static void
1872
nv50_sor_commit(struct drm_encoder *encoder)
1873 1874 1875 1876
{
}

static void
1877
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1878
		  struct drm_display_mode *mode)
1879
{
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
1891 1892
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1893
	struct drm_device *dev = encoder->dev;
1894
	struct nouveau_drm *drm = nouveau_drm(dev);
1895
	struct nouveau_connector *nv_connector;
1896
	struct nvbios *bios = &drm->vbios;
1897
	u32 mask, ctrl;
1898 1899 1900
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1901

1902
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1903 1904
	nv_encoder->crtc = encoder->crtc;

1905
	switch (nv_encoder->dcb->type) {
1906
	case DCB_OUTPUT_TMDS:
1907 1908
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1909
				proto = 0x1;
1910
			else
1911
				proto = 0x5;
1912
		} else {
1913
			proto = 0x2;
1914 1915
		}

1916
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1917
		break;
1918
	case DCB_OUTPUT_LVDS:
1919 1920
		proto = 0x0;

1921 1922
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1923
				lvds.lvds.script |= 0x0100;
1924
			if (bios->fp.if_is_24bit)
1925
				lvds.lvds.script |= 0x0200;
1926
		} else {
1927
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1928
				if (((u8 *)nv_connector->edid)[121] == 2)
1929
					lvds.lvds.script |= 0x0100;
1930 1931
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1932
				lvds.lvds.script |= 0x0100;
1933
			}
1934

1935
			if (lvds.lvds.script & 0x0100) {
1936
				if (bios->fp.strapless_is_24bit & 2)
1937
					lvds.lvds.script |= 0x0200;
1938 1939
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1940
					lvds.lvds.script |= 0x0200;
1941 1942 1943
			}

			if (nv_connector->base.display_info.bpc == 8)
1944
				lvds.lvds.script |= 0x0200;
1945
		}
1946

1947
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
1948
		break;
1949
	case DCB_OUTPUT_DP:
1950
		if (nv_connector->base.display_info.bpc == 6) {
1951
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1952
			depth = 0x2;
1953 1954
		} else
		if (nv_connector->base.display_info.bpc == 8) {
1955
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
1956
			depth = 0x5;
1957 1958 1959
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
1960
		}
1961 1962

		if (nv_encoder->dcb->sorconf.link & 1)
1963
			proto = 0x8;
1964
		else
1965
			proto = 0x9;
1966
		nv50_audio_mode_set(encoder, mode);
1967
		break;
1968 1969 1970 1971
	default:
		BUG_ON(1);
		break;
	}
1972

1973
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
1974

1975
	if (nv50_vers(mast) >= GF110_DISP) {
1976 1977
		u32 *push = evo_wait(mast, 3);
		if (push) {
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
1992
			evo_kick(push, mast);
1993 1994
		}

1995 1996 1997 1998 1999 2000 2001 2002 2003
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
2004 2005
	}

2006
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
2007 2008 2009
}

static void
2010
nv50_sor_destroy(struct drm_encoder *encoder)
2011 2012 2013 2014 2015
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2016 2017 2018
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
	.mode_fixup = nv50_sor_mode_fixup,
2019
	.prepare = nv50_sor_disconnect,
2020 2021 2022 2023
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2024 2025
};

2026 2027
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2028 2029 2030
};

static int
2031
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2032
{
2033
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2034
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2035 2036
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2047 2048 2049 2050 2051 2052

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
2053
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
2054 2055 2056 2057 2058
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2059
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
2060
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2061 2062 2063 2064

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2065

2066 2067 2068 2069 2070 2071 2072 2073 2074
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
2150
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
2179
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2215
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250
	struct nouveau_i2c_port *ddc = NULL;
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTDDC(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTAUX(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2251 2252 2253 2254
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2255
static void
2256
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2257
{
2258 2259 2260 2261
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2272 2273 2274 2275 2276 2277 2278 2279
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
			struct gf110_dma_v0 gf110;
		};
	} args = {};
2280 2281
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2282
	u32 size = sizeof(args.base);
2283 2284 2285
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2286
		if (fbdma->core.handle == name)
2287 2288 2289 2290 2291 2292 2293 2294
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2295 2296 2297 2298
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2299

2300
	if (drm->device.info.chipset < 0x80) {
2301 2302
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2303
	} else
2304
	if (drm->device.info.chipset < 0xc0) {
2305 2306 2307
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2308
	} else
2309
	if (drm->device.info.chipset < 0xd0) {
2310 2311
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2312
	} else {
2313 2314 2315
		args.gf110.page = GF110_DMA_V0_PAGE_LP;
		args.gf110.kind = kind;
		size += sizeof(args.gf110);
2316 2317 2318
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2319 2320
		struct nv50_head *head = nv50_head(crtc);
		int ret = nvif_object_init(&head->sync.base.base.user, NULL,
2321
					    name, NV_DMA_IN_MEMORY, &args, size,
2322
					   &fbdma->base[head->base.index]);
2323
		if (ret) {
2324
			nv50_fbdma_fini(fbdma);
2325 2326 2327 2328
			return ret;
		}
	}

2329
	ret = nvif_object_init(&mast->base.base.user, NULL, name,
2330
				NV_DMA_IN_MEMORY, &args, size,
2331
			       &fbdma->core);
2332
	if (ret) {
2333
		nv50_fbdma_fini(fbdma);
2334 2335 2336 2337 2338 2339
		return ret;
	}

	return 0;
}

2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2351 2352 2353
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2354 2355 2356 2357 2358 2359

	if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
		NV_ERROR(drm, "framebuffer requires contiguous bo\n");
		return -EINVAL;
	}

2360
	if (drm->device.info.chipset >= 0xc0)
2361 2362
		tile >>= 4; /* yep.. */

2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2375
	if (disp->disp->oclass < G82_DISP) {
2376 2377 2378 2379
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2380
	if (disp->disp->oclass < GF110_DISP) {
2381 2382
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2383
	} else {
2384 2385
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2386
	}
2387
	nv_fb->r_handle = 0xffff0000 | kind;
2388

2389 2390
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
2391 2392
}

2393 2394 2395
/******************************************************************************
 * Init
 *****************************************************************************/
2396

2397
void
2398
nv50_display_fini(struct drm_device *dev)
2399 2400 2401 2402
{
}

int
2403
nv50_display_init(struct drm_device *dev)
2404
{
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2416
	}
2417

2418
	evo_mthd(push, 0x0088, 1);
2419
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2420 2421
	evo_kick(push, nv50_mast(dev));
	return 0;
2422 2423 2424
}

void
2425
nv50_display_destroy(struct drm_device *dev)
2426
{
2427
	struct nv50_disp *disp = nv50_disp(dev);
2428 2429 2430
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2431
		nv50_fbdma_fini(fbdma);
2432
	}
2433

2434
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2435

2436
	nouveau_bo_unmap(disp->sync);
2437 2438
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2439
	nouveau_bo_ref(NULL, &disp->sync);
2440

2441
	nouveau_display(dev)->priv = NULL;
2442 2443 2444 2445
	kfree(disp);
}

int
2446
nv50_display_create(struct drm_device *dev)
2447
{
2448
	struct nvif_device *device = &nouveau_drm(dev)->device;
2449 2450
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2451
	struct drm_connector *connector, *tmp;
2452
	struct nv50_disp *disp;
2453
	struct dcb_output *dcbe;
2454
	int crtcs, ret, i;
2455 2456 2457 2458

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2459
	INIT_LIST_HEAD(&disp->fbdma);
2460 2461

	nouveau_display(dev)->priv = disp;
2462 2463 2464
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2465 2466
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2467
	disp->disp = &nouveau_display(dev)->disp;
2468

2469 2470 2471 2472 2473
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &disp->sync);
	if (!ret) {
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM);
2474
		if (!ret) {
2475
			ret = nouveau_bo_map(disp->sync);
2476 2477 2478
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2479 2480 2481 2482 2483 2484 2485 2486
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2487 2488
	ret = nv50_core_create(disp->disp, disp->sync->bo.offset,
			      &disp->mast);
2489 2490 2491
	if (ret)
		goto out;

2492
	/* create crtc objects to represent the hw heads */
2493
	if (disp->disp->oclass >= GF110_DISP)
2494
		crtcs = nvif_rd32(device, 0x022448);
2495 2496 2497
	else
		crtcs = 2;

2498
	for (i = 0; i < crtcs; i++) {
2499
		ret = nv50_crtc_create(dev, i);
2500 2501 2502 2503
		if (ret)
			goto out;
	}

2504 2505 2506 2507 2508 2509
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2526 2527
		}

2528 2529 2530 2531
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2532
			ret = 0;
2533 2534 2535 2536 2537 2538 2539 2540
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2541
		NV_WARN(drm, "%s has no encoders, removing\n",
2542
			connector->name);
2543 2544 2545
		connector->funcs->destroy(connector);
	}

2546 2547
out:
	if (ret)
2548
		nv50_display_destroy(dev);
2549 2550
	return ret;
}