nv50_display.c 70.4 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_plane_helper.h>
30
#include <drm/drm_dp_helper.h>
31
#include <drm/drm_fb_helper.h>
32

33
#include <nvif/class.h>
34
#include <nvif/cl0002.h>
35 36 37 38 39 40
#include <nvif/cl5070.h>
#include <nvif/cl507a.h>
#include <nvif/cl507b.h>
#include <nvif/cl507c.h>
#include <nvif/cl507d.h>
#include <nvif/cl507e.h>
41

42
#include "nouveau_drv.h"
43 44
#include "nouveau_dma.h"
#include "nouveau_gem.h"
45 46 47
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
48
#include "nouveau_fence.h"
49
#include "nv50_display.h"
50

51 52
#define EVO_DMA_NR 9

53
#define EVO_MASTER  (0x00)
54
#define EVO_FLIP(c) (0x01 + (c))
55 56
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
57 58
#define EVO_CURS(c) (0x0d + (c))

59 60
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
61 62 63
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
64

65 66 67 68
/******************************************************************************
 * EVO channel
 *****************************************************************************/

69
struct nv50_chan {
70
	struct nvif_object user;
71
	struct nvif_device *device;
72 73 74
};

static int
75
nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
76
		 const s32 *oclass, u8 head, void *data, u32 size,
77
		 struct nv50_chan *chan)
78
{
79 80
	struct nvif_sclass *sclass;
	int ret, i, n;
81

82 83
	chan->device = device;

84
	ret = n = nvif_object_sclass_get(disp, &sclass);
85 86 87
	if (ret < 0)
		return ret;

88
	while (oclass[0]) {
89 90
		for (i = 0; i < n; i++) {
			if (sclass[i].oclass == oclass[0]) {
91
				ret = nvif_object_init(disp, 0, oclass[0],
92
						       data, size, &chan->user);
93 94
				if (ret == 0)
					nvif_object_map(&chan->user);
95
				nvif_object_sclass_put(&sclass);
96 97
				return ret;
			}
98
		}
99
		oclass++;
100
	}
101

102
	nvif_object_sclass_put(&sclass);
103
	return -ENOSYS;
104 105 106
}

static void
107
nv50_chan_destroy(struct nv50_chan *chan)
108
{
109
	nvif_object_fini(&chan->user);
110 111 112 113 114 115
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

116 117
struct nv50_pioc {
	struct nv50_chan base;
118 119 120
};

static void
121
nv50_pioc_destroy(struct nv50_pioc *pioc)
122
{
123
	nv50_chan_destroy(&pioc->base);
124 125 126
}

static int
127
nv50_pioc_create(struct nvif_device *device, struct nvif_object *disp,
128
		 const s32 *oclass, u8 head, void *data, u32 size,
129
		 struct nv50_pioc *pioc)
130
{
131 132
	return nv50_chan_create(device, disp, oclass, head, data, size,
				&pioc->base);
133 134 135 136 137 138 139 140 141 142 143
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
144 145
nv50_curs_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, struct nv50_curs *curs)
146
{
147
	struct nv50_disp_cursor_v0 args = {
148 149
		.head = head,
	};
150
	static const s32 oclass[] = {
151 152 153 154 155
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
156 157 158
		0
	};

159 160
	return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
				&curs->base);
161 162 163 164 165 166 167 168 169 170 171
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
172 173
nv50_oimm_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, struct nv50_oimm *oimm)
174
{
175
	struct nv50_disp_cursor_v0 args = {
176 177
		.head = head,
	};
178
	static const s32 oclass[] = {
179 180 181 182 183
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
184 185 186
		0
	};

187 188
	return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
				&oimm->base);
189 190 191 192 193 194
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

195 196
struct nv50_dmac {
	struct nv50_chan base;
197 198
	dma_addr_t handle;
	u32 *ptr;
199

200 201 202
	struct nvif_object sync;
	struct nvif_object vram;

203 204 205 206
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
207 208 209
};

static void
210
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
211
{
212 213
	struct nvif_device *device = dmac->base.device;

214 215 216 217 218
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

219
	if (dmac->ptr) {
220 221
		struct device *dev = nvxx_device(device)->dev;
		dma_free_coherent(dev, PAGE_SIZE, dmac->ptr, dmac->handle);
222 223 224
	}
}

225
static int
226
nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
227
		 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
228
		 struct nv50_dmac *dmac)
229
{
230
	struct nv50_disp_core_channel_dma_v0 *args = data;
231
	struct nvif_object pushbuf;
232 233
	int ret;

234 235
	mutex_init(&dmac->lock);

236 237
	dmac->ptr = dma_alloc_coherent(nvxx_device(device)->dev, PAGE_SIZE,
				       &dmac->handle, GFP_KERNEL);
238 239 240
	if (!dmac->ptr)
		return -ENOMEM;

241 242
	ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
			       &(struct nv_dma_v0) {
243 244
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
245 246
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
247
			       }, sizeof(struct nv_dma_v0), &pushbuf);
248
	if (ret)
249
		return ret;
250

251 252
	args->pushbuf = nvif_handle(&pushbuf);

253 254
	ret = nv50_chan_create(device, disp, oclass, head, data, size,
			       &dmac->base);
255
	nvif_object_fini(&pushbuf);
256 257 258
	if (ret)
		return ret;

259
	ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
260 261 262
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
263 264
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
265
			       }, sizeof(struct nv_dma_v0),
266
			       &dmac->sync);
267 268 269
	if (ret)
		return ret;

270
	ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
271 272 273
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
274
					.start = 0,
275
					.limit = device->info.ram_user - 1,
276
			       }, sizeof(struct nv_dma_v0),
277
			       &dmac->vram);
278
	if (ret)
279 280
		return ret;

281 282 283
	return ret;
}

284 285 286 287
/******************************************************************************
 * Core
 *****************************************************************************/

288 289
struct nv50_mast {
	struct nv50_dmac base;
290 291
};

292
static int
293 294
nv50_core_create(struct nvif_device *device, struct nvif_object *disp,
		 u64 syncbuf, struct nv50_mast *core)
295
{
296 297
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
298
	};
299
	static const s32 oclass[] = {
300
		GP100_DISP_CORE_CHANNEL_DMA,
301
		GM200_DISP_CORE_CHANNEL_DMA,
302 303 304 305 306 307 308 309 310
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
311 312 313
		0
	};

314 315
	return nv50_dmac_create(device, disp, oclass, 0, &args, sizeof(args),
				syncbuf, &core->base);
316 317 318 319 320
}

/******************************************************************************
 * Base
 *****************************************************************************/
321

322 323
struct nv50_sync {
	struct nv50_dmac base;
324 325
	u32 addr;
	u32 data;
326 327
};

328
static int
329 330
nv50_base_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, u64 syncbuf, struct nv50_sync *base)
331
{
332 333
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
334 335
		.head = head,
	};
336
	static const s32 oclass[] = {
337 338 339 340 341 342 343
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
344 345 346
		0
	};

347
	return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
348 349 350 351 352 353 354
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

355 356
struct nv50_ovly {
	struct nv50_dmac base;
357
};
358

359
static int
360 361
nv50_ovly_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, u64 syncbuf, struct nv50_ovly *ovly)
362
{
363 364
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
365 366
		.head = head,
	};
367
	static const s32 oclass[] = {
368 369 370 371 372 373
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
374 375 376
		0
	};

377
	return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
378 379
				syncbuf, &ovly->base);
}
380

381
struct nv50_head {
382
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
383
	struct nouveau_bo *image;
384 385 386 387
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
388 389
};

390 391 392 393 394 395
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
396 397 398 399 400 401 402
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
403

404
struct nv50_disp {
405
	struct nvif_object *disp;
406
	struct nv50_mast mast;
407

408
	struct list_head fbdma;
409 410

	struct nouveau_bo *sync;
411 412
};

413 414
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
415
{
416
	return nouveau_display(dev)->priv;
417 418
}

419
#define nv50_mast(d) (&nv50_disp(d)->mast)
420

421
static struct drm_crtc *
422
nv50_display_crtc_get(struct drm_encoder *encoder)
423 424 425 426 427 428 429
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
430
static u32 *
431
evo_wait(void *evoc, int nr)
432
{
433
	struct nv50_dmac *dmac = evoc;
434
	struct nvif_device *device = dmac->base.device;
435
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
436

437
	mutex_lock(&dmac->lock);
438
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
439
		dmac->ptr[put] = 0x20000000;
440

441
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
442 443 444 445
		if (nvif_msec(device, 2000,
			if (!nvif_rd32(&dmac->base.user, 0x0004))
				break;
		) < 0) {
446
			mutex_unlock(&dmac->lock);
B
Ben Skeggs 已提交
447
			printk(KERN_ERR "nouveau: evo channel stalled\n");
448 449 450 451 452 453
			return NULL;
		}

		put = 0;
	}

454
	return dmac->ptr + put;
455 456 457
}

static void
458
evo_kick(u32 *push, void *evoc)
459
{
460
	struct nv50_dmac *dmac = evoc;
461
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
462
	mutex_unlock(&dmac->lock);
463 464
}

465
#if 1
466 467
#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)
468 469 470 471 472 473 474 475 476 477 478 479
#else
#define evo_mthd(p,m,s) do {                                                   \
	const u32 _m = (m), _s = (s);                                          \
	printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__);                     \
	*((p)++) = ((_s << 18) | _m);                                          \
} while(0)
#define evo_data(p,d) do {                                                     \
	const u32 _d = (d);                                                    \
	printk(KERN_ERR "\t%08x\n", _d);                                       \
	*((p)++) = _d;                                                         \
} while(0)
#endif
480

481 482 483
static bool
evo_sync_wait(void *data)
{
484 485 486 487
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
488 489 490
}

static int
491
evo_sync(struct drm_device *dev)
492
{
493
	struct nvif_device *device = &nouveau_drm(dev)->device;
494 495
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
496
	u32 *push = evo_wait(mast, 8);
497
	if (push) {
498
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
499
		evo_mthd(push, 0x0084, 1);
500
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
501 502 503
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
504
		evo_kick(push, mast);
505 506 507 508
		if (nvif_msec(device, 2000,
			if (evo_sync_wait(disp->sync))
				break;
		) >= 0)
509 510 511 512 513 514 515
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
516
 * Page flipping channel
517 518
 *****************************************************************************/
struct nouveau_bo *
519
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
520
{
521
	return nv50_disp(dev)->sync;
522 523
}

524 525 526 527 528 529 530 531 532 533
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
534
					      flip->chan->data)
535 536 537 538 539
		return true;
	usleep_range(1, 2);
	return false;
}

540
void
541
nv50_display_flip_stop(struct drm_crtc *crtc)
542
{
543
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
544 545 546 547
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
548 549
	u32 *push;

550
	push = evo_wait(flip.chan, 8);
551 552 553 554 555 556 557 558 559
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
560
		evo_kick(push, flip.chan);
561
	}
562

563 564 565 566
	nvif_msec(device, 2000,
		if (nv50_display_flip_wait(&flip))
			break;
	);
567 568 569
}

int
570
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
571 572 573 574
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
575
	struct nv50_head *head = nv50_head(crtc);
576
	struct nv50_sync *sync = nv50_sync(crtc);
577
	u32 *push;
B
Ben Skeggs 已提交
578
	int ret;
579

580 581 582 583
	if (crtc->primary->fb->width != fb->width ||
	    crtc->primary->fb->height != fb->height)
		return -EINVAL;

584 585 586
	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
587 588
	if (chan == NULL)
		evo_sync(crtc->dev);
589

590
	push = evo_wait(sync, 128);
591 592 593
	if (unlikely(push == NULL))
		return -EBUSY;

594
	if (chan && chan->user.oclass < G82_CHANNEL_GPFIFO) {
595 596 597 598 599
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
600
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
601 602 603 604 605 606 607
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
608
	if (chan && chan->user.oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
609
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
610 611 612 613 614
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
615
		OUT_RING  (chan, chan->vram.handle);
616 617 618 619 620 621 622 623 624 625 626 627
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
628
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
646

647 648 649
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
650 651 652 653 654 655 656 657 658 659 660 661 662
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
663 664 665
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
666
	evo_data(push, sync->base.sync.handle);
667 668 669 670
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
671
	evo_data(push, nv_fb->r_handle);
672 673 674
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
675
	if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
676 677 678 679 680 681 682 683 684 685 686 687 688 689
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
690 691
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
692
	evo_kick(push, sync);
B
Ben Skeggs 已提交
693 694

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
695 696 697
	return 0;
}

698 699 700 701
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
702
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
703
{
704
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
705 706 707
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
708

709
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
710 711
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
712
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
713 714 715 716 717 718 719 720 721 722
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
723 724
	}

725
	push = evo_wait(mast, 4);
726
	if (push) {
727
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
728 729 730
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
731
		if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
732 733 734 735 736 737 738
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

739 740 741 742
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
743
		evo_kick(push, mast);
744 745 746 747 748 749
	}

	return 0;
}

static int
750
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
751
{
752
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
753
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
754
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
755
	struct nouveau_connector *nv_connector;
756 757
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
758

759 760 761
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
762
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
763
	if (nv_connector && nv_connector->native_mode) {
764
		mode = nv_connector->scaling_mode;
765 766 767
		if (nv_connector->scaling_full) /* non-EDID LVDS/eDP mode */
			mode = DRM_MODE_SCALE_FULLSCREEN;
	}
768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
816
		}
817 818 819
		break;
	default:
		break;
B
Ben Skeggs 已提交
820
	}
821

822
	push = evo_wait(mast, 8);
823
	if (push) {
824
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

846
		if (update) {
847
			nv50_display_flip_stop(crtc);
848 849
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
850 851 852 853 854 855
		}
	}

	return 0;
}

856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871
static int
nv50_crtc_set_raster_vblank_dmi(struct nouveau_crtc *nv_crtc, u32 usec)
{
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
	u32 *push;

	push = evo_wait(mast, 8);
	if (!push)
		return -ENOMEM;

	evo_mthd(push, 0x0828 + (nv_crtc->index * 0x400), 1);
	evo_data(push, usec);
	evo_kick(push, mast);
	return 0;
}

872
static int
873
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
874
{
875
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
876 877 878 879 880 881 882 883 884
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
885
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

903
static int
904
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
905 906 907
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
908
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
909 910
	u32 *push;

911
	push = evo_wait(mast, 16);
912
	if (push) {
913
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
914 915 916 917 918 919 920 921
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
922
			if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
923
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
924
				evo_data(push, nvfb->r_handle);
925 926 927 928 929 930 931 932
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
933
			evo_data(push, nvfb->r_handle);
934 935 936 937
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

938 939 940 941
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
942
		evo_kick(push, mast);
943 944
	}

945
	nv_crtc->fb.handle = nvfb->r_handle;
946 947 948 949
	return 0;
}

static void
950
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
951
{
952
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
953
	u32 *push = evo_wait(mast, 16);
954
	if (push) {
955
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
956 957
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
958
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
959
		} else
960
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
961 962
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
963
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
964
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
965
			evo_data(push, mast->base.vram.handle);
966
		} else {
967 968
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
969
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
970
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
971
			evo_data(push, mast->base.vram.handle);
972 973 974
		}
		evo_kick(push, mast);
	}
975
	nv_crtc->cursor.visible = true;
976 977 978
}

static void
979
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
980
{
981
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
982 983
	u32 *push = evo_wait(mast, 16);
	if (push) {
984
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
985 986 987
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
988
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
989 990 991 992
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
993 994 995 996 997 998
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
999 1000
		evo_kick(push, mast);
	}
1001
	nv_crtc->cursor.visible = false;
1002
}
1003

1004
static void
1005
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
1006
{
1007
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1008

1009
	if (show && nv_crtc->cursor.nvbo && nv_crtc->base.enabled)
1010
		nv50_crtc_cursor_show(nv_crtc);
1011
	else
1012
		nv50_crtc_cursor_hide(nv_crtc);
1013 1014 1015 1016

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
1017 1018
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
1019
			evo_kick(push, mast);
1020 1021 1022 1023 1024
		}
	}
}

static void
1025
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
1026 1027 1028 1029
{
}

static void
1030
nv50_crtc_prepare(struct drm_crtc *crtc)
1031 1032
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1033
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1034 1035
	u32 *push;

1036
	nv50_display_flip_stop(crtc);
1037

1038
	push = evo_wait(mast, 6);
1039
	if (push) {
1040
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1041 1042 1043 1044 1045
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
1046
		if (nv50_vers(mast) <  GF110_DISP_CORE_CHANNEL_DMA) {
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
1063 1064
	}

1065
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
1066 1067 1068
}

static void
1069
nv50_crtc_commit(struct drm_crtc *crtc)
1070 1071
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1072
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1073 1074
	u32 *push;

1075
	push = evo_wait(mast, 32);
1076
	if (push) {
1077
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1078
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1079
			evo_data(push, nv_crtc->fb.handle);
1080 1081 1082 1083
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1084
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1085
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1086
			evo_data(push, nv_crtc->fb.handle);
1087 1088 1089 1090
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1091
			evo_data(push, mast->base.vram.handle);
1092 1093
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1094
			evo_data(push, nv_crtc->fb.handle);
1095 1096 1097 1098 1099 1100
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1101
			evo_data(push, mast->base.vram.handle);
1102 1103 1104 1105 1106
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1107 1108
	}

1109
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1110
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1111 1112 1113
}

static bool
1114
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1115 1116
		     struct drm_display_mode *adjusted_mode)
{
1117
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1118 1119 1120 1121
	return true;
}

static int
1122
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1123
{
1124
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1125
	struct nv50_head *head = nv50_head(crtc);
1126 1127
	int ret;

1128
	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
B
Ben Skeggs 已提交
1129 1130 1131 1132
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1133 1134
	}

B
Ben Skeggs 已提交
1135
	return ret;
1136 1137 1138
}

static int
1139
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1140 1141 1142
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1143
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1144 1145
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1146 1147 1148 1149
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
1150
	u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
1151
	u32 *push;
1152 1153
	int ret;

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
1167 1168 1169 1170 1171
	/* XXX: Safe underestimate, even "0" works */
	vblankus = (vactive - mode->vdisplay - 2) * hactive;
	vblankus *= 1000;
	vblankus /= mode->clock;

1172 1173 1174 1175 1176 1177
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1178
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1179 1180 1181
	if (ret)
		return ret;

1182
	push = evo_wait(mast, 64);
1183
	if (push) {
1184
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1185 1186 1187
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
1188
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 6);
1189 1190 1191 1192 1193 1194
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
1195
			evo_mthd(push, 0x082c + (nv_crtc->index * 0x400), 1);
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1220 1221 1222
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1223 1224
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
1225 1226 1227 1228 1229

	/* G94 only accepts this after setting scale */
	if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA)
		nv50_crtc_set_raster_vblank_dmi(nv_crtc, vblankus);

1230
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1231
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1232 1233 1234 1235
	return 0;
}

static int
1236
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1237 1238
			struct drm_framebuffer *old_fb)
{
1239
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1240 1241 1242
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1243
	if (!crtc->primary->fb) {
1244
		NV_DEBUG(drm, "No FB bound\n");
1245 1246 1247
		return 0;
	}

1248
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1249 1250 1251
	if (ret)
		return ret;

1252
	nv50_display_flip_stop(crtc);
1253 1254
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1255 1256 1257 1258
	return 0;
}

static int
1259
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1260 1261 1262 1263
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1264 1265
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1266 1267 1268 1269
	return 0;
}

static void
1270
nv50_crtc_lut_load(struct drm_crtc *crtc)
1271
{
1272
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1273 1274 1275 1276 1277
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1278 1279 1280 1281
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1282
		if (disp->disp->oclass < GF110_DISP) {
1283 1284 1285 1286 1287 1288 1289 1290
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1291 1292 1293
	}
}

B
Ben Skeggs 已提交
1294 1295 1296 1297
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1298
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1299 1300 1301 1302 1303
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1304
static int
1305
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1306 1307 1308
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1309 1310 1311
	struct drm_gem_object *gem = NULL;
	struct nouveau_bo *nvbo = NULL;
	int ret = 0;
1312

1313
	if (handle) {
1314 1315 1316
		if (width != 64 || height != 64)
			return -EINVAL;

1317
		gem = drm_gem_object_lookup(file_priv, handle);
1318 1319 1320 1321
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

1322
		ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
1323 1324
	}

1325
	if (ret == 0) {
1326 1327 1328
		if (nv_crtc->cursor.nvbo)
			nouveau_bo_unpin(nv_crtc->cursor.nvbo);
		nouveau_bo_ref(nvbo, &nv_crtc->cursor.nvbo);
1329
	}
1330
	drm_gem_object_unreference_unlocked(gem);
1331

1332
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1333 1334 1335 1336
	return ret;
}

static int
1337
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1338
{
1339
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1340 1341
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1342 1343
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1344 1345 1346

	nv_crtc->cursor_saved_x = x;
	nv_crtc->cursor_saved_y = y;
1347 1348 1349
	return 0;
}

1350
static int
1351
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1352
		    uint32_t size)
1353 1354 1355 1356
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	u32 i;

1357
	for (i = 0; i < size; i++) {
1358 1359 1360 1361 1362
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1363
	nv50_crtc_lut_load(crtc);
1364 1365

	return 0;
1366 1367
}

1368 1369 1370 1371 1372 1373 1374 1375
static void
nv50_crtc_cursor_restore(struct nouveau_crtc *nv_crtc, int x, int y)
{
	nv50_crtc_cursor_move(&nv_crtc->base, x, y);

	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
}

1376
static void
1377
nv50_crtc_destroy(struct drm_crtc *crtc)
1378 1379
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1380 1381
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1382
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1383

1384 1385 1386 1387 1388 1389 1390 1391
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1392 1393 1394 1395 1396 1397 1398 1399

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1400
	/*XXX: ditto */
1401 1402 1403
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1404

1405
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1406 1407
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1408
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1409

1410 1411 1412 1413
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1414 1415 1416 1417 1418 1419 1420 1421 1422
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1423
	.disable = nv50_crtc_disable,
1424 1425
};

1426 1427 1428 1429
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1430
	.set_config = nouveau_crtc_set_config,
1431
	.destroy = nv50_crtc_destroy,
1432
	.page_flip = nouveau_crtc_page_flip,
1433 1434 1435
};

static int
1436
nv50_crtc_create(struct drm_device *dev, int index)
1437
{
1438 1439
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nvif_device *device = &drm->device;
1440 1441
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1442 1443 1444
	struct drm_crtc *crtc;
	int ret, i;

1445 1446
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1447 1448
		return -ENOMEM;

1449
	head->base.index = index;
1450 1451 1452
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1453 1454
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1455
	head->base.cursor.set_pos = nv50_crtc_cursor_restore;
1456
	for (i = 0; i < 256; i++) {
1457 1458 1459
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1460 1461
	}

1462
	crtc = &head->base.base;
1463 1464
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1465 1466
	drm_mode_crtc_set_gamma_size(crtc, 256);

1467
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
1468
			     0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
1469
	if (!ret) {
1470
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
1471
		if (!ret) {
1472
			ret = nouveau_bo_map(head->base.lut.nvbo);
1473 1474 1475
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1476 1477 1478 1479 1480 1481 1482 1483
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

	/* allocate cursor resources */
1484
	ret = nv50_curs_create(device, disp->disp, index, &head->curs);
1485 1486 1487
	if (ret)
		goto out;

1488
	/* allocate page flip / sync resources */
1489 1490
	ret = nv50_base_create(device, disp->disp, index, disp->sync->bo.offset,
			       &head->sync);
1491 1492 1493
	if (ret)
		goto out;

1494 1495
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1496

1497
	/* allocate overlay resources */
1498
	ret = nv50_oimm_create(device, disp->disp, index, &head->oimm);
1499 1500 1501
	if (ret)
		goto out;

1502 1503
	ret = nv50_ovly_create(device, disp->disp, index, disp->sync->bo.offset,
			       &head->ovly);
1504 1505
	if (ret)
		goto out;
1506 1507 1508

out:
	if (ret)
1509
		nv50_crtc_destroy(crtc);
1510 1511 1512
	return ret;
}

1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
/******************************************************************************
 * Encoder helpers
 *****************************************************************************/
static bool
nv50_encoder_mode_fixup(struct drm_encoder *encoder,
			const struct drm_display_mode *mode,
			struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
		nv_connector->scaling_full = false;
		if (nv_connector->scaling_mode == DRM_MODE_SCALE_NONE) {
			switch (nv_connector->type) {
			case DCB_CONNECTOR_LVDS:
			case DCB_CONNECTOR_LVDS_SPWG:
			case DCB_CONNECTOR_eDP:
				/* force use of scaler for non-edid modes */
				if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
					return true;
				nv_connector->scaling_full = true;
				break;
			default:
				return true;
			}
		}

		drm_mode_copy(adjusted_mode, nv_connector->native_mode);
1543 1544 1545 1546 1547
	}

	return true;
}

1548 1549 1550
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1551
static void
1552
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1553 1554
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1555
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1571

1572
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1573 1574 1575
}

static void
1576
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1577 1578 1579 1580
{
}

static void
1581
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1582 1583
		  struct drm_display_mode *adjusted_mode)
{
1584
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1585 1586
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1587
	u32 *push;
B
Ben Skeggs 已提交
1588

1589
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1590

1591
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1592
	if (push) {
1593
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1624 1625 1626 1627 1628 1629
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1630
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1631 1632
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1633
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1634
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1635 1636 1637
	u32 *push;

	if (nv_encoder->crtc) {
1638
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1639

1640
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1641
		if (push) {
1642
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1643 1644 1645 1646 1647 1648 1649
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1650 1651
		}
	}
1652 1653

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1654 1655
}

1656
static enum drm_connector_status
1657
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1658
{
1659
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1660
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
1675

1676 1677
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
1678
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1679

1680
	return connector_status_connected;
1681 1682
}

B
Ben Skeggs 已提交
1683
static void
1684
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1685 1686 1687 1688 1689
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1690 1691
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
1692
	.mode_fixup = nv50_encoder_mode_fixup,
1693 1694 1695 1696 1697 1698
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1699 1700
};

1701 1702
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1703 1704 1705
};

static int
1706
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1707
{
1708
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1709
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
1710
	struct nvkm_i2c_bus *bus;
B
Ben Skeggs 已提交
1711 1712
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1713
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1714 1715 1716 1717 1718 1719

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1720 1721 1722 1723

	bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
	if (bus)
		nv_encoder->i2c = &bus->i2c;
B
Ben Skeggs 已提交
1724 1725 1726 1727

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1728
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type, NULL);
1729
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1730 1731 1732 1733

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1734

1735 1736 1737 1738
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1739
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1740 1741
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
1742
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1743
	struct nouveau_connector *nv_connector;
1744
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1745 1746 1747 1748 1749
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
1750 1751
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
1752 1753 1754
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1755 1756
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
1757
	};
1758 1759 1760 1761 1762 1763

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
1764
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
1765

1766 1767
	nvif_mthd(disp->disp, 0, &args,
		  sizeof(args.base) + drm_eld_size(args.data));
1768 1769 1770
}

static void
B
Ben Skeggs 已提交
1771
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1772 1773
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1774
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1775 1776 1777 1778 1779 1780 1781
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1782 1783
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
1784
	};
1785

1786
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1787 1788 1789 1790 1791 1792
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1793
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1794
{
1795 1796
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1797
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
1811 1812 1813 1814 1815 1816 1817
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
1818
	max_ac_packet -= args.pwr.rekey;
1819
	max_ac_packet -= 18; /* constant from tegra */
1820
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
1821

1822
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1823
	nv50_audio_mode_set(encoder, mode);
1824 1825 1826
}

static void
1827
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1828
{
1829
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1830
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
1841

1842
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1843 1844
}

1845 1846 1847
/******************************************************************************
 * SOR
 *****************************************************************************/
1848
static void
1849
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1850 1851
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1885
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1886 1887 1888 1889 1890 1891
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1892
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1893 1894
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1895
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
1896
	} else {
1897
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1898
	}
1899 1900
}

1901
static void
1902
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1903
{
1904 1905 1906
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
1907
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1908 1909 1910 1911 1912
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1913
		}
1914
		evo_kick(push, mast);
1915
	}
1916 1917 1918 1919 1920 1921 1922
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1923 1924 1925

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1926 1927 1928 1929

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
1930
		nv50_audio_disconnect(encoder, nv_crtc);
1931 1932
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1933 1934
}

1935
static void
1936
nv50_sor_commit(struct drm_encoder *encoder)
1937 1938 1939 1940
{
}

static void
1941
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1942
		  struct drm_display_mode *mode)
1943
{
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
1955 1956
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1957
	struct drm_device *dev = encoder->dev;
1958
	struct nouveau_drm *drm = nouveau_drm(dev);
1959
	struct nouveau_connector *nv_connector;
1960
	struct nvbios *bios = &drm->vbios;
1961
	u32 mask, ctrl;
1962 1963 1964
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1965

1966
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1967 1968
	nv_encoder->crtc = encoder->crtc;

1969
	switch (nv_encoder->dcb->type) {
1970
	case DCB_OUTPUT_TMDS:
1971
		if (nv_encoder->dcb->sorconf.link & 1) {
1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
			proto = 0x1;
			/* Only enable dual-link if:
			 *  - Need to (i.e. rate > 165MHz)
			 *  - DCB says we can
			 *  - Not an HDMI monitor, since there's no dual-link
			 *    on HDMI.
			 */
			if (mode->clock >= 165000 &&
			    nv_encoder->dcb->duallink_possible &&
			    !drm_detect_hdmi_monitor(nv_connector->edid))
				proto |= 0x4;
1983
		} else {
1984
			proto = 0x2;
1985 1986
		}

1987
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1988
		break;
1989
	case DCB_OUTPUT_LVDS:
1990 1991
		proto = 0x0;

1992 1993
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1994
				lvds.lvds.script |= 0x0100;
1995
			if (bios->fp.if_is_24bit)
1996
				lvds.lvds.script |= 0x0200;
1997
		} else {
1998
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1999
				if (((u8 *)nv_connector->edid)[121] == 2)
2000
					lvds.lvds.script |= 0x0100;
2001 2002
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
2003
				lvds.lvds.script |= 0x0100;
2004
			}
2005

2006
			if (lvds.lvds.script & 0x0100) {
2007
				if (bios->fp.strapless_is_24bit & 2)
2008
					lvds.lvds.script |= 0x0200;
2009 2010
			} else {
				if (bios->fp.strapless_is_24bit & 1)
2011
					lvds.lvds.script |= 0x0200;
2012 2013 2014
			}

			if (nv_connector->base.display_info.bpc == 8)
2015
				lvds.lvds.script |= 0x0200;
2016
		}
2017

2018
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
2019
		break;
2020
	case DCB_OUTPUT_DP:
2021
		if (nv_connector->base.display_info.bpc == 6) {
2022
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
2023
			depth = 0x2;
2024 2025
		} else
		if (nv_connector->base.display_info.bpc == 8) {
2026
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
2027
			depth = 0x5;
2028 2029 2030
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
2031
		}
2032 2033

		if (nv_encoder->dcb->sorconf.link & 1)
2034
			proto = 0x8;
2035
		else
2036
			proto = 0x9;
2037
		nv50_audio_mode_set(encoder, mode);
2038
		break;
2039 2040 2041 2042
	default:
		BUG_ON(1);
		break;
	}
2043

2044
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
2045

2046
	if (nv50_vers(mast) >= GF110_DISP) {
2047 2048
		u32 *push = evo_wait(mast, 3);
		if (push) {
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
2063
			evo_kick(push, mast);
2064 2065
		}

2066 2067 2068 2069 2070 2071 2072 2073 2074
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
2075 2076
	}

2077
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
2078 2079 2080
}

static void
2081
nv50_sor_destroy(struct drm_encoder *encoder)
2082 2083 2084 2085 2086
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2087 2088
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
2089
	.mode_fixup = nv50_encoder_mode_fixup,
2090
	.prepare = nv50_sor_disconnect,
2091 2092 2093 2094
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2095 2096
};

2097 2098
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2099 2100 2101
};

static int
2102
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2103
{
2104
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2105
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2106 2107
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2118 2119 2120 2121 2122 2123 2124 2125

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139
	if (dcbe->type == DCB_OUTPUT_DP) {
		struct nvkm_i2c_aux *aux =
			nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
		if (aux) {
			nv_encoder->i2c = &aux->i2c;
			nv_encoder->aux = aux;
		}
	} else {
		struct nvkm_i2c_bus *bus =
			nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
		if (bus)
			nv_encoder->i2c = &bus->i2c;
	}

2140 2141 2142
	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2143
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type, NULL);
2144
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2145 2146 2147 2148

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2149

2150 2151 2152 2153 2154 2155 2156 2157 2158
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2172 2173 2174 2175 2176 2177 2178
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
2179 2180
	if (!nv50_encoder_mode_fixup(encoder, mode, adjusted_mode))
		return false;
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
2224
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
2253
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2289
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2290 2291 2292
	struct nvkm_i2c_bus *bus = NULL;
	struct nvkm_i2c_aux *aux = NULL;
	struct i2c_adapter *ddc;
2293 2294 2295 2296 2297 2298
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
2299 2300
		bus  = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
		ddc  = bus ? &bus->i2c : NULL;
2301 2302 2303
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
2304 2305
		aux  = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
		ddc  = aux ? &aux->i2c : NULL;
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;
2318
	nv_encoder->aux = aux;
2319 2320 2321 2322

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2323
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type, NULL);
2324 2325 2326 2327 2328 2329
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2330 2331 2332 2333
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2334
static void
2335
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2336
{
2337 2338 2339 2340
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2341 2342 2343 2344 2345 2346 2347 2348 2349 2350
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2351 2352 2353 2354 2355
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
2356
			struct gf119_dma_v0 gf119;
2357 2358
		};
	} args = {};
2359 2360
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2361
	u32 size = sizeof(args.base);
2362 2363 2364
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2365
		if (fbdma->core.handle == name)
2366 2367 2368 2369 2370 2371 2372 2373
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2374 2375 2376 2377
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2378

2379
	if (drm->device.info.chipset < 0x80) {
2380 2381
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2382
	} else
2383
	if (drm->device.info.chipset < 0xc0) {
2384 2385 2386
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2387
	} else
2388
	if (drm->device.info.chipset < 0xd0) {
2389 2390
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2391
	} else {
2392 2393 2394
		args.gf119.page = GF119_DMA_V0_PAGE_LP;
		args.gf119.kind = kind;
		size += sizeof(args.gf119);
2395 2396 2397
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2398
		struct nv50_head *head = nv50_head(crtc);
2399 2400
		int ret = nvif_object_init(&head->sync.base.base.user, name,
					   NV_DMA_IN_MEMORY, &args, size,
2401
					   &fbdma->base[head->base.index]);
2402
		if (ret) {
2403
			nv50_fbdma_fini(fbdma);
2404 2405 2406 2407
			return ret;
		}
	}

2408 2409
	ret = nvif_object_init(&mast->base.base.user, name, NV_DMA_IN_MEMORY,
			       &args, size, &fbdma->core);
2410
	if (ret) {
2411
		nv50_fbdma_fini(fbdma);
2412 2413 2414 2415 2416 2417
		return ret;
	}

	return 0;
}

2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2429 2430 2431
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2432

2433
	if (drm->device.info.chipset >= 0xc0)
2434 2435
		tile >>= 4; /* yep.. */

2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2448
	if (disp->disp->oclass < G82_DISP) {
2449 2450 2451 2452
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2453
	if (disp->disp->oclass < GF110_DISP) {
2454 2455
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2456
	} else {
2457 2458
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2459
	}
2460
	nv_fb->r_handle = 0xffff0000 | kind;
2461

2462 2463
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
2464 2465
}

2466 2467 2468
/******************************************************************************
 * Init
 *****************************************************************************/
2469

2470
void
2471
nv50_display_fini(struct drm_device *dev)
2472 2473 2474 2475
{
}

int
2476
nv50_display_init(struct drm_device *dev)
2477
{
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
2488 2489

		nv50_crtc_lut_load(crtc);
2490
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2491
	}
2492

2493
	evo_mthd(push, 0x0088, 1);
2494
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2495 2496
	evo_kick(push, nv50_mast(dev));
	return 0;
2497 2498 2499
}

void
2500
nv50_display_destroy(struct drm_device *dev)
2501
{
2502
	struct nv50_disp *disp = nv50_disp(dev);
2503 2504 2505
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2506
		nv50_fbdma_fini(fbdma);
2507
	}
2508

2509
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2510

2511
	nouveau_bo_unmap(disp->sync);
2512 2513
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2514
	nouveau_bo_ref(NULL, &disp->sync);
2515

2516
	nouveau_display(dev)->priv = NULL;
2517 2518 2519 2520
	kfree(disp);
}

int
2521
nv50_display_create(struct drm_device *dev)
2522
{
2523
	struct nvif_device *device = &nouveau_drm(dev)->device;
2524 2525
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2526
	struct drm_connector *connector, *tmp;
2527
	struct nv50_disp *disp;
2528
	struct dcb_output *dcbe;
2529
	int crtcs, ret, i;
2530 2531 2532 2533

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2534
	INIT_LIST_HEAD(&disp->fbdma);
2535 2536

	nouveau_display(dev)->priv = disp;
2537 2538 2539
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2540 2541
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2542
	disp->disp = &nouveau_display(dev)->disp;
2543

2544 2545
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
2546
			     0, 0x0000, NULL, NULL, &disp->sync);
2547
	if (!ret) {
2548
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
2549
		if (!ret) {
2550
			ret = nouveau_bo_map(disp->sync);
2551 2552 2553
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2554 2555 2556 2557 2558 2559 2560 2561
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2562
	ret = nv50_core_create(device, disp->disp, disp->sync->bo.offset,
2563
			      &disp->mast);
2564 2565 2566
	if (ret)
		goto out;

2567
	/* create crtc objects to represent the hw heads */
2568
	if (disp->disp->oclass >= GF110_DISP)
2569
		crtcs = nvif_rd32(&device->object, 0x022448);
2570 2571 2572
	else
		crtcs = 2;

2573
	for (i = 0; i < crtcs; i++) {
2574
		ret = nv50_crtc_create(dev, i);
2575 2576 2577 2578
		if (ret)
			goto out;
	}

2579 2580 2581 2582 2583 2584
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2601 2602
		}

2603 2604 2605 2606
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2607
			ret = 0;
2608 2609 2610 2611 2612 2613 2614 2615
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2616
		NV_WARN(drm, "%s has no encoders, removing\n",
2617
			connector->name);
2618 2619 2620
		connector->funcs->destroy(connector);
	}

2621 2622
out:
	if (ret)
2623
		nv50_display_destroy(dev);
2624 2625
	return ret;
}