nv50_display.c 70.2 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_plane_helper.h>
30
#include <drm/drm_dp_helper.h>
31
#include <drm/drm_fb_helper.h>
32

33
#include <nvif/class.h>
34
#include <nvif/cl0002.h>
35 36 37 38 39 40
#include <nvif/cl5070.h>
#include <nvif/cl507a.h>
#include <nvif/cl507b.h>
#include <nvif/cl507c.h>
#include <nvif/cl507d.h>
#include <nvif/cl507e.h>
41

42
#include "nouveau_drv.h"
43 44
#include "nouveau_dma.h"
#include "nouveau_gem.h"
45 46 47
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
48
#include "nouveau_fence.h"
49
#include "nv50_display.h"
50

51 52
#define EVO_DMA_NR 9

53
#define EVO_MASTER  (0x00)
54
#define EVO_FLIP(c) (0x01 + (c))
55 56
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
57 58
#define EVO_CURS(c) (0x0d + (c))

59 60
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
61 62 63
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
64

65 66 67 68
/******************************************************************************
 * EVO channel
 *****************************************************************************/

69
struct nv50_chan {
70
	struct nvif_object user;
71
	struct nvif_device *device;
72 73 74
};

static int
75
nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
76
		 const s32 *oclass, u8 head, void *data, u32 size,
77
		 struct nv50_chan *chan)
78
{
79 80
	struct nvif_sclass *sclass;
	int ret, i, n;
81

82 83
	chan->device = device;

84
	ret = n = nvif_object_sclass_get(disp, &sclass);
85 86 87
	if (ret < 0)
		return ret;

88
	while (oclass[0]) {
89 90
		for (i = 0; i < n; i++) {
			if (sclass[i].oclass == oclass[0]) {
91
				ret = nvif_object_init(disp, 0, oclass[0],
92
						       data, size, &chan->user);
93 94
				if (ret == 0)
					nvif_object_map(&chan->user);
95
				nvif_object_sclass_put(&sclass);
96 97
				return ret;
			}
98
		}
99
		oclass++;
100
	}
101

102
	nvif_object_sclass_put(&sclass);
103
	return -ENOSYS;
104 105 106
}

static void
107
nv50_chan_destroy(struct nv50_chan *chan)
108
{
109
	nvif_object_fini(&chan->user);
110 111 112 113 114 115
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

116 117
struct nv50_pioc {
	struct nv50_chan base;
118 119 120
};

static void
121
nv50_pioc_destroy(struct nv50_pioc *pioc)
122
{
123
	nv50_chan_destroy(&pioc->base);
124 125 126
}

static int
127
nv50_pioc_create(struct nvif_device *device, struct nvif_object *disp,
128
		 const s32 *oclass, u8 head, void *data, u32 size,
129
		 struct nv50_pioc *pioc)
130
{
131 132
	return nv50_chan_create(device, disp, oclass, head, data, size,
				&pioc->base);
133 134 135 136 137 138 139 140 141 142 143
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
144 145
nv50_curs_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, struct nv50_curs *curs)
146
{
147
	struct nv50_disp_cursor_v0 args = {
148 149
		.head = head,
	};
150
	static const s32 oclass[] = {
151 152 153 154 155
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
156 157 158
		0
	};

159 160
	return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
				&curs->base);
161 162 163 164 165 166 167 168 169 170 171
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
172 173
nv50_oimm_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, struct nv50_oimm *oimm)
174
{
175
	struct nv50_disp_cursor_v0 args = {
176 177
		.head = head,
	};
178
	static const s32 oclass[] = {
179 180 181 182 183
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
184 185 186
		0
	};

187 188
	return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
				&oimm->base);
189 190 191 192 193 194
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

195 196
struct nv50_dmac {
	struct nv50_chan base;
197 198
	dma_addr_t handle;
	u32 *ptr;
199

200 201 202
	struct nvif_object sync;
	struct nvif_object vram;

203 204 205 206
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
207 208 209
};

static void
210
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
211
{
212 213
	struct nvif_device *device = dmac->base.device;

214 215 216 217 218
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

219
	if (dmac->ptr) {
220 221
		struct device *dev = nvxx_device(device)->dev;
		dma_free_coherent(dev, PAGE_SIZE, dmac->ptr, dmac->handle);
222 223 224
	}
}

225
static int
226
nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
227
		 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
228
		 struct nv50_dmac *dmac)
229
{
230
	struct nv50_disp_core_channel_dma_v0 *args = data;
231
	struct nvif_object pushbuf;
232 233
	int ret;

234 235
	mutex_init(&dmac->lock);

236 237
	dmac->ptr = dma_alloc_coherent(nvxx_device(device)->dev, PAGE_SIZE,
				       &dmac->handle, GFP_KERNEL);
238 239 240
	if (!dmac->ptr)
		return -ENOMEM;

241 242
	ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
			       &(struct nv_dma_v0) {
243 244
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
245 246
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
247
			       }, sizeof(struct nv_dma_v0), &pushbuf);
248
	if (ret)
249
		return ret;
250

251 252
	args->pushbuf = nvif_handle(&pushbuf);

253 254
	ret = nv50_chan_create(device, disp, oclass, head, data, size,
			       &dmac->base);
255
	nvif_object_fini(&pushbuf);
256 257 258
	if (ret)
		return ret;

259
	ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
260 261 262
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
263 264
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
265
			       }, sizeof(struct nv_dma_v0),
266
			       &dmac->sync);
267 268 269
	if (ret)
		return ret;

270
	ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
271 272 273
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
274
					.start = 0,
275
					.limit = device->info.ram_user - 1,
276
			       }, sizeof(struct nv_dma_v0),
277
			       &dmac->vram);
278
	if (ret)
279 280
		return ret;

281 282 283
	return ret;
}

284 285 286 287
/******************************************************************************
 * Core
 *****************************************************************************/

288 289
struct nv50_mast {
	struct nv50_dmac base;
290 291
};

292
static int
293 294
nv50_core_create(struct nvif_device *device, struct nvif_object *disp,
		 u64 syncbuf, struct nv50_mast *core)
295
{
296 297
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
298
	};
299
	static const s32 oclass[] = {
300
		GP104_DISP_CORE_CHANNEL_DMA,
301
		GP100_DISP_CORE_CHANNEL_DMA,
302
		GM200_DISP_CORE_CHANNEL_DMA,
303 304 305 306 307 308 309 310 311
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
312 313 314
		0
	};

315 316
	return nv50_dmac_create(device, disp, oclass, 0, &args, sizeof(args),
				syncbuf, &core->base);
317 318 319 320 321
}

/******************************************************************************
 * Base
 *****************************************************************************/
322

323 324
struct nv50_sync {
	struct nv50_dmac base;
325 326
	u32 addr;
	u32 data;
327 328
};

329
static int
330 331
nv50_base_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, u64 syncbuf, struct nv50_sync *base)
332
{
333 334
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
335 336
		.head = head,
	};
337
	static const s32 oclass[] = {
338 339 340 341 342 343 344
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
345 346 347
		0
	};

348
	return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
349 350 351 352 353 354 355
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

356 357
struct nv50_ovly {
	struct nv50_dmac base;
358
};
359

360
static int
361 362
nv50_ovly_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, u64 syncbuf, struct nv50_ovly *ovly)
363
{
364 365
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
366 367
		.head = head,
	};
368
	static const s32 oclass[] = {
369 370 371 372 373 374
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
375 376 377
		0
	};

378
	return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
379 380
				syncbuf, &ovly->base);
}
381

382
struct nv50_head {
383
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
384
	struct nouveau_bo *image;
385 386 387 388
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
389 390
};

391 392 393 394 395 396
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
397 398 399 400 401 402 403
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
404

405
struct nv50_disp {
406
	struct nvif_object *disp;
407
	struct nv50_mast mast;
408

409
	struct list_head fbdma;
410 411

	struct nouveau_bo *sync;
412 413
};

414 415
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
416
{
417
	return nouveau_display(dev)->priv;
418 419
}

420
#define nv50_mast(d) (&nv50_disp(d)->mast)
421

422
static struct drm_crtc *
423
nv50_display_crtc_get(struct drm_encoder *encoder)
424 425 426 427 428 429 430
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
431
static u32 *
432
evo_wait(void *evoc, int nr)
433
{
434
	struct nv50_dmac *dmac = evoc;
435
	struct nvif_device *device = dmac->base.device;
436
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
437

438
	mutex_lock(&dmac->lock);
439
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
440
		dmac->ptr[put] = 0x20000000;
441

442
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
443 444 445 446
		if (nvif_msec(device, 2000,
			if (!nvif_rd32(&dmac->base.user, 0x0004))
				break;
		) < 0) {
447
			mutex_unlock(&dmac->lock);
B
Ben Skeggs 已提交
448
			printk(KERN_ERR "nouveau: evo channel stalled\n");
449 450 451 452 453 454
			return NULL;
		}

		put = 0;
	}

455
	return dmac->ptr + put;
456 457 458
}

static void
459
evo_kick(u32 *push, void *evoc)
460
{
461
	struct nv50_dmac *dmac = evoc;
462
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
463
	mutex_unlock(&dmac->lock);
464 465
}

466
#if 1
467 468
#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)
469 470 471 472 473 474 475 476 477 478 479 480
#else
#define evo_mthd(p,m,s) do {                                                   \
	const u32 _m = (m), _s = (s);                                          \
	printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__);                     \
	*((p)++) = ((_s << 18) | _m);                                          \
} while(0)
#define evo_data(p,d) do {                                                     \
	const u32 _d = (d);                                                    \
	printk(KERN_ERR "\t%08x\n", _d);                                       \
	*((p)++) = _d;                                                         \
} while(0)
#endif
481

482 483 484
static bool
evo_sync_wait(void *data)
{
485 486 487 488
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
489 490 491
}

static int
492
evo_sync(struct drm_device *dev)
493
{
494
	struct nvif_device *device = &nouveau_drm(dev)->device;
495 496
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
497
	u32 *push = evo_wait(mast, 8);
498
	if (push) {
499
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
500
		evo_mthd(push, 0x0084, 1);
501
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
502 503 504
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
505
		evo_kick(push, mast);
506 507 508 509
		if (nvif_msec(device, 2000,
			if (evo_sync_wait(disp->sync))
				break;
		) >= 0)
510 511 512 513 514 515 516
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
517
 * Page flipping channel
518 519
 *****************************************************************************/
struct nouveau_bo *
520
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
521
{
522
	return nv50_disp(dev)->sync;
523 524
}

525 526 527 528 529 530 531 532 533 534
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
535
					      flip->chan->data)
536 537 538 539 540
		return true;
	usleep_range(1, 2);
	return false;
}

541
void
542
nv50_display_flip_stop(struct drm_crtc *crtc)
543
{
544
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
545 546 547 548
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
549 550
	u32 *push;

551
	push = evo_wait(flip.chan, 8);
552 553 554 555 556 557 558 559 560
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
561
		evo_kick(push, flip.chan);
562
	}
563

564 565 566 567
	nvif_msec(device, 2000,
		if (nv50_display_flip_wait(&flip))
			break;
	);
568 569 570
}

int
571
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
572 573 574 575
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
576
	struct nv50_head *head = nv50_head(crtc);
577
	struct nv50_sync *sync = nv50_sync(crtc);
578
	u32 *push;
B
Ben Skeggs 已提交
579
	int ret;
580

581 582 583 584
	if (crtc->primary->fb->width != fb->width ||
	    crtc->primary->fb->height != fb->height)
		return -EINVAL;

585 586 587
	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
588 589
	if (chan == NULL)
		evo_sync(crtc->dev);
590

591
	push = evo_wait(sync, 128);
592 593 594
	if (unlikely(push == NULL))
		return -EBUSY;

595
	if (chan && chan->user.oclass < G82_CHANNEL_GPFIFO) {
596 597 598 599 600
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
601
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
602 603 604 605 606 607 608
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
609
	if (chan && chan->user.oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
610
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
611 612 613 614 615
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
616
		OUT_RING  (chan, chan->vram.handle);
617 618 619 620 621 622 623 624 625 626 627 628
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
629
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
647

648 649 650
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
651 652 653 654 655 656 657 658 659 660 661 662 663
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
664 665 666
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
667
	evo_data(push, sync->base.sync.handle);
668 669 670 671
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
672
	evo_data(push, nv_fb->r_handle);
673 674 675
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
676
	if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
677 678 679 680 681 682 683 684 685 686 687 688 689 690
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
691 692
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
693
	evo_kick(push, sync);
B
Ben Skeggs 已提交
694 695

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
696 697 698
	return 0;
}

699 700 701 702
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
703
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
704
{
705
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
706 707 708
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
709

710
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
711 712
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
713
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
714 715 716 717 718 719 720 721 722 723
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
724 725
	}

726
	push = evo_wait(mast, 4);
727
	if (push) {
728
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
729 730 731
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
732
		if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
733 734 735 736 737 738 739
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

740 741 742 743
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
744
		evo_kick(push, mast);
745 746 747 748 749 750
	}

	return 0;
}

static int
751
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
752
{
753
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
754
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
755
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
756
	struct nouveau_connector *nv_connector;
757 758
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
759

760 761 762
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
763
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
764
	if (nv_connector && nv_connector->native_mode) {
765
		mode = nv_connector->scaling_mode;
766 767 768
		if (nv_connector->scaling_full) /* non-EDID LVDS/eDP mode */
			mode = DRM_MODE_SCALE_FULLSCREEN;
	}
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
817
		}
818 819 820
		break;
	default:
		break;
B
Ben Skeggs 已提交
821
	}
822

823
	push = evo_wait(mast, 8);
824
	if (push) {
825
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

847
		if (update) {
848
			nv50_display_flip_stop(crtc);
849 850
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
851 852 853 854 855 856
		}
	}

	return 0;
}

857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872
static int
nv50_crtc_set_raster_vblank_dmi(struct nouveau_crtc *nv_crtc, u32 usec)
{
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
	u32 *push;

	push = evo_wait(mast, 8);
	if (!push)
		return -ENOMEM;

	evo_mthd(push, 0x0828 + (nv_crtc->index * 0x400), 1);
	evo_data(push, usec);
	evo_kick(push, mast);
	return 0;
}

873
static int
874
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
875
{
876
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
877 878 879 880 881 882 883 884 885
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
886
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

904
static int
905
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
906 907 908
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
909
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
910 911
	u32 *push;

912
	push = evo_wait(mast, 16);
913
	if (push) {
914
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
915 916 917 918 919 920 921 922
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
923
			if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
924
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
925
				evo_data(push, nvfb->r_handle);
926 927 928 929 930 931 932 933
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
934
			evo_data(push, nvfb->r_handle);
935 936 937 938
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

939 940 941 942
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
943
		evo_kick(push, mast);
944 945
	}

946
	nv_crtc->fb.handle = nvfb->r_handle;
947 948 949 950
	return 0;
}

static void
951
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
952
{
953
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
954
	u32 *push = evo_wait(mast, 16);
955
	if (push) {
956
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
957 958
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
959
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
960
		} else
961
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
962 963
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
964
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
965
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
966
			evo_data(push, mast->base.vram.handle);
967
		} else {
968 969
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
970
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
971
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
972
			evo_data(push, mast->base.vram.handle);
973 974 975
		}
		evo_kick(push, mast);
	}
976
	nv_crtc->cursor.visible = true;
977 978 979
}

static void
980
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
981
{
982
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
983 984
	u32 *push = evo_wait(mast, 16);
	if (push) {
985
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
986 987 988
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
989
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
990 991 992 993
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
994 995 996 997 998 999
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
1000 1001
		evo_kick(push, mast);
	}
1002
	nv_crtc->cursor.visible = false;
1003
}
1004

1005
static void
1006
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
1007
{
1008
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1009

1010
	if (show && nv_crtc->cursor.nvbo && nv_crtc->base.enabled)
1011
		nv50_crtc_cursor_show(nv_crtc);
1012
	else
1013
		nv50_crtc_cursor_hide(nv_crtc);
1014 1015 1016 1017

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
1018 1019
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
1020
			evo_kick(push, mast);
1021 1022 1023 1024 1025
		}
	}
}

static void
1026
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
1027 1028 1029 1030
{
}

static void
1031
nv50_crtc_prepare(struct drm_crtc *crtc)
1032 1033
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1034
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1035 1036
	u32 *push;

1037
	nv50_display_flip_stop(crtc);
1038

1039
	push = evo_wait(mast, 6);
1040
	if (push) {
1041
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1042 1043 1044 1045 1046
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
1047
		if (nv50_vers(mast) <  GF110_DISP_CORE_CHANNEL_DMA) {
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
1064 1065
	}

1066
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
1067 1068 1069
}

static void
1070
nv50_crtc_commit(struct drm_crtc *crtc)
1071 1072
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1073
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1074 1075
	u32 *push;

1076
	push = evo_wait(mast, 32);
1077
	if (push) {
1078
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1079
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1080
			evo_data(push, nv_crtc->fb.handle);
1081 1082 1083 1084
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1085
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1086
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1087
			evo_data(push, nv_crtc->fb.handle);
1088 1089 1090 1091
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1092
			evo_data(push, mast->base.vram.handle);
1093 1094
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1095
			evo_data(push, nv_crtc->fb.handle);
1096 1097 1098 1099 1100 1101
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1102
			evo_data(push, mast->base.vram.handle);
1103 1104 1105 1106 1107
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1108 1109
	}

1110
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1111
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1112 1113 1114
}

static bool
1115
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1116 1117
		     struct drm_display_mode *adjusted_mode)
{
1118
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1119 1120 1121 1122
	return true;
}

static int
1123
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1124
{
1125
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1126
	struct nv50_head *head = nv50_head(crtc);
1127 1128
	int ret;

1129
	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
B
Ben Skeggs 已提交
1130 1131 1132 1133
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1134 1135
	}

B
Ben Skeggs 已提交
1136
	return ret;
1137 1138 1139
}

static int
1140
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1141 1142 1143
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1144
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1145 1146
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1147 1148 1149 1150
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
1151
	u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
1152
	u32 *push;
1153 1154
	int ret;

1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
1168 1169 1170 1171 1172
	/* XXX: Safe underestimate, even "0" works */
	vblankus = (vactive - mode->vdisplay - 2) * hactive;
	vblankus *= 1000;
	vblankus /= mode->clock;

1173 1174 1175 1176 1177 1178
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1179
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1180 1181 1182
	if (ret)
		return ret;

1183
	push = evo_wait(mast, 64);
1184
	if (push) {
1185
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1186 1187 1188
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
1189
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 6);
1190 1191 1192 1193 1194 1195
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
1196
			evo_mthd(push, 0x082c + (nv_crtc->index * 0x400), 1);
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1221 1222 1223
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1224 1225
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
1226 1227 1228 1229 1230

	/* G94 only accepts this after setting scale */
	if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA)
		nv50_crtc_set_raster_vblank_dmi(nv_crtc, vblankus);

1231
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1232
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1233 1234 1235 1236
	return 0;
}

static int
1237
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1238 1239
			struct drm_framebuffer *old_fb)
{
1240
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1241 1242 1243
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1244
	if (!crtc->primary->fb) {
1245
		NV_DEBUG(drm, "No FB bound\n");
1246 1247 1248
		return 0;
	}

1249
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1250 1251 1252
	if (ret)
		return ret;

1253
	nv50_display_flip_stop(crtc);
1254 1255
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1256 1257 1258 1259
	return 0;
}

static int
1260
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1261 1262 1263 1264
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1265 1266
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1267 1268 1269 1270
	return 0;
}

static void
1271
nv50_crtc_lut_load(struct drm_crtc *crtc)
1272
{
1273
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1274 1275 1276 1277 1278
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1279 1280 1281 1282
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1283
		if (disp->disp->oclass < GF110_DISP) {
1284 1285 1286 1287 1288 1289 1290 1291
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1292 1293 1294
	}
}

B
Ben Skeggs 已提交
1295 1296 1297 1298
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1299
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1300 1301 1302 1303 1304
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1305
static int
1306
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1307 1308 1309
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1310 1311 1312
	struct drm_gem_object *gem = NULL;
	struct nouveau_bo *nvbo = NULL;
	int ret = 0;
1313

1314
	if (handle) {
1315 1316 1317
		if (width != 64 || height != 64)
			return -EINVAL;

1318
		gem = drm_gem_object_lookup(file_priv, handle);
1319 1320 1321 1322
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

1323
		ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
1324 1325
	}

1326
	if (ret == 0) {
1327 1328 1329
		if (nv_crtc->cursor.nvbo)
			nouveau_bo_unpin(nv_crtc->cursor.nvbo);
		nouveau_bo_ref(nvbo, &nv_crtc->cursor.nvbo);
1330
	}
1331
	drm_gem_object_unreference_unlocked(gem);
1332

1333
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1334 1335 1336 1337
	return ret;
}

static int
1338
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1339
{
1340
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1341 1342
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1343 1344
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1345 1346 1347

	nv_crtc->cursor_saved_x = x;
	nv_crtc->cursor_saved_y = y;
1348 1349 1350
	return 0;
}

1351
static int
1352
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1353
		    uint32_t size)
1354 1355 1356 1357
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	u32 i;

1358
	for (i = 0; i < size; i++) {
1359 1360 1361 1362 1363
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1364
	nv50_crtc_lut_load(crtc);
1365 1366

	return 0;
1367 1368
}

1369 1370 1371 1372 1373 1374 1375 1376
static void
nv50_crtc_cursor_restore(struct nouveau_crtc *nv_crtc, int x, int y)
{
	nv50_crtc_cursor_move(&nv_crtc->base, x, y);

	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
}

1377
static void
1378
nv50_crtc_destroy(struct drm_crtc *crtc)
1379 1380
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1381 1382
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1383
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1384

1385 1386 1387 1388 1389 1390 1391 1392
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1393 1394 1395 1396 1397 1398 1399 1400

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1401
	/*XXX: ditto */
1402 1403 1404
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1405

1406
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1407 1408
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1409
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1410

1411 1412 1413 1414
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1415 1416 1417 1418 1419 1420 1421 1422 1423
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1424
	.disable = nv50_crtc_disable,
1425 1426
};

1427 1428 1429 1430
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1431
	.set_config = nouveau_crtc_set_config,
1432
	.destroy = nv50_crtc_destroy,
1433
	.page_flip = nouveau_crtc_page_flip,
1434 1435 1436
};

static int
1437
nv50_crtc_create(struct drm_device *dev, int index)
1438
{
1439 1440
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nvif_device *device = &drm->device;
1441 1442
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1443 1444 1445
	struct drm_crtc *crtc;
	int ret, i;

1446 1447
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1448 1449
		return -ENOMEM;

1450
	head->base.index = index;
1451 1452
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1453
	head->base.cursor.set_pos = nv50_crtc_cursor_restore;
1454
	for (i = 0; i < 256; i++) {
1455 1456 1457
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1458 1459
	}

1460
	crtc = &head->base.base;
1461 1462
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1463 1464
	drm_mode_crtc_set_gamma_size(crtc, 256);

1465
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
1466
			     0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
1467
	if (!ret) {
1468
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
1469
		if (!ret) {
1470
			ret = nouveau_bo_map(head->base.lut.nvbo);
1471 1472 1473
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1474 1475 1476 1477 1478 1479 1480 1481
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

	/* allocate cursor resources */
1482
	ret = nv50_curs_create(device, disp->disp, index, &head->curs);
1483 1484 1485
	if (ret)
		goto out;

1486
	/* allocate page flip / sync resources */
1487 1488
	ret = nv50_base_create(device, disp->disp, index, disp->sync->bo.offset,
			       &head->sync);
1489 1490 1491
	if (ret)
		goto out;

1492 1493
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1494

1495
	/* allocate overlay resources */
1496
	ret = nv50_oimm_create(device, disp->disp, index, &head->oimm);
1497 1498 1499
	if (ret)
		goto out;

1500 1501
	ret = nv50_ovly_create(device, disp->disp, index, disp->sync->bo.offset,
			       &head->ovly);
1502 1503
	if (ret)
		goto out;
1504 1505 1506

out:
	if (ret)
1507
		nv50_crtc_destroy(crtc);
1508 1509 1510
	return ret;
}

1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
/******************************************************************************
 * Encoder helpers
 *****************************************************************************/
static bool
nv50_encoder_mode_fixup(struct drm_encoder *encoder,
			const struct drm_display_mode *mode,
			struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
		nv_connector->scaling_full = false;
		if (nv_connector->scaling_mode == DRM_MODE_SCALE_NONE) {
			switch (nv_connector->type) {
			case DCB_CONNECTOR_LVDS:
			case DCB_CONNECTOR_LVDS_SPWG:
			case DCB_CONNECTOR_eDP:
				/* force use of scaler for non-edid modes */
				if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
					return true;
				nv_connector->scaling_full = true;
				break;
			default:
				return true;
			}
		}

		drm_mode_copy(adjusted_mode, nv_connector->native_mode);
1541 1542 1543 1544 1545
	}

	return true;
}

1546 1547 1548
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1549
static void
1550
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1551 1552
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1553
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1569

1570
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1571 1572 1573
}

static void
1574
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1575 1576 1577 1578
{
}

static void
1579
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1580 1581
		  struct drm_display_mode *adjusted_mode)
{
1582
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1583 1584
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1585
	u32 *push;
B
Ben Skeggs 已提交
1586

1587
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1588

1589
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1590
	if (push) {
1591
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1622 1623 1624 1625 1626 1627
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1628
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1629 1630
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1631
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1632
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1633 1634 1635
	u32 *push;

	if (nv_encoder->crtc) {
1636
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1637

1638
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1639
		if (push) {
1640
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1641 1642 1643 1644 1645 1646 1647
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1648 1649
		}
	}
1650 1651

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1652 1653
}

1654
static enum drm_connector_status
1655
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1656
{
1657
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1658
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
1673

1674 1675
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
1676
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1677

1678
	return connector_status_connected;
1679 1680
}

B
Ben Skeggs 已提交
1681
static void
1682
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1683 1684 1685 1686 1687
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1688 1689
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
1690
	.mode_fixup = nv50_encoder_mode_fixup,
1691 1692 1693 1694 1695 1696
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1697 1698
};

1699 1700
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1701 1702 1703
};

static int
1704
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1705
{
1706
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1707
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
1708
	struct nvkm_i2c_bus *bus;
B
Ben Skeggs 已提交
1709 1710
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1711
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1712 1713 1714 1715 1716 1717

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1718 1719 1720 1721

	bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
	if (bus)
		nv_encoder->i2c = &bus->i2c;
B
Ben Skeggs 已提交
1722 1723 1724 1725

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1726
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type, NULL);
1727
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1728 1729 1730 1731

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1732

1733 1734 1735 1736
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1737
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1738 1739
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
1740
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1741
	struct nouveau_connector *nv_connector;
1742
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1743 1744 1745 1746 1747
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
1748 1749
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
1750 1751 1752
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1753 1754
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
1755
	};
1756 1757 1758 1759 1760 1761

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
1762
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
1763

1764 1765
	nvif_mthd(disp->disp, 0, &args,
		  sizeof(args.base) + drm_eld_size(args.data));
1766 1767 1768
}

static void
B
Ben Skeggs 已提交
1769
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1770 1771
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1772
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1773 1774 1775 1776 1777 1778 1779
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1780 1781
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
1782
	};
1783

1784
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1785 1786 1787 1788 1789 1790
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1791
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1792
{
1793 1794
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1795
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
1809 1810 1811 1812 1813 1814 1815
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
1816
	max_ac_packet -= args.pwr.rekey;
1817
	max_ac_packet -= 18; /* constant from tegra */
1818
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
1819

1820
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1821
	nv50_audio_mode_set(encoder, mode);
1822 1823 1824
}

static void
1825
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1826
{
1827
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1828
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
1839

1840
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1841 1842
}

1843 1844 1845
/******************************************************************************
 * SOR
 *****************************************************************************/
1846
static void
1847
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1848 1849
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1883
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1884 1885 1886 1887 1888 1889
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1890
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1891 1892
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1893
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
1894
	} else {
1895
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1896
	}
1897 1898
}

1899
static void
1900
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1901
{
1902 1903 1904
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
1905
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1906 1907 1908 1909 1910
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1911
		}
1912
		evo_kick(push, mast);
1913
	}
1914 1915 1916 1917 1918 1919 1920
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1921 1922 1923

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1924 1925 1926 1927

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
1928
		nv50_audio_disconnect(encoder, nv_crtc);
1929 1930
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1931 1932
}

1933
static void
1934
nv50_sor_commit(struct drm_encoder *encoder)
1935 1936 1937 1938
{
}

static void
1939
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1940
		  struct drm_display_mode *mode)
1941
{
1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
1953 1954
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1955
	struct drm_device *dev = encoder->dev;
1956
	struct nouveau_drm *drm = nouveau_drm(dev);
1957
	struct nouveau_connector *nv_connector;
1958
	struct nvbios *bios = &drm->vbios;
1959
	u32 mask, ctrl;
1960 1961 1962
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1963

1964
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1965 1966
	nv_encoder->crtc = encoder->crtc;

1967
	switch (nv_encoder->dcb->type) {
1968
	case DCB_OUTPUT_TMDS:
1969
		if (nv_encoder->dcb->sorconf.link & 1) {
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
			proto = 0x1;
			/* Only enable dual-link if:
			 *  - Need to (i.e. rate > 165MHz)
			 *  - DCB says we can
			 *  - Not an HDMI monitor, since there's no dual-link
			 *    on HDMI.
			 */
			if (mode->clock >= 165000 &&
			    nv_encoder->dcb->duallink_possible &&
			    !drm_detect_hdmi_monitor(nv_connector->edid))
				proto |= 0x4;
1981
		} else {
1982
			proto = 0x2;
1983 1984
		}

1985
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1986
		break;
1987
	case DCB_OUTPUT_LVDS:
1988 1989
		proto = 0x0;

1990 1991
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1992
				lvds.lvds.script |= 0x0100;
1993
			if (bios->fp.if_is_24bit)
1994
				lvds.lvds.script |= 0x0200;
1995
		} else {
1996
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1997
				if (((u8 *)nv_connector->edid)[121] == 2)
1998
					lvds.lvds.script |= 0x0100;
1999 2000
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
2001
				lvds.lvds.script |= 0x0100;
2002
			}
2003

2004
			if (lvds.lvds.script & 0x0100) {
2005
				if (bios->fp.strapless_is_24bit & 2)
2006
					lvds.lvds.script |= 0x0200;
2007 2008
			} else {
				if (bios->fp.strapless_is_24bit & 1)
2009
					lvds.lvds.script |= 0x0200;
2010 2011 2012
			}

			if (nv_connector->base.display_info.bpc == 8)
2013
				lvds.lvds.script |= 0x0200;
2014
		}
2015

2016
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
2017
		break;
2018
	case DCB_OUTPUT_DP:
2019
		if (nv_connector->base.display_info.bpc == 6) {
2020
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
2021
			depth = 0x2;
2022 2023
		} else
		if (nv_connector->base.display_info.bpc == 8) {
2024
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
2025
			depth = 0x5;
2026 2027 2028
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
2029
		}
2030 2031

		if (nv_encoder->dcb->sorconf.link & 1)
2032
			proto = 0x8;
2033
		else
2034
			proto = 0x9;
2035
		nv50_audio_mode_set(encoder, mode);
2036
		break;
2037 2038 2039 2040
	default:
		BUG_ON(1);
		break;
	}
2041

2042
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
2043

2044
	if (nv50_vers(mast) >= GF110_DISP) {
2045 2046
		u32 *push = evo_wait(mast, 3);
		if (push) {
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
2061
			evo_kick(push, mast);
2062 2063
		}

2064 2065 2066 2067 2068 2069 2070 2071 2072
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
2073 2074
	}

2075
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
2076 2077 2078
}

static void
2079
nv50_sor_destroy(struct drm_encoder *encoder)
2080 2081 2082 2083 2084
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2085 2086
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
2087
	.mode_fixup = nv50_encoder_mode_fixup,
2088
	.prepare = nv50_sor_disconnect,
2089 2090 2091 2092
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2093 2094
};

2095 2096
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2097 2098 2099
};

static int
2100
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2101
{
2102
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2103
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2104 2105
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2116 2117 2118 2119 2120 2121 2122 2123

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
	if (dcbe->type == DCB_OUTPUT_DP) {
		struct nvkm_i2c_aux *aux =
			nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
		if (aux) {
			nv_encoder->i2c = &aux->i2c;
			nv_encoder->aux = aux;
		}
	} else {
		struct nvkm_i2c_bus *bus =
			nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
		if (bus)
			nv_encoder->i2c = &bus->i2c;
	}

2138 2139 2140
	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2141
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type, NULL);
2142
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2143 2144 2145 2146

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2147

2148 2149 2150 2151 2152 2153 2154 2155 2156
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2170 2171 2172 2173 2174 2175 2176
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
2177 2178
	if (!nv50_encoder_mode_fixup(encoder, mode, adjusted_mode))
		return false;
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221
	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
2222
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
2251
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2287
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2288 2289 2290
	struct nvkm_i2c_bus *bus = NULL;
	struct nvkm_i2c_aux *aux = NULL;
	struct i2c_adapter *ddc;
2291 2292 2293 2294 2295 2296
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
2297 2298
		bus  = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
		ddc  = bus ? &bus->i2c : NULL;
2299 2300 2301
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
2302 2303
		aux  = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
		ddc  = aux ? &aux->i2c : NULL;
2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;
2316
	nv_encoder->aux = aux;
2317 2318 2319 2320

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2321
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type, NULL);
2322 2323 2324 2325 2326 2327
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2328 2329 2330 2331
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2332
static void
2333
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2334
{
2335 2336 2337 2338
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2349 2350 2351 2352 2353
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
2354
			struct gf119_dma_v0 gf119;
2355 2356
		};
	} args = {};
2357 2358
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2359
	u32 size = sizeof(args.base);
2360 2361 2362
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2363
		if (fbdma->core.handle == name)
2364 2365 2366 2367 2368 2369 2370 2371
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2372 2373 2374 2375
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2376

2377
	if (drm->device.info.chipset < 0x80) {
2378 2379
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2380
	} else
2381
	if (drm->device.info.chipset < 0xc0) {
2382 2383 2384
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2385
	} else
2386
	if (drm->device.info.chipset < 0xd0) {
2387 2388
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2389
	} else {
2390 2391 2392
		args.gf119.page = GF119_DMA_V0_PAGE_LP;
		args.gf119.kind = kind;
		size += sizeof(args.gf119);
2393 2394 2395
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2396
		struct nv50_head *head = nv50_head(crtc);
2397 2398
		int ret = nvif_object_init(&head->sync.base.base.user, name,
					   NV_DMA_IN_MEMORY, &args, size,
2399
					   &fbdma->base[head->base.index]);
2400
		if (ret) {
2401
			nv50_fbdma_fini(fbdma);
2402 2403 2404 2405
			return ret;
		}
	}

2406 2407
	ret = nvif_object_init(&mast->base.base.user, name, NV_DMA_IN_MEMORY,
			       &args, size, &fbdma->core);
2408
	if (ret) {
2409
		nv50_fbdma_fini(fbdma);
2410 2411 2412 2413 2414 2415
		return ret;
	}

	return 0;
}

2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2427 2428 2429
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2430

2431
	if (drm->device.info.chipset >= 0xc0)
2432 2433
		tile >>= 4; /* yep.. */

2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2446
	if (disp->disp->oclass < G82_DISP) {
2447 2448 2449 2450
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2451
	if (disp->disp->oclass < GF110_DISP) {
2452 2453
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2454
	} else {
2455 2456
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2457
	}
2458
	nv_fb->r_handle = 0xffff0000 | kind;
2459

2460 2461
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
2462 2463
}

2464 2465 2466
/******************************************************************************
 * Init
 *****************************************************************************/
2467

2468
void
2469
nv50_display_fini(struct drm_device *dev)
2470 2471 2472 2473
{
}

int
2474
nv50_display_init(struct drm_device *dev)
2475
{
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
2486 2487

		nv50_crtc_lut_load(crtc);
2488
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2489
	}
2490

2491
	evo_mthd(push, 0x0088, 1);
2492
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2493 2494
	evo_kick(push, nv50_mast(dev));
	return 0;
2495 2496 2497
}

void
2498
nv50_display_destroy(struct drm_device *dev)
2499
{
2500
	struct nv50_disp *disp = nv50_disp(dev);
2501 2502 2503
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2504
		nv50_fbdma_fini(fbdma);
2505
	}
2506

2507
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2508

2509
	nouveau_bo_unmap(disp->sync);
2510 2511
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2512
	nouveau_bo_ref(NULL, &disp->sync);
2513

2514
	nouveau_display(dev)->priv = NULL;
2515 2516 2517 2518
	kfree(disp);
}

int
2519
nv50_display_create(struct drm_device *dev)
2520
{
2521
	struct nvif_device *device = &nouveau_drm(dev)->device;
2522 2523
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2524
	struct drm_connector *connector, *tmp;
2525
	struct nv50_disp *disp;
2526
	struct dcb_output *dcbe;
2527
	int crtcs, ret, i;
2528 2529 2530 2531

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2532
	INIT_LIST_HEAD(&disp->fbdma);
2533 2534

	nouveau_display(dev)->priv = disp;
2535 2536 2537
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2538 2539
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2540
	disp->disp = &nouveau_display(dev)->disp;
2541

2542 2543
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
2544
			     0, 0x0000, NULL, NULL, &disp->sync);
2545
	if (!ret) {
2546
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
2547
		if (!ret) {
2548
			ret = nouveau_bo_map(disp->sync);
2549 2550 2551
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2552 2553 2554 2555 2556 2557 2558 2559
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2560
	ret = nv50_core_create(device, disp->disp, disp->sync->bo.offset,
2561
			      &disp->mast);
2562 2563 2564
	if (ret)
		goto out;

2565
	/* create crtc objects to represent the hw heads */
2566
	if (disp->disp->oclass >= GF110_DISP)
2567
		crtcs = nvif_rd32(&device->object, 0x022448);
2568 2569 2570
	else
		crtcs = 2;

2571
	for (i = 0; i < crtcs; i++) {
2572
		ret = nv50_crtc_create(dev, i);
2573 2574 2575 2576
		if (ret)
			goto out;
	}

2577 2578 2579 2580 2581 2582
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2599 2600
		}

2601 2602 2603 2604
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2605
			ret = 0;
2606 2607 2608 2609 2610 2611 2612 2613
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2614
		NV_WARN(drm, "%s has no encoders, removing\n",
2615
			connector->name);
2616 2617 2618
		connector->funcs->destroy(connector);
	}

2619 2620
out:
	if (ret)
2621
		nv50_display_destroy(dev);
2622 2623
	return ret;
}