nv50_display.c 69.0 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_plane_helper.h>
30
#include <drm/drm_dp_helper.h>
31

32 33
#include <nvif/class.h>

34 35 36
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
37 38 39
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
40
#include "nouveau_fence.h"
41
#include "nv50_display.h"
42

43 44
#define EVO_DMA_NR 9

45
#define EVO_MASTER  (0x00)
46
#define EVO_FLIP(c) (0x01 + (c))
47 48
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
49 50
#define EVO_CURS(c) (0x0d + (c))

51 52
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
53 54 55
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
56

57 58 59 60
/******************************************************************************
 * EVO channel
 *****************************************************************************/

61
struct nv50_chan {
62
	struct nvif_object user;
63 64 65
};

static int
66
nv50_chan_create(struct nvif_object *disp, const u32 *oclass, u8 head,
67
		 void *data, u32 size, struct nv50_chan *chan)
68
{
69 70 71 72 73 74 75 76 77
	const u32 handle = (oclass[0] << 16) | head;
	u32 sclass[8];
	int ret, i;

	ret = nvif_object_sclass(disp, sclass, ARRAY_SIZE(sclass));
	WARN_ON(ret > ARRAY_SIZE(sclass));
	if (ret < 0)
		return ret;

78
	while (oclass[0]) {
79 80 81 82 83 84 85 86 87
		for (i = 0; i < ARRAY_SIZE(sclass); i++) {
			if (sclass[i] == oclass[0]) {
				ret = nvif_object_init(disp, NULL, handle,
						       oclass[0], data, size,
						       &chan->user);
				if (ret == 0)
					nvif_object_map(&chan->user);
				return ret;
			}
88
		}
89
		oclass++;
90
	}
91

92
	return -ENOSYS;
93 94 95
}

static void
96
nv50_chan_destroy(struct nv50_chan *chan)
97
{
98
	nvif_object_fini(&chan->user);
99 100 101 102 103 104
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

105 106
struct nv50_pioc {
	struct nv50_chan base;
107 108 109
};

static void
110
nv50_pioc_destroy(struct nv50_pioc *pioc)
111
{
112
	nv50_chan_destroy(&pioc->base);
113 114 115
}

static int
116
nv50_pioc_create(struct nvif_object *disp, const u32 *oclass, u8 head,
117
		 void *data, u32 size, struct nv50_pioc *pioc)
118
{
119 120 121 122 123 124 125 126 127 128 129 130 131 132
	return nv50_chan_create(disp, oclass, head, data, size, &pioc->base);
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
nv50_curs_create(struct nvif_object *disp, int head, struct nv50_curs *curs)
{
133
	struct nv50_disp_cursor_v0 args = {
134 135 136
		.head = head,
	};
	static const u32 oclass[] = {
137 138 139 140 141
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &curs->base);
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
nv50_oimm_create(struct nvif_object *disp, int head, struct nv50_oimm *oimm)
{
160
	struct nv50_disp_cursor_v0 args = {
161 162 163
		.head = head,
	};
	static const u32 oclass[] = {
164 165 166 167 168
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
169 170 171 172 173
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &oimm->base);
174 175 176 177 178 179
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

180 181
struct nv50_dmac {
	struct nv50_chan base;
182 183
	dma_addr_t handle;
	u32 *ptr;
184

185 186 187
	struct nvif_object sync;
	struct nvif_object vram;

188 189 190 191
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
192 193 194
};

static void
195
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
196
{
197 198 199 200 201
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

202
	if (dmac->ptr) {
203
		struct pci_dev *pdev = nvxx_device(nvif_device(disp))->pdev;
204 205 206 207
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}
}

208
static int
209
nv50_dmac_create(struct nvif_object *disp, const u32 *oclass, u8 head,
210
		 void *data, u32 size, u64 syncbuf,
211
		 struct nv50_dmac *dmac)
212
{
213
	struct nvif_device *device = nvif_device(disp);
214
	struct nv50_disp_core_channel_dma_v0 *args = data;
215
	struct nvif_object pushbuf;
216 217
	int ret;

218 219
	mutex_init(&dmac->lock);

220
	dmac->ptr = pci_alloc_consistent(nvxx_device(device)->pdev,
221
					 PAGE_SIZE, &dmac->handle);
222 223 224
	if (!dmac->ptr)
		return -ENOMEM;

225
	ret = nvif_object_init(nvif_object(device), NULL,
226
			       args->pushbuf, NV_DMA_FROM_MEMORY,
227 228 229
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
230 231
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
232
			       }, sizeof(struct nv_dma_v0), &pushbuf);
233
	if (ret)
234
		return ret;
235

236
	ret = nv50_chan_create(disp, oclass, head, data, size, &dmac->base);
237
	nvif_object_fini(&pushbuf);
238 239 240
	if (ret)
		return ret;

241
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000000,
242 243 244 245
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
246 247
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
248
			       }, sizeof(struct nv_dma_v0),
249
			       &dmac->sync);
250 251 252
	if (ret)
		return ret;

253
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000001,
254 255 256 257
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
258
					.start = 0,
259
					.limit = device->info.ram_user - 1,
260
			       }, sizeof(struct nv_dma_v0),
261
			       &dmac->vram);
262
	if (ret)
263 264
		return ret;

265 266 267
	return ret;
}

268 269 270 271
/******************************************************************************
 * Core
 *****************************************************************************/

272 273
struct nv50_mast {
	struct nv50_dmac base;
274 275
};

276 277 278
static int
nv50_core_create(struct nvif_object *disp, u64 syncbuf, struct nv50_mast *core)
{
279 280
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
281 282
	};
	static const u32 oclass[] = {
B
Ben Skeggs 已提交
283
		GM204_DISP_CORE_CHANNEL_DMA,
284 285 286 287 288 289 290 291 292
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
293 294 295 296 297 298 299 300 301 302
		0
	};

	return nv50_dmac_create(disp, oclass, 0, &args, sizeof(args), syncbuf,
			       &core->base);
}

/******************************************************************************
 * Base
 *****************************************************************************/
303

304 305
struct nv50_sync {
	struct nv50_dmac base;
306 307
	u32 addr;
	u32 data;
308 309
};

310 311 312 313
static int
nv50_base_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_sync *base)
{
314 315
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
316 317 318
		.head = head,
	};
	static const u32 oclass[] = {
319 320 321 322 323 324 325
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
326 327 328 329 330 331 332 333 334 335 336
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

337 338
struct nv50_ovly {
	struct nv50_dmac base;
339
};
340

341 342 343 344
static int
nv50_ovly_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_ovly *ovly)
{
345 346
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
347 348 349
		.head = head,
	};
	static const u32 oclass[] = {
350 351 352 353 354 355
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
356 357 358 359 360 361
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &ovly->base);
}
362

363
struct nv50_head {
364
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
365
	struct nouveau_bo *image;
366 367 368 369
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
370 371
};

372 373 374 375 376 377
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
378 379 380 381 382 383 384
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
385

386
struct nv50_disp {
387
	struct nvif_object *disp;
388
	struct nv50_mast mast;
389

390
	struct list_head fbdma;
391 392

	struct nouveau_bo *sync;
393 394
};

395 396
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
397
{
398
	return nouveau_display(dev)->priv;
399 400
}

401
#define nv50_mast(d) (&nv50_disp(d)->mast)
402

403
static struct drm_crtc *
404
nv50_display_crtc_get(struct drm_encoder *encoder)
405 406 407 408 409 410 411
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
412
static u32 *
413
evo_wait(void *evoc, int nr)
414
{
415
	struct nv50_dmac *dmac = evoc;
416
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
417

418
	mutex_lock(&dmac->lock);
419
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
420
		dmac->ptr[put] = 0x20000000;
421

422
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
423
		if (!nvxx_wait(&dmac->base.user, 0x0004, ~0, 0x00000000)) {
424
			mutex_unlock(&dmac->lock);
425
			nv_error(nvxx_object(&dmac->base.user), "channel stalled\n");
426 427 428 429 430 431
			return NULL;
		}

		put = 0;
	}

432
	return dmac->ptr + put;
433 434 435
}

static void
436
evo_kick(u32 *push, void *evoc)
437
{
438
	struct nv50_dmac *dmac = evoc;
439
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
440
	mutex_unlock(&dmac->lock);
441 442
}

443
#if 1
444 445
#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)
446 447 448 449 450 451 452 453 454 455 456 457
#else
#define evo_mthd(p,m,s) do {                                                   \
	const u32 _m = (m), _s = (s);                                          \
	printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__);                     \
	*((p)++) = ((_s << 18) | _m);                                          \
} while(0)
#define evo_data(p,d) do {                                                     \
	const u32 _d = (d);                                                    \
	printk(KERN_ERR "\t%08x\n", _d);                                       \
	*((p)++) = _d;                                                         \
} while(0)
#endif
458

459 460 461
static bool
evo_sync_wait(void *data)
{
462 463 464 465
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
466 467 468
}

static int
469
evo_sync(struct drm_device *dev)
470
{
471
	struct nvif_device *device = &nouveau_drm(dev)->device;
472 473
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
474
	u32 *push = evo_wait(mast, 8);
475
	if (push) {
476
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
477
		evo_mthd(push, 0x0084, 1);
478
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
479 480 481
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
482
		evo_kick(push, mast);
483
		if (nv_wait_cb(nvxx_device(device), evo_sync_wait, disp->sync))
484 485 486 487 488 489 490
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
491
 * Page flipping channel
492 493
 *****************************************************************************/
struct nouveau_bo *
494
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
495
{
496
	return nv50_disp(dev)->sync;
497 498
}

499 500 501 502 503 504 505 506 507 508
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
509
					      flip->chan->data)
510 511 512 513 514
		return true;
	usleep_range(1, 2);
	return false;
}

515
void
516
nv50_display_flip_stop(struct drm_crtc *crtc)
517
{
518
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
519 520 521 522
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
523 524
	u32 *push;

525
	push = evo_wait(flip.chan, 8);
526 527 528 529 530 531 532 533 534
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
535
		evo_kick(push, flip.chan);
536
	}
537

538
	nv_wait_cb(nvxx_device(device), nv50_display_flip_wait, &flip);
539 540 541
}

int
542
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
543 544 545 546
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
547
	struct nv50_head *head = nv50_head(crtc);
548
	struct nv50_sync *sync = nv50_sync(crtc);
549
	u32 *push;
B
Ben Skeggs 已提交
550
	int ret;
551

552 553 554 555
	if (crtc->primary->fb->width != fb->width ||
	    crtc->primary->fb->height != fb->height)
		return -EINVAL;

556 557 558
	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
559 560
	if (chan == NULL)
		evo_sync(crtc->dev);
561

562
	push = evo_wait(sync, 128);
563 564 565
	if (unlikely(push == NULL))
		return -EBUSY;

566
	if (chan && chan->object->oclass < G82_CHANNEL_GPFIFO) {
567 568 569 570 571
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
572
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
573 574 575 576 577 578 579
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
580
	if (chan && chan->object->oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
581
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
582 583 584 585 586
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
587
		OUT_RING  (chan, chan->vram.handle);
588 589 590 591 592 593 594 595 596 597 598 599
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
600
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
618

619 620 621
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
622 623 624 625 626 627 628 629 630 631 632 633 634
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
635 636 637
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
638
	evo_data(push, sync->base.sync.handle);
639 640 641 642
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
643
	evo_data(push, nv_fb->r_handle);
644 645 646
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
647
	if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
648 649 650 651 652 653 654 655 656 657 658 659 660 661
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
662 663
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
664
	evo_kick(push, sync);
B
Ben Skeggs 已提交
665 666

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
667 668 669
	return 0;
}

670 671 672 673
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
674
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
675
{
676
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
677 678 679
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
680

681
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
682 683
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
684
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
685 686 687 688 689 690 691 692 693 694
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
695 696
	}

697
	push = evo_wait(mast, 4);
698
	if (push) {
699
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
700 701 702
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
703
		if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
704 705 706 707 708 709 710
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

711 712 713 714
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
715
		evo_kick(push, mast);
716 717 718 719 720 721
	}

	return 0;
}

static int
722
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
723
{
724
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
725
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
726
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
727
	struct nouveau_connector *nv_connector;
728 729
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
730

731 732 733
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
734
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
735
	if (nv_connector && nv_connector->native_mode) {
736
		mode = nv_connector->scaling_mode;
737 738 739
		if (nv_connector->scaling_full) /* non-EDID LVDS/eDP mode */
			mode = DRM_MODE_SCALE_FULLSCREEN;
	}
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
789
		}
790 791 792
		break;
	default:
		break;
B
Ben Skeggs 已提交
793
	}
794

795
	push = evo_wait(mast, 8);
796
	if (push) {
797
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

819
		if (update) {
820
			nv50_display_flip_stop(crtc);
821 822
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
823 824 825 826 827 828
		}
	}

	return 0;
}

829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
static int
nv50_crtc_set_raster_vblank_dmi(struct nouveau_crtc *nv_crtc, u32 usec)
{
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
	u32 *push;

	push = evo_wait(mast, 8);
	if (!push)
		return -ENOMEM;

	evo_mthd(push, 0x0828 + (nv_crtc->index * 0x400), 1);
	evo_data(push, usec);
	evo_kick(push, mast);
	return 0;
}

845
static int
846
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
847
{
848
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
849 850 851 852 853 854 855 856 857
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
858
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

876
static int
877
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
878 879 880
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
881
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
882 883
	u32 *push;

884
	push = evo_wait(mast, 16);
885
	if (push) {
886
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
887 888 889 890 891 892 893 894
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
895
			if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
896
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
897
				evo_data(push, nvfb->r_handle);
898 899 900 901 902 903 904 905
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
906
			evo_data(push, nvfb->r_handle);
907 908 909 910
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

911 912 913 914
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
915
		evo_kick(push, mast);
916 917
	}

918
	nv_crtc->fb.handle = nvfb->r_handle;
919 920 921 922
	return 0;
}

static void
923
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
924
{
925
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
926
	u32 *push = evo_wait(mast, 16);
927
	if (push) {
928
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
929 930
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
931
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
932
		} else
933
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
934 935
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
936
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
937
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
938
			evo_data(push, mast->base.vram.handle);
939
		} else {
940 941
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
942
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
943
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
944
			evo_data(push, mast->base.vram.handle);
945 946 947
		}
		evo_kick(push, mast);
	}
948
	nv_crtc->cursor.visible = true;
949 950 951
}

static void
952
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
953
{
954
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
955 956
	u32 *push = evo_wait(mast, 16);
	if (push) {
957
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
958 959 960
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
961
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
962 963 964 965
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
966 967 968 969 970 971
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
972 973
		evo_kick(push, mast);
	}
974
	nv_crtc->cursor.visible = false;
975
}
976

977
static void
978
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
979
{
980
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
981

982
	if (show && nv_crtc->cursor.nvbo)
983
		nv50_crtc_cursor_show(nv_crtc);
984
	else
985
		nv50_crtc_cursor_hide(nv_crtc);
986 987 988 989

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
990 991
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
992
			evo_kick(push, mast);
993 994 995 996 997
		}
	}
}

static void
998
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
999 1000 1001 1002
{
}

static void
1003
nv50_crtc_prepare(struct drm_crtc *crtc)
1004 1005
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1006
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1007 1008
	u32 *push;

1009
	nv50_display_flip_stop(crtc);
1010

1011
	push = evo_wait(mast, 6);
1012
	if (push) {
1013
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1014 1015 1016 1017 1018
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
1019
		if (nv50_vers(mast) <  GF110_DISP_CORE_CHANNEL_DMA) {
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
1036 1037
	}

1038
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
1039 1040 1041
}

static void
1042
nv50_crtc_commit(struct drm_crtc *crtc)
1043 1044
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1045
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1046 1047
	u32 *push;

1048
	push = evo_wait(mast, 32);
1049
	if (push) {
1050
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1051
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1052
			evo_data(push, nv_crtc->fb.handle);
1053 1054 1055 1056
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1057
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1058
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1059
			evo_data(push, nv_crtc->fb.handle);
1060 1061 1062 1063
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1064
			evo_data(push, mast->base.vram.handle);
1065 1066
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1067
			evo_data(push, nv_crtc->fb.handle);
1068 1069 1070 1071 1072 1073
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1074
			evo_data(push, mast->base.vram.handle);
1075 1076 1077 1078 1079
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1080 1081
	}

1082
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1083
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1084 1085 1086
}

static bool
1087
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1088 1089
		     struct drm_display_mode *adjusted_mode)
{
1090
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1091 1092 1093 1094
	return true;
}

static int
1095
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1096
{
1097
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1098
	struct nv50_head *head = nv50_head(crtc);
1099 1100
	int ret;

1101
	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
B
Ben Skeggs 已提交
1102 1103 1104 1105
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1106 1107
	}

B
Ben Skeggs 已提交
1108
	return ret;
1109 1110 1111
}

static int
1112
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1113 1114 1115
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1116
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1117 1118
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1119 1120 1121 1122
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
1123
	u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
1124
	u32 *push;
1125 1126
	int ret;

1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
1140 1141 1142 1143 1144
	/* XXX: Safe underestimate, even "0" works */
	vblankus = (vactive - mode->vdisplay - 2) * hactive;
	vblankus *= 1000;
	vblankus /= mode->clock;

1145 1146 1147 1148 1149 1150
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1151
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1152 1153 1154
	if (ret)
		return ret;

1155
	push = evo_wait(mast, 64);
1156
	if (push) {
1157
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1158 1159 1160
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
1161
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 6);
1162 1163 1164 1165 1166 1167
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
1168
			evo_mthd(push, 0x082c + (nv_crtc->index * 0x400), 1);
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1193 1194 1195
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1196 1197
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
1198 1199 1200 1201 1202

	/* G94 only accepts this after setting scale */
	if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA)
		nv50_crtc_set_raster_vblank_dmi(nv_crtc, vblankus);

1203
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1204
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1205 1206 1207 1208
	return 0;
}

static int
1209
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1210 1211
			struct drm_framebuffer *old_fb)
{
1212
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1213 1214 1215
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1216
	if (!crtc->primary->fb) {
1217
		NV_DEBUG(drm, "No FB bound\n");
1218 1219 1220
		return 0;
	}

1221
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1222 1223 1224
	if (ret)
		return ret;

1225
	nv50_display_flip_stop(crtc);
1226 1227
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1228 1229 1230 1231
	return 0;
}

static int
1232
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1233 1234 1235 1236
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1237 1238
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1239 1240 1241 1242
	return 0;
}

static void
1243
nv50_crtc_lut_load(struct drm_crtc *crtc)
1244
{
1245
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1246 1247 1248 1249 1250
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1251 1252 1253 1254
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1255
		if (disp->disp->oclass < GF110_DISP) {
1256 1257 1258 1259 1260 1261 1262 1263
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1264 1265 1266
	}
}

B
Ben Skeggs 已提交
1267 1268 1269 1270
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1271
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1272 1273 1274 1275 1276
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1277
static int
1278
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1279 1280 1281 1282
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
1283 1284 1285
	struct drm_gem_object *gem = NULL;
	struct nouveau_bo *nvbo = NULL;
	int ret = 0;
1286

1287
	if (handle) {
1288 1289 1290 1291 1292 1293 1294 1295
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

1296
		ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
1297 1298
	}

1299
	if (ret == 0) {
1300 1301 1302
		if (nv_crtc->cursor.nvbo)
			nouveau_bo_unpin(nv_crtc->cursor.nvbo);
		nouveau_bo_ref(nvbo, &nv_crtc->cursor.nvbo);
1303
	}
1304
	drm_gem_object_unreference_unlocked(gem);
1305

1306
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1307 1308 1309 1310
	return ret;
}

static int
1311
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1312
{
1313
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1314 1315
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1316 1317
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1318 1319 1320

	nv_crtc->cursor_saved_x = x;
	nv_crtc->cursor_saved_y = y;
1321 1322 1323 1324
	return 0;
}

static void
1325
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1326 1327 1328
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1329
	u32 end = min_t(u32, start + size, 256);
1330 1331 1332 1333 1334 1335 1336 1337
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1338
	nv50_crtc_lut_load(crtc);
1339 1340
}

1341 1342 1343 1344 1345 1346 1347 1348
static void
nv50_crtc_cursor_restore(struct nouveau_crtc *nv_crtc, int x, int y)
{
	nv50_crtc_cursor_move(&nv_crtc->base, x, y);

	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
}

1349
static void
1350
nv50_crtc_destroy(struct drm_crtc *crtc)
1351 1352
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1353 1354
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1355
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1356

1357 1358 1359 1360 1361 1362 1363 1364
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1365 1366 1367 1368 1369 1370 1371 1372

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1373
	/*XXX: ditto */
1374 1375 1376
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1377

1378
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1379 1380
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1381
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1382

1383 1384 1385 1386
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1387 1388 1389 1390 1391 1392 1393 1394 1395
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1396
	.disable = nv50_crtc_disable,
1397 1398
};

1399 1400 1401 1402
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1403
	.set_config = nouveau_crtc_set_config,
1404
	.destroy = nv50_crtc_destroy,
1405
	.page_flip = nouveau_crtc_page_flip,
1406 1407 1408
};

static int
1409
nv50_crtc_create(struct drm_device *dev, int index)
1410
{
1411 1412
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1413 1414 1415
	struct drm_crtc *crtc;
	int ret, i;

1416 1417
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1418 1419
		return -ENOMEM;

1420
	head->base.index = index;
1421 1422 1423
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1424 1425
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1426
	head->base.cursor.set_pos = nv50_crtc_cursor_restore;
1427
	for (i = 0; i < 256; i++) {
1428 1429 1430
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1431 1432
	}

1433
	crtc = &head->base.base;
1434 1435
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1436 1437
	drm_mode_crtc_set_gamma_size(crtc, 256);

1438
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
1439
			     0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
1440
	if (!ret) {
1441
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
1442
		if (!ret) {
1443
			ret = nouveau_bo_map(head->base.lut.nvbo);
1444 1445 1446
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1447 1448 1449 1450 1451 1452 1453 1454
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

	/* allocate cursor resources */
1455
	ret = nv50_curs_create(disp->disp, index, &head->curs);
1456 1457 1458
	if (ret)
		goto out;

1459
	/* allocate page flip / sync resources */
1460 1461
	ret = nv50_base_create(disp->disp, index, disp->sync->bo.offset,
			      &head->sync);
1462 1463 1464
	if (ret)
		goto out;

1465 1466
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1467

1468
	/* allocate overlay resources */
1469
	ret = nv50_oimm_create(disp->disp, index, &head->oimm);
1470 1471 1472
	if (ret)
		goto out;

1473 1474
	ret = nv50_ovly_create(disp->disp, index, disp->sync->bo.offset,
			      &head->ovly);
1475 1476
	if (ret)
		goto out;
1477 1478 1479

out:
	if (ret)
1480
		nv50_crtc_destroy(crtc);
1481 1482 1483
	return ret;
}

1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
/******************************************************************************
 * Encoder helpers
 *****************************************************************************/
static bool
nv50_encoder_mode_fixup(struct drm_encoder *encoder,
			const struct drm_display_mode *mode,
			struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
		nv_connector->scaling_full = false;
		if (nv_connector->scaling_mode == DRM_MODE_SCALE_NONE) {
			switch (nv_connector->type) {
			case DCB_CONNECTOR_LVDS:
			case DCB_CONNECTOR_LVDS_SPWG:
			case DCB_CONNECTOR_eDP:
				/* force use of scaler for non-edid modes */
				if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
					return true;
				nv_connector->scaling_full = true;
				break;
			default:
				return true;
			}
		}

		drm_mode_copy(adjusted_mode, nv_connector->native_mode);
1514 1515 1516 1517 1518
	}

	return true;
}

1519 1520 1521
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1522
static void
1523
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1524 1525
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1526
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1542

1543
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1544 1545 1546
}

static void
1547
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1548 1549 1550 1551
{
}

static void
1552
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1553 1554
		  struct drm_display_mode *adjusted_mode)
{
1555
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1556 1557
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1558
	u32 *push;
B
Ben Skeggs 已提交
1559

1560
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1561

1562
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1563
	if (push) {
1564
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1595 1596 1597 1598 1599 1600
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1601
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1602 1603
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1604
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1605
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1606 1607 1608
	u32 *push;

	if (nv_encoder->crtc) {
1609
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1610

1611
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1612
		if (push) {
1613
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1614 1615 1616 1617 1618 1619 1620
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1621 1622
		}
	}
1623 1624

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1625 1626
}

1627
static enum drm_connector_status
1628
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1629
{
1630
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1631
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
1646

1647 1648
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
1649
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1650

1651
	return connector_status_connected;
1652 1653
}

B
Ben Skeggs 已提交
1654
static void
1655
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1656 1657 1658 1659 1660
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1661 1662
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
1663
	.mode_fixup = nv50_encoder_mode_fixup,
1664 1665 1666 1667 1668 1669
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1670 1671
};

1672 1673
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1674 1675 1676
};

static int
1677
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1678
{
1679
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1680
	struct nouveau_i2c *i2c = nvxx_i2c(&drm->device);
B
Ben Skeggs 已提交
1681 1682
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1683
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1684 1685 1686 1687 1688 1689

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1690
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
B
Ben Skeggs 已提交
1691 1692 1693 1694

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1695
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1696
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1697 1698 1699 1700

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1701

1702 1703 1704 1705
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1706
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1707 1708
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
1709
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1710
	struct nouveau_connector *nv_connector;
1711
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1712 1713 1714 1715 1716
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
1717 1718
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
1719 1720 1721
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1722 1723
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
1724
	};
1725 1726 1727 1728 1729 1730

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
1731
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
1732

1733 1734
	nvif_mthd(disp->disp, 0, &args,
		  sizeof(args.base) + drm_eld_size(args.data));
1735 1736 1737
}

static void
B
Ben Skeggs 已提交
1738
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1739 1740
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1741
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1742 1743 1744 1745 1746 1747 1748
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1749 1750
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
1751
	};
1752

1753
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1754 1755 1756 1757 1758 1759
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1760
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1761
{
1762 1763
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1764
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
1778 1779 1780 1781 1782 1783 1784
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
1785
	max_ac_packet -= args.pwr.rekey;
1786
	max_ac_packet -= 18; /* constant from tegra */
1787
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
1788

1789
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1790
	nv50_audio_mode_set(encoder, mode);
1791 1792 1793
}

static void
1794
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1795
{
1796
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1797
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
1808

1809
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1810 1811
}

1812 1813 1814
/******************************************************************************
 * SOR
 *****************************************************************************/
1815
static void
1816
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1817 1818
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1852
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1853 1854 1855 1856 1857 1858
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1859
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1860 1861
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1862
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
1863
	} else {
1864
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1865
	}
1866 1867
}

1868
static void
1869
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1870
{
1871 1872 1873
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
1874
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1875 1876 1877 1878 1879
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1880
		}
1881
		evo_kick(push, mast);
1882
	}
1883 1884 1885 1886 1887 1888 1889
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1890 1891 1892

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1893 1894 1895 1896

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
1897
		nv50_audio_disconnect(encoder, nv_crtc);
1898 1899
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1900 1901
}

1902
static void
1903
nv50_sor_commit(struct drm_encoder *encoder)
1904 1905 1906 1907
{
}

static void
1908
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1909
		  struct drm_display_mode *mode)
1910
{
1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
1922 1923
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1924
	struct drm_device *dev = encoder->dev;
1925
	struct nouveau_drm *drm = nouveau_drm(dev);
1926
	struct nouveau_connector *nv_connector;
1927
	struct nvbios *bios = &drm->vbios;
1928
	u32 mask, ctrl;
1929 1930 1931
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1932

1933
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1934 1935
	nv_encoder->crtc = encoder->crtc;

1936
	switch (nv_encoder->dcb->type) {
1937
	case DCB_OUTPUT_TMDS:
1938 1939
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1940
				proto = 0x1;
1941
			else
1942
				proto = 0x5;
1943
		} else {
1944
			proto = 0x2;
1945 1946
		}

1947
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1948
		break;
1949
	case DCB_OUTPUT_LVDS:
1950 1951
		proto = 0x0;

1952 1953
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1954
				lvds.lvds.script |= 0x0100;
1955
			if (bios->fp.if_is_24bit)
1956
				lvds.lvds.script |= 0x0200;
1957
		} else {
1958
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1959
				if (((u8 *)nv_connector->edid)[121] == 2)
1960
					lvds.lvds.script |= 0x0100;
1961 1962
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1963
				lvds.lvds.script |= 0x0100;
1964
			}
1965

1966
			if (lvds.lvds.script & 0x0100) {
1967
				if (bios->fp.strapless_is_24bit & 2)
1968
					lvds.lvds.script |= 0x0200;
1969 1970
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1971
					lvds.lvds.script |= 0x0200;
1972 1973 1974
			}

			if (nv_connector->base.display_info.bpc == 8)
1975
				lvds.lvds.script |= 0x0200;
1976
		}
1977

1978
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
1979
		break;
1980
	case DCB_OUTPUT_DP:
1981
		if (nv_connector->base.display_info.bpc == 6) {
1982
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1983
			depth = 0x2;
1984 1985
		} else
		if (nv_connector->base.display_info.bpc == 8) {
1986
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
1987
			depth = 0x5;
1988 1989 1990
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
1991
		}
1992 1993

		if (nv_encoder->dcb->sorconf.link & 1)
1994
			proto = 0x8;
1995
		else
1996
			proto = 0x9;
1997
		nv50_audio_mode_set(encoder, mode);
1998
		break;
1999 2000 2001 2002
	default:
		BUG_ON(1);
		break;
	}
2003

2004
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
2005

2006
	if (nv50_vers(mast) >= GF110_DISP) {
2007 2008
		u32 *push = evo_wait(mast, 3);
		if (push) {
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
2023
			evo_kick(push, mast);
2024 2025
		}

2026 2027 2028 2029 2030 2031 2032 2033 2034
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
2035 2036
	}

2037
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
2038 2039 2040
}

static void
2041
nv50_sor_destroy(struct drm_encoder *encoder)
2042 2043 2044 2045 2046
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2047 2048
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
2049
	.mode_fixup = nv50_encoder_mode_fixup,
2050
	.prepare = nv50_sor_disconnect,
2051 2052 2053 2054
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2055 2056
};

2057 2058
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2059 2060 2061
};

static int
2062
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2063
{
2064
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2065
	struct nouveau_i2c *i2c = nvxx_i2c(&drm->device);
2066 2067
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2078 2079 2080 2081 2082 2083

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
2084
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
2085 2086 2087 2088 2089
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2090
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
2091
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2092 2093 2094 2095

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2096

2097 2098 2099 2100 2101 2102 2103 2104 2105
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2119 2120 2121 2122 2123 2124 2125
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
2126 2127
	if (!nv50_encoder_mode_fixup(encoder, mode, adjusted_mode))
		return false;
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
2171
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
2200
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2236
	struct nouveau_i2c *i2c = nvxx_i2c(&drm->device);
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
	struct nouveau_i2c_port *ddc = NULL;
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTDDC(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTAUX(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2272 2273 2274 2275
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2276
static void
2277
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2278
{
2279 2280 2281 2282
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2293 2294 2295 2296 2297 2298 2299 2300
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
			struct gf110_dma_v0 gf110;
		};
	} args = {};
2301 2302
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2303
	u32 size = sizeof(args.base);
2304 2305 2306
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2307
		if (fbdma->core.handle == name)
2308 2309 2310 2311 2312 2313 2314 2315
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2316 2317 2318 2319
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2320

2321
	if (drm->device.info.chipset < 0x80) {
2322 2323
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2324
	} else
2325
	if (drm->device.info.chipset < 0xc0) {
2326 2327 2328
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2329
	} else
2330
	if (drm->device.info.chipset < 0xd0) {
2331 2332
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2333
	} else {
2334 2335 2336
		args.gf110.page = GF110_DMA_V0_PAGE_LP;
		args.gf110.kind = kind;
		size += sizeof(args.gf110);
2337 2338 2339
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2340 2341
		struct nv50_head *head = nv50_head(crtc);
		int ret = nvif_object_init(&head->sync.base.base.user, NULL,
2342
					    name, NV_DMA_IN_MEMORY, &args, size,
2343
					   &fbdma->base[head->base.index]);
2344
		if (ret) {
2345
			nv50_fbdma_fini(fbdma);
2346 2347 2348 2349
			return ret;
		}
	}

2350
	ret = nvif_object_init(&mast->base.base.user, NULL, name,
2351
				NV_DMA_IN_MEMORY, &args, size,
2352
			       &fbdma->core);
2353
	if (ret) {
2354
		nv50_fbdma_fini(fbdma);
2355 2356 2357 2358 2359 2360
		return ret;
	}

	return 0;
}

2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2372 2373 2374
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2375

2376
	if (drm->device.info.chipset >= 0xc0)
2377 2378
		tile >>= 4; /* yep.. */

2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2391
	if (disp->disp->oclass < G82_DISP) {
2392 2393 2394 2395
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2396
	if (disp->disp->oclass < GF110_DISP) {
2397 2398
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2399
	} else {
2400 2401
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2402
	}
2403
	nv_fb->r_handle = 0xffff0000 | kind;
2404

2405 2406
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
2407 2408
}

2409 2410 2411
/******************************************************************************
 * Init
 *****************************************************************************/
2412

2413
void
2414
nv50_display_fini(struct drm_device *dev)
2415 2416 2417 2418
{
}

int
2419
nv50_display_init(struct drm_device *dev)
2420
{
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
2431 2432

		nv50_crtc_lut_load(crtc);
2433
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2434
	}
2435

2436
	evo_mthd(push, 0x0088, 1);
2437
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2438 2439
	evo_kick(push, nv50_mast(dev));
	return 0;
2440 2441 2442
}

void
2443
nv50_display_destroy(struct drm_device *dev)
2444
{
2445
	struct nv50_disp *disp = nv50_disp(dev);
2446 2447 2448
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2449
		nv50_fbdma_fini(fbdma);
2450
	}
2451

2452
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2453

2454
	nouveau_bo_unmap(disp->sync);
2455 2456
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2457
	nouveau_bo_ref(NULL, &disp->sync);
2458

2459
	nouveau_display(dev)->priv = NULL;
2460 2461 2462 2463
	kfree(disp);
}

int
2464
nv50_display_create(struct drm_device *dev)
2465
{
2466
	struct nvif_device *device = &nouveau_drm(dev)->device;
2467 2468
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2469
	struct drm_connector *connector, *tmp;
2470
	struct nv50_disp *disp;
2471
	struct dcb_output *dcbe;
2472
	int crtcs, ret, i;
2473 2474 2475 2476

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2477
	INIT_LIST_HEAD(&disp->fbdma);
2478 2479

	nouveau_display(dev)->priv = disp;
2480 2481 2482
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2483 2484
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2485
	disp->disp = &nouveau_display(dev)->disp;
2486

2487 2488
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
2489
			     0, 0x0000, NULL, NULL, &disp->sync);
2490
	if (!ret) {
2491
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
2492
		if (!ret) {
2493
			ret = nouveau_bo_map(disp->sync);
2494 2495 2496
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2497 2498 2499 2500 2501 2502 2503 2504
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2505 2506
	ret = nv50_core_create(disp->disp, disp->sync->bo.offset,
			      &disp->mast);
2507 2508 2509
	if (ret)
		goto out;

2510
	/* create crtc objects to represent the hw heads */
2511
	if (disp->disp->oclass >= GF110_DISP)
2512
		crtcs = nvif_rd32(device, 0x022448);
2513 2514 2515
	else
		crtcs = 2;

2516
	for (i = 0; i < crtcs; i++) {
2517
		ret = nv50_crtc_create(dev, i);
2518 2519 2520 2521
		if (ret)
			goto out;
	}

2522 2523 2524 2525 2526 2527
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2544 2545
		}

2546 2547 2548 2549
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2550
			ret = 0;
2551 2552 2553 2554 2555 2556 2557 2558
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2559
		NV_WARN(drm, "%s has no encoders, removing\n",
2560
			connector->name);
2561 2562 2563
		connector->funcs->destroy(connector);
	}

2564 2565
out:
	if (ret)
2566
		nv50_display_destroy(dev);
2567 2568
	return ret;
}