nv50_display.c 68.0 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_plane_helper.h>
30
#include <drm/drm_dp_helper.h>
31

32 33
#include <nvif/class.h>

34 35 36
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
37 38 39
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
40
#include "nouveau_fence.h"
41
#include "nv50_display.h"
42

43 44
#define EVO_DMA_NR 9

45
#define EVO_MASTER  (0x00)
46
#define EVO_FLIP(c) (0x01 + (c))
47 48
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
49 50
#define EVO_CURS(c) (0x0d + (c))

51 52
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
53 54 55
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
56

57 58 59 60
/******************************************************************************
 * EVO channel
 *****************************************************************************/

61
struct nv50_chan {
62
	struct nvif_object user;
63 64 65
};

static int
66
nv50_chan_create(struct nvif_object *disp, const u32 *oclass, u8 head,
67
		 void *data, u32 size, struct nv50_chan *chan)
68
{
69 70 71 72
	while (oclass[0]) {
		int ret = nvif_object_init(disp, NULL, (oclass[0] << 16) | head,
					   oclass[0], data, size,
					  &chan->user);
73 74
		if (oclass++, ret == 0) {
			nvif_object_map(&chan->user);
75
			return ret;
76
		}
77 78
	}
	return -ENOSYS;
79 80 81
}

static void
82
nv50_chan_destroy(struct nv50_chan *chan)
83
{
84
	nvif_object_fini(&chan->user);
85 86 87 88 89 90
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

91 92
struct nv50_pioc {
	struct nv50_chan base;
93 94 95
};

static void
96
nv50_pioc_destroy(struct nv50_pioc *pioc)
97
{
98
	nv50_chan_destroy(&pioc->base);
99 100 101
}

static int
102
nv50_pioc_create(struct nvif_object *disp, const u32 *oclass, u8 head,
103
		 void *data, u32 size, struct nv50_pioc *pioc)
104
{
105 106 107 108 109 110 111 112 113 114 115 116 117 118
	return nv50_chan_create(disp, oclass, head, data, size, &pioc->base);
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
nv50_curs_create(struct nvif_object *disp, int head, struct nv50_curs *curs)
{
119
	struct nv50_disp_cursor_v0 args = {
120 121 122
		.head = head,
	};
	static const u32 oclass[] = {
123 124 125 126 127
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &curs->base);
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
nv50_oimm_create(struct nvif_object *disp, int head, struct nv50_oimm *oimm)
{
146
	struct nv50_disp_cursor_v0 args = {
147 148 149
		.head = head,
	};
	static const u32 oclass[] = {
150 151 152 153 154
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
155 156 157 158 159
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &oimm->base);
160 161 162 163 164 165
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

166 167
struct nv50_dmac {
	struct nv50_chan base;
168 169
	dma_addr_t handle;
	u32 *ptr;
170

171 172 173
	struct nvif_object sync;
	struct nvif_object vram;

174 175 176 177
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
178 179 180
};

static void
181
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
182
{
183 184 185 186 187
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

188
	if (dmac->ptr) {
189
		struct pci_dev *pdev = nvkm_device(nvif_device(disp))->pdev;
190 191 192 193
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}
}

194
static int
195
nv50_dmac_create(struct nvif_object *disp, const u32 *oclass, u8 head,
196
		 void *data, u32 size, u64 syncbuf,
197
		 struct nv50_dmac *dmac)
198
{
199
	struct nvif_device *device = nvif_device(disp);
200
	struct nv50_disp_core_channel_dma_v0 *args = data;
201
	struct nvif_object pushbuf;
202 203
	int ret;

204 205
	mutex_init(&dmac->lock);

206
	dmac->ptr = pci_alloc_consistent(nvkm_device(device)->pdev,
207
					 PAGE_SIZE, &dmac->handle);
208 209 210
	if (!dmac->ptr)
		return -ENOMEM;

211
	ret = nvif_object_init(nvif_object(device), NULL,
212
			       args->pushbuf, NV_DMA_FROM_MEMORY,
213 214 215
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
216 217
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
218
			       }, sizeof(struct nv_dma_v0), &pushbuf);
219
	if (ret)
220
		return ret;
221

222
	ret = nv50_chan_create(disp, oclass, head, data, size, &dmac->base);
223
	nvif_object_fini(&pushbuf);
224 225 226
	if (ret)
		return ret;

227
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000000,
228 229 230 231
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
232 233
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
234
			       }, sizeof(struct nv_dma_v0),
235
			       &dmac->sync);
236 237 238
	if (ret)
		return ret;

239
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000001,
240 241 242 243
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
244
					.start = 0,
245
					.limit = device->info.ram_user - 1,
246
			       }, sizeof(struct nv_dma_v0),
247
			       &dmac->vram);
248
	if (ret)
249 250
		return ret;

251 252 253
	return ret;
}

254 255 256 257
/******************************************************************************
 * Core
 *****************************************************************************/

258 259
struct nv50_mast {
	struct nv50_dmac base;
260 261
};

262 263 264
static int
nv50_core_create(struct nvif_object *disp, u64 syncbuf, struct nv50_mast *core)
{
265 266
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
267 268
	};
	static const u32 oclass[] = {
B
Ben Skeggs 已提交
269
		GM204_DISP_CORE_CHANNEL_DMA,
270 271 272 273 274 275 276 277 278
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
279 280 281 282 283 284 285 286 287 288
		0
	};

	return nv50_dmac_create(disp, oclass, 0, &args, sizeof(args), syncbuf,
			       &core->base);
}

/******************************************************************************
 * Base
 *****************************************************************************/
289

290 291
struct nv50_sync {
	struct nv50_dmac base;
292 293
	u32 addr;
	u32 data;
294 295
};

296 297 298 299
static int
nv50_base_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_sync *base)
{
300 301
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
302 303 304
		.head = head,
	};
	static const u32 oclass[] = {
305 306 307 308 309 310 311
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
312 313 314 315 316 317 318 319 320 321 322
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

323 324
struct nv50_ovly {
	struct nv50_dmac base;
325
};
326

327 328 329 330
static int
nv50_ovly_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_ovly *ovly)
{
331 332
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
333 334 335
		.head = head,
	};
	static const u32 oclass[] = {
336 337 338 339 340 341
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
342 343 344 345 346 347
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &ovly->base);
}
348

349
struct nv50_head {
350
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
351
	struct nouveau_bo *image;
352 353 354 355
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
356 357
};

358 359 360 361 362 363
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
364 365 366 367 368 369 370
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
371

372
struct nv50_disp {
373
	struct nvif_object *disp;
374
	struct nv50_mast mast;
375

376
	struct list_head fbdma;
377 378

	struct nouveau_bo *sync;
379 380
};

381 382
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
383
{
384
	return nouveau_display(dev)->priv;
385 386
}

387
#define nv50_mast(d) (&nv50_disp(d)->mast)
388

389
static struct drm_crtc *
390
nv50_display_crtc_get(struct drm_encoder *encoder)
391 392 393 394 395 396 397
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
398
static u32 *
399
evo_wait(void *evoc, int nr)
400
{
401
	struct nv50_dmac *dmac = evoc;
402
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
403

404
	mutex_lock(&dmac->lock);
405
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
406
		dmac->ptr[put] = 0x20000000;
407

408 409
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
		if (!nvkm_wait(&dmac->base.user, 0x0004, ~0, 0x00000000)) {
410
			mutex_unlock(&dmac->lock);
411
			nv_error(nvkm_object(&dmac->base.user), "channel stalled\n");
412 413 414 415 416 417
			return NULL;
		}

		put = 0;
	}

418
	return dmac->ptr + put;
419 420 421
}

static void
422
evo_kick(u32 *push, void *evoc)
423
{
424
	struct nv50_dmac *dmac = evoc;
425
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
426
	mutex_unlock(&dmac->lock);
427 428 429 430 431
}

#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)

432 433 434
static bool
evo_sync_wait(void *data)
{
435 436 437 438
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
439 440 441
}

static int
442
evo_sync(struct drm_device *dev)
443
{
444
	struct nvif_device *device = &nouveau_drm(dev)->device;
445 446
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
447
	u32 *push = evo_wait(mast, 8);
448
	if (push) {
449
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
450
		evo_mthd(push, 0x0084, 1);
451
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
452 453 454
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
455
		evo_kick(push, mast);
456
		if (nv_wait_cb(nvkm_device(device), evo_sync_wait, disp->sync))
457 458 459 460 461 462 463
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
464
 * Page flipping channel
465 466
 *****************************************************************************/
struct nouveau_bo *
467
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
468
{
469
	return nv50_disp(dev)->sync;
470 471
}

472 473 474 475 476 477 478 479 480 481
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
482
					      flip->chan->data)
483 484 485 486 487
		return true;
	usleep_range(1, 2);
	return false;
}

488
void
489
nv50_display_flip_stop(struct drm_crtc *crtc)
490
{
491
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
492 493 494 495
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
496 497
	u32 *push;

498
	push = evo_wait(flip.chan, 8);
499 500 501 502 503 504 505 506 507
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
508
		evo_kick(push, flip.chan);
509
	}
510

511
	nv_wait_cb(nvkm_device(device), nv50_display_flip_wait, &flip);
512 513 514
}

int
515
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
516 517 518 519
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
520
	struct nv50_head *head = nv50_head(crtc);
521
	struct nv50_sync *sync = nv50_sync(crtc);
522
	u32 *push;
B
Ben Skeggs 已提交
523
	int ret;
524 525 526 527

	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
528 529
	if (chan == NULL)
		evo_sync(crtc->dev);
530

531
	push = evo_wait(sync, 128);
532 533 534
	if (unlikely(push == NULL))
		return -EBUSY;

535
	if (chan && chan->object->oclass < G82_CHANNEL_GPFIFO) {
536 537 538 539 540
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
541
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
542 543 544 545 546 547 548
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
549
	if (chan && chan->object->oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
550
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
551 552 553 554 555
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
556
		OUT_RING  (chan, chan->vram.handle);
557 558 559 560 561 562 563 564 565 566 567 568
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
569
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
587

588 589 590
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
591 592 593 594 595 596 597 598 599 600 601 602 603
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
604 605 606
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
607
	evo_data(push, sync->base.sync.handle);
608 609 610 611
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
612
	evo_data(push, nv_fb->r_handle);
613 614 615
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
616
	if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
617 618 619 620 621 622 623 624 625 626 627 628 629 630
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
631 632
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
633
	evo_kick(push, sync);
B
Ben Skeggs 已提交
634 635

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
636 637 638
	return 0;
}

639 640 641 642
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
643
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
644
{
645
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
646 647 648
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
649

650
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
651 652
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
653
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
654 655 656 657 658 659 660 661 662 663
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
664 665
	}

666
	push = evo_wait(mast, 4);
667
	if (push) {
668
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
669 670 671
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
672
		if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
673 674 675 676 677 678 679
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

680 681 682 683
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
684
		evo_kick(push, mast);
685 686 687 688 689 690
	}

	return 0;
}

static int
691
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
692
{
693
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
694
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
695
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
696
	struct nouveau_connector *nv_connector;
697 698
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
699

700 701 702
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
703
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
	if (nv_connector && nv_connector->native_mode)
		mode = nv_connector->scaling_mode;

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
755
		}
756 757 758
		break;
	default:
		break;
B
Ben Skeggs 已提交
759
	}
760

761
	push = evo_wait(mast, 8);
762
	if (push) {
763
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

785
		if (update) {
786
			nv50_display_flip_stop(crtc);
787 788
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
789 790 791 792 793 794
		}
	}

	return 0;
}

795
static int
796
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
797
{
798
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
799 800 801 802 803 804 805 806 807
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
808
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

826
static int
827
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
828 829 830
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
831
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
832 833
	u32 *push;

834
	push = evo_wait(mast, 16);
835
	if (push) {
836
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
837 838 839 840 841 842 843 844
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
845
			if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
846
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
847
				evo_data(push, nvfb->r_handle);
848 849 850 851 852 853 854 855
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
856
			evo_data(push, nvfb->r_handle);
857 858 859 860
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

861 862 863 864
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
865
		evo_kick(push, mast);
866 867
	}

868
	nv_crtc->fb.handle = nvfb->r_handle;
869 870 871 872
	return 0;
}

static void
873
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
874
{
875
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
876
	u32 *push = evo_wait(mast, 16);
877
	if (push) {
878
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
879 880 881 882
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
		} else
883
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
884 885 886 887
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
888
			evo_data(push, mast->base.vram.handle);
889
		} else {
890 891 892 893
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
894
			evo_data(push, mast->base.vram.handle);
895 896 897 898 899 900
		}
		evo_kick(push, mast);
	}
}

static void
901
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
902
{
903
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
904 905
	u32 *push = evo_wait(mast, 16);
	if (push) {
906
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
907 908 909
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
910
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
911 912 913 914
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
915 916 917 918 919 920
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
921 922 923
		evo_kick(push, mast);
	}
}
924

925
static void
926
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
927
{
928
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
929 930

	if (show)
931
		nv50_crtc_cursor_show(nv_crtc);
932
	else
933
		nv50_crtc_cursor_hide(nv_crtc);
934 935 936 937

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
938 939
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
940
			evo_kick(push, mast);
941 942 943 944 945
		}
	}
}

static void
946
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
947 948 949 950
{
}

static void
951
nv50_crtc_prepare(struct drm_crtc *crtc)
952 953
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
954
	struct nv50_mast *mast = nv50_mast(crtc->dev);
955 956
	u32 *push;

957
	nv50_display_flip_stop(crtc);
958

959
	push = evo_wait(mast, 6);
960
	if (push) {
961
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
962 963 964 965 966
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
967
		if (nv50_vers(mast) <  GF110_DISP_CORE_CHANNEL_DMA) {
968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
984 985
	}

986
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
987 988 989
}

static void
990
nv50_crtc_commit(struct drm_crtc *crtc)
991 992
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
993
	struct nv50_mast *mast = nv50_mast(crtc->dev);
994 995
	u32 *push;

996
	push = evo_wait(mast, 32);
997
	if (push) {
998
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
999
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1000
			evo_data(push, nv_crtc->fb.handle);
1001 1002 1003 1004
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1005
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1006
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1007
			evo_data(push, nv_crtc->fb.handle);
1008 1009 1010 1011
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1012
			evo_data(push, mast->base.vram.handle);
1013 1014
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1015
			evo_data(push, nv_crtc->fb.handle);
1016 1017 1018 1019 1020 1021
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1022
			evo_data(push, mast->base.vram.handle);
1023 1024 1025 1026 1027
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1028 1029
	}

1030
	nv50_crtc_cursor_show_hide(nv_crtc, nv_crtc->cursor.visible, true);
1031
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1032 1033 1034
}

static bool
1035
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1036 1037
		     struct drm_display_mode *adjusted_mode)
{
1038
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1039 1040 1041 1042
	return true;
}

static int
1043
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1044
{
1045
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1046
	struct nv50_head *head = nv50_head(crtc);
1047 1048 1049
	int ret;

	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM);
B
Ben Skeggs 已提交
1050 1051 1052 1053
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1054 1055
	}

B
Ben Skeggs 已提交
1056
	return ret;
1057 1058 1059
}

static int
1060
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1061 1062 1063
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1064
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1065 1066
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1067 1068 1069 1070
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
1071
	u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
1072
	u32 *push;
1073 1074
	int ret;

1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
1088 1089 1090 1091 1092
	/* XXX: Safe underestimate, even "0" works */
	vblankus = (vactive - mode->vdisplay - 2) * hactive;
	vblankus *= 1000;
	vblankus /= mode->clock;

1093 1094 1095 1096 1097 1098
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1099
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1100 1101 1102
	if (ret)
		return ret;

1103
	push = evo_wait(mast, 64);
1104
	if (push) {
1105
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1106 1107 1108
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
1109
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 8);
1110 1111 1112 1113 1114 1115
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
1116
			evo_data(push, vblankus);
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1141 1142 1143
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1144 1145 1146
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1147
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1148 1149 1150 1151
	return 0;
}

static int
1152
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1153 1154
			struct drm_framebuffer *old_fb)
{
1155
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1156 1157 1158
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1159
	if (!crtc->primary->fb) {
1160
		NV_DEBUG(drm, "No FB bound\n");
1161 1162 1163
		return 0;
	}

1164
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1165 1166 1167
	if (ret)
		return ret;

1168
	nv50_display_flip_stop(crtc);
1169 1170
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1171 1172 1173 1174
	return 0;
}

static int
1175
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1176 1177 1178 1179
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1180 1181
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1182 1183 1184 1185
	return 0;
}

static void
1186
nv50_crtc_lut_load(struct drm_crtc *crtc)
1187
{
1188
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1189 1190 1191 1192 1193
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1194 1195 1196 1197
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1198
		if (disp->disp->oclass < GF110_DISP) {
1199 1200 1201 1202 1203 1204 1205 1206
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1207 1208 1209
	}
}

B
Ben Skeggs 已提交
1210 1211 1212 1213
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1214
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1215 1216 1217 1218 1219
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1220
static int
1221
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	struct drm_gem_object *gem;
	struct nouveau_bo *nvbo;
	bool visible = (handle != 0);
	int i, ret = 0;

	if (visible) {
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

		ret = nouveau_bo_map(nvbo);
		if (ret == 0) {
			for (i = 0; i < 64 * 64; i++) {
				u32 v = nouveau_bo_rd32(nvbo, i);
				nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, v);
			}
			nouveau_bo_unmap(nvbo);
		}

		drm_gem_object_unreference_unlocked(gem);
	}

	if (visible != nv_crtc->cursor.visible) {
1253
		nv50_crtc_cursor_show_hide(nv_crtc, visible, true);
1254 1255 1256 1257 1258 1259 1260
		nv_crtc->cursor.visible = visible;
	}

	return ret;
}

static int
1261
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1262
{
1263 1264
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1265 1266
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1267 1268 1269 1270
	return 0;
}

static void
1271
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1272 1273 1274
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1275
	u32 end = min_t(u32, start + size, 256);
1276 1277 1278 1279 1280 1281 1282 1283
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1284
	nv50_crtc_lut_load(crtc);
1285 1286 1287
}

static void
1288
nv50_crtc_destroy(struct drm_crtc *crtc)
1289 1290
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1291 1292
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1293
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1294

1295 1296 1297 1298 1299 1300 1301 1302
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1303 1304 1305 1306 1307 1308 1309 1310

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1311
	nouveau_bo_unmap(nv_crtc->cursor.nvbo);
1312 1313
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1314
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1315

1316
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1317 1318
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1319
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1320

1321 1322 1323 1324
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1325 1326 1327 1328 1329 1330 1331 1332 1333
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1334
	.disable = nv50_crtc_disable,
1335 1336
};

1337 1338 1339 1340
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1341
	.set_config = nouveau_crtc_set_config,
1342
	.destroy = nv50_crtc_destroy,
1343
	.page_flip = nouveau_crtc_page_flip,
1344 1345 1346
};

static int
1347
nv50_crtc_create(struct drm_device *dev, int index)
1348
{
1349 1350
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1351 1352 1353
	struct drm_crtc *crtc;
	int ret, i;

1354 1355
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1356 1357
		return -ENOMEM;

1358
	head->base.index = index;
1359 1360 1361
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1362 1363
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1364
	for (i = 0; i < 256; i++) {
1365 1366 1367
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1368 1369
	}

1370
	crtc = &head->base.base;
1371 1372
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1373 1374
	drm_mode_crtc_set_gamma_size(crtc, 256);

1375
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
1376
			     0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
1377 1378
	if (!ret) {
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM);
1379
		if (!ret) {
1380
			ret = nouveau_bo_map(head->base.lut.nvbo);
1381 1382 1383
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1384 1385 1386 1387 1388 1389 1390
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

1391
	nv50_crtc_lut_load(crtc);
1392 1393

	/* allocate cursor resources */
1394
	ret = nv50_curs_create(disp->disp, index, &head->curs);
1395 1396 1397
	if (ret)
		goto out;

1398
	ret = nouveau_bo_new(dev, 64 * 64 * 4, 0x100, TTM_PL_FLAG_VRAM,
1399
			     0, 0x0000, NULL, NULL, &head->base.cursor.nvbo);
1400
	if (!ret) {
1401
		ret = nouveau_bo_pin(head->base.cursor.nvbo, TTM_PL_FLAG_VRAM);
1402
		if (!ret) {
1403
			ret = nouveau_bo_map(head->base.cursor.nvbo);
1404 1405 1406
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1407
		if (ret)
1408
			nouveau_bo_ref(NULL, &head->base.cursor.nvbo);
1409 1410 1411 1412 1413
	}

	if (ret)
		goto out;

1414
	/* allocate page flip / sync resources */
1415 1416
	ret = nv50_base_create(disp->disp, index, disp->sync->bo.offset,
			      &head->sync);
1417 1418 1419
	if (ret)
		goto out;

1420 1421
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1422

1423
	/* allocate overlay resources */
1424
	ret = nv50_oimm_create(disp->disp, index, &head->oimm);
1425 1426 1427
	if (ret)
		goto out;

1428 1429
	ret = nv50_ovly_create(disp->disp, index, disp->sync->bo.offset,
			      &head->ovly);
1430 1431
	if (ret)
		goto out;
1432 1433 1434

out:
	if (ret)
1435
		nv50_crtc_destroy(crtc);
1436 1437 1438
	return ret;
}

1439 1440 1441
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1442
static void
1443
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1444 1445
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1446
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1462

1463
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1464 1465 1466
}

static bool
1467
nv50_dac_mode_fixup(struct drm_encoder *encoder,
1468
		    const struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

static void
1487
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1488 1489 1490 1491
{
}

static void
1492
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1493 1494
		  struct drm_display_mode *adjusted_mode)
{
1495
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1496 1497
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1498
	u32 *push;
B
Ben Skeggs 已提交
1499

1500
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1501

1502
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1503
	if (push) {
1504
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1535 1536 1537 1538 1539 1540
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1541
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1542 1543
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1544
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1545
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1546 1547 1548
	u32 *push;

	if (nv_encoder->crtc) {
1549
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1550

1551
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1552
		if (push) {
1553
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1554 1555 1556 1557 1558 1559 1560
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1561 1562
		}
	}
1563 1564

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1565 1566
}

1567
static enum drm_connector_status
1568
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1569
{
1570
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1571
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
1586

1587 1588
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
1589
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1590

1591
	return connector_status_connected;
1592 1593
}

B
Ben Skeggs 已提交
1594
static void
1595
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1596 1597 1598 1599 1600
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1601 1602 1603 1604 1605 1606 1607 1608 1609
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
	.mode_fixup = nv50_dac_mode_fixup,
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1610 1611
};

1612 1613
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1614 1615 1616
};

static int
1617
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1618
{
1619
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1620
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
B
Ben Skeggs 已提交
1621 1622
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1623
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1624 1625 1626 1627 1628 1629

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1630
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
B
Ben Skeggs 已提交
1631 1632 1633 1634

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1635
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1636
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1637 1638 1639 1640

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1641

1642 1643 1644 1645
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1646
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1647 1648
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
1649
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1650
	struct nouveau_connector *nv_connector;
1651
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1652 1653 1654 1655 1656
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
1657 1658
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
1659 1660 1661
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1662 1663
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
1664
	};
1665 1666 1667 1668 1669 1670

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
1671
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
1672

1673
	nvif_mthd(disp->disp, 0, &args, sizeof(args.base) + args.data[2] * 4);
1674 1675 1676
}

static void
B
Ben Skeggs 已提交
1677
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1678 1679
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1680
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1681 1682 1683 1684 1685 1686 1687
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1688 1689
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
1690
	};
1691

1692
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1693 1694 1695 1696 1697 1698
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1699
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1700
{
1701 1702
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1703
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
1717 1718 1719 1720 1721 1722 1723
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
1724
	max_ac_packet -= args.pwr.rekey;
1725
	max_ac_packet -= 18; /* constant from tegra */
1726
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
1727

1728
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1729
	nv50_audio_mode_set(encoder, mode);
1730 1731 1732
}

static void
1733
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1734
{
1735
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1736
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
1747

1748
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1749 1750
}

1751 1752 1753
/******************************************************************************
 * SOR
 *****************************************************************************/
1754
static void
1755
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1756 1757
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1791
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1792 1793 1794 1795 1796 1797
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1798
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1799 1800
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1801
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
1802
	} else {
1803
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1804
	}
1805 1806 1807
}

static bool
1808
nv50_sor_mode_fixup(struct drm_encoder *encoder,
1809
		    const struct drm_display_mode *mode,
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

1827
static void
1828
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1829
{
1830 1831 1832
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
1833
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1834 1835 1836 1837 1838
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1839
		}
1840
		evo_kick(push, mast);
1841
	}
1842 1843 1844 1845 1846 1847 1848
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1849 1850 1851

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1852 1853 1854 1855

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
1856
		nv50_audio_disconnect(encoder, nv_crtc);
1857 1858
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1859 1860
}

1861
static void
1862
nv50_sor_commit(struct drm_encoder *encoder)
1863 1864 1865 1866
{
}

static void
1867
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1868
		  struct drm_display_mode *mode)
1869
{
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
1881 1882
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1883
	struct drm_device *dev = encoder->dev;
1884
	struct nouveau_drm *drm = nouveau_drm(dev);
1885
	struct nouveau_connector *nv_connector;
1886
	struct nvbios *bios = &drm->vbios;
1887
	u32 mask, ctrl;
1888 1889 1890
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1891

1892
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1893 1894
	nv_encoder->crtc = encoder->crtc;

1895
	switch (nv_encoder->dcb->type) {
1896
	case DCB_OUTPUT_TMDS:
1897 1898
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1899
				proto = 0x1;
1900
			else
1901
				proto = 0x5;
1902
		} else {
1903
			proto = 0x2;
1904 1905
		}

1906
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1907
		break;
1908
	case DCB_OUTPUT_LVDS:
1909 1910
		proto = 0x0;

1911 1912
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1913
				lvds.lvds.script |= 0x0100;
1914
			if (bios->fp.if_is_24bit)
1915
				lvds.lvds.script |= 0x0200;
1916
		} else {
1917
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1918
				if (((u8 *)nv_connector->edid)[121] == 2)
1919
					lvds.lvds.script |= 0x0100;
1920 1921
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1922
				lvds.lvds.script |= 0x0100;
1923
			}
1924

1925
			if (lvds.lvds.script & 0x0100) {
1926
				if (bios->fp.strapless_is_24bit & 2)
1927
					lvds.lvds.script |= 0x0200;
1928 1929
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1930
					lvds.lvds.script |= 0x0200;
1931 1932 1933
			}

			if (nv_connector->base.display_info.bpc == 8)
1934
				lvds.lvds.script |= 0x0200;
1935
		}
1936

1937
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
1938
		break;
1939
	case DCB_OUTPUT_DP:
1940
		if (nv_connector->base.display_info.bpc == 6) {
1941
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1942
			depth = 0x2;
1943 1944
		} else
		if (nv_connector->base.display_info.bpc == 8) {
1945
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
1946
			depth = 0x5;
1947 1948 1949
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
1950
		}
1951 1952

		if (nv_encoder->dcb->sorconf.link & 1)
1953
			proto = 0x8;
1954
		else
1955
			proto = 0x9;
1956
		nv50_audio_mode_set(encoder, mode);
1957
		break;
1958 1959 1960 1961
	default:
		BUG_ON(1);
		break;
	}
1962

1963
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
1964

1965
	if (nv50_vers(mast) >= GF110_DISP) {
1966 1967
		u32 *push = evo_wait(mast, 3);
		if (push) {
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
1982
			evo_kick(push, mast);
1983 1984
		}

1985 1986 1987 1988 1989 1990 1991 1992 1993
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
1994 1995
	}

1996
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
1997 1998 1999
}

static void
2000
nv50_sor_destroy(struct drm_encoder *encoder)
2001 2002 2003 2004 2005
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2006 2007 2008
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
	.mode_fixup = nv50_sor_mode_fixup,
2009
	.prepare = nv50_sor_disconnect,
2010 2011 2012 2013
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2014 2015
};

2016 2017
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2018 2019 2020
};

static int
2021
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2022
{
2023
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2024
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2025 2026
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2037 2038 2039 2040 2041 2042

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
2043
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
2044 2045 2046 2047 2048
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2049
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
2050
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2051 2052 2053 2054

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2055

2056 2057 2058 2059 2060 2061 2062 2063 2064
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
2140
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
2169
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2205
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
	struct nouveau_i2c_port *ddc = NULL;
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTDDC(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTAUX(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2241 2242 2243 2244
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2245
static void
2246
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2247
{
2248 2249 2250 2251
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2262 2263 2264 2265 2266 2267 2268 2269
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
			struct gf110_dma_v0 gf110;
		};
	} args = {};
2270 2271
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2272
	u32 size = sizeof(args.base);
2273 2274 2275
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2276
		if (fbdma->core.handle == name)
2277 2278 2279 2280 2281 2282 2283 2284
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2285 2286 2287 2288
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2289

2290
	if (drm->device.info.chipset < 0x80) {
2291 2292
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2293
	} else
2294
	if (drm->device.info.chipset < 0xc0) {
2295 2296 2297
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2298
	} else
2299
	if (drm->device.info.chipset < 0xd0) {
2300 2301
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2302
	} else {
2303 2304 2305
		args.gf110.page = GF110_DMA_V0_PAGE_LP;
		args.gf110.kind = kind;
		size += sizeof(args.gf110);
2306 2307 2308
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2309 2310
		struct nv50_head *head = nv50_head(crtc);
		int ret = nvif_object_init(&head->sync.base.base.user, NULL,
2311
					    name, NV_DMA_IN_MEMORY, &args, size,
2312
					   &fbdma->base[head->base.index]);
2313
		if (ret) {
2314
			nv50_fbdma_fini(fbdma);
2315 2316 2317 2318
			return ret;
		}
	}

2319
	ret = nvif_object_init(&mast->base.base.user, NULL, name,
2320
				NV_DMA_IN_MEMORY, &args, size,
2321
			       &fbdma->core);
2322
	if (ret) {
2323
		nv50_fbdma_fini(fbdma);
2324 2325 2326 2327 2328 2329
		return ret;
	}

	return 0;
}

2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2341 2342 2343
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2344 2345 2346 2347 2348 2349

	if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
		NV_ERROR(drm, "framebuffer requires contiguous bo\n");
		return -EINVAL;
	}

2350
	if (drm->device.info.chipset >= 0xc0)
2351 2352
		tile >>= 4; /* yep.. */

2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2365
	if (disp->disp->oclass < G82_DISP) {
2366 2367 2368 2369
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2370
	if (disp->disp->oclass < GF110_DISP) {
2371 2372
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2373
	} else {
2374 2375
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2376
	}
2377
	nv_fb->r_handle = 0xffff0000 | kind;
2378

2379 2380
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
2381 2382
}

2383 2384 2385
/******************************************************************************
 * Init
 *****************************************************************************/
2386

2387
void
2388
nv50_display_fini(struct drm_device *dev)
2389 2390 2391 2392
{
}

int
2393
nv50_display_init(struct drm_device *dev)
2394
{
2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2406
	}
2407

2408
	evo_mthd(push, 0x0088, 1);
2409
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2410 2411
	evo_kick(push, nv50_mast(dev));
	return 0;
2412 2413 2414
}

void
2415
nv50_display_destroy(struct drm_device *dev)
2416
{
2417
	struct nv50_disp *disp = nv50_disp(dev);
2418 2419 2420
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2421
		nv50_fbdma_fini(fbdma);
2422
	}
2423

2424
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2425

2426
	nouveau_bo_unmap(disp->sync);
2427 2428
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2429
	nouveau_bo_ref(NULL, &disp->sync);
2430

2431
	nouveau_display(dev)->priv = NULL;
2432 2433 2434 2435
	kfree(disp);
}

int
2436
nv50_display_create(struct drm_device *dev)
2437
{
2438
	struct nvif_device *device = &nouveau_drm(dev)->device;
2439 2440
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2441
	struct drm_connector *connector, *tmp;
2442
	struct nv50_disp *disp;
2443
	struct dcb_output *dcbe;
2444
	int crtcs, ret, i;
2445 2446 2447 2448

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2449
	INIT_LIST_HEAD(&disp->fbdma);
2450 2451

	nouveau_display(dev)->priv = disp;
2452 2453 2454
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2455 2456
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2457
	disp->disp = &nouveau_display(dev)->disp;
2458

2459 2460
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
2461
			     0, 0x0000, NULL, NULL, &disp->sync);
2462 2463
	if (!ret) {
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM);
2464
		if (!ret) {
2465
			ret = nouveau_bo_map(disp->sync);
2466 2467 2468
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2469 2470 2471 2472 2473 2474 2475 2476
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2477 2478
	ret = nv50_core_create(disp->disp, disp->sync->bo.offset,
			      &disp->mast);
2479 2480 2481
	if (ret)
		goto out;

2482
	/* create crtc objects to represent the hw heads */
2483
	if (disp->disp->oclass >= GF110_DISP)
2484
		crtcs = nvif_rd32(device, 0x022448);
2485 2486 2487
	else
		crtcs = 2;

2488
	for (i = 0; i < crtcs; i++) {
2489
		ret = nv50_crtc_create(dev, i);
2490 2491 2492 2493
		if (ret)
			goto out;
	}

2494 2495 2496 2497 2498 2499
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2516 2517
		}

2518 2519 2520 2521
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2522
			ret = 0;
2523 2524 2525 2526 2527 2528 2529 2530
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2531
		NV_WARN(drm, "%s has no encoders, removing\n",
2532
			connector->name);
2533 2534 2535
		connector->funcs->destroy(connector);
	}

2536 2537
out:
	if (ret)
2538
		nv50_display_destroy(dev);
2539 2540
	return ret;
}