nv50_display.c 69.6 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_plane_helper.h>
30
#include <drm/drm_dp_helper.h>
31

32 33
#include <nvif/class.h>

34 35 36
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
37 38 39
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
40
#include "nouveau_fence.h"
41
#include "nv50_display.h"
42

43 44
#define EVO_DMA_NR 9

45
#define EVO_MASTER  (0x00)
46
#define EVO_FLIP(c) (0x01 + (c))
47 48
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
49 50
#define EVO_CURS(c) (0x0d + (c))

51 52
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
53 54 55
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
56

57 58 59 60
/******************************************************************************
 * EVO channel
 *****************************************************************************/

61
struct nv50_chan {
62
	struct nvif_object user;
63 64 65
};

static int
66
nv50_chan_create(struct nvif_object *disp, const u32 *oclass, u8 head,
67
		 void *data, u32 size, struct nv50_chan *chan)
68
{
69 70 71 72 73 74 75 76 77
	const u32 handle = (oclass[0] << 16) | head;
	u32 sclass[8];
	int ret, i;

	ret = nvif_object_sclass(disp, sclass, ARRAY_SIZE(sclass));
	WARN_ON(ret > ARRAY_SIZE(sclass));
	if (ret < 0)
		return ret;

78
	while (oclass[0]) {
79 80 81 82 83 84 85 86 87
		for (i = 0; i < ARRAY_SIZE(sclass); i++) {
			if (sclass[i] == oclass[0]) {
				ret = nvif_object_init(disp, NULL, handle,
						       oclass[0], data, size,
						       &chan->user);
				if (ret == 0)
					nvif_object_map(&chan->user);
				return ret;
			}
88
		}
89
		oclass++;
90
	}
91

92
	return -ENOSYS;
93 94 95
}

static void
96
nv50_chan_destroy(struct nv50_chan *chan)
97
{
98
	nvif_object_fini(&chan->user);
99 100 101 102 103 104
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

105 106
struct nv50_pioc {
	struct nv50_chan base;
107 108 109
};

static void
110
nv50_pioc_destroy(struct nv50_pioc *pioc)
111
{
112
	nv50_chan_destroy(&pioc->base);
113 114 115
}

static int
116
nv50_pioc_create(struct nvif_object *disp, const u32 *oclass, u8 head,
117
		 void *data, u32 size, struct nv50_pioc *pioc)
118
{
119 120 121 122 123 124 125 126 127 128 129 130 131 132
	return nv50_chan_create(disp, oclass, head, data, size, &pioc->base);
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
nv50_curs_create(struct nvif_object *disp, int head, struct nv50_curs *curs)
{
133
	struct nv50_disp_cursor_v0 args = {
134 135 136
		.head = head,
	};
	static const u32 oclass[] = {
137 138 139 140 141
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &curs->base);
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
nv50_oimm_create(struct nvif_object *disp, int head, struct nv50_oimm *oimm)
{
160
	struct nv50_disp_cursor_v0 args = {
161 162 163
		.head = head,
	};
	static const u32 oclass[] = {
164 165 166 167 168
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
169 170 171 172 173
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &oimm->base);
174 175 176 177 178 179
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

180 181
struct nv50_dmac {
	struct nv50_chan base;
182 183
	dma_addr_t handle;
	u32 *ptr;
184

185 186 187
	struct nvif_object sync;
	struct nvif_object vram;

188 189 190 191
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
192 193 194
};

static void
195
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
196
{
197 198 199 200 201
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

202
	if (dmac->ptr) {
203
		struct pci_dev *pdev = nvxx_device(nvif_device(disp))->pdev;
204 205 206 207
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}
}

208
static int
209
nv50_dmac_create(struct nvif_object *disp, const u32 *oclass, u8 head,
210
		 void *data, u32 size, u64 syncbuf,
211
		 struct nv50_dmac *dmac)
212
{
213
	struct nvif_device *device = nvif_device(disp);
214
	struct nv50_disp_core_channel_dma_v0 *args = data;
215
	struct nvif_object pushbuf;
216 217
	int ret;

218 219
	mutex_init(&dmac->lock);

220
	dmac->ptr = pci_alloc_consistent(nvxx_device(device)->pdev,
221
					 PAGE_SIZE, &dmac->handle);
222 223 224
	if (!dmac->ptr)
		return -ENOMEM;

225
	ret = nvif_object_init(nvif_object(device), NULL,
226
			       args->pushbuf, NV_DMA_FROM_MEMORY,
227 228 229
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
230 231
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
232
			       }, sizeof(struct nv_dma_v0), &pushbuf);
233
	if (ret)
234
		return ret;
235

236
	ret = nv50_chan_create(disp, oclass, head, data, size, &dmac->base);
237
	nvif_object_fini(&pushbuf);
238 239 240
	if (ret)
		return ret;

241
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000000,
242 243 244 245
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
246 247
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
248
			       }, sizeof(struct nv_dma_v0),
249
			       &dmac->sync);
250 251 252
	if (ret)
		return ret;

253
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000001,
254 255 256 257
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
258
					.start = 0,
259
					.limit = device->info.ram_user - 1,
260
			       }, sizeof(struct nv_dma_v0),
261
			       &dmac->vram);
262
	if (ret)
263 264
		return ret;

265 266 267
	return ret;
}

268 269 270 271
/******************************************************************************
 * Core
 *****************************************************************************/

272 273
struct nv50_mast {
	struct nv50_dmac base;
274 275
};

276 277 278
static int
nv50_core_create(struct nvif_object *disp, u64 syncbuf, struct nv50_mast *core)
{
279 280
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
281 282
	};
	static const u32 oclass[] = {
B
Ben Skeggs 已提交
283
		GM204_DISP_CORE_CHANNEL_DMA,
284 285 286 287 288 289 290 291 292
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
293 294 295 296 297 298 299 300 301 302
		0
	};

	return nv50_dmac_create(disp, oclass, 0, &args, sizeof(args), syncbuf,
			       &core->base);
}

/******************************************************************************
 * Base
 *****************************************************************************/
303

304 305
struct nv50_sync {
	struct nv50_dmac base;
306 307
	u32 addr;
	u32 data;
308 309
};

310 311 312 313
static int
nv50_base_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_sync *base)
{
314 315
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
316 317 318
		.head = head,
	};
	static const u32 oclass[] = {
319 320 321 322 323 324 325
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
326 327 328 329 330 331 332 333 334 335 336
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

337 338
struct nv50_ovly {
	struct nv50_dmac base;
339
};
340

341 342 343 344
static int
nv50_ovly_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_ovly *ovly)
{
345 346
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
347 348 349
		.head = head,
	};
	static const u32 oclass[] = {
350 351 352 353 354 355
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
356 357 358 359 360 361
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &ovly->base);
}
362

363
struct nv50_head {
364
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
365
	struct nouveau_bo *image;
366 367 368 369
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
370 371
};

372 373 374 375 376 377
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
378 379 380 381 382 383 384
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
385

386
struct nv50_disp {
387
	struct nvif_object *disp;
388
	struct nv50_mast mast;
389

390
	struct list_head fbdma;
391 392

	struct nouveau_bo *sync;
393 394
};

395 396
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
397
{
398
	return nouveau_display(dev)->priv;
399 400
}

401
#define nv50_mast(d) (&nv50_disp(d)->mast)
402

403
static struct drm_crtc *
404
nv50_display_crtc_get(struct drm_encoder *encoder)
405 406 407 408 409 410 411
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
412
static u32 *
413
evo_wait(void *evoc, int nr)
414
{
415
	struct nv50_dmac *dmac = evoc;
416
	struct nvif_device *device = nvif_device(&dmac->base.user);
417
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
418

419
	mutex_lock(&dmac->lock);
420
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
421
		dmac->ptr[put] = 0x20000000;
422

423
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
424 425 426 427
		if (nvif_msec(device, 2000,
			if (!nvif_rd32(&dmac->base.user, 0x0004))
				break;
		) < 0) {
428
			mutex_unlock(&dmac->lock);
B
Ben Skeggs 已提交
429
			printk(KERN_ERR "nouveau: evo channel stalled\n");
430 431 432 433 434 435
			return NULL;
		}

		put = 0;
	}

436
	return dmac->ptr + put;
437 438 439
}

static void
440
evo_kick(u32 *push, void *evoc)
441
{
442
	struct nv50_dmac *dmac = evoc;
443
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
444
	mutex_unlock(&dmac->lock);
445 446
}

447
#if 1
448 449
#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)
450 451 452 453 454 455 456 457 458 459 460 461
#else
#define evo_mthd(p,m,s) do {                                                   \
	const u32 _m = (m), _s = (s);                                          \
	printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__);                     \
	*((p)++) = ((_s << 18) | _m);                                          \
} while(0)
#define evo_data(p,d) do {                                                     \
	const u32 _d = (d);                                                    \
	printk(KERN_ERR "\t%08x\n", _d);                                       \
	*((p)++) = _d;                                                         \
} while(0)
#endif
462

463 464 465
static bool
evo_sync_wait(void *data)
{
466 467 468 469
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
470 471 472
}

static int
473
evo_sync(struct drm_device *dev)
474
{
475
	struct nvif_device *device = &nouveau_drm(dev)->device;
476 477
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
478
	u32 *push = evo_wait(mast, 8);
479
	if (push) {
480
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
481
		evo_mthd(push, 0x0084, 1);
482
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
483 484 485
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
486
		evo_kick(push, mast);
487 488 489 490
		if (nvif_msec(device, 2000,
			if (evo_sync_wait(disp->sync))
				break;
		) >= 0)
491 492 493 494 495 496 497
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
498
 * Page flipping channel
499 500
 *****************************************************************************/
struct nouveau_bo *
501
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
502
{
503
	return nv50_disp(dev)->sync;
504 505
}

506 507 508 509 510 511 512 513 514 515
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
516
					      flip->chan->data)
517 518 519 520 521
		return true;
	usleep_range(1, 2);
	return false;
}

522
void
523
nv50_display_flip_stop(struct drm_crtc *crtc)
524
{
525
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
526 527 528 529
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
530 531
	u32 *push;

532
	push = evo_wait(flip.chan, 8);
533 534 535 536 537 538 539 540 541
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
542
		evo_kick(push, flip.chan);
543
	}
544

545 546 547 548
	nvif_msec(device, 2000,
		if (nv50_display_flip_wait(&flip))
			break;
	);
549 550 551
}

int
552
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
553 554 555 556
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
557
	struct nv50_head *head = nv50_head(crtc);
558
	struct nv50_sync *sync = nv50_sync(crtc);
559
	u32 *push;
B
Ben Skeggs 已提交
560
	int ret;
561

562 563 564 565
	if (crtc->primary->fb->width != fb->width ||
	    crtc->primary->fb->height != fb->height)
		return -EINVAL;

566 567 568
	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
569 570
	if (chan == NULL)
		evo_sync(crtc->dev);
571

572
	push = evo_wait(sync, 128);
573 574 575
	if (unlikely(push == NULL))
		return -EBUSY;

576
	if (chan && chan->object->oclass < G82_CHANNEL_GPFIFO) {
577 578 579 580 581
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
582
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
583 584 585 586 587 588 589
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
590
	if (chan && chan->object->oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
591
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
592 593 594 595 596
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
597
		OUT_RING  (chan, chan->vram.handle);
598 599 600 601 602 603 604 605 606 607 608 609
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
610
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
628

629 630 631
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
632 633 634 635 636 637 638 639 640 641 642 643 644
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
645 646 647
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
648
	evo_data(push, sync->base.sync.handle);
649 650 651 652
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
653
	evo_data(push, nv_fb->r_handle);
654 655 656
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
657
	if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
658 659 660 661 662 663 664 665 666 667 668 669 670 671
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
672 673
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
674
	evo_kick(push, sync);
B
Ben Skeggs 已提交
675 676

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
677 678 679
	return 0;
}

680 681 682 683
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
684
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
685
{
686
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
687 688 689
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
690

691
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
692 693
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
694
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
695 696 697 698 699 700 701 702 703 704
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
705 706
	}

707
	push = evo_wait(mast, 4);
708
	if (push) {
709
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
710 711 712
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
713
		if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
714 715 716 717 718 719 720
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

721 722 723 724
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
725
		evo_kick(push, mast);
726 727 728 729 730 731
	}

	return 0;
}

static int
732
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
733
{
734
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
735
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
736
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
737
	struct nouveau_connector *nv_connector;
738 739
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
740

741 742 743
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
744
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
745
	if (nv_connector && nv_connector->native_mode) {
746
		mode = nv_connector->scaling_mode;
747 748 749
		if (nv_connector->scaling_full) /* non-EDID LVDS/eDP mode */
			mode = DRM_MODE_SCALE_FULLSCREEN;
	}
750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
799
		}
800 801 802
		break;
	default:
		break;
B
Ben Skeggs 已提交
803
	}
804

805
	push = evo_wait(mast, 8);
806
	if (push) {
807
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

829
		if (update) {
830
			nv50_display_flip_stop(crtc);
831 832
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
833 834 835 836 837 838
		}
	}

	return 0;
}

839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
static int
nv50_crtc_set_raster_vblank_dmi(struct nouveau_crtc *nv_crtc, u32 usec)
{
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
	u32 *push;

	push = evo_wait(mast, 8);
	if (!push)
		return -ENOMEM;

	evo_mthd(push, 0x0828 + (nv_crtc->index * 0x400), 1);
	evo_data(push, usec);
	evo_kick(push, mast);
	return 0;
}

855
static int
856
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
857
{
858
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
859 860 861 862 863 864 865 866 867
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
868
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

886
static int
887
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
888 889 890
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
891
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
892 893
	u32 *push;

894
	push = evo_wait(mast, 16);
895
	if (push) {
896
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
897 898 899 900 901 902 903 904
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
905
			if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
906
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
907
				evo_data(push, nvfb->r_handle);
908 909 910 911 912 913 914 915
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
916
			evo_data(push, nvfb->r_handle);
917 918 919 920
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

921 922 923 924
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
925
		evo_kick(push, mast);
926 927
	}

928
	nv_crtc->fb.handle = nvfb->r_handle;
929 930 931 932
	return 0;
}

static void
933
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
934
{
935
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
936
	u32 *push = evo_wait(mast, 16);
937
	if (push) {
938
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
939 940
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
941
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
942
		} else
943
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
944 945
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
946
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
947
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
948
			evo_data(push, mast->base.vram.handle);
949
		} else {
950 951
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
952
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
953
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
954
			evo_data(push, mast->base.vram.handle);
955 956 957
		}
		evo_kick(push, mast);
	}
958
	nv_crtc->cursor.visible = true;
959 960 961
}

static void
962
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
963
{
964
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
965 966
	u32 *push = evo_wait(mast, 16);
	if (push) {
967
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
968 969 970
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
971
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
972 973 974 975
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
976 977 978 979 980 981
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
982 983
		evo_kick(push, mast);
	}
984
	nv_crtc->cursor.visible = false;
985
}
986

987
static void
988
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
989
{
990
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
991

992
	if (show && nv_crtc->cursor.nvbo && nv_crtc->base.enabled)
993
		nv50_crtc_cursor_show(nv_crtc);
994
	else
995
		nv50_crtc_cursor_hide(nv_crtc);
996 997 998 999

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
1000 1001
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
1002
			evo_kick(push, mast);
1003 1004 1005 1006 1007
		}
	}
}

static void
1008
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
1009 1010 1011 1012
{
}

static void
1013
nv50_crtc_prepare(struct drm_crtc *crtc)
1014 1015
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1016
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1017 1018
	u32 *push;

1019
	nv50_display_flip_stop(crtc);
1020

1021
	push = evo_wait(mast, 6);
1022
	if (push) {
1023
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1024 1025 1026 1027 1028
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
1029
		if (nv50_vers(mast) <  GF110_DISP_CORE_CHANNEL_DMA) {
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
1046 1047
	}

1048
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
1049 1050 1051
}

static void
1052
nv50_crtc_commit(struct drm_crtc *crtc)
1053 1054
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1055
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1056 1057
	u32 *push;

1058
	push = evo_wait(mast, 32);
1059
	if (push) {
1060
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1061
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1062
			evo_data(push, nv_crtc->fb.handle);
1063 1064 1065 1066
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1067
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1068
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1069
			evo_data(push, nv_crtc->fb.handle);
1070 1071 1072 1073
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1074
			evo_data(push, mast->base.vram.handle);
1075 1076
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1077
			evo_data(push, nv_crtc->fb.handle);
1078 1079 1080 1081 1082 1083
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1084
			evo_data(push, mast->base.vram.handle);
1085 1086 1087 1088 1089
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1090 1091
	}

1092
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1093
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1094 1095 1096
}

static bool
1097
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1098 1099
		     struct drm_display_mode *adjusted_mode)
{
1100
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1101 1102 1103 1104
	return true;
}

static int
1105
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1106
{
1107
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1108
	struct nv50_head *head = nv50_head(crtc);
1109 1110
	int ret;

1111
	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
B
Ben Skeggs 已提交
1112 1113 1114 1115
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1116 1117
	}

B
Ben Skeggs 已提交
1118
	return ret;
1119 1120 1121
}

static int
1122
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1123 1124 1125
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1126
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1127 1128
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1129 1130 1131 1132
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
1133
	u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
1134
	u32 *push;
1135 1136
	int ret;

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
1150 1151 1152 1153 1154
	/* XXX: Safe underestimate, even "0" works */
	vblankus = (vactive - mode->vdisplay - 2) * hactive;
	vblankus *= 1000;
	vblankus /= mode->clock;

1155 1156 1157 1158 1159 1160
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1161
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1162 1163 1164
	if (ret)
		return ret;

1165
	push = evo_wait(mast, 64);
1166
	if (push) {
1167
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1168 1169 1170
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
1171
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 6);
1172 1173 1174 1175 1176 1177
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
1178
			evo_mthd(push, 0x082c + (nv_crtc->index * 0x400), 1);
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1203 1204 1205
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1206 1207
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
1208 1209 1210 1211 1212

	/* G94 only accepts this after setting scale */
	if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA)
		nv50_crtc_set_raster_vblank_dmi(nv_crtc, vblankus);

1213
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1214
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1215 1216 1217 1218
	return 0;
}

static int
1219
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1220 1221
			struct drm_framebuffer *old_fb)
{
1222
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1223 1224 1225
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1226
	if (!crtc->primary->fb) {
1227
		NV_DEBUG(drm, "No FB bound\n");
1228 1229 1230
		return 0;
	}

1231
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1232 1233 1234
	if (ret)
		return ret;

1235
	nv50_display_flip_stop(crtc);
1236 1237
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1238 1239 1240 1241
	return 0;
}

static int
1242
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1243 1244 1245 1246
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1247 1248
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1249 1250 1251 1252
	return 0;
}

static void
1253
nv50_crtc_lut_load(struct drm_crtc *crtc)
1254
{
1255
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1256 1257 1258 1259 1260
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1261 1262 1263 1264
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1265
		if (disp->disp->oclass < GF110_DISP) {
1266 1267 1268 1269 1270 1271 1272 1273
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1274 1275 1276
	}
}

B
Ben Skeggs 已提交
1277 1278 1279 1280
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1281
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1282 1283 1284 1285 1286
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1287
static int
1288
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1289 1290 1291 1292
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
1293 1294 1295
	struct drm_gem_object *gem = NULL;
	struct nouveau_bo *nvbo = NULL;
	int ret = 0;
1296

1297
	if (handle) {
1298 1299 1300 1301 1302 1303 1304 1305
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

1306
		ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
1307 1308
	}

1309
	if (ret == 0) {
1310 1311 1312
		if (nv_crtc->cursor.nvbo)
			nouveau_bo_unpin(nv_crtc->cursor.nvbo);
		nouveau_bo_ref(nvbo, &nv_crtc->cursor.nvbo);
1313
	}
1314
	drm_gem_object_unreference_unlocked(gem);
1315

1316
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1317 1318 1319 1320
	return ret;
}

static int
1321
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1322
{
1323
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1324 1325
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1326 1327
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1328 1329 1330

	nv_crtc->cursor_saved_x = x;
	nv_crtc->cursor_saved_y = y;
1331 1332 1333 1334
	return 0;
}

static void
1335
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1336 1337 1338
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1339
	u32 end = min_t(u32, start + size, 256);
1340 1341 1342 1343 1344 1345 1346 1347
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1348
	nv50_crtc_lut_load(crtc);
1349 1350
}

1351 1352 1353 1354 1355 1356 1357 1358
static void
nv50_crtc_cursor_restore(struct nouveau_crtc *nv_crtc, int x, int y)
{
	nv50_crtc_cursor_move(&nv_crtc->base, x, y);

	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
}

1359
static void
1360
nv50_crtc_destroy(struct drm_crtc *crtc)
1361 1362
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1363 1364
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1365
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1366

1367 1368 1369 1370 1371 1372 1373 1374
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1375 1376 1377 1378 1379 1380 1381 1382

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1383
	/*XXX: ditto */
1384 1385 1386
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1387

1388
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1389 1390
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1391
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1392

1393 1394 1395 1396
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1397 1398 1399 1400 1401 1402 1403 1404 1405
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1406
	.disable = nv50_crtc_disable,
1407 1408
};

1409 1410 1411 1412
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1413
	.set_config = nouveau_crtc_set_config,
1414
	.destroy = nv50_crtc_destroy,
1415
	.page_flip = nouveau_crtc_page_flip,
1416 1417 1418
};

static int
1419
nv50_crtc_create(struct drm_device *dev, int index)
1420
{
1421 1422
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1423 1424 1425
	struct drm_crtc *crtc;
	int ret, i;

1426 1427
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1428 1429
		return -ENOMEM;

1430
	head->base.index = index;
1431 1432 1433
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1434 1435
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1436
	head->base.cursor.set_pos = nv50_crtc_cursor_restore;
1437
	for (i = 0; i < 256; i++) {
1438 1439 1440
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1441 1442
	}

1443
	crtc = &head->base.base;
1444 1445
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1446 1447
	drm_mode_crtc_set_gamma_size(crtc, 256);

1448
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
1449
			     0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
1450
	if (!ret) {
1451
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
1452
		if (!ret) {
1453
			ret = nouveau_bo_map(head->base.lut.nvbo);
1454 1455 1456
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1457 1458 1459 1460 1461 1462 1463 1464
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

	/* allocate cursor resources */
1465
	ret = nv50_curs_create(disp->disp, index, &head->curs);
1466 1467 1468
	if (ret)
		goto out;

1469
	/* allocate page flip / sync resources */
1470 1471
	ret = nv50_base_create(disp->disp, index, disp->sync->bo.offset,
			      &head->sync);
1472 1473 1474
	if (ret)
		goto out;

1475 1476
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1477

1478
	/* allocate overlay resources */
1479
	ret = nv50_oimm_create(disp->disp, index, &head->oimm);
1480 1481 1482
	if (ret)
		goto out;

1483 1484
	ret = nv50_ovly_create(disp->disp, index, disp->sync->bo.offset,
			      &head->ovly);
1485 1486
	if (ret)
		goto out;
1487 1488 1489

out:
	if (ret)
1490
		nv50_crtc_destroy(crtc);
1491 1492 1493
	return ret;
}

1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
/******************************************************************************
 * Encoder helpers
 *****************************************************************************/
static bool
nv50_encoder_mode_fixup(struct drm_encoder *encoder,
			const struct drm_display_mode *mode,
			struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
		nv_connector->scaling_full = false;
		if (nv_connector->scaling_mode == DRM_MODE_SCALE_NONE) {
			switch (nv_connector->type) {
			case DCB_CONNECTOR_LVDS:
			case DCB_CONNECTOR_LVDS_SPWG:
			case DCB_CONNECTOR_eDP:
				/* force use of scaler for non-edid modes */
				if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
					return true;
				nv_connector->scaling_full = true;
				break;
			default:
				return true;
			}
		}

		drm_mode_copy(adjusted_mode, nv_connector->native_mode);
1524 1525 1526 1527 1528
	}

	return true;
}

1529 1530 1531
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1532
static void
1533
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1534 1535
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1536
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1552

1553
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1554 1555 1556
}

static void
1557
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1558 1559 1560 1561
{
}

static void
1562
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1563 1564
		  struct drm_display_mode *adjusted_mode)
{
1565
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1566 1567
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1568
	u32 *push;
B
Ben Skeggs 已提交
1569

1570
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1571

1572
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1573
	if (push) {
1574
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1605 1606 1607 1608 1609 1610
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1611
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1612 1613
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1614
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1615
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1616 1617 1618
	u32 *push;

	if (nv_encoder->crtc) {
1619
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1620

1621
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1622
		if (push) {
1623
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1624 1625 1626 1627 1628 1629 1630
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1631 1632
		}
	}
1633 1634

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1635 1636
}

1637
static enum drm_connector_status
1638
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1639
{
1640
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1641
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
1656

1657 1658
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
1659
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1660

1661
	return connector_status_connected;
1662 1663
}

B
Ben Skeggs 已提交
1664
static void
1665
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1666 1667 1668 1669 1670
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1671 1672
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
1673
	.mode_fixup = nv50_encoder_mode_fixup,
1674 1675 1676 1677 1678 1679
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1680 1681
};

1682 1683
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1684 1685 1686
};

static int
1687
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1688
{
1689
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1690
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
1691
	struct nvkm_i2c_bus *bus;
B
Ben Skeggs 已提交
1692 1693
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1694
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1695 1696 1697 1698 1699 1700

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1701 1702 1703 1704

	bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
	if (bus)
		nv_encoder->i2c = &bus->i2c;
B
Ben Skeggs 已提交
1705 1706 1707 1708

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1709
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1710
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1711 1712 1713 1714

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1715

1716 1717 1718 1719
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1720
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1721 1722
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
1723
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1724
	struct nouveau_connector *nv_connector;
1725
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1726 1727 1728 1729 1730
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
1731 1732
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
1733 1734 1735
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1736 1737
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
1738
	};
1739 1740 1741 1742 1743 1744

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
1745
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
1746

1747 1748
	nvif_mthd(disp->disp, 0, &args,
		  sizeof(args.base) + drm_eld_size(args.data));
1749 1750 1751
}

static void
B
Ben Skeggs 已提交
1752
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1753 1754
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1755
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1756 1757 1758 1759 1760 1761 1762
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1763 1764
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
1765
	};
1766

1767
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1768 1769 1770 1771 1772 1773
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1774
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1775
{
1776 1777
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1778
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
1792 1793 1794 1795 1796 1797 1798
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
1799
	max_ac_packet -= args.pwr.rekey;
1800
	max_ac_packet -= 18; /* constant from tegra */
1801
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
1802

1803
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1804
	nv50_audio_mode_set(encoder, mode);
1805 1806 1807
}

static void
1808
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1809
{
1810
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1811
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
1822

1823
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1824 1825
}

1826 1827 1828
/******************************************************************************
 * SOR
 *****************************************************************************/
1829
static void
1830
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1831 1832
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1866
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1867 1868 1869 1870 1871 1872
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1873
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1874 1875
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1876
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
1877
	} else {
1878
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1879
	}
1880 1881
}

1882
static void
1883
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1884
{
1885 1886 1887
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
1888
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1889 1890 1891 1892 1893
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1894
		}
1895
		evo_kick(push, mast);
1896
	}
1897 1898 1899 1900 1901 1902 1903
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1904 1905 1906

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1907 1908 1909 1910

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
1911
		nv50_audio_disconnect(encoder, nv_crtc);
1912 1913
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1914 1915
}

1916
static void
1917
nv50_sor_commit(struct drm_encoder *encoder)
1918 1919 1920 1921
{
}

static void
1922
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1923
		  struct drm_display_mode *mode)
1924
{
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
1936 1937
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1938
	struct drm_device *dev = encoder->dev;
1939
	struct nouveau_drm *drm = nouveau_drm(dev);
1940
	struct nouveau_connector *nv_connector;
1941
	struct nvbios *bios = &drm->vbios;
1942
	u32 mask, ctrl;
1943 1944 1945
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1946

1947
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1948 1949
	nv_encoder->crtc = encoder->crtc;

1950
	switch (nv_encoder->dcb->type) {
1951
	case DCB_OUTPUT_TMDS:
1952 1953
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1954
				proto = 0x1;
1955
			else
1956
				proto = 0x5;
1957
		} else {
1958
			proto = 0x2;
1959 1960
		}

1961
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1962
		break;
1963
	case DCB_OUTPUT_LVDS:
1964 1965
		proto = 0x0;

1966 1967
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1968
				lvds.lvds.script |= 0x0100;
1969
			if (bios->fp.if_is_24bit)
1970
				lvds.lvds.script |= 0x0200;
1971
		} else {
1972
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1973
				if (((u8 *)nv_connector->edid)[121] == 2)
1974
					lvds.lvds.script |= 0x0100;
1975 1976
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1977
				lvds.lvds.script |= 0x0100;
1978
			}
1979

1980
			if (lvds.lvds.script & 0x0100) {
1981
				if (bios->fp.strapless_is_24bit & 2)
1982
					lvds.lvds.script |= 0x0200;
1983 1984
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1985
					lvds.lvds.script |= 0x0200;
1986 1987 1988
			}

			if (nv_connector->base.display_info.bpc == 8)
1989
				lvds.lvds.script |= 0x0200;
1990
		}
1991

1992
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
1993
		break;
1994
	case DCB_OUTPUT_DP:
1995
		if (nv_connector->base.display_info.bpc == 6) {
1996
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1997
			depth = 0x2;
1998 1999
		} else
		if (nv_connector->base.display_info.bpc == 8) {
2000
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
2001
			depth = 0x5;
2002 2003 2004
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
2005
		}
2006 2007

		if (nv_encoder->dcb->sorconf.link & 1)
2008
			proto = 0x8;
2009
		else
2010
			proto = 0x9;
2011
		nv50_audio_mode_set(encoder, mode);
2012
		break;
2013 2014 2015 2016
	default:
		BUG_ON(1);
		break;
	}
2017

2018
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
2019

2020
	if (nv50_vers(mast) >= GF110_DISP) {
2021 2022
		u32 *push = evo_wait(mast, 3);
		if (push) {
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
2037
			evo_kick(push, mast);
2038 2039
		}

2040 2041 2042 2043 2044 2045 2046 2047 2048
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
2049 2050
	}

2051
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
2052 2053 2054
}

static void
2055
nv50_sor_destroy(struct drm_encoder *encoder)
2056 2057 2058 2059 2060
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2061 2062
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
2063
	.mode_fixup = nv50_encoder_mode_fixup,
2064
	.prepare = nv50_sor_disconnect,
2065 2066 2067 2068
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2069 2070
};

2071 2072
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2073 2074 2075
};

static int
2076
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2077
{
2078
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2079
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2080 2081
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2092 2093 2094 2095 2096 2097 2098 2099

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
	if (dcbe->type == DCB_OUTPUT_DP) {
		struct nvkm_i2c_aux *aux =
			nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
		if (aux) {
			nv_encoder->i2c = &aux->i2c;
			nv_encoder->aux = aux;
		}
	} else {
		struct nvkm_i2c_bus *bus =
			nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
		if (bus)
			nv_encoder->i2c = &bus->i2c;
	}

2114 2115 2116
	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2117
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
2118
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2119 2120 2121 2122

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2123

2124 2125 2126 2127 2128 2129 2130 2131 2132
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2146 2147 2148 2149 2150 2151 2152
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
2153 2154
	if (!nv50_encoder_mode_fixup(encoder, mode, adjusted_mode))
		return false;
2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
2198
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
2227
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2263
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2264 2265 2266
	struct nvkm_i2c_bus *bus = NULL;
	struct nvkm_i2c_aux *aux = NULL;
	struct i2c_adapter *ddc;
2267 2268 2269 2270 2271 2272
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
2273 2274
		bus  = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
		ddc  = bus ? &bus->i2c : NULL;
2275 2276 2277
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
2278 2279
		aux  = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
		ddc  = aux ? &aux->i2c : NULL;
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;
2292
	nv_encoder->aux = aux;
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2304 2305 2306 2307
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2308
static void
2309
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2310
{
2311 2312 2313 2314
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2325 2326 2327 2328 2329 2330 2331 2332
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
			struct gf110_dma_v0 gf110;
		};
	} args = {};
2333 2334
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2335
	u32 size = sizeof(args.base);
2336 2337 2338
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2339
		if (fbdma->core.handle == name)
2340 2341 2342 2343 2344 2345 2346 2347
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2348 2349 2350 2351
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2352

2353
	if (drm->device.info.chipset < 0x80) {
2354 2355
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2356
	} else
2357
	if (drm->device.info.chipset < 0xc0) {
2358 2359 2360
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2361
	} else
2362
	if (drm->device.info.chipset < 0xd0) {
2363 2364
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2365
	} else {
2366 2367 2368
		args.gf110.page = GF110_DMA_V0_PAGE_LP;
		args.gf110.kind = kind;
		size += sizeof(args.gf110);
2369 2370 2371
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2372 2373
		struct nv50_head *head = nv50_head(crtc);
		int ret = nvif_object_init(&head->sync.base.base.user, NULL,
2374
					    name, NV_DMA_IN_MEMORY, &args, size,
2375
					   &fbdma->base[head->base.index]);
2376
		if (ret) {
2377
			nv50_fbdma_fini(fbdma);
2378 2379 2380 2381
			return ret;
		}
	}

2382
	ret = nvif_object_init(&mast->base.base.user, NULL, name,
2383
				NV_DMA_IN_MEMORY, &args, size,
2384
			       &fbdma->core);
2385
	if (ret) {
2386
		nv50_fbdma_fini(fbdma);
2387 2388 2389 2390 2391 2392
		return ret;
	}

	return 0;
}

2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2404 2405 2406
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2407

2408
	if (drm->device.info.chipset >= 0xc0)
2409 2410
		tile >>= 4; /* yep.. */

2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2423
	if (disp->disp->oclass < G82_DISP) {
2424 2425 2426 2427
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2428
	if (disp->disp->oclass < GF110_DISP) {
2429 2430
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2431
	} else {
2432 2433
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2434
	}
2435
	nv_fb->r_handle = 0xffff0000 | kind;
2436

2437 2438
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
2439 2440
}

2441 2442 2443
/******************************************************************************
 * Init
 *****************************************************************************/
2444

2445
void
2446
nv50_display_fini(struct drm_device *dev)
2447 2448 2449 2450
{
}

int
2451
nv50_display_init(struct drm_device *dev)
2452
{
2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
2463 2464

		nv50_crtc_lut_load(crtc);
2465
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2466
	}
2467

2468
	evo_mthd(push, 0x0088, 1);
2469
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2470 2471
	evo_kick(push, nv50_mast(dev));
	return 0;
2472 2473 2474
}

void
2475
nv50_display_destroy(struct drm_device *dev)
2476
{
2477
	struct nv50_disp *disp = nv50_disp(dev);
2478 2479 2480
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2481
		nv50_fbdma_fini(fbdma);
2482
	}
2483

2484
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2485

2486
	nouveau_bo_unmap(disp->sync);
2487 2488
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2489
	nouveau_bo_ref(NULL, &disp->sync);
2490

2491
	nouveau_display(dev)->priv = NULL;
2492 2493 2494 2495
	kfree(disp);
}

int
2496
nv50_display_create(struct drm_device *dev)
2497
{
2498
	struct nvif_device *device = &nouveau_drm(dev)->device;
2499 2500
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2501
	struct drm_connector *connector, *tmp;
2502
	struct nv50_disp *disp;
2503
	struct dcb_output *dcbe;
2504
	int crtcs, ret, i;
2505 2506 2507 2508

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2509
	INIT_LIST_HEAD(&disp->fbdma);
2510 2511

	nouveau_display(dev)->priv = disp;
2512 2513 2514
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2515 2516
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2517
	disp->disp = &nouveau_display(dev)->disp;
2518

2519 2520
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
2521
			     0, 0x0000, NULL, NULL, &disp->sync);
2522
	if (!ret) {
2523
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
2524
		if (!ret) {
2525
			ret = nouveau_bo_map(disp->sync);
2526 2527 2528
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2529 2530 2531 2532 2533 2534 2535 2536
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2537 2538
	ret = nv50_core_create(disp->disp, disp->sync->bo.offset,
			      &disp->mast);
2539 2540 2541
	if (ret)
		goto out;

2542
	/* create crtc objects to represent the hw heads */
2543
	if (disp->disp->oclass >= GF110_DISP)
2544
		crtcs = nvif_rd32(device, 0x022448);
2545 2546 2547
	else
		crtcs = 2;

2548
	for (i = 0; i < crtcs; i++) {
2549
		ret = nv50_crtc_create(dev, i);
2550 2551 2552 2553
		if (ret)
			goto out;
	}

2554 2555 2556 2557 2558 2559
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2576 2577
		}

2578 2579 2580 2581
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2582
			ret = 0;
2583 2584 2585 2586 2587 2588 2589 2590
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2591
		NV_WARN(drm, "%s has no encoders, removing\n",
2592
			connector->name);
2593 2594 2595
		connector->funcs->destroy(connector);
	}

2596 2597
out:
	if (ret)
2598
		nv50_display_destroy(dev);
2599 2600
	return ret;
}