nv50_display.c 63.1 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_dp_helper.h>
30

31 32 33
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
34 35 36
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
37
#include "nouveau_fence.h"
38
#include "nv50_display.h"
39

40
#include <core/class.h>
41

42 43
#define EVO_DMA_NR 9

44
#define EVO_MASTER  (0x00)
45
#define EVO_FLIP(c) (0x01 + (c))
46 47
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
48 49
#define EVO_CURS(c) (0x0d + (c))

50 51
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
52 53 54
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
55

56 57
#define EVO_CORE_HANDLE      (0xd1500000)
#define EVO_CHAN_HANDLE(t,i) (0xd15c0000 | (((t) & 0x00ff) << 8) | (i))
58
#define EVO_CHAN_OCLASS(t,c) (((c)->oclass & 0xff00) | ((t) & 0x00ff))
59 60 61 62 63 64 65
#define EVO_PUSH_HANDLE(t,i) (0xd15b0000 | (i) |                               \
			      (((NV50_DISP_##t##_CLASS) & 0x00ff) << 8))

/******************************************************************************
 * EVO channel
 *****************************************************************************/

66
struct nv50_chan {
67
	struct nvif_object user;
68 69 70
};

static int
71
nv50_chan_create(struct nvif_object *disp, u32 bclass, u8 head,
72
		 void *data, u32 size, struct nv50_chan *chan)
73
{
74
	const u32 oclass = EVO_CHAN_OCLASS(bclass, disp);
75 76 77
	const u32 handle = EVO_CHAN_HANDLE(bclass, head);
	int ret;

78 79
	ret = nvif_object_init(disp, NULL, handle, oclass, data, size,
			      &chan->user);
80 81 82 83 84 85 86
	if (ret)
		return ret;

	return 0;
}

static void
87
nv50_chan_destroy(struct nv50_chan *chan)
88
{
89
	nvif_object_fini(&chan->user);
90 91 92 93 94 95
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

96 97
struct nv50_pioc {
	struct nv50_chan base;
98 99 100
};

static void
101
nv50_pioc_destroy(struct nv50_pioc *pioc)
102
{
103
	nv50_chan_destroy(&pioc->base);
104 105 106
}

static int
107
nv50_pioc_create(struct nvif_object *disp, u32 bclass, u8 head,
108
		 void *data, u32 size, struct nv50_pioc *pioc)
109
{
110
	return nv50_chan_create(disp, bclass, head, data, size, &pioc->base);
111 112 113 114 115 116
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

117 118
struct nv50_dmac {
	struct nv50_chan base;
119 120
	dma_addr_t handle;
	u32 *ptr;
121

122 123 124
	struct nvif_object sync;
	struct nvif_object vram;

125 126 127 128
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
129 130 131
};

static void
132
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
133
{
134 135 136 137 138
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

139
	if (dmac->ptr) {
140
		struct pci_dev *pdev = nvkm_device(nvif_device(disp))->pdev;
141 142 143 144
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}
}

145
static int
146
nv50_dmac_create(struct nvif_object *disp, u32 bclass, u8 head,
147
		 void *data, u32 size, u64 syncbuf,
148
		 struct nv50_dmac *dmac)
149
{
150 151 152
	struct nouveau_fb *pfb = nvkm_fb(nvif_device(disp));
	struct nvif_object pushbuf;
	u32 handle = *(u32 *)data;
153 154
	int ret;

155 156
	mutex_init(&dmac->lock);

157 158
	dmac->ptr = pci_alloc_consistent(nvkm_device(nvif_device(disp))->pdev,
					 PAGE_SIZE, &dmac->handle);
159 160 161
	if (!dmac->ptr)
		return -ENOMEM;

162 163 164
	ret = nvif_object_init(nvif_object(nvif_device(disp)), NULL, handle,
			       NV_DMA_FROM_MEMORY_CLASS,
			       &(struct nv_dma_class) {
165 166 167 168
					.flags = NV_DMA_TARGET_PCI_US |
						 NV_DMA_ACCESS_RD,
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
169
			       }, sizeof(struct nv_dma_class), &pushbuf);
170
	if (ret)
171
		return ret;
172

173 174
	ret = nv50_chan_create(disp, bclass, head, data, size, &dmac->base);
	nvif_object_fini(&pushbuf);
175 176 177
	if (ret)
		return ret;

178 179 180
	ret = nvif_object_init(&dmac->base.user, NULL, NvEvoSync,
			       NV_DMA_IN_MEMORY_CLASS,
			       &(struct nv_dma_class) {
181 182 183 184
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
185 186
			       }, sizeof(struct nv_dma_class),
			       &dmac->sync);
187 188 189
	if (ret)
		return ret;

190 191 192
	ret = nvif_object_init(&dmac->base.user, NULL, NvEvoVRAM,
			       NV_DMA_IN_MEMORY_CLASS,
			       &(struct nv_dma_class) {
193 194 195
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
196
					.limit = pfb->ram->size - 1,
197 198
			       }, sizeof(struct nv_dma_class),
			       &dmac->vram);
199
	if (ret)
200 201
		return ret;

202 203 204
	return ret;
}

205 206
struct nv50_mast {
	struct nv50_dmac base;
207 208
};

209 210
struct nv50_curs {
	struct nv50_pioc base;
211 212
};

213 214
struct nv50_sync {
	struct nv50_dmac base;
215 216
	u32 addr;
	u32 data;
217 218
};

219 220
struct nv50_ovly {
	struct nv50_dmac base;
221
};
222

223 224
struct nv50_oimm {
	struct nv50_pioc base;
225 226
};

227
struct nv50_head {
228
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
229
	struct nouveau_bo *image;
230 231 232 233
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
234 235
};

236 237 238 239 240 241
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
242 243 244 245 246 247 248
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
249

250
struct nv50_disp {
251
	struct nvif_object *disp;
252
	struct nv50_mast mast;
253

254
	struct list_head fbdma;
255 256

	struct nouveau_bo *sync;
257 258
};

259 260
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
261
{
262
	return nouveau_display(dev)->priv;
263 264
}

265
#define nv50_mast(d) (&nv50_disp(d)->mast)
266

267
static struct drm_crtc *
268
nv50_display_crtc_get(struct drm_encoder *encoder)
269 270 271 272 273 274 275
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
276
static u32 *
277
evo_wait(void *evoc, int nr)
278
{
279
	struct nv50_dmac *dmac = evoc;
280
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
281

282
	mutex_lock(&dmac->lock);
283
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
284
		dmac->ptr[put] = 0x20000000;
285

286 287
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
		if (!nvkm_wait(&dmac->base.user, 0x0004, ~0, 0x00000000)) {
288
			mutex_unlock(&dmac->lock);
289
			nv_error(nvkm_object(&dmac->base.user), "channel stalled\n");
290 291 292 293 294 295
			return NULL;
		}

		put = 0;
	}

296
	return dmac->ptr + put;
297 298 299
}

static void
300
evo_kick(u32 *push, void *evoc)
301
{
302
	struct nv50_dmac *dmac = evoc;
303
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
304
	mutex_unlock(&dmac->lock);
305 306 307 308 309
}

#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)

310 311 312
static bool
evo_sync_wait(void *data)
{
313 314 315 316
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
317 318 319
}

static int
320
evo_sync(struct drm_device *dev)
321
{
322
	struct nvif_device *device = &nouveau_drm(dev)->device;
323 324
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
325
	u32 *push = evo_wait(mast, 8);
326
	if (push) {
327
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
328
		evo_mthd(push, 0x0084, 1);
329
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
330 331 332
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
333
		evo_kick(push, mast);
334
		if (nv_wait_cb(nvkm_device(device), evo_sync_wait, disp->sync))
335 336 337 338 339 340 341
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
342
 * Page flipping channel
343 344
 *****************************************************************************/
struct nouveau_bo *
345
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
346
{
347
	return nv50_disp(dev)->sync;
348 349
}

350 351 352 353 354 355 356 357 358 359
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
360
					      flip->chan->data)
361 362 363 364 365
		return true;
	usleep_range(1, 2);
	return false;
}

366
void
367
nv50_display_flip_stop(struct drm_crtc *crtc)
368
{
369
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
370 371 372 373
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
374 375
	u32 *push;

376
	push = evo_wait(flip.chan, 8);
377 378 379 380 381 382 383 384 385
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
386
		evo_kick(push, flip.chan);
387
	}
388

389
	nv_wait_cb(nvkm_device(device), nv50_display_flip_wait, &flip);
390 391 392
}

int
393
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
394 395 396 397
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
398
	struct nv50_head *head = nv50_head(crtc);
399
	struct nv50_sync *sync = nv50_sync(crtc);
400
	u32 *push;
B
Ben Skeggs 已提交
401
	int ret;
402 403 404 405

	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
406 407
	if (chan == NULL)
		evo_sync(crtc->dev);
408

409
	push = evo_wait(sync, 128);
410 411 412
	if (unlikely(push == NULL))
		return -EBUSY;

413
	if (chan && chan->object->oclass < NV84_CHANNEL_IND_CLASS) {
414 415 416 417 418
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
419
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
420 421 422 423 424 425 426
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
427
	if (chan && chan->object->oclass < NVC0_CHANNEL_IND_CLASS) {
B
Ben Skeggs 已提交
428
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
429 430 431 432 433
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
434
		OUT_RING  (chan, chan->vram.handle);
435 436 437 438 439 440 441 442 443 444 445 446
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
447
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
465

466 467 468
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
469 470 471 472 473 474 475 476 477 478 479 480 481
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
482 483 484
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
485 486 487 488 489
	evo_data(push, NvEvoSync);
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
490
	evo_data(push, nv_fb->r_handle);
491 492 493
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
494
	if (nv50_vers(sync) < NVD0_DISP_SYNC_CLASS) {
495 496 497 498 499 500 501 502 503 504 505 506 507 508
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
509 510
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
511
	evo_kick(push, sync);
B
Ben Skeggs 已提交
512 513

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
514 515 516
	return 0;
}

517 518 519 520
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
521
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
522
{
523
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
524 525 526
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
527

528
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
529 530
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
531
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
532 533 534 535 536 537 538 539 540 541
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
542 543
	}

544
	push = evo_wait(mast, 4);
545
	if (push) {
546
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
547 548 549
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
550
		if (nv50_vers(mast) < NVE0_DISP_MAST_CLASS) {
551 552 553 554 555 556 557
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

558 559 560 561
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
562
		evo_kick(push, mast);
563 564 565 566 567 568
	}

	return 0;
}

static int
569
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
570
{
571
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
572
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
573
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
574
	struct nouveau_connector *nv_connector;
575 576
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
577

578 579 580
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
581
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
	if (nv_connector && nv_connector->native_mode)
		mode = nv_connector->scaling_mode;

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
633
		}
634 635 636
		break;
	default:
		break;
B
Ben Skeggs 已提交
637
	}
638

639
	push = evo_wait(mast, 8);
640
	if (push) {
641
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

663
		if (update) {
664
			nv50_display_flip_stop(crtc);
665 666
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
667 668 669 670 671 672
		}
	}

	return 0;
}

673
static int
674
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
675
{
676
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
677 678 679 680 681 682 683 684 685
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
686
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

704
static int
705
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
706 707 708
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
709
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
710 711
	u32 *push;

712
	push = evo_wait(mast, 16);
713
	if (push) {
714
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
715 716 717 718 719 720 721 722
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
723
			if (nv50_vers(mast) > NV50_DISP_MAST_CLASS) {
724
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
725
				evo_data(push, nvfb->r_handle);
726 727 728 729 730 731 732 733
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
734
			evo_data(push, nvfb->r_handle);
735 736 737 738
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

739 740 741 742
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
743
		evo_kick(push, mast);
744 745
	}

746
	nv_crtc->fb.handle = nvfb->r_handle;
747 748 749 750
	return 0;
}

static void
751
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
752
{
753
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
754
	u32 *push = evo_wait(mast, 16);
755
	if (push) {
756
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
757 758 759 760
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
		} else
761
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
762 763 764 765 766 767
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, NvEvoVRAM);
		} else {
768 769 770 771
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
772
			evo_data(push, NvEvoVRAM);
773 774 775 776 777 778
		}
		evo_kick(push, mast);
	}
}

static void
779
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
780
{
781
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
782 783
	u32 *push = evo_wait(mast, 16);
	if (push) {
784
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
785 786 787
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
788
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
789 790 791 792
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
793 794 795 796 797 798
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
799 800 801
		evo_kick(push, mast);
	}
}
802

803
static void
804
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
805
{
806
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
807 808

	if (show)
809
		nv50_crtc_cursor_show(nv_crtc);
810
	else
811
		nv50_crtc_cursor_hide(nv_crtc);
812 813 814 815

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
816 817
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
818
			evo_kick(push, mast);
819 820 821 822 823
		}
	}
}

static void
824
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
825 826 827 828
{
}

static void
829
nv50_crtc_prepare(struct drm_crtc *crtc)
830 831
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
832
	struct nv50_mast *mast = nv50_mast(crtc->dev);
833 834
	u32 *push;

835
	nv50_display_flip_stop(crtc);
836

837
	push = evo_wait(mast, 6);
838
	if (push) {
839
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
840 841 842 843 844
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
845
		if (nv50_vers(mast) <  NVD0_DISP_MAST_CLASS) {
846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
862 863
	}

864
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
865 866 867
}

static void
868
nv50_crtc_commit(struct drm_crtc *crtc)
869 870
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
871
	struct nv50_mast *mast = nv50_mast(crtc->dev);
872 873
	u32 *push;

874
	push = evo_wait(mast, 32);
875
	if (push) {
876
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
877
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
878
			evo_data(push, nv_crtc->fb.handle);
879 880 881 882
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
883
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
884
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
885
			evo_data(push, nv_crtc->fb.handle);
886 887 888 889 890 891 892
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, NvEvoVRAM);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
893
			evo_data(push, nv_crtc->fb.handle);
894 895 896 897 898 899 900 901 902 903 904 905
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, NvEvoVRAM);
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
906 907
	}

908
	nv50_crtc_cursor_show_hide(nv_crtc, nv_crtc->cursor.visible, true);
909
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
910 911 912
}

static bool
913
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
914 915
		     struct drm_display_mode *adjusted_mode)
{
916
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
917 918 919 920
	return true;
}

static int
921
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
922
{
923
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
924
	struct nv50_head *head = nv50_head(crtc);
925 926 927
	int ret;

	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM);
B
Ben Skeggs 已提交
928 929 930 931
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
932 933
	}

B
Ben Skeggs 已提交
934
	return ret;
935 936 937
}

static int
938
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
939 940 941
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
942
	struct nv50_mast *mast = nv50_mast(crtc->dev);
943 944
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
945 946 947 948 949
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
	u32 vblan2e = 0, vblan2s = 1;
950
	u32 *push;
951 952
	int ret;

953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

972
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
973 974 975
	if (ret)
		return ret;

976
	push = evo_wait(mast, 64);
977
	if (push) {
978
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x082c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1014 1015 1016
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1017 1018 1019
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1020
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1021 1022 1023 1024
	return 0;
}

static int
1025
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1026 1027
			struct drm_framebuffer *old_fb)
{
1028
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1029 1030 1031
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1032
	if (!crtc->primary->fb) {
1033
		NV_DEBUG(drm, "No FB bound\n");
1034 1035 1036
		return 0;
	}

1037
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1038 1039 1040
	if (ret)
		return ret;

1041
	nv50_display_flip_stop(crtc);
1042 1043
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1044 1045 1046 1047
	return 0;
}

static int
1048
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1049 1050 1051 1052
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1053 1054
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1055 1056 1057 1058
	return 0;
}

static void
1059
nv50_crtc_lut_load(struct drm_crtc *crtc)
1060
{
1061
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1062 1063 1064 1065 1066
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1067 1068 1069 1070
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1071
		if (disp->disp->oclass < NVD0_DISP_CLASS) {
1072 1073 1074 1075 1076 1077 1078 1079
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1080 1081 1082
	}
}

B
Ben Skeggs 已提交
1083 1084 1085 1086
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1087
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1088 1089 1090 1091 1092
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1093
static int
1094
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	struct drm_gem_object *gem;
	struct nouveau_bo *nvbo;
	bool visible = (handle != 0);
	int i, ret = 0;

	if (visible) {
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

		ret = nouveau_bo_map(nvbo);
		if (ret == 0) {
			for (i = 0; i < 64 * 64; i++) {
				u32 v = nouveau_bo_rd32(nvbo, i);
				nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, v);
			}
			nouveau_bo_unmap(nvbo);
		}

		drm_gem_object_unreference_unlocked(gem);
	}

	if (visible != nv_crtc->cursor.visible) {
1126
		nv50_crtc_cursor_show_hide(nv_crtc, visible, true);
1127 1128 1129 1130 1131 1132 1133
		nv_crtc->cursor.visible = visible;
	}

	return ret;
}

static int
1134
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1135
{
1136 1137
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1138 1139
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1140 1141 1142 1143
	return 0;
}

static void
1144
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1145 1146 1147
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1148
	u32 end = min_t(u32, start + size, 256);
1149 1150 1151 1152 1153 1154 1155 1156
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1157
	nv50_crtc_lut_load(crtc);
1158 1159 1160
}

static void
1161
nv50_crtc_destroy(struct drm_crtc *crtc)
1162 1163
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1164 1165
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1166
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1167

1168 1169 1170 1171 1172 1173 1174 1175
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1176 1177 1178 1179 1180 1181 1182 1183

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1184
	nouveau_bo_unmap(nv_crtc->cursor.nvbo);
1185 1186
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1187
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1188

1189
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1190 1191
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1192
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1193

1194 1195 1196 1197
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1198 1199 1200 1201 1202 1203 1204 1205 1206
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1207
	.disable = nv50_crtc_disable,
1208 1209
};

1210 1211 1212 1213
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1214
	.set_config = nouveau_crtc_set_config,
1215
	.destroy = nv50_crtc_destroy,
1216
	.page_flip = nouveau_crtc_page_flip,
1217 1218
};

1219
static void
1220
nv50_cursor_set_pos(struct nouveau_crtc *nv_crtc, int x, int y)
1221 1222 1223 1224
{
}

static void
1225
nv50_cursor_set_offset(struct nouveau_crtc *nv_crtc, uint32_t offset)
1226 1227 1228
{
}

1229
static int
1230
nv50_crtc_create(struct drm_device *dev, int index)
1231
{
1232 1233
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1234 1235 1236
	struct drm_crtc *crtc;
	int ret, i;

1237 1238
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1239 1240
		return -ENOMEM;

1241
	head->base.index = index;
1242 1243 1244
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1245 1246
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1247 1248
	head->base.cursor.set_offset = nv50_cursor_set_offset;
	head->base.cursor.set_pos = nv50_cursor_set_pos;
1249
	for (i = 0; i < 256; i++) {
1250 1251 1252
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1253 1254
	}

1255
	crtc = &head->base.base;
1256 1257
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1258 1259
	drm_mode_crtc_set_gamma_size(crtc, 256);

1260 1261 1262 1263
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &head->base.lut.nvbo);
	if (!ret) {
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM);
1264
		if (!ret) {
1265
			ret = nouveau_bo_map(head->base.lut.nvbo);
1266 1267 1268
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1269 1270 1271 1272 1273 1274 1275
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

1276
	nv50_crtc_lut_load(crtc);
1277 1278

	/* allocate cursor resources */
1279
	ret = nv50_pioc_create(disp->disp, NV50_DISP_CURS_CLASS, index,
1280 1281 1282 1283 1284 1285 1286
			      &(struct nv50_display_curs_class) {
					.head = index,
			      }, sizeof(struct nv50_display_curs_class),
			      &head->curs.base);
	if (ret)
		goto out;

1287
	ret = nouveau_bo_new(dev, 64 * 64 * 4, 0x100, TTM_PL_FLAG_VRAM,
1288
			     0, 0x0000, NULL, &head->base.cursor.nvbo);
1289
	if (!ret) {
1290
		ret = nouveau_bo_pin(head->base.cursor.nvbo, TTM_PL_FLAG_VRAM);
1291
		if (!ret) {
1292
			ret = nouveau_bo_map(head->base.cursor.nvbo);
1293 1294 1295
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1296
		if (ret)
1297
			nouveau_bo_ref(NULL, &head->base.cursor.nvbo);
1298 1299 1300 1301 1302
	}

	if (ret)
		goto out;

1303
	/* allocate page flip / sync resources */
1304
	ret = nv50_dmac_create(disp->disp, NV50_DISP_SYNC_CLASS, index,
1305 1306 1307 1308 1309 1310 1311 1312
			      &(struct nv50_display_sync_class) {
					.pushbuf = EVO_PUSH_HANDLE(SYNC, index),
					.head = index,
			      }, sizeof(struct nv50_display_sync_class),
			      disp->sync->bo.offset, &head->sync.base);
	if (ret)
		goto out;

1313 1314
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1315

1316
	/* allocate overlay resources */
1317
	ret = nv50_pioc_create(disp->disp, NV50_DISP_OIMM_CLASS, index,
1318 1319 1320 1321
			      &(struct nv50_display_oimm_class) {
					.head = index,
			      }, sizeof(struct nv50_display_oimm_class),
			      &head->oimm.base);
1322 1323 1324
	if (ret)
		goto out;

1325
	ret = nv50_dmac_create(disp->disp, NV50_DISP_OVLY_CLASS, index,
1326 1327 1328 1329 1330 1331 1332
			      &(struct nv50_display_ovly_class) {
					.pushbuf = EVO_PUSH_HANDLE(OVLY, index),
					.head = index,
			      }, sizeof(struct nv50_display_ovly_class),
			      disp->sync->bo.offset, &head->ovly.base);
	if (ret)
		goto out;
1333 1334 1335

out:
	if (ret)
1336
		nv50_crtc_destroy(crtc);
1337 1338 1339
	return ret;
}

1340 1341 1342
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1343
static void
1344
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1345 1346
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1347
	struct nv50_disp *disp = nv50_disp(encoder->dev);
B
Ben Skeggs 已提交
1348 1349 1350
	int or = nv_encoder->or;
	u32 dpms_ctrl;

1351
	dpms_ctrl = 0x00000000;
B
Ben Skeggs 已提交
1352 1353 1354 1355 1356
	if (mode == DRM_MODE_DPMS_STANDBY || mode == DRM_MODE_DPMS_OFF)
		dpms_ctrl |= 0x00000001;
	if (mode == DRM_MODE_DPMS_SUSPEND || mode == DRM_MODE_DPMS_OFF)
		dpms_ctrl |= 0x00000004;

1357
	nvif_exec(disp->disp, NV50_DISP_DAC_PWR + or, &dpms_ctrl, sizeof(dpms_ctrl));
B
Ben Skeggs 已提交
1358 1359 1360
}

static bool
1361
nv50_dac_mode_fixup(struct drm_encoder *encoder,
1362
		    const struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

static void
1381
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1382 1383 1384 1385
{
}

static void
1386
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1387 1388
		  struct drm_display_mode *adjusted_mode)
{
1389
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1390 1391
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1392
	u32 *push;
B
Ben Skeggs 已提交
1393

1394
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1395

1396
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1397
	if (push) {
1398
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1429 1430 1431 1432 1433 1434
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1435
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1436 1437
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1438
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1439
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1440 1441 1442
	u32 *push;

	if (nv_encoder->crtc) {
1443
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1444

1445
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1446
		if (push) {
1447
			if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1448 1449 1450 1451 1452 1453 1454
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1455 1456
		}
	}
1457 1458

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1459 1460
}

1461
static enum drm_connector_status
1462
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1463
{
1464
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1465
	int ret, or = nouveau_encoder(encoder)->or;
1466 1467 1468
	u32 load = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (load == 0)
		load = 340;
B
Ben Skeggs 已提交
1469

1470
	ret = nvif_exec(disp->disp, NV50_DISP_DAC_LOAD + or, &load, sizeof(load));
1471
	if (ret || !load)
1472
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1473

1474
	return connector_status_connected;
1475 1476
}

B
Ben Skeggs 已提交
1477
static void
1478
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1479 1480 1481 1482 1483
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1484 1485 1486 1487 1488 1489 1490 1491 1492
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
	.mode_fixup = nv50_dac_mode_fixup,
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1493 1494
};

1495 1496
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1497 1498 1499
};

static int
1500
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1501
{
1502
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1503
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
B
Ben Skeggs 已提交
1504 1505
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1506
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1507 1508 1509 1510 1511 1512

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1513
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
B
Ben Skeggs 已提交
1514 1515 1516 1517

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1518
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1519
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1520 1521 1522 1523

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1524

1525 1526 1527 1528
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1529
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1530 1531 1532
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;
1533
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1534 1535 1536 1537 1538 1539 1540

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);

1541 1542 1543
	nvif_exec(disp->disp, NVA3_DISP_SOR_HDA_ELD + nv_encoder->or,
			      nv_connector->base.eld,
			      nv_connector->base.eld[2] * 4);
1544 1545 1546
}

static void
1547
nv50_audio_disconnect(struct drm_encoder *encoder)
1548 1549
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1550
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1551

1552
	nvif_exec(disp->disp, NVA3_DISP_SOR_HDA_ELD + nv_encoder->or, NULL, 0);
1553 1554 1555 1556 1557 1558
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1559
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1560
{
1561 1562 1563
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
1564
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1565
	const u32 moff = (nv_crtc->index << 3) | nv_encoder->or;
1566 1567
	u32 rekey = 56; /* binary driver, and tegra constant */
	u32 max_ac_packet;
1568
	u32 data;
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
	max_ac_packet -= rekey;
	max_ac_packet -= 18; /* constant from tegra */
	max_ac_packet /= 32;

1579 1580
	data = NV84_DISP_SOR_HDMI_PWR_STATE_ON | (max_ac_packet << 16) | rekey;
	nvif_exec(disp->disp, NV84_DISP_SOR_HDMI_PWR + moff, &data, sizeof(data));
B
Ben Skeggs 已提交
1581

1582
	nv50_audio_mode_set(encoder, mode);
1583 1584 1585
}

static void
1586
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1587
{
1588
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1589
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1590
	const u32 moff = (nv_crtc->index << 3) | nv_encoder->or;
1591
	u32 data = 0;
1592

1593
	nv50_audio_disconnect(encoder);
1594

1595
	nvif_exec(disp->disp, NV84_DISP_SOR_HDMI_PWR + moff, &data, sizeof(data));
1596 1597
}

1598 1599 1600
/******************************************************************************
 * SOR
 *****************************************************************************/
1601
static void
1602
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1603 1604 1605
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct drm_device *dev = encoder->dev;
1606
	struct nv50_disp *disp = nv50_disp(dev);
1607
	struct drm_encoder *partner;
1608
	u32 mthd, data;
1609 1610 1611 1612 1613 1614 1615 1616 1617 1618

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1619
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1620 1621 1622 1623 1624 1625
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1626 1627
	mthd  = (ffs(nv_encoder->dcb->heads) - 1) << 3;
	mthd |= (ffs(nv_encoder->dcb->sorconf.link) - 1) << 2;
1628 1629 1630
	mthd |= nv_encoder->or;

	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1631 1632
		data = 1;
		nvif_exec(disp->disp, NV50_DISP_SOR_PWR | mthd, &data, sizeof(data));
1633 1634 1635 1636 1637
		mthd |= NV94_DISP_SOR_DP_PWR;
	} else {
		mthd |= NV50_DISP_SOR_PWR;
	}

1638 1639
	data = (mode == DRM_MODE_DPMS_ON);
	nvif_exec(disp->disp, mthd, &data, sizeof(data));
1640 1641 1642
}

static bool
1643
nv50_sor_mode_fixup(struct drm_encoder *encoder,
1644
		    const struct drm_display_mode *mode,
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

1662
static void
1663
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1664
{
1665 1666 1667 1668 1669 1670 1671 1672 1673
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1674
		}
1675
		evo_kick(push, mast);
1676
	}
1677 1678 1679 1680 1681 1682 1683
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1684 1685 1686

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1687 1688 1689 1690 1691 1692

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1693 1694
}

1695
static void
1696
nv50_sor_commit(struct drm_encoder *encoder)
1697 1698 1699 1700
{
}

static void
1701
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1702
		  struct drm_display_mode *mode)
1703
{
1704 1705
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1706
	struct drm_device *dev = encoder->dev;
1707
	struct nouveau_drm *drm = nouveau_drm(dev);
1708 1709
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1710
	struct nouveau_connector *nv_connector;
1711
	struct nvbios *bios = &drm->vbios;
1712
	u32 lvds = 0, mask, ctrl;
1713 1714 1715
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1716

1717
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1718 1719
	nv_encoder->crtc = encoder->crtc;

1720
	switch (nv_encoder->dcb->type) {
1721
	case DCB_OUTPUT_TMDS:
1722 1723
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1724
				proto = 0x1;
1725
			else
1726
				proto = 0x5;
1727
		} else {
1728
			proto = 0x2;
1729 1730
		}

1731
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1732
		break;
1733
	case DCB_OUTPUT_LVDS:
1734 1735
		proto = 0x0;

1736 1737
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1738
				lvds |= 0x0100;
1739
			if (bios->fp.if_is_24bit)
1740
				lvds |= 0x0200;
1741
		} else {
1742
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1743
				if (((u8 *)nv_connector->edid)[121] == 2)
1744
					lvds |= 0x0100;
1745 1746
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1747
				lvds |= 0x0100;
1748
			}
1749

1750
			if (lvds & 0x0100) {
1751
				if (bios->fp.strapless_is_24bit & 2)
1752
					lvds |= 0x0200;
1753 1754
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1755
					lvds |= 0x0200;
1756 1757 1758
			}

			if (nv_connector->base.display_info.bpc == 8)
1759
				lvds |= 0x0200;
1760
		}
1761

1762
		nvif_exec(disp->disp, NV50_DISP_SOR_LVDS_SCRIPT + nv_encoder->or, &lvds, sizeof(lvds));
1763
		break;
1764
	case DCB_OUTPUT_DP:
1765
		if (nv_connector->base.display_info.bpc == 6) {
1766
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1767
			depth = 0x2;
1768 1769
		} else
		if (nv_connector->base.display_info.bpc == 8) {
1770
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
1771
			depth = 0x5;
1772 1773 1774
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
1775
		}
1776 1777

		if (nv_encoder->dcb->sorconf.link & 1)
1778
			proto = 0x8;
1779
		else
1780
			proto = 0x9;
1781
		break;
1782 1783 1784 1785
	default:
		BUG_ON(1);
		break;
	}
1786

1787
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
1788

1789 1790 1791
	if (nv50_vers(mast) >= NVD0_DISP_CLASS) {
		u32 *push = evo_wait(mast, 3);
		if (push) {
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
1806
			evo_kick(push, mast);
1807 1808
		}

1809 1810 1811 1812 1813 1814 1815 1816 1817
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
1818 1819
	}

1820
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
1821 1822 1823
}

static void
1824
nv50_sor_destroy(struct drm_encoder *encoder)
1825 1826 1827 1828 1829
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1830 1831 1832
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
	.mode_fixup = nv50_sor_mode_fixup,
1833
	.prepare = nv50_sor_disconnect,
1834 1835 1836 1837
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
1838 1839
};

1840 1841
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
1842 1843 1844
};

static int
1845
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
1846
{
1847
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1848
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
1849 1850
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
1861 1862 1863 1864 1865 1866

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1867
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
1868 1869 1870 1871 1872
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1873
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
1874
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
1875 1876 1877 1878

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1879

1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	u32 mthd = (nv_encoder->dcb->type << 12) | nv_encoder->or;
	u32 ctrl = (mode == DRM_MODE_DPMS_ON);
1891
	nvif_exec(disp->disp, NV50_DISP_PIOR_PWR + mthd, &ctrl, sizeof(ctrl));
1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
			if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2019
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054
	struct nouveau_i2c_port *ddc = NULL;
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTDDC(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTAUX(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2055 2056 2057 2058
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2059
static void
2060
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2061
{
2062 2063 2064 2065
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
	struct nv_dma_class args;
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2082
		if (fbdma->core.handle == name)
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

	args.flags = NV_DMA_TARGET_VRAM | NV_DMA_ACCESS_RDWR;
	args.start = offset;
	args.limit = offset + length - 1;
	args.conf0 = kind;

2096
	if (drm->device.info.chipset < 0x80) {
2097 2098 2099
		args.conf0  = NV50_DMA_CONF0_ENABLE;
		args.conf0 |= NV50_DMA_CONF0_PART_256;
	} else
2100
	if (drm->device.info.chipset < 0xc0) {
2101 2102 2103
		args.conf0 |= NV50_DMA_CONF0_ENABLE;
		args.conf0 |= NV50_DMA_CONF0_PART_256;
	} else
2104
	if (drm->device.info.chipset < 0xd0) {
2105 2106 2107 2108 2109 2110 2111
		args.conf0 |= NVC0_DMA_CONF0_ENABLE;
	} else {
		args.conf0 |= NVD0_DMA_CONF0_ENABLE;
		args.conf0 |= NVD0_DMA_CONF0_PAGE_LP;
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2112 2113 2114 2115 2116
		struct nv50_head *head = nv50_head(crtc);
		int ret = nvif_object_init(&head->sync.base.base.user, NULL,
					    name, NV_DMA_IN_MEMORY_CLASS,
					   &args, sizeof(args),
					   &fbdma->base[head->base.index]);
2117
		if (ret) {
2118
			nv50_fbdma_fini(fbdma);
2119 2120 2121 2122
			return ret;
		}
	}

2123 2124 2125
	ret = nvif_object_init(&mast->base.base.user, NULL, name,
				NV_DMA_IN_MEMORY_CLASS, &args, sizeof(args),
			       &fbdma->core);
2126
	if (ret) {
2127
		nv50_fbdma_fini(fbdma);
2128 2129 2130 2131 2132 2133
		return ret;
	}

	return 0;
}

2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2145
	struct nv50_disp *disp = nv50_disp(fb->dev);
2146
	struct nouveau_fb *pfb = nvkm_fb(&drm->device);
2147 2148
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2149 2150 2151 2152 2153 2154

	if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
		NV_ERROR(drm, "framebuffer requires contiguous bo\n");
		return -EINVAL;
	}

2155
	if (drm->device.info.chipset >= 0xc0)
2156 2157
		tile >>= 4; /* yep.. */

2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2170
	if (disp->disp->oclass < NV84_DISP_CLASS) {
2171 2172 2173 2174
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2175
	if (disp->disp->oclass < NVD0_DISP_CLASS) {
2176 2177
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2178
	} else {
2179 2180
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2181
	}
2182
	nv_fb->r_handle = 0xffff0000 | kind;
2183

2184
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0, pfb->ram->size, kind);
2185 2186
}

2187 2188 2189
/******************************************************************************
 * Init
 *****************************************************************************/
2190

2191
void
2192
nv50_display_fini(struct drm_device *dev)
2193 2194 2195 2196
{
}

int
2197
nv50_display_init(struct drm_device *dev)
2198
{
2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2210
	}
2211

2212 2213 2214 2215
	evo_mthd(push, 0x0088, 1);
	evo_data(push, NvEvoSync);
	evo_kick(push, nv50_mast(dev));
	return 0;
2216 2217 2218
}

void
2219
nv50_display_destroy(struct drm_device *dev)
2220
{
2221
	struct nv50_disp *disp = nv50_disp(dev);
2222 2223 2224
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2225
		nv50_fbdma_fini(fbdma);
2226
	}
2227

2228
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2229

2230
	nouveau_bo_unmap(disp->sync);
2231 2232
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2233
	nouveau_bo_ref(NULL, &disp->sync);
2234

2235
	nouveau_display(dev)->priv = NULL;
2236 2237 2238 2239
	kfree(disp);
}

int
2240
nv50_display_create(struct drm_device *dev)
2241
{
2242
	struct nvif_device *device = &nouveau_drm(dev)->device;
2243 2244
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2245
	struct drm_connector *connector, *tmp;
2246
	struct nv50_disp *disp;
2247
	struct dcb_output *dcbe;
2248
	int crtcs, ret, i;
2249 2250 2251 2252

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2253
	INIT_LIST_HEAD(&disp->fbdma);
2254 2255

	nouveau_display(dev)->priv = disp;
2256 2257 2258
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2259 2260
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2261
	disp->disp = &nouveau_display(dev)->disp;
2262

2263 2264 2265 2266 2267
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &disp->sync);
	if (!ret) {
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM);
2268
		if (!ret) {
2269
			ret = nouveau_bo_map(disp->sync);
2270 2271 2272
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2273 2274 2275 2276 2277 2278 2279 2280
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2281
	ret = nv50_dmac_create(disp->disp, NV50_DISP_MAST_CLASS, 0,
2282 2283 2284 2285 2286 2287 2288
			      &(struct nv50_display_mast_class) {
					.pushbuf = EVO_PUSH_HANDLE(MAST, 0),
			      }, sizeof(struct nv50_display_mast_class),
			      disp->sync->bo.offset, &disp->mast.base);
	if (ret)
		goto out;

2289
	/* create crtc objects to represent the hw heads */
2290
	if (disp->disp->oclass >= NVD0_DISP_CLASS)
2291
		crtcs = nvif_rd32(device, 0x022448);
2292 2293 2294
	else
		crtcs = 2;

2295
	for (i = 0; i < crtcs; i++) {
2296
		ret = nv50_crtc_create(dev, i);
2297 2298 2299 2300
		if (ret)
			goto out;
	}

2301 2302 2303 2304 2305 2306
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2323 2324
		}

2325 2326 2327 2328
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2329
			ret = 0;
2330 2331 2332 2333 2334 2335 2336 2337
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2338
		NV_WARN(drm, "%s has no encoders, removing\n",
2339
			connector->name);
2340 2341 2342
		connector->funcs->destroy(connector);
	}

2343 2344
out:
	if (ret)
2345
		nv50_display_destroy(dev);
2346 2347
	return ret;
}