emulate.c 126.1 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
63 64

#define OpBits             5  /* Width of operand field */
65
#define OpMask             ((1ull << OpBits) - 1)
66

A
Avi Kivity 已提交
67 68 69 70 71 72 73 74 75 76
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
77
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
78
/* Destination operand type. */
79 80 81 82 83 84 85 86 87 88
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
89
/* Source operand type. */
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
106
#define SrcImm64    (OpImm64 << SrcShift)
107
#define SrcDX       (OpDX << SrcShift)
108
#define SrcMem8     (OpMem8 << SrcShift)
109
#define SrcMask     (OpMask << SrcShift)
110 111 112 113 114 115 116 117 118
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
119
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
120
#define Sse         (1<<18)     /* SSE Vector instruction */
121 122 123 124
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
125
/* Misc flags */
126
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
127
#define VendorSpecific (1<<22) /* Vendor specific instruction */
128
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
129
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
130
#define Undefined   (1<<25) /* No Such Instruction */
131
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
132
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
133
#define No64	    (1<<28)
134
#define PageTable   (1 << 29)   /* instruction used to write page table */
135
/* Source 2 operand type */
136
#define Src2Shift   (30)
137 138 139 140 141
#define Src2None    (OpNone << Src2Shift)
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
142 143 144 145 146 147
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
148
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
149
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
150 151 152
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
153
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
154
#define NoWrite     ((u64)1 << 45)  /* No writeback */
A
Avi Kivity 已提交
155

156 157 158 159 160 161 162 163
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
164

165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
 * dst:    [rdx]:rax  (in/out)
 * src:    rbx        (in/out)
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

186
struct opcode {
187 188
	u64 flags : 56;
	u64 intercept : 8;
189
	union {
190
		int (*execute)(struct x86_emulate_ctxt *ctxt);
191 192 193
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
194
		const struct escape *esc;
195
		void (*fastop)(struct fastop *fake);
196
	} u;
197
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
198 199 200 201 202
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
203 204
};

205 206 207 208 209 210 211
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

212 213 214 215 216
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
217
/* EFLAGS bit definitions. */
218 219 220 221
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
222 223
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
224 225
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
226 227
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
228
#define EFLG_IF (1<<9)
229
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
230 231 232 233 234 235
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

236 237 238
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
275 276 277 278 279 280 281
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

282
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
283 284 285 286 287 288 289 290 291 292 293 294 295 296
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
312 313 314 315 316 317 318 319 320

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

321 322 323 324 325 326
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

327
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
328 329 330 331 332
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
333 334
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
335
			  "=&r" (_tmp)					\
336
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
337
	} while (0)
338 339


A
Avi Kivity 已提交
340
/* Raw emulation: instruction has two explicit operands. */
341
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
342 343 344
	do {								\
		unsigned long _tmp;					\
									\
345
		switch ((ctxt)->dst.bytes) {				\
346
		case 2:							\
347
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
348 349
			break;						\
		case 4:							\
350
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
351 352
			break;						\
		case 8:							\
353
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
354 355
			break;						\
		}							\
A
Avi Kivity 已提交
356 357
	} while (0)

358
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
359
	do {								     \
360
		unsigned long _tmp;					     \
361
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
362
		case 1:							     \
363
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
364 365
			break;						     \
		default:						     \
366
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
367 368 369 370 371 372
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
373 374
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
375 376

/* Source operand is byte, word, long or quad sized. */
377 378
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
379 380

/* Source operand is word, long or quad sized. */
381 382
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
383

384
/* Instruction has three operands and one operand is stored in ECX register */
385
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
386 387
	do {								\
		unsigned long _tmp;					\
388 389 390
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
391 392 393 394 395
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
396
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
397 398 399
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
400 401 402
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
403 404
	} while (0)

405
#define emulate_2op_cl(ctxt, _op)					\
406
	do {								\
407
		switch ((ctxt)->dst.bytes) {				\
408
		case 2:							\
409
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
410 411
			break;						\
		case 4:							\
412
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
413 414
			break;						\
		case 8:							\
415
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
416 417
			break;						\
		}							\
418 419
	} while (0)

420
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
421 422 423
	do {								\
		unsigned long _tmp;					\
									\
424 425 426 427
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
428
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
429 430 431 432 433
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
434
#define emulate_1op(ctxt, _op)						\
435
	do {								\
436 437 438 439 440
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
441 442 443
		}							\
	} while (0)

444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

#define FOP1E(op,  dst) \
	FOP_ALIGN #op " %" #dst " \n\t" FOP_RET

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

468
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
469 470
	do {								\
		unsigned long _tmp;					\
471 472
		ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX);		\
		ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX);		\
473 474 475 476 477 478 479 480 481 482 483 484
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
485 486
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
487
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val));	\
488 489
	} while (0)

490
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
491
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
492
	do {								\
493
		switch((ctxt)->src.bytes) {				\
494
		case 1:							\
495
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
496 497
			break;						\
		case 2:							\
498
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
499 500
			break;						\
		case 4:							\
501
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
502 503
			break;						\
		case 8: ON64(						\
504
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
505 506 507 508
			break;						\
		}							\
	} while (0)

509 510 511 512 513 514
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
515 516 517 518 519 520 521 522
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
523 524 525
		.next_rip   = ctxt->eip,
	};

526
	return ctxt->ops->intercept(ctxt, &info, stage);
527 528
}

A
Avi Kivity 已提交
529 530 531 532 533
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

534
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
535
{
536
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
537 538
}

A
Avi Kivity 已提交
539 540 541 542 543 544 545 546 547 548 549
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
550 551 552 553 554
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
555
/* Access/update address held in a register, based on addressing mode. */
556
static inline unsigned long
557
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
558
{
559
	if (ctxt->ad_bytes == sizeof(unsigned long))
560 561
		return reg;
	else
562
		return reg & ad_mask(ctxt);
563 564 565
}

static inline unsigned long
566
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
567
{
568
	return address_mask(ctxt, reg);
569 570
}

571 572 573 574 575
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

576
static inline void
577
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
578
{
579 580
	ulong mask;

581
	if (ctxt->ad_bytes == sizeof(unsigned long))
582
		mask = ~0UL;
583
	else
584 585 586 587 588 589
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
590
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
591
}
A
Avi Kivity 已提交
592

593
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
594
{
595
	register_address_increment(ctxt, &ctxt->_eip, rel);
596
}
597

598 599 600 601 602 603 604
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

605
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
606
{
607 608
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
609 610
}

611
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
612 613 614 615
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

616
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
617 618
}

619
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
620
{
621
	if (!ctxt->has_seg_override)
622 623
		return 0;

624
	return ctxt->seg_override;
625 626
}

627 628
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
629
{
630 631 632
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
633
	return X86EMUL_PROPAGATE_FAULT;
634 635
}

636 637 638 639 640
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

641
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
642
{
643
	return emulate_exception(ctxt, GP_VECTOR, err, true);
644 645
}

646 647 648 649 650
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

651
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
652
{
653
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
654 655
}

656
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
657
{
658
	return emulate_exception(ctxt, TS_VECTOR, err, true);
659 660
}

661 662
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
663
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
664 665
}

A
Avi Kivity 已提交
666 667 668 669 670
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

714
static int __linearize(struct x86_emulate_ctxt *ctxt,
715
		     struct segmented_address addr,
716
		     unsigned size, bool write, bool fetch,
717 718
		     ulong *linear)
{
719 720
	struct desc_struct desc;
	bool usable;
721
	ulong la;
722
	u32 lim;
723
	u16 sel;
724
	unsigned cpl;
725

726
	la = seg_base(ctxt, addr.seg) + addr.ea;
727 728 729 730 731 732
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
733 734
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
735 736
		if (!usable)
			goto bad;
737 738 739
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
740 741
			goto bad;
		/* unreadable code segment */
742
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
743 744 745 746 747 748 749
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
750
			/* expand-down segment */
751 752 753 754 755 756
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
757
		cpl = ctxt->ops->cpl(ctxt);
758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
773
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
774
		la &= (u32)-1;
775 776
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
777 778
	*linear = la;
	return X86EMUL_CONTINUE;
779 780
bad:
	if (addr.seg == VCPU_SREG_SS)
781
		return emulate_ss(ctxt, sel);
782
	else
783
		return emulate_gp(ctxt, sel);
784 785
}

786 787 788 789 790 791 792 793 794
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


795 796 797 798 799
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
800 801 802
	int rc;
	ulong linear;

803
	rc = linearize(ctxt, addr, size, false, &linear);
804 805
	if (rc != X86EMUL_CONTINUE)
		return rc;
806
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
807 808
}

809 810 811 812 813 814 815 816
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
817
{
818
	struct fetch_cache *fc = &ctxt->fetch;
819
	int rc;
820
	int size, cur_size;
821

822
	if (ctxt->_eip == fc->end) {
823
		unsigned long linear;
824 825
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
826
		cur_size = fc->end - fc->start;
827 828
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
829
		rc = __linearize(ctxt, addr, size, false, true, &linear);
830
		if (unlikely(rc != X86EMUL_CONTINUE))
831
			return rc;
832 833
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
834
		if (unlikely(rc != X86EMUL_CONTINUE))
835
			return rc;
836
		fc->end += size;
837
	}
838 839
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
840
	return X86EMUL_CONTINUE;
841 842 843
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
844
			 void *dest, unsigned size)
845
{
846
	int rc;
847

848
	/* x86 instructions are limited to 15 bytes. */
849
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
850
		return X86EMUL_UNHANDLEABLE;
851
	while (size--) {
852
		rc = do_insn_fetch_byte(ctxt, dest++);
853
		if (rc != X86EMUL_CONTINUE)
854 855
			return rc;
	}
856
	return X86EMUL_CONTINUE;
857 858
}

859
/* Fetch next part of the instruction being emulated. */
860
#define insn_fetch(_type, _ctxt)					\
861
({	unsigned long _x;						\
862
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
863 864 865 866 867
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

868 869
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
870 871 872 873
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

874 875 876 877 878
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
879
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
880
			     int highbyte_regs)
A
Avi Kivity 已提交
881 882 883 884
{
	void *p;

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
885 886 887
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
888 889 890 891
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
892
			   struct segmented_address addr,
A
Avi Kivity 已提交
893 894 895 896 897 898 899
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
900
	rc = segmented_read_std(ctxt, addr, size, 2);
901
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
902
		return rc;
903
	addr.ea += 2;
904
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
905 906 907
	return rc;
}

908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
961 962 963 964
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
965 966 967 968 969 970 971 972
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
973
#ifdef CONFIG_X86_64
974 975 976 977 978 979 980 981
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
982 983 984 985 986 987 988 989 990 991 992
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
993 994 995 996 997 998 999 1000
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
1001
#ifdef CONFIG_X86_64
1002 1003 1004 1005 1006 1007 1008 1009
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
1010 1011 1012 1013 1014 1015
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1097
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1098
				    struct operand *op)
1099
{
1100 1101
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
1102

1103 1104
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1105

1106
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1107 1108 1109 1110 1111 1112
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1113 1114 1115 1116 1117 1118 1119
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1120

1121
	op->type = OP_REG;
1122
	if (ctxt->d & ByteOp) {
1123
		op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
1124 1125
		op->bytes = 1;
	} else {
1126
		op->addr.reg = decode_register(ctxt, reg, 0);
1127
		op->bytes = ctxt->op_bytes;
1128
	}
1129
	fetch_register_operand(op);
1130 1131 1132
	op->orig_val = op->val;
}

1133 1134 1135 1136 1137 1138
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1139
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1140
			struct operand *op)
1141 1142
{
	u8 sib;
1143
	int index_reg = 0, base_reg = 0, scale;
1144
	int rc = X86EMUL_CONTINUE;
1145
	ulong modrm_ea = 0;
1146

1147 1148 1149 1150
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1151 1152
	}

1153 1154 1155 1156
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1157

1158
	if (ctxt->modrm_mod == 3) {
1159
		op->type = OP_REG;
1160
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1161
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
1162
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1163 1164
			op->type = OP_XMM;
			op->bytes = 16;
1165 1166
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1167 1168
			return rc;
		}
A
Avi Kivity 已提交
1169 1170 1171 1172 1173 1174
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1175
		fetch_register_operand(op);
1176 1177 1178
		return rc;
	}

1179 1180
	op->type = OP_MEM;

1181
	if (ctxt->ad_bytes == 2) {
1182 1183 1184 1185
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1186 1187

		/* 16-bit ModR/M decode. */
1188
		switch (ctxt->modrm_mod) {
1189
		case 0:
1190
			if (ctxt->modrm_rm == 6)
1191
				modrm_ea += insn_fetch(u16, ctxt);
1192 1193
			break;
		case 1:
1194
			modrm_ea += insn_fetch(s8, ctxt);
1195 1196
			break;
		case 2:
1197
			modrm_ea += insn_fetch(u16, ctxt);
1198 1199
			break;
		}
1200
		switch (ctxt->modrm_rm) {
1201
		case 0:
1202
			modrm_ea += bx + si;
1203 1204
			break;
		case 1:
1205
			modrm_ea += bx + di;
1206 1207
			break;
		case 2:
1208
			modrm_ea += bp + si;
1209 1210
			break;
		case 3:
1211
			modrm_ea += bp + di;
1212 1213
			break;
		case 4:
1214
			modrm_ea += si;
1215 1216
			break;
		case 5:
1217
			modrm_ea += di;
1218 1219
			break;
		case 6:
1220
			if (ctxt->modrm_mod != 0)
1221
				modrm_ea += bp;
1222 1223
			break;
		case 7:
1224
			modrm_ea += bx;
1225 1226
			break;
		}
1227 1228 1229
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1230
		modrm_ea = (u16)modrm_ea;
1231 1232
	} else {
		/* 32/64-bit ModR/M decode. */
1233
		if ((ctxt->modrm_rm & 7) == 4) {
1234
			sib = insn_fetch(u8, ctxt);
1235 1236 1237 1238
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1239
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1240
				modrm_ea += insn_fetch(s32, ctxt);
1241
			else {
1242
				modrm_ea += reg_read(ctxt, base_reg);
1243 1244
				adjust_modrm_seg(ctxt, base_reg);
			}
1245
			if (index_reg != 4)
1246
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1247
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1248
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1249
				ctxt->rip_relative = 1;
1250 1251
		} else {
			base_reg = ctxt->modrm_rm;
1252
			modrm_ea += reg_read(ctxt, base_reg);
1253 1254
			adjust_modrm_seg(ctxt, base_reg);
		}
1255
		switch (ctxt->modrm_mod) {
1256
		case 0:
1257
			if (ctxt->modrm_rm == 5)
1258
				modrm_ea += insn_fetch(s32, ctxt);
1259 1260
			break;
		case 1:
1261
			modrm_ea += insn_fetch(s8, ctxt);
1262 1263
			break;
		case 2:
1264
			modrm_ea += insn_fetch(s32, ctxt);
1265 1266 1267
			break;
		}
	}
1268
	op->addr.mem.ea = modrm_ea;
1269 1270 1271 1272 1273
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1274
		      struct operand *op)
1275
{
1276
	int rc = X86EMUL_CONTINUE;
1277

1278
	op->type = OP_MEM;
1279
	switch (ctxt->ad_bytes) {
1280
	case 2:
1281
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1282 1283
		break;
	case 4:
1284
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1285 1286
		break;
	case 8:
1287
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1288 1289 1290 1291 1292 1293
		break;
	}
done:
	return rc;
}

1294
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1295
{
1296
	long sv = 0, mask;
1297

1298 1299
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1300

1301 1302 1303 1304
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1305

1306
		ctxt->dst.addr.mem.ea += (sv >> 3);
1307
	}
1308 1309

	/* only subword offset */
1310
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1311 1312
}

1313 1314
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1315
{
1316
	int rc;
1317
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1318

1319 1320
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1321

1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1334 1335
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1336

1337 1338 1339 1340 1341
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1342 1343 1344
	int rc;
	ulong linear;

1345
	rc = linearize(ctxt, addr, size, false, &linear);
1346 1347
	if (rc != X86EMUL_CONTINUE)
		return rc;
1348
	return read_emulated(ctxt, linear, data, size);
1349 1350 1351 1352 1353 1354 1355
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1356 1357 1358
	int rc;
	ulong linear;

1359
	rc = linearize(ctxt, addr, size, true, &linear);
1360 1361
	if (rc != X86EMUL_CONTINUE)
		return rc;
1362 1363
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1364 1365 1366 1367 1368 1369 1370
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1371 1372 1373
	int rc;
	ulong linear;

1374
	rc = linearize(ctxt, addr, size, true, &linear);
1375 1376
	if (rc != X86EMUL_CONTINUE)
		return rc;
1377 1378
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1379 1380
}

1381 1382 1383 1384
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1385
	struct read_cache *rc = &ctxt->io_read;
1386

1387 1388
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1389
		unsigned int count = ctxt->rep_prefix ?
1390
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1391
		in_page = (ctxt->eflags & EFLG_DF) ?
1392 1393
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1394 1395 1396 1397 1398
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1399
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1400 1401
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1402 1403
	}

1404 1405 1406 1407 1408 1409 1410 1411 1412
	if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1413 1414
	return 1;
}
A
Avi Kivity 已提交
1415

1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1432 1433 1434
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1435
	const struct x86_emulate_ops *ops = ctxt->ops;
1436

1437 1438
	if (selector & 1 << 2) {
		struct desc_struct desc;
1439 1440
		u16 sel;

1441
		memset (dt, 0, sizeof *dt);
1442
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1443
			return;
1444

1445 1446 1447
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1448
		ops->get_gdt(ctxt, dt);
1449
}
1450

1451 1452
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1453 1454
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1455 1456 1457 1458
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1459

1460
	get_descriptor_table_ptr(ctxt, selector, &dt);
1461

1462 1463
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1464

1465
	*desc_addr_p = addr = dt.address + index * 8;
1466 1467
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1468
}
1469

1470 1471 1472 1473 1474 1475 1476
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1477

1478
	get_descriptor_table_ptr(ctxt, selector, &dt);
1479

1480 1481
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1482

1483
	addr = dt.address + index * 8;
1484 1485
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1486
}
1487

1488
/* Does not support long mode */
1489 1490 1491
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
1492
	struct desc_struct seg_desc, old_desc;
1493 1494 1495 1496
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1497
	ulong desc_addr;
1498
	int ret;
1499
	u16 dummy;
1500

1501
	memset(&seg_desc, 0, sizeof seg_desc);
1502

1503 1504 1505
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
1506
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1507 1508 1509 1510
		set_desc_base(&seg_desc, selector << 4);
		goto load;
	}

1511 1512 1513 1514 1515 1516 1517 1518
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1529
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1530 1531 1532 1533 1534 1535
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1536
	/* can't load system descriptor into segment selector */
1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1555
		break;
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1571
		break;
1572 1573 1574
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1575 1576 1577 1578 1579 1580
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1581 1582 1583 1584 1585 1586
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1587
		/*
1588 1589 1590
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1591
		 */
1592 1593 1594 1595
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1596
		break;
1597 1598 1599 1600 1601
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1602
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1603 1604 1605 1606
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1607
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1608 1609 1610 1611 1612 1613
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1633
static int writeback(struct x86_emulate_ctxt *ctxt)
1634 1635 1636
{
	int rc;

1637 1638 1639
	if (ctxt->d & NoWrite)
		return X86EMUL_CONTINUE;

1640
	switch (ctxt->dst.type) {
1641
	case OP_REG:
1642
		write_register_operand(&ctxt->dst);
A
Avi Kivity 已提交
1643
		break;
1644
	case OP_MEM:
1645
		if (ctxt->lock_prefix)
1646
			rc = segmented_cmpxchg(ctxt,
1647 1648 1649 1650
					       ctxt->dst.addr.mem,
					       &ctxt->dst.orig_val,
					       &ctxt->dst.val,
					       ctxt->dst.bytes);
1651
		else
1652
			rc = segmented_write(ctxt,
1653 1654 1655
					     ctxt->dst.addr.mem,
					     &ctxt->dst.val,
					     ctxt->dst.bytes);
1656 1657
		if (rc != X86EMUL_CONTINUE)
			return rc;
1658
		break;
1659 1660 1661 1662 1663 1664 1665 1666
	case OP_MEM_STR:
		rc = segmented_write(ctxt,
				ctxt->dst.addr.mem,
				ctxt->dst.data,
				ctxt->dst.bytes * ctxt->dst.count);
		if (rc != X86EMUL_CONTINUE)
			return rc;
		break;
A
Avi Kivity 已提交
1667
	case OP_XMM:
1668
		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
A
Avi Kivity 已提交
1669
		break;
A
Avi Kivity 已提交
1670 1671 1672
	case OP_MM:
		write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
		break;
1673 1674
	case OP_NONE:
		/* no writeback */
1675
		break;
1676
	default:
1677
		break;
A
Avi Kivity 已提交
1678
	}
1679 1680
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1681

1682
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1683
{
1684
	struct segmented_address addr;
1685

1686
	rsp_increment(ctxt, -bytes);
1687
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1688 1689
	addr.seg = VCPU_SREG_SS;

1690 1691 1692 1693 1694
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1695
	/* Disable writeback. */
1696
	ctxt->dst.type = OP_NONE;
1697
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1698
}
1699

1700 1701 1702 1703
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1704
	struct segmented_address addr;
1705

1706
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1707
	addr.seg = VCPU_SREG_SS;
1708
	rc = segmented_read(ctxt, addr, dest, len);
1709 1710 1711
	if (rc != X86EMUL_CONTINUE)
		return rc;

1712
	rsp_increment(ctxt, len);
1713
	return rc;
1714 1715
}

1716 1717
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1718
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1719 1720
}

1721
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1722
			void *dest, int len)
1723 1724
{
	int rc;
1725 1726
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1727
	int cpl = ctxt->ops->cpl(ctxt);
1728

1729
	rc = emulate_pop(ctxt, &val, len);
1730 1731
	if (rc != X86EMUL_CONTINUE)
		return rc;
1732

1733 1734
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1735

1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1746 1747
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1748 1749 1750 1751 1752
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1753
	}
1754 1755 1756 1757 1758

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1759 1760
}

1761 1762
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1763 1764 1765 1766
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1767 1768
}

A
Avi Kivity 已提交
1769 1770 1771 1772 1773
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1774
	ulong rbp;
A
Avi Kivity 已提交
1775 1776 1777 1778

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1779 1780
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1781 1782
	if (rc != X86EMUL_CONTINUE)
		return rc;
1783
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1784
		      stack_mask(ctxt));
1785 1786
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1787 1788 1789 1790
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1791 1792
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1793
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1794
		      stack_mask(ctxt));
1795
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1796 1797
}

1798
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1799
{
1800 1801
	int seg = ctxt->src2.val;

1802
	ctxt->src.val = get_segment_selector(ctxt, seg);
1803

1804
	return em_push(ctxt);
1805 1806
}

1807
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1808
{
1809
	int seg = ctxt->src2.val;
1810 1811
	unsigned long selector;
	int rc;
1812

1813
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1814 1815 1816
	if (rc != X86EMUL_CONTINUE)
		return rc;

1817
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1818
	return rc;
1819 1820
}

1821
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1822
{
1823
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1824 1825
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1826

1827 1828
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1829
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1830

1831
		rc = em_push(ctxt);
1832 1833
		if (rc != X86EMUL_CONTINUE)
			return rc;
1834

1835
		++reg;
1836 1837
	}

1838
	return rc;
1839 1840
}

1841 1842
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1843
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1844 1845 1846
	return em_push(ctxt);
}

1847
static int em_popa(struct x86_emulate_ctxt *ctxt)
1848
{
1849 1850
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1851

1852 1853
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1854
			rsp_increment(ctxt, ctxt->op_bytes);
1855 1856
			--reg;
		}
1857

1858
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1859 1860 1861
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1862
	}
1863
	return rc;
1864 1865
}

1866
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1867
{
1868
	const struct x86_emulate_ops *ops = ctxt->ops;
1869
	int rc;
1870 1871 1872 1873 1874 1875
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1876
	ctxt->src.val = ctxt->eflags;
1877
	rc = em_push(ctxt);
1878 1879
	if (rc != X86EMUL_CONTINUE)
		return rc;
1880 1881 1882

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1883
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1884
	rc = em_push(ctxt);
1885 1886
	if (rc != X86EMUL_CONTINUE)
		return rc;
1887

1888
	ctxt->src.val = ctxt->_eip;
1889
	rc = em_push(ctxt);
1890 1891 1892
	if (rc != X86EMUL_CONTINUE)
		return rc;

1893
	ops->get_idt(ctxt, &dt);
1894 1895 1896 1897

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1898
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1899 1900 1901
	if (rc != X86EMUL_CONTINUE)
		return rc;

1902
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1903 1904 1905
	if (rc != X86EMUL_CONTINUE)
		return rc;

1906
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1907 1908 1909
	if (rc != X86EMUL_CONTINUE)
		return rc;

1910
	ctxt->_eip = eip;
1911 1912 1913 1914

	return rc;
}

1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1926
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1927 1928 1929
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1930
		return __emulate_int_real(ctxt, irq);
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1941
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1942
{
1943 1944 1945 1946 1947 1948 1949 1950
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1951

1952
	/* TODO: Add stack limit check */
1953

1954
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1955

1956 1957
	if (rc != X86EMUL_CONTINUE)
		return rc;
1958

1959 1960
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1961

1962
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1963

1964 1965
	if (rc != X86EMUL_CONTINUE)
		return rc;
1966

1967
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1968

1969 1970
	if (rc != X86EMUL_CONTINUE)
		return rc;
1971

1972
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1973

1974 1975
	if (rc != X86EMUL_CONTINUE)
		return rc;
1976

1977
	ctxt->_eip = temp_eip;
1978 1979


1980
	if (ctxt->op_bytes == 4)
1981
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1982
	else if (ctxt->op_bytes == 2) {
1983 1984
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1985
	}
1986 1987 1988 1989 1990

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1991 1992
}

1993
static int em_iret(struct x86_emulate_ctxt *ctxt)
1994
{
1995 1996
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1997
		return emulate_iret_real(ctxt);
1998 1999 2000 2001
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2002
	default:
2003 2004
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2005 2006 2007
	}
}

2008 2009 2010 2011 2012
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

2013
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2014

2015
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
2016 2017 2018
	if (rc != X86EMUL_CONTINUE)
		return rc;

2019 2020
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2021 2022 2023
	return X86EMUL_CONTINUE;
}

2024
static int em_grp2(struct x86_emulate_ctxt *ctxt)
2025
{
2026
	switch (ctxt->modrm_reg) {
2027
	case 0:	/* rol */
2028
		emulate_2op_SrcB(ctxt, "rol");
2029 2030
		break;
	case 1:	/* ror */
2031
		emulate_2op_SrcB(ctxt, "ror");
2032 2033
		break;
	case 2:	/* rcl */
2034
		emulate_2op_SrcB(ctxt, "rcl");
2035 2036
		break;
	case 3:	/* rcr */
2037
		emulate_2op_SrcB(ctxt, "rcr");
2038 2039 2040
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
2041
		emulate_2op_SrcB(ctxt, "sal");
2042 2043
		break;
	case 5:	/* shr */
2044
		emulate_2op_SrcB(ctxt, "shr");
2045 2046
		break;
	case 7:	/* sar */
2047
		emulate_2op_SrcB(ctxt, "sar");
2048 2049
		break;
	}
2050
	return X86EMUL_CONTINUE;
2051 2052
}

2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
static int em_not(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = ~ctxt->dst.val;
	return X86EMUL_CONTINUE;
}

static int em_neg(struct x86_emulate_ctxt *ctxt)
{
	emulate_1op(ctxt, "neg");
	return X86EMUL_CONTINUE;
}

static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
2082
{
2083
	u8 de = 0;
2084

2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
2096 2097
	if (de)
		return emulate_de(ctxt);
2098
	return X86EMUL_CONTINUE;
2099 2100
}

2101
static int em_grp45(struct x86_emulate_ctxt *ctxt)
2102
{
2103
	int rc = X86EMUL_CONTINUE;
2104

2105
	switch (ctxt->modrm_reg) {
2106
	case 0:	/* inc */
2107
		emulate_1op(ctxt, "inc");
2108 2109
		break;
	case 1:	/* dec */
2110
		emulate_1op(ctxt, "dec");
2111
		break;
2112 2113
	case 2: /* call near abs */ {
		long int old_eip;
2114 2115 2116
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
2117
		rc = em_push(ctxt);
2118 2119
		break;
	}
2120
	case 4: /* jmp abs */
2121
		ctxt->_eip = ctxt->src.val;
2122
		break;
2123 2124 2125
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2126
	case 6:	/* push */
2127
		rc = em_push(ctxt);
2128 2129
		break;
	}
2130
	return rc;
2131 2132
}

2133
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2134
{
2135
	u64 old = ctxt->dst.orig_val64;
2136

2137 2138 2139 2140
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2141
		ctxt->eflags &= ~EFLG_ZF;
2142
	} else {
2143 2144
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2145

2146
		ctxt->eflags |= EFLG_ZF;
2147
	}
2148
	return X86EMUL_CONTINUE;
2149 2150
}

2151 2152
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2153 2154 2155
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2156 2157 2158
	return em_pop(ctxt);
}

2159
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2160 2161 2162 2163
{
	int rc;
	unsigned long cs;

2164
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2165
	if (rc != X86EMUL_CONTINUE)
2166
		return rc;
2167 2168 2169
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2170
	if (rc != X86EMUL_CONTINUE)
2171
		return rc;
2172
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2173 2174 2175
	return rc;
}

2176 2177 2178 2179
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2180
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2181 2182 2183 2184 2185 2186 2187 2188
	emulate_2op_SrcV(ctxt, "cmp");

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2189
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2190 2191 2192 2193
	}
	return X86EMUL_CONTINUE;
}

2194
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2195
{
2196
	int seg = ctxt->src2.val;
2197 2198 2199
	unsigned short sel;
	int rc;

2200
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2201

2202
	rc = load_segment_descriptor(ctxt, sel, seg);
2203 2204 2205
	if (rc != X86EMUL_CONTINUE)
		return rc;

2206
	ctxt->dst.val = ctxt->src.val;
2207 2208 2209
	return rc;
}

2210
static void
2211
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2212
			struct desc_struct *cs, struct desc_struct *ss)
2213 2214
{
	cs->l = 0;		/* will be adjusted later */
2215
	set_desc_base(cs, 0);	/* flat segment */
2216
	cs->g = 1;		/* 4kb granularity */
2217
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2218 2219 2220
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2221 2222
	cs->p = 1;
	cs->d = 1;
2223
	cs->avl = 0;
2224

2225 2226
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2227 2228 2229
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2230
	ss->d = 1;		/* 32bit stack segment */
2231
	ss->dpl = 0;
2232
	ss->p = 1;
2233 2234
	ss->l = 0;
	ss->avl = 0;
2235 2236
}

2237 2238 2239 2240 2241
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2242 2243
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2244 2245 2246 2247
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2248 2249
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2250
	const struct x86_emulate_ops *ops = ctxt->ops;
2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2287 2288 2289 2290 2291

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2292
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2293
{
2294
	const struct x86_emulate_ops *ops = ctxt->ops;
2295
	struct desc_struct cs, ss;
2296
	u64 msr_data;
2297
	u16 cs_sel, ss_sel;
2298
	u64 efer = 0;
2299 2300

	/* syscall is not available in real mode */
2301
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2302 2303
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2304

2305 2306 2307
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2308
	ops->get_msr(ctxt, MSR_EFER, &efer);
2309
	setup_syscalls_segments(ctxt, &cs, &ss);
2310

2311 2312 2313
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2314
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2315
	msr_data >>= 32;
2316 2317
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2318

2319
	if (efer & EFER_LMA) {
2320
		cs.d = 0;
2321 2322
		cs.l = 1;
	}
2323 2324
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2325

2326
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2327
	if (efer & EFER_LMA) {
2328
#ifdef CONFIG_X86_64
2329
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2330

2331
		ops->get_msr(ctxt,
2332 2333
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2334
		ctxt->_eip = msr_data;
2335

2336
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2337 2338 2339 2340
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2341
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2342
		ctxt->_eip = (u32)msr_data;
2343 2344 2345 2346

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2347
	return X86EMUL_CONTINUE;
2348 2349
}

2350
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2351
{
2352
	const struct x86_emulate_ops *ops = ctxt->ops;
2353
	struct desc_struct cs, ss;
2354
	u64 msr_data;
2355
	u16 cs_sel, ss_sel;
2356
	u64 efer = 0;
2357

2358
	ops->get_msr(ctxt, MSR_EFER, &efer);
2359
	/* inject #GP if in real mode */
2360 2361
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2362

2363 2364 2365 2366 2367 2368 2369 2370
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2371 2372 2373
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2374 2375
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2376

2377
	setup_syscalls_segments(ctxt, &cs, &ss);
2378

2379
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2380 2381
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2382 2383
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2384 2385
		break;
	case X86EMUL_MODE_PROT64:
2386 2387
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2388
		break;
2389 2390
	default:
		break;
2391 2392 2393
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2394 2395 2396 2397
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2398
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2399
		cs.d = 0;
2400 2401 2402
		cs.l = 1;
	}

2403 2404
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2405

2406
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2407
	ctxt->_eip = msr_data;
2408

2409
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2410
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2411

2412
	return X86EMUL_CONTINUE;
2413 2414
}

2415
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2416
{
2417
	const struct x86_emulate_ops *ops = ctxt->ops;
2418
	struct desc_struct cs, ss;
2419 2420
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2421
	u16 cs_sel = 0, ss_sel = 0;
2422

2423 2424
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2425 2426
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2427

2428
	setup_syscalls_segments(ctxt, &cs, &ss);
2429

2430
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2431 2432 2433 2434 2435 2436
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2437
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2438 2439
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2440
		cs_sel = (u16)(msr_data + 16);
2441 2442
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2443
		ss_sel = (u16)(msr_data + 24);
2444 2445
		break;
	case X86EMUL_MODE_PROT64:
2446
		cs_sel = (u16)(msr_data + 32);
2447 2448
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2449 2450
		ss_sel = cs_sel + 8;
		cs.d = 0;
2451 2452 2453
		cs.l = 1;
		break;
	}
2454 2455
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2456

2457 2458
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2459

2460 2461
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2462

2463
	return X86EMUL_CONTINUE;
2464 2465
}

2466
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2467 2468 2469 2470 2471 2472 2473
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2474
	return ctxt->ops->cpl(ctxt) > iopl;
2475 2476 2477 2478 2479
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2480
	const struct x86_emulate_ops *ops = ctxt->ops;
2481
	struct desc_struct tr_seg;
2482
	u32 base3;
2483
	int r;
2484
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2485
	unsigned mask = (1 << len) - 1;
2486
	unsigned long base;
2487

2488
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2489
	if (!tr_seg.p)
2490
		return false;
2491
	if (desc_limit_scaled(&tr_seg) < 103)
2492
		return false;
2493 2494 2495 2496
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2497
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2498 2499
	if (r != X86EMUL_CONTINUE)
		return false;
2500
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2501
		return false;
2502
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2513 2514 2515
	if (ctxt->perm_ok)
		return true;

2516 2517
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2518
			return false;
2519 2520 2521

	ctxt->perm_ok = true;

2522 2523 2524
	return true;
}

2525 2526 2527
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2528
	tss->ip = ctxt->_eip;
2529
	tss->flag = ctxt->eflags;
2530 2531 2532 2533 2534 2535 2536 2537
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2538

2539 2540 2541 2542 2543
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2544 2545 2546 2547 2548 2549 2550
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2551
	ctxt->_eip = tss->ip;
2552
	ctxt->eflags = tss->flag | 2;
2553 2554 2555 2556 2557 2558 2559 2560
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2561 2562 2563 2564 2565

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2566 2567 2568 2569 2570
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2571 2572

	/*
G
Guo Chao 已提交
2573
	 * Now load segment descriptors. If fault happens at this stage
2574 2575
	 * it is handled in a context of new task
	 */
2576
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2577 2578
	if (ret != X86EMUL_CONTINUE)
		return ret;
2579
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2580 2581
	if (ret != X86EMUL_CONTINUE)
		return ret;
2582
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2583 2584
	if (ret != X86EMUL_CONTINUE)
		return ret;
2585
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2586 2587
	if (ret != X86EMUL_CONTINUE)
		return ret;
2588
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2599
	const struct x86_emulate_ops *ops = ctxt->ops;
2600 2601
	struct tss_segment_16 tss_seg;
	int ret;
2602
	u32 new_tss_base = get_desc_base(new_desc);
2603

2604
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2605
			    &ctxt->exception);
2606
	if (ret != X86EMUL_CONTINUE)
2607 2608 2609
		/* FIXME: need to provide precise fault address */
		return ret;

2610
	save_state_to_tss16(ctxt, &tss_seg);
2611

2612
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2613
			     &ctxt->exception);
2614
	if (ret != X86EMUL_CONTINUE)
2615 2616 2617
		/* FIXME: need to provide precise fault address */
		return ret;

2618
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2619
			    &ctxt->exception);
2620
	if (ret != X86EMUL_CONTINUE)
2621 2622 2623 2624 2625 2626
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2627
		ret = ops->write_std(ctxt, new_tss_base,
2628 2629
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2630
				     &ctxt->exception);
2631
		if (ret != X86EMUL_CONTINUE)
2632 2633 2634 2635
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2636
	return load_state_from_tss16(ctxt, &tss_seg);
2637 2638 2639 2640 2641
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2642
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2643
	tss->eip = ctxt->_eip;
2644
	tss->eflags = ctxt->eflags;
2645 2646 2647 2648 2649 2650 2651 2652
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2653

2654 2655 2656 2657 2658 2659 2660
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2661 2662 2663 2664 2665 2666 2667
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2668
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2669
		return emulate_gp(ctxt, 0);
2670
	ctxt->_eip = tss->eip;
2671
	ctxt->eflags = tss->eflags | 2;
2672 2673

	/* General purpose registers */
2674 2675 2676 2677 2678 2679 2680 2681
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2682 2683 2684 2685 2686

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2687 2688 2689 2690 2691 2692 2693
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2694

2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2713 2714 2715 2716
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2717
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2718 2719
	if (ret != X86EMUL_CONTINUE)
		return ret;
2720
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2721 2722
	if (ret != X86EMUL_CONTINUE)
		return ret;
2723
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2724 2725
	if (ret != X86EMUL_CONTINUE)
		return ret;
2726
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2727 2728
	if (ret != X86EMUL_CONTINUE)
		return ret;
2729
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2730 2731
	if (ret != X86EMUL_CONTINUE)
		return ret;
2732
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2733 2734
	if (ret != X86EMUL_CONTINUE)
		return ret;
2735
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2746
	const struct x86_emulate_ops *ops = ctxt->ops;
2747 2748
	struct tss_segment_32 tss_seg;
	int ret;
2749
	u32 new_tss_base = get_desc_base(new_desc);
2750

2751
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2752
			    &ctxt->exception);
2753
	if (ret != X86EMUL_CONTINUE)
2754 2755 2756
		/* FIXME: need to provide precise fault address */
		return ret;

2757
	save_state_to_tss32(ctxt, &tss_seg);
2758

2759
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2760
			     &ctxt->exception);
2761
	if (ret != X86EMUL_CONTINUE)
2762 2763 2764
		/* FIXME: need to provide precise fault address */
		return ret;

2765
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2766
			    &ctxt->exception);
2767
	if (ret != X86EMUL_CONTINUE)
2768 2769 2770 2771 2772 2773
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2774
		ret = ops->write_std(ctxt, new_tss_base,
2775 2776
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2777
				     &ctxt->exception);
2778
		if (ret != X86EMUL_CONTINUE)
2779 2780 2781 2782
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2783
	return load_state_from_tss32(ctxt, &tss_seg);
2784 2785 2786
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2787
				   u16 tss_selector, int idt_index, int reason,
2788
				   bool has_error_code, u32 error_code)
2789
{
2790
	const struct x86_emulate_ops *ops = ctxt->ops;
2791 2792
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2793
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2794
	ulong old_tss_base =
2795
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2796
	u32 desc_limit;
2797
	ulong desc_addr;
2798 2799 2800

	/* FIXME: old_tss_base == ~0 ? */

2801
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2802 2803
	if (ret != X86EMUL_CONTINUE)
		return ret;
2804
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2805 2806 2807 2808 2809
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2810 2811 2812 2813 2814
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2815
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2836 2837
	}

2838

2839 2840 2841 2842
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2843
		emulate_ts(ctxt, tss_selector & 0xfffc);
2844 2845 2846 2847 2848
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2849
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2850 2851 2852 2853 2854 2855
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2856
	   note that old_tss_sel is not used after this point */
2857 2858 2859 2860
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2861
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2862 2863
				     old_tss_base, &next_tss_desc);
	else
2864
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2865
				     old_tss_base, &next_tss_desc);
2866 2867
	if (ret != X86EMUL_CONTINUE)
		return ret;
2868 2869 2870 2871 2872 2873

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2874
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2875 2876
	}

2877
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2878
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2879

2880
	if (has_error_code) {
2881 2882 2883
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2884
		ret = em_push(ctxt);
2885 2886
	}

2887 2888 2889 2890
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2891
			 u16 tss_selector, int idt_index, int reason,
2892
			 bool has_error_code, u32 error_code)
2893 2894 2895
{
	int rc;

2896
	invalidate_registers(ctxt);
2897 2898
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2899

2900
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2901
				     has_error_code, error_code);
2902

2903
	if (rc == X86EMUL_CONTINUE) {
2904
		ctxt->eip = ctxt->_eip;
2905 2906
		writeback_registers(ctxt);
	}
2907

2908
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2909 2910
}

2911 2912
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2913
{
2914
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2915

2916 2917
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2918 2919
}

2920 2921 2922 2923 2924 2925
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2926
	al = ctxt->dst.val;
2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2944
	ctxt->dst.val = al;
2945
	/* Set PF, ZF, SF */
2946 2947 2948
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2949
	emulate_2op_SrcV(ctxt, "or");
2950 2951 2952 2953 2954 2955 2956 2957
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

	ctxt->eflags &= ~(X86_EFLAGS_PF | X86_EFLAGS_SF | X86_EFLAGS_ZF);

	if (!al)
		ctxt->eflags |= X86_EFLAGS_ZF;
	if (!(al & 1))
		ctxt->eflags |= X86_EFLAGS_PF;
	if (al & 0x80)
		ctxt->eflags |= X86_EFLAGS_SF;

	return X86EMUL_CONTINUE;
}

2979 2980 2981 2982 2983 2984 2985 2986 2987
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2988 2989 2990 2991 2992 2993
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2994
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2995
	old_eip = ctxt->_eip;
2996

2997
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2998
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2999 3000
		return X86EMUL_CONTINUE;

3001 3002
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
3003

3004
	ctxt->src.val = old_cs;
3005
	rc = em_push(ctxt);
3006 3007 3008
	if (rc != X86EMUL_CONTINUE)
		return rc;

3009
	ctxt->src.val = old_eip;
3010
	return em_push(ctxt);
3011 3012
}

3013 3014 3015 3016
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3017 3018 3019 3020
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
3021 3022
	if (rc != X86EMUL_CONTINUE)
		return rc;
3023
	rsp_increment(ctxt, ctxt->src.val);
3024 3025 3026
	return X86EMUL_CONTINUE;
}

3027 3028
static int em_add(struct x86_emulate_ctxt *ctxt)
{
3029
	emulate_2op_SrcV(ctxt, "add");
3030 3031 3032 3033 3034
	return X86EMUL_CONTINUE;
}

static int em_or(struct x86_emulate_ctxt *ctxt)
{
3035
	emulate_2op_SrcV(ctxt, "or");
3036 3037 3038 3039 3040
	return X86EMUL_CONTINUE;
}

static int em_adc(struct x86_emulate_ctxt *ctxt)
{
3041
	emulate_2op_SrcV(ctxt, "adc");
3042 3043 3044 3045 3046
	return X86EMUL_CONTINUE;
}

static int em_sbb(struct x86_emulate_ctxt *ctxt)
{
3047
	emulate_2op_SrcV(ctxt, "sbb");
3048 3049 3050 3051 3052
	return X86EMUL_CONTINUE;
}

static int em_and(struct x86_emulate_ctxt *ctxt)
{
3053
	emulate_2op_SrcV(ctxt, "and");
3054 3055 3056 3057 3058
	return X86EMUL_CONTINUE;
}

static int em_sub(struct x86_emulate_ctxt *ctxt)
{
3059
	emulate_2op_SrcV(ctxt, "sub");
3060 3061 3062 3063 3064
	return X86EMUL_CONTINUE;
}

static int em_xor(struct x86_emulate_ctxt *ctxt)
{
3065
	emulate_2op_SrcV(ctxt, "xor");
3066 3067 3068 3069 3070
	return X86EMUL_CONTINUE;
}

static int em_cmp(struct x86_emulate_ctxt *ctxt)
{
3071
	emulate_2op_SrcV(ctxt, "cmp");
3072
	/* Disable writeback. */
3073
	ctxt->dst.type = OP_NONE;
3074 3075 3076
	return X86EMUL_CONTINUE;
}

3077 3078
static int em_test(struct x86_emulate_ctxt *ctxt)
{
3079
	emulate_2op_SrcV(ctxt, "test");
3080 3081
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
3082 3083 3084
	return X86EMUL_CONTINUE;
}

3085 3086 3087
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3088 3089
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3090 3091

	/* Write back the memory destination with implicit LOCK prefix. */
3092 3093
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3094 3095 3096
	return X86EMUL_CONTINUE;
}

3097
static int em_imul(struct x86_emulate_ctxt *ctxt)
3098
{
3099
	emulate_2op_SrcV_nobyte(ctxt, "imul");
3100 3101 3102
	return X86EMUL_CONTINUE;
}

3103 3104
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3105
	ctxt->dst.val = ctxt->src2.val;
3106 3107 3108
	return em_imul(ctxt);
}

3109 3110
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3111 3112
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3113
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3114
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3115 3116 3117 3118

	return X86EMUL_CONTINUE;
}

3119 3120 3121 3122
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3123
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3124 3125
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3126 3127 3128
	return X86EMUL_CONTINUE;
}

3129 3130 3131 3132
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3133
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3134
		return emulate_gp(ctxt, 0);
3135 3136
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3137 3138 3139
	return X86EMUL_CONTINUE;
}

3140 3141
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
3142
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
3143 3144 3145
	return X86EMUL_CONTINUE;
}

3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3174 3175 3176 3177
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3178 3179 3180
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3181 3182 3183 3184 3185 3186 3187 3188 3189
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3190
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3191 3192
		return emulate_gp(ctxt, 0);

3193 3194
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3195 3196 3197
	return X86EMUL_CONTINUE;
}

3198 3199
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3200
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3201 3202
		return emulate_ud(ctxt);

3203
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3204 3205 3206 3207 3208
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3209
	u16 sel = ctxt->src.val;
3210

3211
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3212 3213
		return emulate_ud(ctxt);

3214
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3215 3216 3217
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3218 3219
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3220 3221
}

A
Avi Kivity 已提交
3222 3223 3224 3225 3226 3227 3228 3229 3230
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3231 3232 3233 3234 3235 3236 3237 3238 3239
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3240 3241
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3242 3243 3244
	int rc;
	ulong linear;

3245
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3246
	if (rc == X86EMUL_CONTINUE)
3247
		ctxt->ops->invlpg(ctxt, linear);
3248
	/* Disable writeback. */
3249
	ctxt->dst.type = OP_NONE;
3250 3251 3252
	return X86EMUL_CONTINUE;
}

3253 3254 3255 3256 3257 3258 3259 3260 3261 3262
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3263 3264 3265 3266
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3267
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3268 3269 3270 3271 3272 3273 3274
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3275
	ctxt->_eip = ctxt->eip;
3276
	/* Disable writeback. */
3277
	ctxt->dst.type = OP_NONE;
3278 3279 3280
	return X86EMUL_CONTINUE;
}

3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3310 3311 3312 3313 3314
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3315 3316
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3317
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3318
			     &desc_ptr.size, &desc_ptr.address,
3319
			     ctxt->op_bytes);
3320 3321 3322 3323
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3324
	ctxt->dst.type = OP_NONE;
3325 3326 3327
	return X86EMUL_CONTINUE;
}

3328
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3329 3330 3331
{
	int rc;

3332 3333
	rc = ctxt->ops->fix_hypercall(ctxt);

3334
	/* Disable writeback. */
3335
	ctxt->dst.type = OP_NONE;
3336 3337 3338 3339 3340 3341 3342 3343
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3344 3345
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3346
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3347
			     &desc_ptr.size, &desc_ptr.address,
3348
			     ctxt->op_bytes);
3349 3350 3351 3352
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3353
	ctxt->dst.type = OP_NONE;
3354 3355 3356 3357 3358
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3359 3360
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3361 3362 3363 3364 3365 3366
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3367 3368
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3369 3370 3371
	return X86EMUL_CONTINUE;
}

3372 3373
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3374 3375
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3376 3377
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3378 3379 3380 3381 3382 3383

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3384
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3385
		jmp_rel(ctxt, ctxt->src.val);
3386 3387 3388 3389

	return X86EMUL_CONTINUE;
}

3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455
static int em_bt(struct x86_emulate_ctxt *ctxt)
{
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	/* only subword offset */
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;

	emulate_2op_SrcV_nobyte(ctxt, "bt");
	return X86EMUL_CONTINUE;
}

static int em_bts(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "bts");
	return X86EMUL_CONTINUE;
}

static int em_btr(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btr");
	return X86EMUL_CONTINUE;
}

static int em_btc(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btc");
	return X86EMUL_CONTINUE;
}

3456 3457
static int em_bsf(struct x86_emulate_ctxt *ctxt)
{
3458
	emulate_2op_SrcV_nobyte(ctxt, "bsf");
3459 3460 3461 3462 3463
	return X86EMUL_CONTINUE;
}

static int em_bsr(struct x86_emulate_ctxt *ctxt)
{
3464
	emulate_2op_SrcV_nobyte(ctxt, "bsr");
3465 3466 3467
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3468 3469 3470 3471
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3472 3473
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3474
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3475 3476 3477 3478
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3479 3480 3481
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3482 3483
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3484 3485
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3486 3487 3488
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3518
	if (!valid_cr(ctxt->modrm_reg))
3519 3520 3521 3522 3523 3524 3525
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3526 3527
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3528
	u64 efer = 0;
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3546
		u64 cr4;
3547 3548 3549 3550
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3551 3552
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3553 3554 3555 3556 3557 3558 3559 3560 3561 3562

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3563 3564
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3565
			rsvd = CR3_L_MODE_RESERVED_BITS;
3566
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3567
			rsvd = CR3_PAE_RESERVED_BITS;
3568
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3569 3570 3571 3572 3573 3574 3575 3576
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3577
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3589 3590 3591 3592
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3593
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3594 3595 3596 3597 3598 3599 3600

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3601
	int dr = ctxt->modrm_reg;
3602 3603 3604 3605 3606
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3607
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3619 3620
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3621 3622 3623 3624 3625 3626 3627

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3628 3629 3630 3631
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3632
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3633 3634 3635 3636 3637 3638 3639 3640 3641

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3642
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3643 3644

	/* Valid physical address? */
3645
	if (rax & 0xffff000000000000ULL)
3646 3647 3648 3649 3650
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3651 3652
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3653
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3654

3655
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3656 3657 3658 3659 3660
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3661 3662
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3663
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3664
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3665

3666
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3667 3668 3669 3670 3671 3672
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3673 3674
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3675 3676
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3677 3678 3679 3680 3681 3682 3683
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3684 3685
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3686 3687 3688 3689 3690
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3691
#define D(_y) { .flags = (_y) }
3692
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3693 3694
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3695
#define N    D(0)
3696
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3697 3698
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3699
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3700
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3701
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3702 3703
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3704 3705 3706
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3707
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3708

3709
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3710
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3711
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3712 3713
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3714

3715 3716 3717
#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3718

3719
static const struct opcode group7_rm1[] = {
3720 3721
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3722 3723 3724
	N, N, N, N, N, N,
};

3725
static const struct opcode group7_rm3[] = {
3726 3727 3728 3729 3730 3731 3732 3733
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3734
};
3735

3736
static const struct opcode group7_rm7[] = {
3737
	N,
3738
	DIP(SrcNone, rdtscp, check_rdtsc),
3739 3740
	N, N, N, N, N, N,
};
3741

3742
static const struct opcode group1[] = {
3743
	I(Lock, em_add),
3744
	I(Lock | PageTable, em_or),
3745 3746
	I(Lock, em_adc),
	I(Lock, em_sbb),
3747
	I(Lock | PageTable, em_and),
3748 3749 3750
	I(Lock, em_sub),
	I(Lock, em_xor),
	I(0, em_cmp),
3751 3752
};

3753
static const struct opcode group1A[] = {
3754
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3755 3756
};

3757
static const struct opcode group3[] = {
3758 3759 3760 3761 3762 3763 3764 3765
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcNone | Lock, em_not),
	I(DstMem | SrcNone | Lock, em_neg),
	I(SrcMem, em_mul_ex),
	I(SrcMem, em_imul_ex),
	I(SrcMem, em_div_ex),
	I(SrcMem, em_idiv_ex),
3766 3767
};

3768
static const struct opcode group4[] = {
3769 3770
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
3771 3772 3773
	N, N, N, N, N, N,
};

3774
static const struct opcode group5[] = {
3775 3776 3777 3778 3779 3780 3781
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
	I(SrcMem | Stack,			em_grp45), N,
3782 3783
};

3784
static const struct opcode group6[] = {
3785 3786
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3787
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3788
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3789 3790 3791
	N, N, N, N,
};

3792
static const struct group_dual group7 = { {
3793 3794
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3795 3796 3797 3798 3799
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3800
}, {
3801
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3802
	EXT(0, group7_rm1),
3803
	N, EXT(0, group7_rm3),
3804 3805 3806
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3807 3808
} };

3809
static const struct opcode group8[] = {
3810
	N, N, N, N,
3811 3812 3813 3814
	I(DstMem | SrcImmByte,				em_bt),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	I(DstMem | SrcImmByte | Lock,			em_btr),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3815 3816
};

3817
static const struct group_dual group9 = { {
3818
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3819 3820 3821 3822
}, {
	N, N, N, N, N, N, N, N,
} };

3823
static const struct opcode group11[] = {
3824
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3825
	X7(D(Undefined)),
3826 3827
};

3828
static const struct gprefix pfx_0f_6f_0f_7f = {
3829
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3830 3831
};

3832
static const struct gprefix pfx_vmovntpx = {
3833 3834 3835
	I(0, em_mov), N, N, N,
};

3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3899
static const struct opcode opcode_table[256] = {
3900
	/* 0x00 - 0x07 */
3901
	I6ALU(Lock, em_add),
3902 3903
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3904
	/* 0x08 - 0x0F */
3905
	I6ALU(Lock | PageTable, em_or),
3906 3907
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3908
	/* 0x10 - 0x17 */
3909
	I6ALU(Lock, em_adc),
3910 3911
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3912
	/* 0x18 - 0x1F */
3913
	I6ALU(Lock, em_sbb),
3914 3915
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3916
	/* 0x20 - 0x27 */
3917
	I6ALU(Lock | PageTable, em_and), N, N,
3918
	/* 0x28 - 0x2F */
3919
	I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3920
	/* 0x30 - 0x37 */
3921
	I6ALU(Lock, em_xor), N, N,
3922
	/* 0x38 - 0x3F */
3923
	I6ALU(0, em_cmp), N, N,
3924 3925 3926
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
3927
	X8(I(SrcReg | Stack, em_push)),
3928
	/* 0x58 - 0x5F */
3929
	X8(I(DstReg | Stack, em_pop)),
3930
	/* 0x60 - 0x67 */
3931 3932
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3933 3934 3935
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3936 3937
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3938 3939
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3940
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3941
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3942 3943 3944
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3945 3946 3947 3948
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3949
	I2bv(DstMem | SrcReg | ModRM, em_test),
3950
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3951
	/* 0x88 - 0x8F */
3952
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3953
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3954
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3955 3956 3957
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3958
	/* 0x90 - 0x97 */
3959
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3960
	/* 0x98 - 0x9F */
3961
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3962
	I(SrcImmFAddr | No64, em_call_far), N,
3963
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3964
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3965
	/* 0xA0 - 0xA7 */
3966
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3967
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3968
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3969
	I2bv(SrcSI | DstDI | String, em_cmp),
3970
	/* 0xA8 - 0xAF */
3971
	I2bv(DstAcc | SrcImm, em_test),
3972 3973
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3974
	I2bv(SrcAcc | DstDI | String, em_cmp),
3975
	/* 0xB0 - 0xB7 */
3976
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3977
	/* 0xB8 - 0xBF */
3978
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3979
	/* 0xC0 - 0xC7 */
3980
	D2bv(DstMem | SrcImmByte | ModRM),
3981
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3982
	I(ImplicitOps | Stack, em_ret),
3983 3984
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3985
	G(ByteOp, group11), G(0, group11),
3986
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3987 3988
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
	N, I(ImplicitOps | Stack, em_ret_far),
3989
	D(ImplicitOps), DI(SrcImmByte, intn),
3990
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3991
	/* 0xD0 - 0xD7 */
3992
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
3993
	N, I(DstAcc | SrcImmByte | No64, em_aad), N, N,
3994
	/* 0xD8 - 0xDF */
3995
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3996
	/* 0xE0 - 0xE7 */
3997 3998
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3999 4000
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4001
	/* 0xE8 - 0xEF */
4002
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
4003
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
4004 4005
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4006
	/* 0xF0 - 0xF7 */
4007
	N, DI(ImplicitOps, icebp), N, N,
4008 4009
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
4010
	/* 0xF8 - 0xFF */
4011 4012
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4013 4014 4015
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

4016
static const struct opcode twobyte_table[256] = {
4017
	/* 0x00 - 0x0F */
4018
	G(0, group6), GD(0, &group7), N, N,
4019 4020
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
4021
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4022 4023 4024 4025
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
4026
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
4027
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
4028 4029
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
4030
	N, N, N, N,
4031 4032
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
4033
	/* 0x30 - 0x3F */
4034
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4035
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4036
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4037
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4038 4039
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
4040
	N, N,
4041 4042 4043 4044 4045 4046
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4047 4048 4049 4050
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4051
	/* 0x70 - 0x7F */
4052 4053 4054 4055
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4056 4057 4058
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
4059
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4060
	/* 0xA0 - 0xA7 */
4061
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
A
Avi Kivity 已提交
4062
	II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
4063 4064 4065
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
4066
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4067
	DI(ImplicitOps, rsm),
4068
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4069 4070
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
4071
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
4072
	/* 0xB0 - 0xB7 */
4073
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4074
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4075
	I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4076 4077
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4078
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4079 4080
	/* 0xB8 - 0xBF */
	N, N,
4081 4082
	G(BitOp, group8),
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4083
	I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
4084
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4085
	/* 0xC0 - 0xC7 */
4086
	D2bv(DstMem | SrcReg | ModRM | Lock),
4087
	N, D(DstMem | SrcReg | ModRM | Mov),
4088
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4089 4090
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
4104
#undef GP
4105
#undef EXT
4106

4107
#undef D2bv
4108
#undef D2bvIP
4109
#undef I2bv
4110
#undef I2bvIP
4111
#undef I6ALU
4112

4113
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4114 4115 4116
{
	unsigned size;

4117
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4130
	op->addr.mem.ea = ctxt->_eip;
4131 4132 4133
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4134
		op->val = insn_fetch(s8, ctxt);
4135 4136
		break;
	case 2:
4137
		op->val = insn_fetch(s16, ctxt);
4138 4139
		break;
	case 4:
4140
		op->val = insn_fetch(s32, ctxt);
4141
		break;
4142 4143 4144
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4163 4164 4165 4166 4167 4168 4169
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4170
		decode_register_operand(ctxt, op);
4171 4172
		break;
	case OpImmUByte:
4173
		rc = decode_imm(ctxt, op, 1, false);
4174 4175
		break;
	case OpMem:
4176
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4177 4178 4179 4180
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
4181 4182 4183
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4184 4185 4186
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
4187 4188 4189
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4190
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4191 4192 4193 4194 4195 4196 4197
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4198
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4199 4200
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4201
		op->count = 1;
4202 4203 4204 4205
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4206
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4207 4208
		fetch_register_operand(op);
		break;
4209 4210
	case OpCL:
		op->bytes = 1;
4211
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4223 4224 4225
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4226 4227 4228
	case OpMem8:
		ctxt->memop.bytes = 1;
		goto mem_common;
4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4245
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4246 4247
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4248
		op->count = 1;
4249 4250 4251 4252 4253 4254 4255 4256 4257 4258
		break;
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4288
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4289 4290 4291
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4292
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4293
	bool op_prefix = false;
4294
	struct opcode opcode;
4295

4296 4297
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4298 4299 4300
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
4301
	if (insn_len > 0)
4302
		memcpy(ctxt->fetch.data, insn, insn_len);
4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4320
		return EMULATION_FAILED;
4321 4322
	}

4323 4324
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4325 4326 4327

	/* Legacy prefixes. */
	for (;;) {
4328
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4329
		case 0x66:	/* operand-size override */
4330
			op_prefix = true;
4331
			/* switch between 2/4 bytes */
4332
			ctxt->op_bytes = def_op_bytes ^ 6;
4333 4334 4335 4336
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4337
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4338 4339
			else
				/* switch between 2/4 bytes */
4340
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4341 4342 4343 4344 4345
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4346
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4347 4348 4349
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4350
			set_seg_override(ctxt, ctxt->b & 7);
4351 4352 4353 4354
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4355
			ctxt->rex_prefix = ctxt->b;
4356 4357
			continue;
		case 0xf0:	/* LOCK */
4358
			ctxt->lock_prefix = 1;
4359 4360 4361
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4362
			ctxt->rep_prefix = ctxt->b;
4363 4364 4365 4366 4367 4368 4369
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4370
		ctxt->rex_prefix = 0;
4371 4372 4373 4374 4375
	}

done_prefixes:

	/* REX prefix. */
4376 4377
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4378 4379

	/* Opcode byte(s). */
4380
	opcode = opcode_table[ctxt->b];
4381
	/* Two-byte opcode? */
4382 4383
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4384
		ctxt->b = insn_fetch(u8, ctxt);
4385
		opcode = twobyte_table[ctxt->b];
4386
	}
4387
	ctxt->d = opcode.flags;
4388

4389 4390 4391
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4392 4393
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4394
		case Group:
4395
			goffset = (ctxt->modrm >> 3) & 7;
4396 4397 4398
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4399 4400
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4401 4402 4403 4404 4405
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4406
			goffset = ctxt->modrm & 7;
4407
			opcode = opcode.u.group[goffset];
4408 4409
			break;
		case Prefix:
4410
			if (ctxt->rep_prefix && op_prefix)
4411
				return EMULATION_FAILED;
4412
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4413 4414 4415 4416 4417 4418 4419
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4420 4421 4422 4423 4424 4425
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4426
		default:
4427
			return EMULATION_FAILED;
4428
		}
4429

4430
		ctxt->d &= ~(u64)GroupMask;
4431
		ctxt->d |= opcode.flags;
4432 4433
	}

4434 4435 4436
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4437 4438

	/* Unrecognised? */
4439
	if (ctxt->d == 0 || (ctxt->d & Undefined))
4440
		return EMULATION_FAILED;
4441

4442
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4443
		return EMULATION_FAILED;
4444

4445 4446
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4447

4448
	if (ctxt->d & Op3264) {
4449
		if (mode == X86EMUL_MODE_PROT64)
4450
			ctxt->op_bytes = 8;
4451
		else
4452
			ctxt->op_bytes = 4;
4453 4454
	}

4455 4456
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4457 4458
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4459

4460
	/* ModRM and SIB bytes. */
4461
	if (ctxt->d & ModRM) {
4462
		rc = decode_modrm(ctxt, &ctxt->memop);
4463 4464 4465
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4466
		rc = decode_abs(ctxt, &ctxt->memop);
4467 4468 4469
	if (rc != X86EMUL_CONTINUE)
		goto done;

4470 4471
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4472

4473
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4474

4475 4476
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4477 4478 4479 4480 4481

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4482
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4483 4484 4485
	if (rc != X86EMUL_CONTINUE)
		goto done;

4486 4487 4488 4489
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4490
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4491 4492 4493
	if (rc != X86EMUL_CONTINUE)
		goto done;

4494
	/* Decode and fetch the destination operand: register or memory. */
4495
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4496 4497

done:
4498 4499
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4500

4501
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4502 4503
}

4504 4505 4506 4507 4508
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4509 4510 4511 4512 4513 4514 4515 4516 4517
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4518 4519 4520
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4521
		 ((ctxt->eflags & EFLG_ZF) == 0))
4522
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4523 4524 4525 4526 4527 4528
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4542
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4558 4559 4560 4561 4562 4563 4564 4565 4566 4567
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
	fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
	    : "+a"(ctxt->dst.val), "+b"(ctxt->src.val), [flags]"+D"(flags)
	: "c"(ctxt->src2.val), [fastop]"S"(fop));
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
	return X86EMUL_CONTINUE;
}
4568

4569
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4570
{
4571
	const struct x86_emulate_ops *ops = ctxt->ops;
4572
	int rc = X86EMUL_CONTINUE;
4573
	int saved_dst_type = ctxt->dst.type;
4574

4575
	ctxt->mem_read.pos = 0;
4576

4577
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
4578
		rc = emulate_ud(ctxt);
4579 4580 4581
		goto done;
	}

4582
	/* LOCK prefix is allowed only with some instructions */
4583
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4584
		rc = emulate_ud(ctxt);
4585 4586 4587
		goto done;
	}

4588
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4589
		rc = emulate_ud(ctxt);
4590 4591 4592
		goto done;
	}

A
Avi Kivity 已提交
4593 4594
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4595 4596 4597 4598
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4599
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4600 4601 4602 4603
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4618 4619
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4620
					      X86_ICPT_PRE_EXCEPT);
4621 4622 4623 4624
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4625
	/* Privileged instruction can be executed only in CPL=0 */
4626
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4627
		rc = emulate_gp(ctxt, 0);
4628 4629 4630
		goto done;
	}

4631
	/* Instruction can only be executed in protected mode */
4632
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4633 4634 4635 4636
		rc = emulate_ud(ctxt);
		goto done;
	}

4637
	/* Do instruction specific permission checks */
4638 4639
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4640 4641 4642 4643
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4644 4645
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4646
					      X86_ICPT_POST_EXCEPT);
4647 4648 4649 4650
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4651
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4652
		/* All REP prefixes have the same first termination condition */
4653
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4654
			ctxt->eip = ctxt->_eip;
4655 4656 4657 4658
			goto done;
		}
	}

4659 4660 4661
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4662
		if (rc != X86EMUL_CONTINUE)
4663
			goto done;
4664
		ctxt->src.orig_val64 = ctxt->src.val64;
4665 4666
	}

4667 4668 4669
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4670 4671 4672 4673
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4674
	if ((ctxt->d & DstMask) == ImplicitOps)
4675 4676 4677
		goto special_insn;


4678
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4679
		/* optimisation - avoid slow emulated read if Mov */
4680 4681
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4682 4683
		if (rc != X86EMUL_CONTINUE)
			goto done;
4684
	}
4685
	ctxt->dst.orig_val = ctxt->dst.val;
4686

4687 4688
special_insn:

4689 4690
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4691
					      X86_ICPT_POST_MEMACCESS);
4692 4693 4694 4695
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4696
	if (ctxt->execute) {
4697 4698 4699 4700 4701 4702 4703
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4704
		rc = ctxt->execute(ctxt);
4705 4706 4707 4708 4709
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4710
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4711 4712
		goto twobyte_insn;

4713
	switch (ctxt->b) {
4714
	case 0x40 ... 0x47: /* inc r16/r32 */
4715
		emulate_1op(ctxt, "inc");
4716 4717
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
4718
		emulate_1op(ctxt, "dec");
4719
		break;
A
Avi Kivity 已提交
4720
	case 0x63:		/* movsxd */
4721
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4722
			goto cannot_emulate;
4723
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4724
		break;
4725
	case 0x70 ... 0x7f: /* jcc (short) */
4726 4727
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4728
		break;
N
Nitin A Kamble 已提交
4729
	case 0x8d: /* lea r16/r32, m */
4730
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4731
		break;
4732
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4733
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4734
			break;
4735 4736
		rc = em_xchg(ctxt);
		break;
4737
	case 0x98: /* cbw/cwde/cdqe */
4738 4739 4740 4741
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4742 4743
		}
		break;
4744
	case 0xc0 ... 0xc1:
4745
		rc = em_grp2(ctxt);
4746
		break;
4747
	case 0xcc:		/* int3 */
4748 4749
		rc = emulate_int(ctxt, 3);
		break;
4750
	case 0xcd:		/* int n */
4751
		rc = emulate_int(ctxt, ctxt->src.val);
4752 4753
		break;
	case 0xce:		/* into */
4754 4755
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4756
		break;
4757
	case 0xd0 ... 0xd1:	/* Grp2 */
4758
		rc = em_grp2(ctxt);
4759 4760
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
4761
		ctxt->src.val = reg_read(ctxt, VCPU_REGS_RCX);
4762
		rc = em_grp2(ctxt);
4763
		break;
4764
	case 0xe9: /* jmp rel */
4765
	case 0xeb: /* jmp rel short */
4766 4767
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4768
		break;
4769
	case 0xf4:              /* hlt */
4770
		ctxt->ops->halt(ctxt);
4771
		break;
4772 4773 4774 4775 4776 4777 4778
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4779 4780 4781
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4782 4783 4784 4785 4786 4787
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4788 4789
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4790
	}
4791

4792 4793 4794
	if (rc != X86EMUL_CONTINUE)
		goto done;

4795
writeback:
4796
	rc = writeback(ctxt);
4797
	if (rc != X86EMUL_CONTINUE)
4798 4799
		goto done;

4800 4801 4802 4803
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4804
	ctxt->dst.type = saved_dst_type;
4805

4806
	if ((ctxt->d & SrcMask) == SrcSI)
4807
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4808

4809
	if ((ctxt->d & DstMask) == DstDI)
4810
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4811

4812
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4813
		unsigned int count;
4814
		struct read_cache *r = &ctxt->io_read;
4815 4816 4817 4818 4819 4820
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4821

4822 4823 4824 4825 4826
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4827
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4828 4829 4830 4831 4832 4833
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4834
				ctxt->mem_read.end = 0;
4835
				writeback_registers(ctxt);
4836 4837 4838
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4839
		}
4840
	}
4841

4842
	ctxt->eip = ctxt->_eip;
4843 4844

done:
4845 4846
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4847 4848 4849
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4850 4851 4852
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4853
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4854 4855

twobyte_insn:
4856
	switch (ctxt->b) {
4857
	case 0x09:		/* wbinvd */
4858
		(ctxt->ops->wbinvd)(ctxt);
4859 4860
		break;
	case 0x08:		/* invd */
4861 4862 4863 4864
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4865
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4866
		break;
A
Avi Kivity 已提交
4867
	case 0x21: /* mov from dr to reg */
4868
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4869 4870
		break;
	case 0x40 ... 0x4f:	/* cmov */
4871 4872 4873
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4874
		break;
4875
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4876 4877
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4878
		break;
4879
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4880
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4881
		break;
4882 4883
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
4884
		emulate_2op_cl(ctxt, "shld");
4885 4886 4887
		break;
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
4888
		emulate_2op_cl(ctxt, "shrd");
4889
		break;
4890 4891
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4892
	case 0xb6 ... 0xb7:	/* movzx */
4893
		ctxt->dst.bytes = ctxt->op_bytes;
4894
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4895
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4896 4897
		break;
	case 0xbe ... 0xbf:	/* movsx */
4898
		ctxt->dst.bytes = ctxt->op_bytes;
4899
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4900
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4901
		break;
4902
	case 0xc0 ... 0xc1:	/* xadd */
4903
		emulate_2op_SrcV(ctxt, "add");
4904
		/* Write back the register source. */
4905 4906
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4907
		break;
4908
	case 0xc3:		/* movnti */
4909 4910 4911
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4912
		break;
4913 4914
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4915
	}
4916 4917 4918 4919

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4920 4921 4922
	goto writeback;

cannot_emulate:
4923
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4924
}
4925 4926 4927 4928 4929 4930 4931 4932 4933 4934

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}